clock44xx_data.c 105 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. *
  21. * XXX Some of the ES1 clocks have been removed/changed; once support
  22. * is added for discriminating clocks by ES level, these should be added back
  23. * in.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/list.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <plat/hardware.h>
  30. #include <plat/clkdev_omap.h>
  31. #include "iomap.h"
  32. #include "clock.h"
  33. #include "clock44xx.h"
  34. #include "cm1_44xx.h"
  35. #include "cm2_44xx.h"
  36. #include "cm-regbits-44xx.h"
  37. #include "prm44xx.h"
  38. #include "prm-regbits-44xx.h"
  39. #include "control.h"
  40. #include "scrm44xx.h"
  41. /* OMAP4 modulemode control */
  42. #define OMAP4430_MODULEMODE_HWCTRL 0
  43. #define OMAP4430_MODULEMODE_SWCTRL 1
  44. /* Root clocks */
  45. static struct clk extalt_clkin_ck = {
  46. .name = "extalt_clkin_ck",
  47. .rate = 59000000,
  48. .ops = &clkops_null,
  49. };
  50. static struct clk pad_clks_ck = {
  51. .name = "pad_clks_ck",
  52. .rate = 12000000,
  53. .ops = &clkops_omap2_dflt,
  54. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  55. .enable_bit = OMAP4430_PAD_CLKS_GATE_SHIFT,
  56. };
  57. static struct clk pad_slimbus_core_clks_ck = {
  58. .name = "pad_slimbus_core_clks_ck",
  59. .rate = 12000000,
  60. .ops = &clkops_null,
  61. };
  62. static struct clk secure_32k_clk_src_ck = {
  63. .name = "secure_32k_clk_src_ck",
  64. .rate = 32768,
  65. .ops = &clkops_null,
  66. };
  67. static struct clk slimbus_clk = {
  68. .name = "slimbus_clk",
  69. .rate = 12000000,
  70. .ops = &clkops_omap2_dflt,
  71. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  72. .enable_bit = OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
  73. };
  74. static struct clk sys_32k_ck = {
  75. .name = "sys_32k_ck",
  76. .rate = 32768,
  77. .ops = &clkops_null,
  78. };
  79. static struct clk virt_12000000_ck = {
  80. .name = "virt_12000000_ck",
  81. .ops = &clkops_null,
  82. .rate = 12000000,
  83. };
  84. static struct clk virt_13000000_ck = {
  85. .name = "virt_13000000_ck",
  86. .ops = &clkops_null,
  87. .rate = 13000000,
  88. };
  89. static struct clk virt_16800000_ck = {
  90. .name = "virt_16800000_ck",
  91. .ops = &clkops_null,
  92. .rate = 16800000,
  93. };
  94. static struct clk virt_19200000_ck = {
  95. .name = "virt_19200000_ck",
  96. .ops = &clkops_null,
  97. .rate = 19200000,
  98. };
  99. static struct clk virt_26000000_ck = {
  100. .name = "virt_26000000_ck",
  101. .ops = &clkops_null,
  102. .rate = 26000000,
  103. };
  104. static struct clk virt_27000000_ck = {
  105. .name = "virt_27000000_ck",
  106. .ops = &clkops_null,
  107. .rate = 27000000,
  108. };
  109. static struct clk virt_38400000_ck = {
  110. .name = "virt_38400000_ck",
  111. .ops = &clkops_null,
  112. .rate = 38400000,
  113. };
  114. static const struct clksel_rate div_1_0_rates[] = {
  115. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  116. { .div = 0 },
  117. };
  118. static const struct clksel_rate div_1_1_rates[] = {
  119. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  120. { .div = 0 },
  121. };
  122. static const struct clksel_rate div_1_2_rates[] = {
  123. { .div = 1, .val = 2, .flags = RATE_IN_4430 },
  124. { .div = 0 },
  125. };
  126. static const struct clksel_rate div_1_3_rates[] = {
  127. { .div = 1, .val = 3, .flags = RATE_IN_4430 },
  128. { .div = 0 },
  129. };
  130. static const struct clksel_rate div_1_4_rates[] = {
  131. { .div = 1, .val = 4, .flags = RATE_IN_4430 },
  132. { .div = 0 },
  133. };
  134. static const struct clksel_rate div_1_5_rates[] = {
  135. { .div = 1, .val = 5, .flags = RATE_IN_4430 },
  136. { .div = 0 },
  137. };
  138. static const struct clksel_rate div_1_6_rates[] = {
  139. { .div = 1, .val = 6, .flags = RATE_IN_4430 },
  140. { .div = 0 },
  141. };
  142. static const struct clksel_rate div_1_7_rates[] = {
  143. { .div = 1, .val = 7, .flags = RATE_IN_4430 },
  144. { .div = 0 },
  145. };
  146. static const struct clksel sys_clkin_sel[] = {
  147. { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
  148. { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
  149. { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
  150. { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
  151. { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
  152. { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
  153. { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
  154. { .parent = NULL },
  155. };
  156. static struct clk sys_clkin_ck = {
  157. .name = "sys_clkin_ck",
  158. .rate = 38400000,
  159. .clksel = sys_clkin_sel,
  160. .init = &omap2_init_clksel_parent,
  161. .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
  162. .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
  163. .ops = &clkops_null,
  164. .recalc = &omap2_clksel_recalc,
  165. };
  166. static struct clk tie_low_clock_ck = {
  167. .name = "tie_low_clock_ck",
  168. .rate = 0,
  169. .ops = &clkops_null,
  170. };
  171. static struct clk utmi_phy_clkout_ck = {
  172. .name = "utmi_phy_clkout_ck",
  173. .rate = 60000000,
  174. .ops = &clkops_null,
  175. };
  176. static struct clk xclk60mhsp1_ck = {
  177. .name = "xclk60mhsp1_ck",
  178. .rate = 60000000,
  179. .ops = &clkops_null,
  180. };
  181. static struct clk xclk60mhsp2_ck = {
  182. .name = "xclk60mhsp2_ck",
  183. .rate = 60000000,
  184. .ops = &clkops_null,
  185. };
  186. static struct clk xclk60motg_ck = {
  187. .name = "xclk60motg_ck",
  188. .rate = 60000000,
  189. .ops = &clkops_null,
  190. };
  191. /* Module clocks and DPLL outputs */
  192. static const struct clksel abe_dpll_bypass_clk_mux_sel[] = {
  193. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  194. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  195. { .parent = NULL },
  196. };
  197. static struct clk abe_dpll_bypass_clk_mux_ck = {
  198. .name = "abe_dpll_bypass_clk_mux_ck",
  199. .parent = &sys_clkin_ck,
  200. .ops = &clkops_null,
  201. .recalc = &followparent_recalc,
  202. };
  203. static struct clk abe_dpll_refclk_mux_ck = {
  204. .name = "abe_dpll_refclk_mux_ck",
  205. .parent = &sys_clkin_ck,
  206. .clksel = abe_dpll_bypass_clk_mux_sel,
  207. .init = &omap2_init_clksel_parent,
  208. .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
  209. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  210. .ops = &clkops_null,
  211. .recalc = &omap2_clksel_recalc,
  212. };
  213. /* DPLL_ABE */
  214. static struct dpll_data dpll_abe_dd = {
  215. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  216. .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
  217. .clk_ref = &abe_dpll_refclk_mux_ck,
  218. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  219. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  220. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  221. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  222. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  223. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  224. .enable_mask = OMAP4430_DPLL_EN_MASK,
  225. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  226. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  227. .max_multiplier = 2047,
  228. .max_divider = 128,
  229. .min_divider = 1,
  230. };
  231. static struct clk dpll_abe_ck = {
  232. .name = "dpll_abe_ck",
  233. .parent = &abe_dpll_refclk_mux_ck,
  234. .dpll_data = &dpll_abe_dd,
  235. .init = &omap2_init_dpll_parent,
  236. .ops = &clkops_omap3_noncore_dpll_ops,
  237. .recalc = &omap4_dpll_regm4xen_recalc,
  238. .round_rate = &omap4_dpll_regm4xen_round_rate,
  239. .set_rate = &omap3_noncore_dpll_set_rate,
  240. };
  241. static struct clk dpll_abe_x2_ck = {
  242. .name = "dpll_abe_x2_ck",
  243. .parent = &dpll_abe_ck,
  244. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  245. .flags = CLOCK_CLKOUTX2,
  246. .ops = &clkops_omap4_dpllmx_ops,
  247. .recalc = &omap3_clkoutx2_recalc,
  248. };
  249. static const struct clksel_rate div31_1to31_rates[] = {
  250. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  251. { .div = 2, .val = 2, .flags = RATE_IN_4430 },
  252. { .div = 3, .val = 3, .flags = RATE_IN_4430 },
  253. { .div = 4, .val = 4, .flags = RATE_IN_4430 },
  254. { .div = 5, .val = 5, .flags = RATE_IN_4430 },
  255. { .div = 6, .val = 6, .flags = RATE_IN_4430 },
  256. { .div = 7, .val = 7, .flags = RATE_IN_4430 },
  257. { .div = 8, .val = 8, .flags = RATE_IN_4430 },
  258. { .div = 9, .val = 9, .flags = RATE_IN_4430 },
  259. { .div = 10, .val = 10, .flags = RATE_IN_4430 },
  260. { .div = 11, .val = 11, .flags = RATE_IN_4430 },
  261. { .div = 12, .val = 12, .flags = RATE_IN_4430 },
  262. { .div = 13, .val = 13, .flags = RATE_IN_4430 },
  263. { .div = 14, .val = 14, .flags = RATE_IN_4430 },
  264. { .div = 15, .val = 15, .flags = RATE_IN_4430 },
  265. { .div = 16, .val = 16, .flags = RATE_IN_4430 },
  266. { .div = 17, .val = 17, .flags = RATE_IN_4430 },
  267. { .div = 18, .val = 18, .flags = RATE_IN_4430 },
  268. { .div = 19, .val = 19, .flags = RATE_IN_4430 },
  269. { .div = 20, .val = 20, .flags = RATE_IN_4430 },
  270. { .div = 21, .val = 21, .flags = RATE_IN_4430 },
  271. { .div = 22, .val = 22, .flags = RATE_IN_4430 },
  272. { .div = 23, .val = 23, .flags = RATE_IN_4430 },
  273. { .div = 24, .val = 24, .flags = RATE_IN_4430 },
  274. { .div = 25, .val = 25, .flags = RATE_IN_4430 },
  275. { .div = 26, .val = 26, .flags = RATE_IN_4430 },
  276. { .div = 27, .val = 27, .flags = RATE_IN_4430 },
  277. { .div = 28, .val = 28, .flags = RATE_IN_4430 },
  278. { .div = 29, .val = 29, .flags = RATE_IN_4430 },
  279. { .div = 30, .val = 30, .flags = RATE_IN_4430 },
  280. { .div = 31, .val = 31, .flags = RATE_IN_4430 },
  281. { .div = 0 },
  282. };
  283. static const struct clksel dpll_abe_m2x2_div[] = {
  284. { .parent = &dpll_abe_x2_ck, .rates = div31_1to31_rates },
  285. { .parent = NULL },
  286. };
  287. static struct clk dpll_abe_m2x2_ck = {
  288. .name = "dpll_abe_m2x2_ck",
  289. .parent = &dpll_abe_x2_ck,
  290. .clksel = dpll_abe_m2x2_div,
  291. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  292. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  293. .ops = &clkops_omap4_dpllmx_ops,
  294. .recalc = &omap2_clksel_recalc,
  295. .round_rate = &omap2_clksel_round_rate,
  296. .set_rate = &omap2_clksel_set_rate,
  297. };
  298. static struct clk abe_24m_fclk = {
  299. .name = "abe_24m_fclk",
  300. .parent = &dpll_abe_m2x2_ck,
  301. .ops = &clkops_null,
  302. .fixed_div = 8,
  303. .recalc = &omap_fixed_divisor_recalc,
  304. };
  305. static const struct clksel_rate div3_1to4_rates[] = {
  306. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  307. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  308. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  309. { .div = 0 },
  310. };
  311. static const struct clksel abe_clk_div[] = {
  312. { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
  313. { .parent = NULL },
  314. };
  315. static struct clk abe_clk = {
  316. .name = "abe_clk",
  317. .parent = &dpll_abe_m2x2_ck,
  318. .clksel = abe_clk_div,
  319. .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
  320. .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
  321. .ops = &clkops_null,
  322. .recalc = &omap2_clksel_recalc,
  323. .round_rate = &omap2_clksel_round_rate,
  324. .set_rate = &omap2_clksel_set_rate,
  325. };
  326. static const struct clksel_rate div2_1to2_rates[] = {
  327. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  328. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  329. { .div = 0 },
  330. };
  331. static const struct clksel aess_fclk_div[] = {
  332. { .parent = &abe_clk, .rates = div2_1to2_rates },
  333. { .parent = NULL },
  334. };
  335. static struct clk aess_fclk = {
  336. .name = "aess_fclk",
  337. .parent = &abe_clk,
  338. .clksel = aess_fclk_div,
  339. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  340. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  341. .ops = &clkops_null,
  342. .recalc = &omap2_clksel_recalc,
  343. .round_rate = &omap2_clksel_round_rate,
  344. .set_rate = &omap2_clksel_set_rate,
  345. };
  346. static struct clk dpll_abe_m3x2_ck = {
  347. .name = "dpll_abe_m3x2_ck",
  348. .parent = &dpll_abe_x2_ck,
  349. .clksel = dpll_abe_m2x2_div,
  350. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
  351. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  352. .ops = &clkops_omap4_dpllmx_ops,
  353. .recalc = &omap2_clksel_recalc,
  354. .round_rate = &omap2_clksel_round_rate,
  355. .set_rate = &omap2_clksel_set_rate,
  356. };
  357. static const struct clksel core_hsd_byp_clk_mux_sel[] = {
  358. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  359. { .parent = &dpll_abe_m3x2_ck, .rates = div_1_1_rates },
  360. { .parent = NULL },
  361. };
  362. static struct clk core_hsd_byp_clk_mux_ck = {
  363. .name = "core_hsd_byp_clk_mux_ck",
  364. .parent = &sys_clkin_ck,
  365. .clksel = core_hsd_byp_clk_mux_sel,
  366. .init = &omap2_init_clksel_parent,
  367. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  368. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  369. .ops = &clkops_null,
  370. .recalc = &omap2_clksel_recalc,
  371. };
  372. /* DPLL_CORE */
  373. static struct dpll_data dpll_core_dd = {
  374. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  375. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  376. .clk_ref = &sys_clkin_ck,
  377. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  378. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  379. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  380. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  381. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  382. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  383. .enable_mask = OMAP4430_DPLL_EN_MASK,
  384. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  385. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  386. .max_multiplier = 2047,
  387. .max_divider = 128,
  388. .min_divider = 1,
  389. };
  390. static struct clk dpll_core_ck = {
  391. .name = "dpll_core_ck",
  392. .parent = &sys_clkin_ck,
  393. .dpll_data = &dpll_core_dd,
  394. .init = &omap2_init_dpll_parent,
  395. .ops = &clkops_omap3_core_dpll_ops,
  396. .recalc = &omap3_dpll_recalc,
  397. };
  398. static struct clk dpll_core_x2_ck = {
  399. .name = "dpll_core_x2_ck",
  400. .parent = &dpll_core_ck,
  401. .flags = CLOCK_CLKOUTX2,
  402. .ops = &clkops_null,
  403. .recalc = &omap3_clkoutx2_recalc,
  404. };
  405. static const struct clksel dpll_core_m6x2_div[] = {
  406. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  407. { .parent = NULL },
  408. };
  409. static struct clk dpll_core_m6x2_ck = {
  410. .name = "dpll_core_m6x2_ck",
  411. .parent = &dpll_core_x2_ck,
  412. .clksel = dpll_core_m6x2_div,
  413. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
  414. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  415. .ops = &clkops_omap4_dpllmx_ops,
  416. .recalc = &omap2_clksel_recalc,
  417. .round_rate = &omap2_clksel_round_rate,
  418. .set_rate = &omap2_clksel_set_rate,
  419. };
  420. static const struct clksel dbgclk_mux_sel[] = {
  421. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  422. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  423. { .parent = NULL },
  424. };
  425. static struct clk dbgclk_mux_ck = {
  426. .name = "dbgclk_mux_ck",
  427. .parent = &sys_clkin_ck,
  428. .ops = &clkops_null,
  429. .recalc = &followparent_recalc,
  430. };
  431. static const struct clksel dpll_core_m2_div[] = {
  432. { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
  433. { .parent = NULL },
  434. };
  435. static struct clk dpll_core_m2_ck = {
  436. .name = "dpll_core_m2_ck",
  437. .parent = &dpll_core_ck,
  438. .clksel = dpll_core_m2_div,
  439. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
  440. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  441. .ops = &clkops_omap4_dpllmx_ops,
  442. .recalc = &omap2_clksel_recalc,
  443. .round_rate = &omap2_clksel_round_rate,
  444. .set_rate = &omap2_clksel_set_rate,
  445. };
  446. static struct clk ddrphy_ck = {
  447. .name = "ddrphy_ck",
  448. .parent = &dpll_core_m2_ck,
  449. .ops = &clkops_null,
  450. .fixed_div = 2,
  451. .recalc = &omap_fixed_divisor_recalc,
  452. };
  453. static struct clk dpll_core_m5x2_ck = {
  454. .name = "dpll_core_m5x2_ck",
  455. .parent = &dpll_core_x2_ck,
  456. .clksel = dpll_core_m6x2_div,
  457. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
  458. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  459. .ops = &clkops_omap4_dpllmx_ops,
  460. .recalc = &omap2_clksel_recalc,
  461. .round_rate = &omap2_clksel_round_rate,
  462. .set_rate = &omap2_clksel_set_rate,
  463. };
  464. static const struct clksel div_core_div[] = {
  465. { .parent = &dpll_core_m5x2_ck, .rates = div2_1to2_rates },
  466. { .parent = NULL },
  467. };
  468. static struct clk div_core_ck = {
  469. .name = "div_core_ck",
  470. .parent = &dpll_core_m5x2_ck,
  471. .clksel = div_core_div,
  472. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  473. .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
  474. .ops = &clkops_null,
  475. .recalc = &omap2_clksel_recalc,
  476. .round_rate = &omap2_clksel_round_rate,
  477. .set_rate = &omap2_clksel_set_rate,
  478. };
  479. static const struct clksel_rate div4_1to8_rates[] = {
  480. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  481. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  482. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  483. { .div = 8, .val = 3, .flags = RATE_IN_4430 },
  484. { .div = 0 },
  485. };
  486. static const struct clksel div_iva_hs_clk_div[] = {
  487. { .parent = &dpll_core_m5x2_ck, .rates = div4_1to8_rates },
  488. { .parent = NULL },
  489. };
  490. static struct clk div_iva_hs_clk = {
  491. .name = "div_iva_hs_clk",
  492. .parent = &dpll_core_m5x2_ck,
  493. .clksel = div_iva_hs_clk_div,
  494. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
  495. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  496. .ops = &clkops_null,
  497. .recalc = &omap2_clksel_recalc,
  498. .round_rate = &omap2_clksel_round_rate,
  499. .set_rate = &omap2_clksel_set_rate,
  500. };
  501. static struct clk div_mpu_hs_clk = {
  502. .name = "div_mpu_hs_clk",
  503. .parent = &dpll_core_m5x2_ck,
  504. .clksel = div_iva_hs_clk_div,
  505. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
  506. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  507. .ops = &clkops_null,
  508. .recalc = &omap2_clksel_recalc,
  509. .round_rate = &omap2_clksel_round_rate,
  510. .set_rate = &omap2_clksel_set_rate,
  511. };
  512. static struct clk dpll_core_m4x2_ck = {
  513. .name = "dpll_core_m4x2_ck",
  514. .parent = &dpll_core_x2_ck,
  515. .clksel = dpll_core_m6x2_div,
  516. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
  517. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  518. .ops = &clkops_omap4_dpllmx_ops,
  519. .recalc = &omap2_clksel_recalc,
  520. .round_rate = &omap2_clksel_round_rate,
  521. .set_rate = &omap2_clksel_set_rate,
  522. };
  523. static struct clk dll_clk_div_ck = {
  524. .name = "dll_clk_div_ck",
  525. .parent = &dpll_core_m4x2_ck,
  526. .ops = &clkops_null,
  527. .fixed_div = 2,
  528. .recalc = &omap_fixed_divisor_recalc,
  529. };
  530. static const struct clksel dpll_abe_m2_div[] = {
  531. { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
  532. { .parent = NULL },
  533. };
  534. static struct clk dpll_abe_m2_ck = {
  535. .name = "dpll_abe_m2_ck",
  536. .parent = &dpll_abe_ck,
  537. .clksel = dpll_abe_m2_div,
  538. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  539. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  540. .ops = &clkops_omap4_dpllmx_ops,
  541. .recalc = &omap2_clksel_recalc,
  542. .round_rate = &omap2_clksel_round_rate,
  543. .set_rate = &omap2_clksel_set_rate,
  544. };
  545. static struct clk dpll_core_m3x2_ck = {
  546. .name = "dpll_core_m3x2_ck",
  547. .parent = &dpll_core_x2_ck,
  548. .clksel = dpll_core_m6x2_div,
  549. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  550. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  551. .ops = &clkops_omap2_dflt,
  552. .recalc = &omap2_clksel_recalc,
  553. .round_rate = &omap2_clksel_round_rate,
  554. .set_rate = &omap2_clksel_set_rate,
  555. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  556. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  557. };
  558. static struct clk dpll_core_m7x2_ck = {
  559. .name = "dpll_core_m7x2_ck",
  560. .parent = &dpll_core_x2_ck,
  561. .clksel = dpll_core_m6x2_div,
  562. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
  563. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  564. .ops = &clkops_omap4_dpllmx_ops,
  565. .recalc = &omap2_clksel_recalc,
  566. .round_rate = &omap2_clksel_round_rate,
  567. .set_rate = &omap2_clksel_set_rate,
  568. };
  569. static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
  570. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  571. { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
  572. { .parent = NULL },
  573. };
  574. static struct clk iva_hsd_byp_clk_mux_ck = {
  575. .name = "iva_hsd_byp_clk_mux_ck",
  576. .parent = &sys_clkin_ck,
  577. .clksel = iva_hsd_byp_clk_mux_sel,
  578. .init = &omap2_init_clksel_parent,
  579. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  580. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  581. .ops = &clkops_null,
  582. .recalc = &omap2_clksel_recalc,
  583. };
  584. /* DPLL_IVA */
  585. static struct dpll_data dpll_iva_dd = {
  586. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  587. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  588. .clk_ref = &sys_clkin_ck,
  589. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  590. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  591. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  592. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  593. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  594. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  595. .enable_mask = OMAP4430_DPLL_EN_MASK,
  596. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  597. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  598. .max_multiplier = 2047,
  599. .max_divider = 128,
  600. .min_divider = 1,
  601. };
  602. static struct clk dpll_iva_ck = {
  603. .name = "dpll_iva_ck",
  604. .parent = &sys_clkin_ck,
  605. .dpll_data = &dpll_iva_dd,
  606. .init = &omap2_init_dpll_parent,
  607. .ops = &clkops_omap3_noncore_dpll_ops,
  608. .recalc = &omap3_dpll_recalc,
  609. .round_rate = &omap2_dpll_round_rate,
  610. .set_rate = &omap3_noncore_dpll_set_rate,
  611. };
  612. static struct clk dpll_iva_x2_ck = {
  613. .name = "dpll_iva_x2_ck",
  614. .parent = &dpll_iva_ck,
  615. .flags = CLOCK_CLKOUTX2,
  616. .ops = &clkops_null,
  617. .recalc = &omap3_clkoutx2_recalc,
  618. };
  619. static const struct clksel dpll_iva_m4x2_div[] = {
  620. { .parent = &dpll_iva_x2_ck, .rates = div31_1to31_rates },
  621. { .parent = NULL },
  622. };
  623. static struct clk dpll_iva_m4x2_ck = {
  624. .name = "dpll_iva_m4x2_ck",
  625. .parent = &dpll_iva_x2_ck,
  626. .clksel = dpll_iva_m4x2_div,
  627. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
  628. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  629. .ops = &clkops_omap4_dpllmx_ops,
  630. .recalc = &omap2_clksel_recalc,
  631. .round_rate = &omap2_clksel_round_rate,
  632. .set_rate = &omap2_clksel_set_rate,
  633. };
  634. static struct clk dpll_iva_m5x2_ck = {
  635. .name = "dpll_iva_m5x2_ck",
  636. .parent = &dpll_iva_x2_ck,
  637. .clksel = dpll_iva_m4x2_div,
  638. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
  639. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  640. .ops = &clkops_omap4_dpllmx_ops,
  641. .recalc = &omap2_clksel_recalc,
  642. .round_rate = &omap2_clksel_round_rate,
  643. .set_rate = &omap2_clksel_set_rate,
  644. };
  645. /* DPLL_MPU */
  646. static struct dpll_data dpll_mpu_dd = {
  647. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  648. .clk_bypass = &div_mpu_hs_clk,
  649. .clk_ref = &sys_clkin_ck,
  650. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  651. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  652. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  653. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  654. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  655. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  656. .enable_mask = OMAP4430_DPLL_EN_MASK,
  657. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  658. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  659. .max_multiplier = 2047,
  660. .max_divider = 128,
  661. .min_divider = 1,
  662. };
  663. static struct clk dpll_mpu_ck = {
  664. .name = "dpll_mpu_ck",
  665. .parent = &sys_clkin_ck,
  666. .dpll_data = &dpll_mpu_dd,
  667. .init = &omap2_init_dpll_parent,
  668. .ops = &clkops_omap3_noncore_dpll_ops,
  669. .recalc = &omap3_dpll_recalc,
  670. .round_rate = &omap2_dpll_round_rate,
  671. .set_rate = &omap3_noncore_dpll_set_rate,
  672. };
  673. static const struct clksel dpll_mpu_m2_div[] = {
  674. { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
  675. { .parent = NULL },
  676. };
  677. static struct clk dpll_mpu_m2_ck = {
  678. .name = "dpll_mpu_m2_ck",
  679. .parent = &dpll_mpu_ck,
  680. .clksel = dpll_mpu_m2_div,
  681. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
  682. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  683. .ops = &clkops_omap4_dpllmx_ops,
  684. .recalc = &omap2_clksel_recalc,
  685. .round_rate = &omap2_clksel_round_rate,
  686. .set_rate = &omap2_clksel_set_rate,
  687. };
  688. static struct clk per_hs_clk_div_ck = {
  689. .name = "per_hs_clk_div_ck",
  690. .parent = &dpll_abe_m3x2_ck,
  691. .ops = &clkops_null,
  692. .fixed_div = 2,
  693. .recalc = &omap_fixed_divisor_recalc,
  694. };
  695. static const struct clksel per_hsd_byp_clk_mux_sel[] = {
  696. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  697. { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
  698. { .parent = NULL },
  699. };
  700. static struct clk per_hsd_byp_clk_mux_ck = {
  701. .name = "per_hsd_byp_clk_mux_ck",
  702. .parent = &sys_clkin_ck,
  703. .clksel = per_hsd_byp_clk_mux_sel,
  704. .init = &omap2_init_clksel_parent,
  705. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  706. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  707. .ops = &clkops_null,
  708. .recalc = &omap2_clksel_recalc,
  709. };
  710. /* DPLL_PER */
  711. static struct dpll_data dpll_per_dd = {
  712. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  713. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  714. .clk_ref = &sys_clkin_ck,
  715. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  716. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  717. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  718. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  719. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  720. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  721. .enable_mask = OMAP4430_DPLL_EN_MASK,
  722. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  723. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  724. .max_multiplier = 2047,
  725. .max_divider = 128,
  726. .min_divider = 1,
  727. };
  728. static struct clk dpll_per_ck = {
  729. .name = "dpll_per_ck",
  730. .parent = &sys_clkin_ck,
  731. .dpll_data = &dpll_per_dd,
  732. .init = &omap2_init_dpll_parent,
  733. .ops = &clkops_omap3_noncore_dpll_ops,
  734. .recalc = &omap3_dpll_recalc,
  735. .round_rate = &omap2_dpll_round_rate,
  736. .set_rate = &omap3_noncore_dpll_set_rate,
  737. };
  738. static const struct clksel dpll_per_m2_div[] = {
  739. { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
  740. { .parent = NULL },
  741. };
  742. static struct clk dpll_per_m2_ck = {
  743. .name = "dpll_per_m2_ck",
  744. .parent = &dpll_per_ck,
  745. .clksel = dpll_per_m2_div,
  746. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  747. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  748. .ops = &clkops_omap4_dpllmx_ops,
  749. .recalc = &omap2_clksel_recalc,
  750. .round_rate = &omap2_clksel_round_rate,
  751. .set_rate = &omap2_clksel_set_rate,
  752. };
  753. static struct clk dpll_per_x2_ck = {
  754. .name = "dpll_per_x2_ck",
  755. .parent = &dpll_per_ck,
  756. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  757. .flags = CLOCK_CLKOUTX2,
  758. .ops = &clkops_omap4_dpllmx_ops,
  759. .recalc = &omap3_clkoutx2_recalc,
  760. };
  761. static const struct clksel dpll_per_m2x2_div[] = {
  762. { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
  763. { .parent = NULL },
  764. };
  765. static struct clk dpll_per_m2x2_ck = {
  766. .name = "dpll_per_m2x2_ck",
  767. .parent = &dpll_per_x2_ck,
  768. .clksel = dpll_per_m2x2_div,
  769. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  770. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  771. .ops = &clkops_omap4_dpllmx_ops,
  772. .recalc = &omap2_clksel_recalc,
  773. .round_rate = &omap2_clksel_round_rate,
  774. .set_rate = &omap2_clksel_set_rate,
  775. };
  776. static struct clk dpll_per_m3x2_ck = {
  777. .name = "dpll_per_m3x2_ck",
  778. .parent = &dpll_per_x2_ck,
  779. .clksel = dpll_per_m2x2_div,
  780. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  781. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  782. .ops = &clkops_omap2_dflt,
  783. .recalc = &omap2_clksel_recalc,
  784. .round_rate = &omap2_clksel_round_rate,
  785. .set_rate = &omap2_clksel_set_rate,
  786. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  787. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  788. };
  789. static struct clk dpll_per_m4x2_ck = {
  790. .name = "dpll_per_m4x2_ck",
  791. .parent = &dpll_per_x2_ck,
  792. .clksel = dpll_per_m2x2_div,
  793. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
  794. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  795. .ops = &clkops_omap4_dpllmx_ops,
  796. .recalc = &omap2_clksel_recalc,
  797. .round_rate = &omap2_clksel_round_rate,
  798. .set_rate = &omap2_clksel_set_rate,
  799. };
  800. static struct clk dpll_per_m5x2_ck = {
  801. .name = "dpll_per_m5x2_ck",
  802. .parent = &dpll_per_x2_ck,
  803. .clksel = dpll_per_m2x2_div,
  804. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
  805. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  806. .ops = &clkops_omap4_dpllmx_ops,
  807. .recalc = &omap2_clksel_recalc,
  808. .round_rate = &omap2_clksel_round_rate,
  809. .set_rate = &omap2_clksel_set_rate,
  810. };
  811. static struct clk dpll_per_m6x2_ck = {
  812. .name = "dpll_per_m6x2_ck",
  813. .parent = &dpll_per_x2_ck,
  814. .clksel = dpll_per_m2x2_div,
  815. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
  816. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  817. .ops = &clkops_omap4_dpllmx_ops,
  818. .recalc = &omap2_clksel_recalc,
  819. .round_rate = &omap2_clksel_round_rate,
  820. .set_rate = &omap2_clksel_set_rate,
  821. };
  822. static struct clk dpll_per_m7x2_ck = {
  823. .name = "dpll_per_m7x2_ck",
  824. .parent = &dpll_per_x2_ck,
  825. .clksel = dpll_per_m2x2_div,
  826. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
  827. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  828. .ops = &clkops_omap4_dpllmx_ops,
  829. .recalc = &omap2_clksel_recalc,
  830. .round_rate = &omap2_clksel_round_rate,
  831. .set_rate = &omap2_clksel_set_rate,
  832. };
  833. static struct clk usb_hs_clk_div_ck = {
  834. .name = "usb_hs_clk_div_ck",
  835. .parent = &dpll_abe_m3x2_ck,
  836. .ops = &clkops_null,
  837. .fixed_div = 3,
  838. .recalc = &omap_fixed_divisor_recalc,
  839. };
  840. /* DPLL_USB */
  841. static struct dpll_data dpll_usb_dd = {
  842. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  843. .clk_bypass = &usb_hs_clk_div_ck,
  844. .flags = DPLL_J_TYPE,
  845. .clk_ref = &sys_clkin_ck,
  846. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  847. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  848. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  849. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  850. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  851. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  852. .enable_mask = OMAP4430_DPLL_EN_MASK,
  853. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  854. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  855. .sddiv_mask = OMAP4430_DPLL_SD_DIV_MASK,
  856. .max_multiplier = 4095,
  857. .max_divider = 256,
  858. .min_divider = 1,
  859. };
  860. static struct clk dpll_usb_ck = {
  861. .name = "dpll_usb_ck",
  862. .parent = &sys_clkin_ck,
  863. .dpll_data = &dpll_usb_dd,
  864. .init = &omap2_init_dpll_parent,
  865. .ops = &clkops_omap3_noncore_dpll_ops,
  866. .recalc = &omap3_dpll_recalc,
  867. .round_rate = &omap2_dpll_round_rate,
  868. .set_rate = &omap3_noncore_dpll_set_rate,
  869. };
  870. static struct clk dpll_usb_clkdcoldo_ck = {
  871. .name = "dpll_usb_clkdcoldo_ck",
  872. .parent = &dpll_usb_ck,
  873. .clksel_reg = OMAP4430_CM_CLKDCOLDO_DPLL_USB,
  874. .ops = &clkops_omap4_dpllmx_ops,
  875. .recalc = &followparent_recalc,
  876. };
  877. static const struct clksel dpll_usb_m2_div[] = {
  878. { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
  879. { .parent = NULL },
  880. };
  881. static struct clk dpll_usb_m2_ck = {
  882. .name = "dpll_usb_m2_ck",
  883. .parent = &dpll_usb_ck,
  884. .clksel = dpll_usb_m2_div,
  885. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
  886. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
  887. .ops = &clkops_omap4_dpllmx_ops,
  888. .recalc = &omap2_clksel_recalc,
  889. .round_rate = &omap2_clksel_round_rate,
  890. .set_rate = &omap2_clksel_set_rate,
  891. };
  892. static const struct clksel ducati_clk_mux_sel[] = {
  893. { .parent = &div_core_ck, .rates = div_1_0_rates },
  894. { .parent = &dpll_per_m6x2_ck, .rates = div_1_1_rates },
  895. { .parent = NULL },
  896. };
  897. static struct clk ducati_clk_mux_ck = {
  898. .name = "ducati_clk_mux_ck",
  899. .parent = &div_core_ck,
  900. .clksel = ducati_clk_mux_sel,
  901. .init = &omap2_init_clksel_parent,
  902. .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
  903. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  904. .ops = &clkops_null,
  905. .recalc = &omap2_clksel_recalc,
  906. };
  907. static struct clk func_12m_fclk = {
  908. .name = "func_12m_fclk",
  909. .parent = &dpll_per_m2x2_ck,
  910. .ops = &clkops_null,
  911. .fixed_div = 16,
  912. .recalc = &omap_fixed_divisor_recalc,
  913. };
  914. static struct clk func_24m_clk = {
  915. .name = "func_24m_clk",
  916. .parent = &dpll_per_m2_ck,
  917. .ops = &clkops_null,
  918. .fixed_div = 4,
  919. .recalc = &omap_fixed_divisor_recalc,
  920. };
  921. static struct clk func_24mc_fclk = {
  922. .name = "func_24mc_fclk",
  923. .parent = &dpll_per_m2x2_ck,
  924. .ops = &clkops_null,
  925. .fixed_div = 8,
  926. .recalc = &omap_fixed_divisor_recalc,
  927. };
  928. static const struct clksel_rate div2_4to8_rates[] = {
  929. { .div = 4, .val = 0, .flags = RATE_IN_4430 },
  930. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  931. { .div = 0 },
  932. };
  933. static const struct clksel func_48m_fclk_div[] = {
  934. { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
  935. { .parent = NULL },
  936. };
  937. static struct clk func_48m_fclk = {
  938. .name = "func_48m_fclk",
  939. .parent = &dpll_per_m2x2_ck,
  940. .clksel = func_48m_fclk_div,
  941. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  942. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  943. .ops = &clkops_null,
  944. .recalc = &omap2_clksel_recalc,
  945. .round_rate = &omap2_clksel_round_rate,
  946. .set_rate = &omap2_clksel_set_rate,
  947. };
  948. static struct clk func_48mc_fclk = {
  949. .name = "func_48mc_fclk",
  950. .parent = &dpll_per_m2x2_ck,
  951. .ops = &clkops_null,
  952. .fixed_div = 4,
  953. .recalc = &omap_fixed_divisor_recalc,
  954. };
  955. static const struct clksel_rate div2_2to4_rates[] = {
  956. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  957. { .div = 4, .val = 1, .flags = RATE_IN_4430 },
  958. { .div = 0 },
  959. };
  960. static const struct clksel func_64m_fclk_div[] = {
  961. { .parent = &dpll_per_m4x2_ck, .rates = div2_2to4_rates },
  962. { .parent = NULL },
  963. };
  964. static struct clk func_64m_fclk = {
  965. .name = "func_64m_fclk",
  966. .parent = &dpll_per_m4x2_ck,
  967. .clksel = func_64m_fclk_div,
  968. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  969. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  970. .ops = &clkops_null,
  971. .recalc = &omap2_clksel_recalc,
  972. .round_rate = &omap2_clksel_round_rate,
  973. .set_rate = &omap2_clksel_set_rate,
  974. };
  975. static const struct clksel func_96m_fclk_div[] = {
  976. { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
  977. { .parent = NULL },
  978. };
  979. static struct clk func_96m_fclk = {
  980. .name = "func_96m_fclk",
  981. .parent = &dpll_per_m2x2_ck,
  982. .clksel = func_96m_fclk_div,
  983. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  984. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  985. .ops = &clkops_null,
  986. .recalc = &omap2_clksel_recalc,
  987. .round_rate = &omap2_clksel_round_rate,
  988. .set_rate = &omap2_clksel_set_rate,
  989. };
  990. static const struct clksel_rate div2_1to8_rates[] = {
  991. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  992. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  993. { .div = 0 },
  994. };
  995. static const struct clksel init_60m_fclk_div[] = {
  996. { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
  997. { .parent = NULL },
  998. };
  999. static struct clk init_60m_fclk = {
  1000. .name = "init_60m_fclk",
  1001. .parent = &dpll_usb_m2_ck,
  1002. .clksel = init_60m_fclk_div,
  1003. .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
  1004. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1005. .ops = &clkops_null,
  1006. .recalc = &omap2_clksel_recalc,
  1007. .round_rate = &omap2_clksel_round_rate,
  1008. .set_rate = &omap2_clksel_set_rate,
  1009. };
  1010. static const struct clksel l3_div_div[] = {
  1011. { .parent = &div_core_ck, .rates = div2_1to2_rates },
  1012. { .parent = NULL },
  1013. };
  1014. static struct clk l3_div_ck = {
  1015. .name = "l3_div_ck",
  1016. .parent = &div_core_ck,
  1017. .clksel = l3_div_div,
  1018. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1019. .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
  1020. .ops = &clkops_null,
  1021. .recalc = &omap2_clksel_recalc,
  1022. .round_rate = &omap2_clksel_round_rate,
  1023. .set_rate = &omap2_clksel_set_rate,
  1024. };
  1025. static const struct clksel l4_div_div[] = {
  1026. { .parent = &l3_div_ck, .rates = div2_1to2_rates },
  1027. { .parent = NULL },
  1028. };
  1029. static struct clk l4_div_ck = {
  1030. .name = "l4_div_ck",
  1031. .parent = &l3_div_ck,
  1032. .clksel = l4_div_div,
  1033. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1034. .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
  1035. .ops = &clkops_null,
  1036. .recalc = &omap2_clksel_recalc,
  1037. .round_rate = &omap2_clksel_round_rate,
  1038. .set_rate = &omap2_clksel_set_rate,
  1039. };
  1040. static struct clk lp_clk_div_ck = {
  1041. .name = "lp_clk_div_ck",
  1042. .parent = &dpll_abe_m2x2_ck,
  1043. .ops = &clkops_null,
  1044. .fixed_div = 16,
  1045. .recalc = &omap_fixed_divisor_recalc,
  1046. };
  1047. static const struct clksel l4_wkup_clk_mux_sel[] = {
  1048. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1049. { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
  1050. { .parent = NULL },
  1051. };
  1052. static struct clk l4_wkup_clk_mux_ck = {
  1053. .name = "l4_wkup_clk_mux_ck",
  1054. .parent = &sys_clkin_ck,
  1055. .clksel = l4_wkup_clk_mux_sel,
  1056. .init = &omap2_init_clksel_parent,
  1057. .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
  1058. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1059. .ops = &clkops_null,
  1060. .recalc = &omap2_clksel_recalc,
  1061. };
  1062. static const struct clksel_rate div2_2to1_rates[] = {
  1063. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  1064. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  1065. { .div = 0 },
  1066. };
  1067. static const struct clksel ocp_abe_iclk_div[] = {
  1068. { .parent = &aess_fclk, .rates = div2_2to1_rates },
  1069. { .parent = NULL },
  1070. };
  1071. static struct clk mpu_periphclk = {
  1072. .name = "mpu_periphclk",
  1073. .parent = &dpll_mpu_ck,
  1074. .ops = &clkops_null,
  1075. .fixed_div = 2,
  1076. .recalc = &omap_fixed_divisor_recalc,
  1077. };
  1078. static struct clk ocp_abe_iclk = {
  1079. .name = "ocp_abe_iclk",
  1080. .parent = &aess_fclk,
  1081. .clksel = ocp_abe_iclk_div,
  1082. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1083. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  1084. .ops = &clkops_null,
  1085. .recalc = &omap2_clksel_recalc,
  1086. };
  1087. static struct clk per_abe_24m_fclk = {
  1088. .name = "per_abe_24m_fclk",
  1089. .parent = &dpll_abe_m2_ck,
  1090. .ops = &clkops_null,
  1091. .fixed_div = 4,
  1092. .recalc = &omap_fixed_divisor_recalc,
  1093. };
  1094. static const struct clksel per_abe_nc_fclk_div[] = {
  1095. { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
  1096. { .parent = NULL },
  1097. };
  1098. static struct clk per_abe_nc_fclk = {
  1099. .name = "per_abe_nc_fclk",
  1100. .parent = &dpll_abe_m2_ck,
  1101. .clksel = per_abe_nc_fclk_div,
  1102. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1103. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1104. .ops = &clkops_null,
  1105. .recalc = &omap2_clksel_recalc,
  1106. .round_rate = &omap2_clksel_round_rate,
  1107. .set_rate = &omap2_clksel_set_rate,
  1108. };
  1109. static const struct clksel pmd_stm_clock_mux_sel[] = {
  1110. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1111. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  1112. { .parent = &tie_low_clock_ck, .rates = div_1_2_rates },
  1113. { .parent = NULL },
  1114. };
  1115. static struct clk pmd_stm_clock_mux_ck = {
  1116. .name = "pmd_stm_clock_mux_ck",
  1117. .parent = &sys_clkin_ck,
  1118. .ops = &clkops_null,
  1119. .recalc = &followparent_recalc,
  1120. };
  1121. static struct clk pmd_trace_clk_mux_ck = {
  1122. .name = "pmd_trace_clk_mux_ck",
  1123. .parent = &sys_clkin_ck,
  1124. .ops = &clkops_null,
  1125. .recalc = &followparent_recalc,
  1126. };
  1127. static const struct clksel syc_clk_div_div[] = {
  1128. { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
  1129. { .parent = NULL },
  1130. };
  1131. static struct clk syc_clk_div_ck = {
  1132. .name = "syc_clk_div_ck",
  1133. .parent = &sys_clkin_ck,
  1134. .clksel = syc_clk_div_div,
  1135. .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
  1136. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1137. .ops = &clkops_null,
  1138. .recalc = &omap2_clksel_recalc,
  1139. .round_rate = &omap2_clksel_round_rate,
  1140. .set_rate = &omap2_clksel_set_rate,
  1141. };
  1142. /* Leaf clocks controlled by modules */
  1143. static struct clk aes1_fck = {
  1144. .name = "aes1_fck",
  1145. .ops = &clkops_omap2_dflt,
  1146. .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  1147. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1148. .clkdm_name = "l4_secure_clkdm",
  1149. .parent = &l3_div_ck,
  1150. .recalc = &followparent_recalc,
  1151. };
  1152. static struct clk aes2_fck = {
  1153. .name = "aes2_fck",
  1154. .ops = &clkops_omap2_dflt,
  1155. .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  1156. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1157. .clkdm_name = "l4_secure_clkdm",
  1158. .parent = &l3_div_ck,
  1159. .recalc = &followparent_recalc,
  1160. };
  1161. static struct clk aess_fck = {
  1162. .name = "aess_fck",
  1163. .ops = &clkops_omap2_dflt,
  1164. .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1165. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1166. .clkdm_name = "abe_clkdm",
  1167. .parent = &aess_fclk,
  1168. .recalc = &followparent_recalc,
  1169. };
  1170. static struct clk bandgap_fclk = {
  1171. .name = "bandgap_fclk",
  1172. .ops = &clkops_omap2_dflt,
  1173. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1174. .enable_bit = OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT,
  1175. .clkdm_name = "l4_wkup_clkdm",
  1176. .parent = &sys_32k_ck,
  1177. .recalc = &followparent_recalc,
  1178. };
  1179. static struct clk des3des_fck = {
  1180. .name = "des3des_fck",
  1181. .ops = &clkops_omap2_dflt,
  1182. .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  1183. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1184. .clkdm_name = "l4_secure_clkdm",
  1185. .parent = &l4_div_ck,
  1186. .recalc = &followparent_recalc,
  1187. };
  1188. static const struct clksel dmic_sync_mux_sel[] = {
  1189. { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
  1190. { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
  1191. { .parent = &func_24m_clk, .rates = div_1_2_rates },
  1192. { .parent = NULL },
  1193. };
  1194. static struct clk dmic_sync_mux_ck = {
  1195. .name = "dmic_sync_mux_ck",
  1196. .parent = &abe_24m_fclk,
  1197. .clksel = dmic_sync_mux_sel,
  1198. .init = &omap2_init_clksel_parent,
  1199. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1200. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1201. .ops = &clkops_null,
  1202. .recalc = &omap2_clksel_recalc,
  1203. };
  1204. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  1205. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  1206. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1207. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1208. { .parent = NULL },
  1209. };
  1210. /* Merged func_dmic_abe_gfclk into dmic */
  1211. static struct clk dmic_fck = {
  1212. .name = "dmic_fck",
  1213. .parent = &dmic_sync_mux_ck,
  1214. .clksel = func_dmic_abe_gfclk_sel,
  1215. .init = &omap2_init_clksel_parent,
  1216. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1217. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1218. .ops = &clkops_omap2_dflt,
  1219. .recalc = &omap2_clksel_recalc,
  1220. .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1221. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1222. .clkdm_name = "abe_clkdm",
  1223. };
  1224. static struct clk dsp_fck = {
  1225. .name = "dsp_fck",
  1226. .ops = &clkops_omap2_dflt,
  1227. .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  1228. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1229. .clkdm_name = "tesla_clkdm",
  1230. .parent = &dpll_iva_m4x2_ck,
  1231. .recalc = &followparent_recalc,
  1232. };
  1233. static struct clk dss_sys_clk = {
  1234. .name = "dss_sys_clk",
  1235. .ops = &clkops_omap2_dflt,
  1236. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1237. .enable_bit = OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT,
  1238. .clkdm_name = "l3_dss_clkdm",
  1239. .parent = &syc_clk_div_ck,
  1240. .recalc = &followparent_recalc,
  1241. };
  1242. static struct clk dss_tv_clk = {
  1243. .name = "dss_tv_clk",
  1244. .ops = &clkops_omap2_dflt,
  1245. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1246. .enable_bit = OMAP4430_OPTFCLKEN_TV_CLK_SHIFT,
  1247. .clkdm_name = "l3_dss_clkdm",
  1248. .parent = &extalt_clkin_ck,
  1249. .recalc = &followparent_recalc,
  1250. };
  1251. static struct clk dss_dss_clk = {
  1252. .name = "dss_dss_clk",
  1253. .ops = &clkops_omap2_dflt,
  1254. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1255. .enable_bit = OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
  1256. .clkdm_name = "l3_dss_clkdm",
  1257. .parent = &dpll_per_m5x2_ck,
  1258. .recalc = &followparent_recalc,
  1259. };
  1260. static const struct clksel_rate div3_8to32_rates[] = {
  1261. { .div = 8, .val = 0, .flags = RATE_IN_4460 },
  1262. { .div = 16, .val = 1, .flags = RATE_IN_4460 },
  1263. { .div = 32, .val = 2, .flags = RATE_IN_4460 },
  1264. { .div = 0 },
  1265. };
  1266. static const struct clksel div_ts_div[] = {
  1267. { .parent = &l4_wkup_clk_mux_ck, .rates = div3_8to32_rates },
  1268. { .parent = NULL },
  1269. };
  1270. static struct clk div_ts_ck = {
  1271. .name = "div_ts_ck",
  1272. .parent = &l4_wkup_clk_mux_ck,
  1273. .clksel = div_ts_div,
  1274. .clksel_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1275. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1276. .ops = &clkops_null,
  1277. .recalc = &omap2_clksel_recalc,
  1278. .round_rate = &omap2_clksel_round_rate,
  1279. .set_rate = &omap2_clksel_set_rate,
  1280. };
  1281. static struct clk bandgap_ts_fclk = {
  1282. .name = "bandgap_ts_fclk",
  1283. .ops = &clkops_omap2_dflt,
  1284. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1285. .enable_bit = OMAP4460_OPTFCLKEN_TS_FCLK_SHIFT,
  1286. .clkdm_name = "l4_wkup_clkdm",
  1287. .parent = &div_ts_ck,
  1288. .recalc = &followparent_recalc,
  1289. };
  1290. static struct clk dss_48mhz_clk = {
  1291. .name = "dss_48mhz_clk",
  1292. .ops = &clkops_omap2_dflt,
  1293. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1294. .enable_bit = OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
  1295. .clkdm_name = "l3_dss_clkdm",
  1296. .parent = &func_48mc_fclk,
  1297. .recalc = &followparent_recalc,
  1298. };
  1299. static struct clk dss_fck = {
  1300. .name = "dss_fck",
  1301. .ops = &clkops_omap2_dflt,
  1302. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1303. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1304. .clkdm_name = "l3_dss_clkdm",
  1305. .parent = &l3_div_ck,
  1306. .recalc = &followparent_recalc,
  1307. };
  1308. static struct clk efuse_ctrl_cust_fck = {
  1309. .name = "efuse_ctrl_cust_fck",
  1310. .ops = &clkops_omap2_dflt,
  1311. .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  1312. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1313. .clkdm_name = "l4_cefuse_clkdm",
  1314. .parent = &sys_clkin_ck,
  1315. .recalc = &followparent_recalc,
  1316. };
  1317. static struct clk emif1_fck = {
  1318. .name = "emif1_fck",
  1319. .ops = &clkops_omap2_dflt,
  1320. .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  1321. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1322. .flags = ENABLE_ON_INIT,
  1323. .clkdm_name = "l3_emif_clkdm",
  1324. .parent = &ddrphy_ck,
  1325. .recalc = &followparent_recalc,
  1326. };
  1327. static struct clk emif2_fck = {
  1328. .name = "emif2_fck",
  1329. .ops = &clkops_omap2_dflt,
  1330. .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  1331. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1332. .flags = ENABLE_ON_INIT,
  1333. .clkdm_name = "l3_emif_clkdm",
  1334. .parent = &ddrphy_ck,
  1335. .recalc = &followparent_recalc,
  1336. };
  1337. static const struct clksel fdif_fclk_div[] = {
  1338. { .parent = &dpll_per_m4x2_ck, .rates = div3_1to4_rates },
  1339. { .parent = NULL },
  1340. };
  1341. /* Merged fdif_fclk into fdif */
  1342. static struct clk fdif_fck = {
  1343. .name = "fdif_fck",
  1344. .parent = &dpll_per_m4x2_ck,
  1345. .clksel = fdif_fclk_div,
  1346. .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1347. .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
  1348. .ops = &clkops_omap2_dflt,
  1349. .recalc = &omap2_clksel_recalc,
  1350. .round_rate = &omap2_clksel_round_rate,
  1351. .set_rate = &omap2_clksel_set_rate,
  1352. .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1353. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1354. .clkdm_name = "iss_clkdm",
  1355. };
  1356. static struct clk fpka_fck = {
  1357. .name = "fpka_fck",
  1358. .ops = &clkops_omap2_dflt,
  1359. .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  1360. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1361. .clkdm_name = "l4_secure_clkdm",
  1362. .parent = &l4_div_ck,
  1363. .recalc = &followparent_recalc,
  1364. };
  1365. static struct clk gpio1_dbclk = {
  1366. .name = "gpio1_dbclk",
  1367. .ops = &clkops_omap2_dflt,
  1368. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1369. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1370. .clkdm_name = "l4_wkup_clkdm",
  1371. .parent = &sys_32k_ck,
  1372. .recalc = &followparent_recalc,
  1373. };
  1374. static struct clk gpio1_ick = {
  1375. .name = "gpio1_ick",
  1376. .ops = &clkops_omap2_dflt,
  1377. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1378. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1379. .clkdm_name = "l4_wkup_clkdm",
  1380. .parent = &l4_wkup_clk_mux_ck,
  1381. .recalc = &followparent_recalc,
  1382. };
  1383. static struct clk gpio2_dbclk = {
  1384. .name = "gpio2_dbclk",
  1385. .ops = &clkops_omap2_dflt,
  1386. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1387. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1388. .clkdm_name = "l4_per_clkdm",
  1389. .parent = &sys_32k_ck,
  1390. .recalc = &followparent_recalc,
  1391. };
  1392. static struct clk gpio2_ick = {
  1393. .name = "gpio2_ick",
  1394. .ops = &clkops_omap2_dflt,
  1395. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1396. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1397. .clkdm_name = "l4_per_clkdm",
  1398. .parent = &l4_div_ck,
  1399. .recalc = &followparent_recalc,
  1400. };
  1401. static struct clk gpio3_dbclk = {
  1402. .name = "gpio3_dbclk",
  1403. .ops = &clkops_omap2_dflt,
  1404. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1405. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1406. .clkdm_name = "l4_per_clkdm",
  1407. .parent = &sys_32k_ck,
  1408. .recalc = &followparent_recalc,
  1409. };
  1410. static struct clk gpio3_ick = {
  1411. .name = "gpio3_ick",
  1412. .ops = &clkops_omap2_dflt,
  1413. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1414. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1415. .clkdm_name = "l4_per_clkdm",
  1416. .parent = &l4_div_ck,
  1417. .recalc = &followparent_recalc,
  1418. };
  1419. static struct clk gpio4_dbclk = {
  1420. .name = "gpio4_dbclk",
  1421. .ops = &clkops_omap2_dflt,
  1422. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1423. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1424. .clkdm_name = "l4_per_clkdm",
  1425. .parent = &sys_32k_ck,
  1426. .recalc = &followparent_recalc,
  1427. };
  1428. static struct clk gpio4_ick = {
  1429. .name = "gpio4_ick",
  1430. .ops = &clkops_omap2_dflt,
  1431. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1432. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1433. .clkdm_name = "l4_per_clkdm",
  1434. .parent = &l4_div_ck,
  1435. .recalc = &followparent_recalc,
  1436. };
  1437. static struct clk gpio5_dbclk = {
  1438. .name = "gpio5_dbclk",
  1439. .ops = &clkops_omap2_dflt,
  1440. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1441. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1442. .clkdm_name = "l4_per_clkdm",
  1443. .parent = &sys_32k_ck,
  1444. .recalc = &followparent_recalc,
  1445. };
  1446. static struct clk gpio5_ick = {
  1447. .name = "gpio5_ick",
  1448. .ops = &clkops_omap2_dflt,
  1449. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1450. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1451. .clkdm_name = "l4_per_clkdm",
  1452. .parent = &l4_div_ck,
  1453. .recalc = &followparent_recalc,
  1454. };
  1455. static struct clk gpio6_dbclk = {
  1456. .name = "gpio6_dbclk",
  1457. .ops = &clkops_omap2_dflt,
  1458. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1459. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1460. .clkdm_name = "l4_per_clkdm",
  1461. .parent = &sys_32k_ck,
  1462. .recalc = &followparent_recalc,
  1463. };
  1464. static struct clk gpio6_ick = {
  1465. .name = "gpio6_ick",
  1466. .ops = &clkops_omap2_dflt,
  1467. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1468. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1469. .clkdm_name = "l4_per_clkdm",
  1470. .parent = &l4_div_ck,
  1471. .recalc = &followparent_recalc,
  1472. };
  1473. static struct clk gpmc_ick = {
  1474. .name = "gpmc_ick",
  1475. .ops = &clkops_omap2_dflt,
  1476. .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
  1477. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1478. .flags = ENABLE_ON_INIT,
  1479. .clkdm_name = "l3_2_clkdm",
  1480. .parent = &l3_div_ck,
  1481. .recalc = &followparent_recalc,
  1482. };
  1483. static const struct clksel sgx_clk_mux_sel[] = {
  1484. { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
  1485. { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
  1486. { .parent = NULL },
  1487. };
  1488. /* Merged sgx_clk_mux into gpu */
  1489. static struct clk gpu_fck = {
  1490. .name = "gpu_fck",
  1491. .parent = &dpll_core_m7x2_ck,
  1492. .clksel = sgx_clk_mux_sel,
  1493. .init = &omap2_init_clksel_parent,
  1494. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1495. .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
  1496. .ops = &clkops_omap2_dflt,
  1497. .recalc = &omap2_clksel_recalc,
  1498. .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1499. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1500. .clkdm_name = "l3_gfx_clkdm",
  1501. };
  1502. static struct clk hdq1w_fck = {
  1503. .name = "hdq1w_fck",
  1504. .ops = &clkops_omap2_dflt,
  1505. .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  1506. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1507. .clkdm_name = "l4_per_clkdm",
  1508. .parent = &func_12m_fclk,
  1509. .recalc = &followparent_recalc,
  1510. };
  1511. static const struct clksel hsi_fclk_div[] = {
  1512. { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
  1513. { .parent = NULL },
  1514. };
  1515. /* Merged hsi_fclk into hsi */
  1516. static struct clk hsi_fck = {
  1517. .name = "hsi_fck",
  1518. .parent = &dpll_per_m2x2_ck,
  1519. .clksel = hsi_fclk_div,
  1520. .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1521. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1522. .ops = &clkops_omap2_dflt,
  1523. .recalc = &omap2_clksel_recalc,
  1524. .round_rate = &omap2_clksel_round_rate,
  1525. .set_rate = &omap2_clksel_set_rate,
  1526. .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1527. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1528. .clkdm_name = "l3_init_clkdm",
  1529. };
  1530. static struct clk i2c1_fck = {
  1531. .name = "i2c1_fck",
  1532. .ops = &clkops_omap2_dflt,
  1533. .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  1534. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1535. .clkdm_name = "l4_per_clkdm",
  1536. .parent = &func_96m_fclk,
  1537. .recalc = &followparent_recalc,
  1538. };
  1539. static struct clk i2c2_fck = {
  1540. .name = "i2c2_fck",
  1541. .ops = &clkops_omap2_dflt,
  1542. .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  1543. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1544. .clkdm_name = "l4_per_clkdm",
  1545. .parent = &func_96m_fclk,
  1546. .recalc = &followparent_recalc,
  1547. };
  1548. static struct clk i2c3_fck = {
  1549. .name = "i2c3_fck",
  1550. .ops = &clkops_omap2_dflt,
  1551. .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  1552. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1553. .clkdm_name = "l4_per_clkdm",
  1554. .parent = &func_96m_fclk,
  1555. .recalc = &followparent_recalc,
  1556. };
  1557. static struct clk i2c4_fck = {
  1558. .name = "i2c4_fck",
  1559. .ops = &clkops_omap2_dflt,
  1560. .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  1561. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1562. .clkdm_name = "l4_per_clkdm",
  1563. .parent = &func_96m_fclk,
  1564. .recalc = &followparent_recalc,
  1565. };
  1566. static struct clk ipu_fck = {
  1567. .name = "ipu_fck",
  1568. .ops = &clkops_omap2_dflt,
  1569. .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  1570. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1571. .clkdm_name = "ducati_clkdm",
  1572. .parent = &ducati_clk_mux_ck,
  1573. .recalc = &followparent_recalc,
  1574. };
  1575. static struct clk iss_ctrlclk = {
  1576. .name = "iss_ctrlclk",
  1577. .ops = &clkops_omap2_dflt,
  1578. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1579. .enable_bit = OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
  1580. .clkdm_name = "iss_clkdm",
  1581. .parent = &func_96m_fclk,
  1582. .recalc = &followparent_recalc,
  1583. };
  1584. static struct clk iss_fck = {
  1585. .name = "iss_fck",
  1586. .ops = &clkops_omap2_dflt,
  1587. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1588. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1589. .clkdm_name = "iss_clkdm",
  1590. .parent = &ducati_clk_mux_ck,
  1591. .recalc = &followparent_recalc,
  1592. };
  1593. static struct clk iva_fck = {
  1594. .name = "iva_fck",
  1595. .ops = &clkops_omap2_dflt,
  1596. .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  1597. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1598. .clkdm_name = "ivahd_clkdm",
  1599. .parent = &dpll_iva_m5x2_ck,
  1600. .recalc = &followparent_recalc,
  1601. };
  1602. static struct clk kbd_fck = {
  1603. .name = "kbd_fck",
  1604. .ops = &clkops_omap2_dflt,
  1605. .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  1606. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1607. .clkdm_name = "l4_wkup_clkdm",
  1608. .parent = &sys_32k_ck,
  1609. .recalc = &followparent_recalc,
  1610. };
  1611. static struct clk l3_instr_ick = {
  1612. .name = "l3_instr_ick",
  1613. .ops = &clkops_omap2_dflt,
  1614. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  1615. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1616. .flags = ENABLE_ON_INIT,
  1617. .clkdm_name = "l3_instr_clkdm",
  1618. .parent = &l3_div_ck,
  1619. .recalc = &followparent_recalc,
  1620. };
  1621. static struct clk l3_main_3_ick = {
  1622. .name = "l3_main_3_ick",
  1623. .ops = &clkops_omap2_dflt,
  1624. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  1625. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1626. .flags = ENABLE_ON_INIT,
  1627. .clkdm_name = "l3_instr_clkdm",
  1628. .parent = &l3_div_ck,
  1629. .recalc = &followparent_recalc,
  1630. };
  1631. static struct clk mcasp_sync_mux_ck = {
  1632. .name = "mcasp_sync_mux_ck",
  1633. .parent = &abe_24m_fclk,
  1634. .clksel = dmic_sync_mux_sel,
  1635. .init = &omap2_init_clksel_parent,
  1636. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1637. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1638. .ops = &clkops_null,
  1639. .recalc = &omap2_clksel_recalc,
  1640. };
  1641. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  1642. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  1643. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1644. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1645. { .parent = NULL },
  1646. };
  1647. /* Merged func_mcasp_abe_gfclk into mcasp */
  1648. static struct clk mcasp_fck = {
  1649. .name = "mcasp_fck",
  1650. .parent = &mcasp_sync_mux_ck,
  1651. .clksel = func_mcasp_abe_gfclk_sel,
  1652. .init = &omap2_init_clksel_parent,
  1653. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1654. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1655. .ops = &clkops_omap2_dflt,
  1656. .recalc = &omap2_clksel_recalc,
  1657. .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1658. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1659. .clkdm_name = "abe_clkdm",
  1660. };
  1661. static struct clk mcbsp1_sync_mux_ck = {
  1662. .name = "mcbsp1_sync_mux_ck",
  1663. .parent = &abe_24m_fclk,
  1664. .clksel = dmic_sync_mux_sel,
  1665. .init = &omap2_init_clksel_parent,
  1666. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1667. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1668. .ops = &clkops_null,
  1669. .recalc = &omap2_clksel_recalc,
  1670. };
  1671. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  1672. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  1673. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1674. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1675. { .parent = NULL },
  1676. };
  1677. /* Merged func_mcbsp1_gfclk into mcbsp1 */
  1678. static struct clk mcbsp1_fck = {
  1679. .name = "mcbsp1_fck",
  1680. .parent = &mcbsp1_sync_mux_ck,
  1681. .clksel = func_mcbsp1_gfclk_sel,
  1682. .init = &omap2_init_clksel_parent,
  1683. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1684. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1685. .ops = &clkops_omap2_dflt,
  1686. .recalc = &omap2_clksel_recalc,
  1687. .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1688. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1689. .clkdm_name = "abe_clkdm",
  1690. };
  1691. static struct clk mcbsp2_sync_mux_ck = {
  1692. .name = "mcbsp2_sync_mux_ck",
  1693. .parent = &abe_24m_fclk,
  1694. .clksel = dmic_sync_mux_sel,
  1695. .init = &omap2_init_clksel_parent,
  1696. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1697. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1698. .ops = &clkops_null,
  1699. .recalc = &omap2_clksel_recalc,
  1700. };
  1701. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  1702. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  1703. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1704. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1705. { .parent = NULL },
  1706. };
  1707. /* Merged func_mcbsp2_gfclk into mcbsp2 */
  1708. static struct clk mcbsp2_fck = {
  1709. .name = "mcbsp2_fck",
  1710. .parent = &mcbsp2_sync_mux_ck,
  1711. .clksel = func_mcbsp2_gfclk_sel,
  1712. .init = &omap2_init_clksel_parent,
  1713. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1714. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1715. .ops = &clkops_omap2_dflt,
  1716. .recalc = &omap2_clksel_recalc,
  1717. .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1718. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1719. .clkdm_name = "abe_clkdm",
  1720. };
  1721. static struct clk mcbsp3_sync_mux_ck = {
  1722. .name = "mcbsp3_sync_mux_ck",
  1723. .parent = &abe_24m_fclk,
  1724. .clksel = dmic_sync_mux_sel,
  1725. .init = &omap2_init_clksel_parent,
  1726. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1727. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1728. .ops = &clkops_null,
  1729. .recalc = &omap2_clksel_recalc,
  1730. };
  1731. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  1732. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  1733. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1734. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1735. { .parent = NULL },
  1736. };
  1737. /* Merged func_mcbsp3_gfclk into mcbsp3 */
  1738. static struct clk mcbsp3_fck = {
  1739. .name = "mcbsp3_fck",
  1740. .parent = &mcbsp3_sync_mux_ck,
  1741. .clksel = func_mcbsp3_gfclk_sel,
  1742. .init = &omap2_init_clksel_parent,
  1743. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1744. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1745. .ops = &clkops_omap2_dflt,
  1746. .recalc = &omap2_clksel_recalc,
  1747. .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1748. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1749. .clkdm_name = "abe_clkdm",
  1750. };
  1751. static const struct clksel mcbsp4_sync_mux_sel[] = {
  1752. { .parent = &func_96m_fclk, .rates = div_1_0_rates },
  1753. { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
  1754. { .parent = NULL },
  1755. };
  1756. static struct clk mcbsp4_sync_mux_ck = {
  1757. .name = "mcbsp4_sync_mux_ck",
  1758. .parent = &func_96m_fclk,
  1759. .clksel = mcbsp4_sync_mux_sel,
  1760. .init = &omap2_init_clksel_parent,
  1761. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1762. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1763. .ops = &clkops_null,
  1764. .recalc = &omap2_clksel_recalc,
  1765. };
  1766. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  1767. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  1768. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1769. { .parent = NULL },
  1770. };
  1771. /* Merged per_mcbsp4_gfclk into mcbsp4 */
  1772. static struct clk mcbsp4_fck = {
  1773. .name = "mcbsp4_fck",
  1774. .parent = &mcbsp4_sync_mux_ck,
  1775. .clksel = per_mcbsp4_gfclk_sel,
  1776. .init = &omap2_init_clksel_parent,
  1777. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1778. .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  1779. .ops = &clkops_omap2_dflt,
  1780. .recalc = &omap2_clksel_recalc,
  1781. .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1782. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1783. .clkdm_name = "l4_per_clkdm",
  1784. };
  1785. static struct clk mcpdm_fck = {
  1786. .name = "mcpdm_fck",
  1787. .ops = &clkops_omap2_dflt,
  1788. .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
  1789. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1790. .clkdm_name = "abe_clkdm",
  1791. .parent = &pad_clks_ck,
  1792. .recalc = &followparent_recalc,
  1793. };
  1794. static struct clk mcspi1_fck = {
  1795. .name = "mcspi1_fck",
  1796. .ops = &clkops_omap2_dflt,
  1797. .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  1798. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1799. .clkdm_name = "l4_per_clkdm",
  1800. .parent = &func_48m_fclk,
  1801. .recalc = &followparent_recalc,
  1802. };
  1803. static struct clk mcspi2_fck = {
  1804. .name = "mcspi2_fck",
  1805. .ops = &clkops_omap2_dflt,
  1806. .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  1807. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1808. .clkdm_name = "l4_per_clkdm",
  1809. .parent = &func_48m_fclk,
  1810. .recalc = &followparent_recalc,
  1811. };
  1812. static struct clk mcspi3_fck = {
  1813. .name = "mcspi3_fck",
  1814. .ops = &clkops_omap2_dflt,
  1815. .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  1816. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1817. .clkdm_name = "l4_per_clkdm",
  1818. .parent = &func_48m_fclk,
  1819. .recalc = &followparent_recalc,
  1820. };
  1821. static struct clk mcspi4_fck = {
  1822. .name = "mcspi4_fck",
  1823. .ops = &clkops_omap2_dflt,
  1824. .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  1825. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1826. .clkdm_name = "l4_per_clkdm",
  1827. .parent = &func_48m_fclk,
  1828. .recalc = &followparent_recalc,
  1829. };
  1830. static const struct clksel hsmmc1_fclk_sel[] = {
  1831. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  1832. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  1833. { .parent = NULL },
  1834. };
  1835. /* Merged hsmmc1_fclk into mmc1 */
  1836. static struct clk mmc1_fck = {
  1837. .name = "mmc1_fck",
  1838. .parent = &func_64m_fclk,
  1839. .clksel = hsmmc1_fclk_sel,
  1840. .init = &omap2_init_clksel_parent,
  1841. .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1842. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1843. .ops = &clkops_omap2_dflt,
  1844. .recalc = &omap2_clksel_recalc,
  1845. .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1846. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1847. .clkdm_name = "l3_init_clkdm",
  1848. };
  1849. /* Merged hsmmc2_fclk into mmc2 */
  1850. static struct clk mmc2_fck = {
  1851. .name = "mmc2_fck",
  1852. .parent = &func_64m_fclk,
  1853. .clksel = hsmmc1_fclk_sel,
  1854. .init = &omap2_init_clksel_parent,
  1855. .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1856. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1857. .ops = &clkops_omap2_dflt,
  1858. .recalc = &omap2_clksel_recalc,
  1859. .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1860. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1861. .clkdm_name = "l3_init_clkdm",
  1862. };
  1863. static struct clk mmc3_fck = {
  1864. .name = "mmc3_fck",
  1865. .ops = &clkops_omap2_dflt,
  1866. .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  1867. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1868. .clkdm_name = "l4_per_clkdm",
  1869. .parent = &func_48m_fclk,
  1870. .recalc = &followparent_recalc,
  1871. };
  1872. static struct clk mmc4_fck = {
  1873. .name = "mmc4_fck",
  1874. .ops = &clkops_omap2_dflt,
  1875. .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  1876. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1877. .clkdm_name = "l4_per_clkdm",
  1878. .parent = &func_48m_fclk,
  1879. .recalc = &followparent_recalc,
  1880. };
  1881. static struct clk mmc5_fck = {
  1882. .name = "mmc5_fck",
  1883. .ops = &clkops_omap2_dflt,
  1884. .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  1885. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1886. .clkdm_name = "l4_per_clkdm",
  1887. .parent = &func_48m_fclk,
  1888. .recalc = &followparent_recalc,
  1889. };
  1890. static struct clk ocp2scp_usb_phy_phy_48m = {
  1891. .name = "ocp2scp_usb_phy_phy_48m",
  1892. .ops = &clkops_omap2_dflt,
  1893. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1894. .enable_bit = OMAP4430_OPTFCLKEN_PHY_48M_SHIFT,
  1895. .clkdm_name = "l3_init_clkdm",
  1896. .parent = &func_48m_fclk,
  1897. .recalc = &followparent_recalc,
  1898. };
  1899. static struct clk ocp2scp_usb_phy_ick = {
  1900. .name = "ocp2scp_usb_phy_ick",
  1901. .ops = &clkops_omap2_dflt,
  1902. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1903. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1904. .clkdm_name = "l3_init_clkdm",
  1905. .parent = &l4_div_ck,
  1906. .recalc = &followparent_recalc,
  1907. };
  1908. static struct clk ocp_wp_noc_ick = {
  1909. .name = "ocp_wp_noc_ick",
  1910. .ops = &clkops_omap2_dflt,
  1911. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  1912. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1913. .flags = ENABLE_ON_INIT,
  1914. .clkdm_name = "l3_instr_clkdm",
  1915. .parent = &l3_div_ck,
  1916. .recalc = &followparent_recalc,
  1917. };
  1918. static struct clk rng_ick = {
  1919. .name = "rng_ick",
  1920. .ops = &clkops_omap2_dflt,
  1921. .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
  1922. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1923. .clkdm_name = "l4_secure_clkdm",
  1924. .parent = &l4_div_ck,
  1925. .recalc = &followparent_recalc,
  1926. };
  1927. static struct clk sha2md5_fck = {
  1928. .name = "sha2md5_fck",
  1929. .ops = &clkops_omap2_dflt,
  1930. .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  1931. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1932. .clkdm_name = "l4_secure_clkdm",
  1933. .parent = &l3_div_ck,
  1934. .recalc = &followparent_recalc,
  1935. };
  1936. static struct clk sl2if_ick = {
  1937. .name = "sl2if_ick",
  1938. .ops = &clkops_omap2_dflt,
  1939. .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
  1940. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1941. .clkdm_name = "ivahd_clkdm",
  1942. .parent = &dpll_iva_m5x2_ck,
  1943. .recalc = &followparent_recalc,
  1944. };
  1945. static struct clk slimbus1_fclk_1 = {
  1946. .name = "slimbus1_fclk_1",
  1947. .ops = &clkops_omap2_dflt,
  1948. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1949. .enable_bit = OMAP4430_OPTFCLKEN_FCLK1_SHIFT,
  1950. .clkdm_name = "abe_clkdm",
  1951. .parent = &func_24m_clk,
  1952. .recalc = &followparent_recalc,
  1953. };
  1954. static struct clk slimbus1_fclk_0 = {
  1955. .name = "slimbus1_fclk_0",
  1956. .ops = &clkops_omap2_dflt,
  1957. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1958. .enable_bit = OMAP4430_OPTFCLKEN_FCLK0_SHIFT,
  1959. .clkdm_name = "abe_clkdm",
  1960. .parent = &abe_24m_fclk,
  1961. .recalc = &followparent_recalc,
  1962. };
  1963. static struct clk slimbus1_fclk_2 = {
  1964. .name = "slimbus1_fclk_2",
  1965. .ops = &clkops_omap2_dflt,
  1966. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1967. .enable_bit = OMAP4430_OPTFCLKEN_FCLK2_SHIFT,
  1968. .clkdm_name = "abe_clkdm",
  1969. .parent = &pad_clks_ck,
  1970. .recalc = &followparent_recalc,
  1971. };
  1972. static struct clk slimbus1_slimbus_clk = {
  1973. .name = "slimbus1_slimbus_clk",
  1974. .ops = &clkops_omap2_dflt,
  1975. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1976. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT,
  1977. .clkdm_name = "abe_clkdm",
  1978. .parent = &slimbus_clk,
  1979. .recalc = &followparent_recalc,
  1980. };
  1981. static struct clk slimbus1_fck = {
  1982. .name = "slimbus1_fck",
  1983. .ops = &clkops_omap2_dflt,
  1984. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1985. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1986. .clkdm_name = "abe_clkdm",
  1987. .parent = &ocp_abe_iclk,
  1988. .recalc = &followparent_recalc,
  1989. };
  1990. static struct clk slimbus2_fclk_1 = {
  1991. .name = "slimbus2_fclk_1",
  1992. .ops = &clkops_omap2_dflt,
  1993. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1994. .enable_bit = OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT,
  1995. .clkdm_name = "l4_per_clkdm",
  1996. .parent = &per_abe_24m_fclk,
  1997. .recalc = &followparent_recalc,
  1998. };
  1999. static struct clk slimbus2_fclk_0 = {
  2000. .name = "slimbus2_fclk_0",
  2001. .ops = &clkops_omap2_dflt,
  2002. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2003. .enable_bit = OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT,
  2004. .clkdm_name = "l4_per_clkdm",
  2005. .parent = &func_24mc_fclk,
  2006. .recalc = &followparent_recalc,
  2007. };
  2008. static struct clk slimbus2_slimbus_clk = {
  2009. .name = "slimbus2_slimbus_clk",
  2010. .ops = &clkops_omap2_dflt,
  2011. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2012. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT,
  2013. .clkdm_name = "l4_per_clkdm",
  2014. .parent = &pad_slimbus_core_clks_ck,
  2015. .recalc = &followparent_recalc,
  2016. };
  2017. static struct clk slimbus2_fck = {
  2018. .name = "slimbus2_fck",
  2019. .ops = &clkops_omap2_dflt,
  2020. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2021. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2022. .clkdm_name = "l4_per_clkdm",
  2023. .parent = &l4_div_ck,
  2024. .recalc = &followparent_recalc,
  2025. };
  2026. static struct clk smartreflex_core_fck = {
  2027. .name = "smartreflex_core_fck",
  2028. .ops = &clkops_omap2_dflt,
  2029. .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  2030. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2031. .clkdm_name = "l4_ao_clkdm",
  2032. .parent = &l4_wkup_clk_mux_ck,
  2033. .recalc = &followparent_recalc,
  2034. };
  2035. static struct clk smartreflex_iva_fck = {
  2036. .name = "smartreflex_iva_fck",
  2037. .ops = &clkops_omap2_dflt,
  2038. .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  2039. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2040. .clkdm_name = "l4_ao_clkdm",
  2041. .parent = &l4_wkup_clk_mux_ck,
  2042. .recalc = &followparent_recalc,
  2043. };
  2044. static struct clk smartreflex_mpu_fck = {
  2045. .name = "smartreflex_mpu_fck",
  2046. .ops = &clkops_omap2_dflt,
  2047. .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  2048. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2049. .clkdm_name = "l4_ao_clkdm",
  2050. .parent = &l4_wkup_clk_mux_ck,
  2051. .recalc = &followparent_recalc,
  2052. };
  2053. /* Merged dmt1_clk_mux into timer1 */
  2054. static struct clk timer1_fck = {
  2055. .name = "timer1_fck",
  2056. .parent = &sys_clkin_ck,
  2057. .clksel = abe_dpll_bypass_clk_mux_sel,
  2058. .init = &omap2_init_clksel_parent,
  2059. .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2060. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2061. .ops = &clkops_omap2_dflt,
  2062. .recalc = &omap2_clksel_recalc,
  2063. .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2064. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2065. .clkdm_name = "l4_wkup_clkdm",
  2066. };
  2067. /* Merged cm2_dm10_mux into timer10 */
  2068. static struct clk timer10_fck = {
  2069. .name = "timer10_fck",
  2070. .parent = &sys_clkin_ck,
  2071. .clksel = abe_dpll_bypass_clk_mux_sel,
  2072. .init = &omap2_init_clksel_parent,
  2073. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2074. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2075. .ops = &clkops_omap2_dflt,
  2076. .recalc = &omap2_clksel_recalc,
  2077. .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2078. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2079. .clkdm_name = "l4_per_clkdm",
  2080. };
  2081. /* Merged cm2_dm11_mux into timer11 */
  2082. static struct clk timer11_fck = {
  2083. .name = "timer11_fck",
  2084. .parent = &sys_clkin_ck,
  2085. .clksel = abe_dpll_bypass_clk_mux_sel,
  2086. .init = &omap2_init_clksel_parent,
  2087. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2088. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2089. .ops = &clkops_omap2_dflt,
  2090. .recalc = &omap2_clksel_recalc,
  2091. .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2092. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2093. .clkdm_name = "l4_per_clkdm",
  2094. };
  2095. /* Merged cm2_dm2_mux into timer2 */
  2096. static struct clk timer2_fck = {
  2097. .name = "timer2_fck",
  2098. .parent = &sys_clkin_ck,
  2099. .clksel = abe_dpll_bypass_clk_mux_sel,
  2100. .init = &omap2_init_clksel_parent,
  2101. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2102. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2103. .ops = &clkops_omap2_dflt,
  2104. .recalc = &omap2_clksel_recalc,
  2105. .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2106. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2107. .clkdm_name = "l4_per_clkdm",
  2108. };
  2109. /* Merged cm2_dm3_mux into timer3 */
  2110. static struct clk timer3_fck = {
  2111. .name = "timer3_fck",
  2112. .parent = &sys_clkin_ck,
  2113. .clksel = abe_dpll_bypass_clk_mux_sel,
  2114. .init = &omap2_init_clksel_parent,
  2115. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2116. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2117. .ops = &clkops_omap2_dflt,
  2118. .recalc = &omap2_clksel_recalc,
  2119. .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2120. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2121. .clkdm_name = "l4_per_clkdm",
  2122. };
  2123. /* Merged cm2_dm4_mux into timer4 */
  2124. static struct clk timer4_fck = {
  2125. .name = "timer4_fck",
  2126. .parent = &sys_clkin_ck,
  2127. .clksel = abe_dpll_bypass_clk_mux_sel,
  2128. .init = &omap2_init_clksel_parent,
  2129. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2130. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2131. .ops = &clkops_omap2_dflt,
  2132. .recalc = &omap2_clksel_recalc,
  2133. .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2134. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2135. .clkdm_name = "l4_per_clkdm",
  2136. };
  2137. static const struct clksel timer5_sync_mux_sel[] = {
  2138. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  2139. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  2140. { .parent = NULL },
  2141. };
  2142. /* Merged timer5_sync_mux into timer5 */
  2143. static struct clk timer5_fck = {
  2144. .name = "timer5_fck",
  2145. .parent = &syc_clk_div_ck,
  2146. .clksel = timer5_sync_mux_sel,
  2147. .init = &omap2_init_clksel_parent,
  2148. .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2149. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2150. .ops = &clkops_omap2_dflt,
  2151. .recalc = &omap2_clksel_recalc,
  2152. .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2153. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2154. .clkdm_name = "abe_clkdm",
  2155. };
  2156. /* Merged timer6_sync_mux into timer6 */
  2157. static struct clk timer6_fck = {
  2158. .name = "timer6_fck",
  2159. .parent = &syc_clk_div_ck,
  2160. .clksel = timer5_sync_mux_sel,
  2161. .init = &omap2_init_clksel_parent,
  2162. .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2163. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2164. .ops = &clkops_omap2_dflt,
  2165. .recalc = &omap2_clksel_recalc,
  2166. .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2167. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2168. .clkdm_name = "abe_clkdm",
  2169. };
  2170. /* Merged timer7_sync_mux into timer7 */
  2171. static struct clk timer7_fck = {
  2172. .name = "timer7_fck",
  2173. .parent = &syc_clk_div_ck,
  2174. .clksel = timer5_sync_mux_sel,
  2175. .init = &omap2_init_clksel_parent,
  2176. .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2177. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2178. .ops = &clkops_omap2_dflt,
  2179. .recalc = &omap2_clksel_recalc,
  2180. .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2181. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2182. .clkdm_name = "abe_clkdm",
  2183. };
  2184. /* Merged timer8_sync_mux into timer8 */
  2185. static struct clk timer8_fck = {
  2186. .name = "timer8_fck",
  2187. .parent = &syc_clk_div_ck,
  2188. .clksel = timer5_sync_mux_sel,
  2189. .init = &omap2_init_clksel_parent,
  2190. .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2191. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2192. .ops = &clkops_omap2_dflt,
  2193. .recalc = &omap2_clksel_recalc,
  2194. .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2195. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2196. .clkdm_name = "abe_clkdm",
  2197. };
  2198. /* Merged cm2_dm9_mux into timer9 */
  2199. static struct clk timer9_fck = {
  2200. .name = "timer9_fck",
  2201. .parent = &sys_clkin_ck,
  2202. .clksel = abe_dpll_bypass_clk_mux_sel,
  2203. .init = &omap2_init_clksel_parent,
  2204. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2205. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2206. .ops = &clkops_omap2_dflt,
  2207. .recalc = &omap2_clksel_recalc,
  2208. .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2209. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2210. .clkdm_name = "l4_per_clkdm",
  2211. };
  2212. static struct clk uart1_fck = {
  2213. .name = "uart1_fck",
  2214. .ops = &clkops_omap2_dflt,
  2215. .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
  2216. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2217. .clkdm_name = "l4_per_clkdm",
  2218. .parent = &func_48m_fclk,
  2219. .recalc = &followparent_recalc,
  2220. };
  2221. static struct clk uart2_fck = {
  2222. .name = "uart2_fck",
  2223. .ops = &clkops_omap2_dflt,
  2224. .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
  2225. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2226. .clkdm_name = "l4_per_clkdm",
  2227. .parent = &func_48m_fclk,
  2228. .recalc = &followparent_recalc,
  2229. };
  2230. static struct clk uart3_fck = {
  2231. .name = "uart3_fck",
  2232. .ops = &clkops_omap2_dflt,
  2233. .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
  2234. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2235. .clkdm_name = "l4_per_clkdm",
  2236. .parent = &func_48m_fclk,
  2237. .recalc = &followparent_recalc,
  2238. };
  2239. static struct clk uart4_fck = {
  2240. .name = "uart4_fck",
  2241. .ops = &clkops_omap2_dflt,
  2242. .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
  2243. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2244. .clkdm_name = "l4_per_clkdm",
  2245. .parent = &func_48m_fclk,
  2246. .recalc = &followparent_recalc,
  2247. };
  2248. static struct clk usb_host_fs_fck = {
  2249. .name = "usb_host_fs_fck",
  2250. .ops = &clkops_omap2_dflt,
  2251. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  2252. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2253. .clkdm_name = "l3_init_clkdm",
  2254. .parent = &func_48mc_fclk,
  2255. .recalc = &followparent_recalc,
  2256. };
  2257. static const struct clksel utmi_p1_gfclk_sel[] = {
  2258. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2259. { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
  2260. { .parent = NULL },
  2261. };
  2262. static struct clk utmi_p1_gfclk = {
  2263. .name = "utmi_p1_gfclk",
  2264. .parent = &init_60m_fclk,
  2265. .clksel = utmi_p1_gfclk_sel,
  2266. .init = &omap2_init_clksel_parent,
  2267. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2268. .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
  2269. .ops = &clkops_null,
  2270. .recalc = &omap2_clksel_recalc,
  2271. };
  2272. static struct clk usb_host_hs_utmi_p1_clk = {
  2273. .name = "usb_host_hs_utmi_p1_clk",
  2274. .ops = &clkops_omap2_dflt,
  2275. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2276. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT,
  2277. .clkdm_name = "l3_init_clkdm",
  2278. .parent = &utmi_p1_gfclk,
  2279. .recalc = &followparent_recalc,
  2280. };
  2281. static const struct clksel utmi_p2_gfclk_sel[] = {
  2282. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2283. { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
  2284. { .parent = NULL },
  2285. };
  2286. static struct clk utmi_p2_gfclk = {
  2287. .name = "utmi_p2_gfclk",
  2288. .parent = &init_60m_fclk,
  2289. .clksel = utmi_p2_gfclk_sel,
  2290. .init = &omap2_init_clksel_parent,
  2291. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2292. .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
  2293. .ops = &clkops_null,
  2294. .recalc = &omap2_clksel_recalc,
  2295. };
  2296. static struct clk usb_host_hs_utmi_p2_clk = {
  2297. .name = "usb_host_hs_utmi_p2_clk",
  2298. .ops = &clkops_omap2_dflt,
  2299. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2300. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT,
  2301. .clkdm_name = "l3_init_clkdm",
  2302. .parent = &utmi_p2_gfclk,
  2303. .recalc = &followparent_recalc,
  2304. };
  2305. static struct clk usb_host_hs_utmi_p3_clk = {
  2306. .name = "usb_host_hs_utmi_p3_clk",
  2307. .ops = &clkops_omap2_dflt,
  2308. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2309. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT,
  2310. .clkdm_name = "l3_init_clkdm",
  2311. .parent = &init_60m_fclk,
  2312. .recalc = &followparent_recalc,
  2313. };
  2314. static struct clk usb_host_hs_hsic480m_p1_clk = {
  2315. .name = "usb_host_hs_hsic480m_p1_clk",
  2316. .ops = &clkops_omap2_dflt,
  2317. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2318. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT,
  2319. .clkdm_name = "l3_init_clkdm",
  2320. .parent = &dpll_usb_m2_ck,
  2321. .recalc = &followparent_recalc,
  2322. };
  2323. static struct clk usb_host_hs_hsic60m_p1_clk = {
  2324. .name = "usb_host_hs_hsic60m_p1_clk",
  2325. .ops = &clkops_omap2_dflt,
  2326. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2327. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT,
  2328. .clkdm_name = "l3_init_clkdm",
  2329. .parent = &init_60m_fclk,
  2330. .recalc = &followparent_recalc,
  2331. };
  2332. static struct clk usb_host_hs_hsic60m_p2_clk = {
  2333. .name = "usb_host_hs_hsic60m_p2_clk",
  2334. .ops = &clkops_omap2_dflt,
  2335. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2336. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT,
  2337. .clkdm_name = "l3_init_clkdm",
  2338. .parent = &init_60m_fclk,
  2339. .recalc = &followparent_recalc,
  2340. };
  2341. static struct clk usb_host_hs_hsic480m_p2_clk = {
  2342. .name = "usb_host_hs_hsic480m_p2_clk",
  2343. .ops = &clkops_omap2_dflt,
  2344. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2345. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT,
  2346. .clkdm_name = "l3_init_clkdm",
  2347. .parent = &dpll_usb_m2_ck,
  2348. .recalc = &followparent_recalc,
  2349. };
  2350. static struct clk usb_host_hs_func48mclk = {
  2351. .name = "usb_host_hs_func48mclk",
  2352. .ops = &clkops_omap2_dflt,
  2353. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2354. .enable_bit = OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT,
  2355. .clkdm_name = "l3_init_clkdm",
  2356. .parent = &func_48mc_fclk,
  2357. .recalc = &followparent_recalc,
  2358. };
  2359. static struct clk usb_host_hs_fck = {
  2360. .name = "usb_host_hs_fck",
  2361. .ops = &clkops_omap2_dflt,
  2362. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2363. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2364. .clkdm_name = "l3_init_clkdm",
  2365. .parent = &init_60m_fclk,
  2366. .recalc = &followparent_recalc,
  2367. };
  2368. static const struct clksel otg_60m_gfclk_sel[] = {
  2369. { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
  2370. { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
  2371. { .parent = NULL },
  2372. };
  2373. static struct clk otg_60m_gfclk = {
  2374. .name = "otg_60m_gfclk",
  2375. .parent = &utmi_phy_clkout_ck,
  2376. .clksel = otg_60m_gfclk_sel,
  2377. .init = &omap2_init_clksel_parent,
  2378. .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2379. .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
  2380. .ops = &clkops_null,
  2381. .recalc = &omap2_clksel_recalc,
  2382. };
  2383. static struct clk usb_otg_hs_xclk = {
  2384. .name = "usb_otg_hs_xclk",
  2385. .ops = &clkops_omap2_dflt,
  2386. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2387. .enable_bit = OMAP4430_OPTFCLKEN_XCLK_SHIFT,
  2388. .clkdm_name = "l3_init_clkdm",
  2389. .parent = &otg_60m_gfclk,
  2390. .recalc = &followparent_recalc,
  2391. };
  2392. static struct clk usb_otg_hs_ick = {
  2393. .name = "usb_otg_hs_ick",
  2394. .ops = &clkops_omap2_dflt,
  2395. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2396. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2397. .clkdm_name = "l3_init_clkdm",
  2398. .parent = &l3_div_ck,
  2399. .recalc = &followparent_recalc,
  2400. };
  2401. static struct clk usb_phy_cm_clk32k = {
  2402. .name = "usb_phy_cm_clk32k",
  2403. .ops = &clkops_omap2_dflt,
  2404. .enable_reg = OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
  2405. .enable_bit = OMAP4430_OPTFCLKEN_CLK32K_SHIFT,
  2406. .clkdm_name = "l4_ao_clkdm",
  2407. .parent = &sys_32k_ck,
  2408. .recalc = &followparent_recalc,
  2409. };
  2410. static struct clk usb_tll_hs_usb_ch2_clk = {
  2411. .name = "usb_tll_hs_usb_ch2_clk",
  2412. .ops = &clkops_omap2_dflt,
  2413. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2414. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT,
  2415. .clkdm_name = "l3_init_clkdm",
  2416. .parent = &init_60m_fclk,
  2417. .recalc = &followparent_recalc,
  2418. };
  2419. static struct clk usb_tll_hs_usb_ch0_clk = {
  2420. .name = "usb_tll_hs_usb_ch0_clk",
  2421. .ops = &clkops_omap2_dflt,
  2422. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2423. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT,
  2424. .clkdm_name = "l3_init_clkdm",
  2425. .parent = &init_60m_fclk,
  2426. .recalc = &followparent_recalc,
  2427. };
  2428. static struct clk usb_tll_hs_usb_ch1_clk = {
  2429. .name = "usb_tll_hs_usb_ch1_clk",
  2430. .ops = &clkops_omap2_dflt,
  2431. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2432. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT,
  2433. .clkdm_name = "l3_init_clkdm",
  2434. .parent = &init_60m_fclk,
  2435. .recalc = &followparent_recalc,
  2436. };
  2437. static struct clk usb_tll_hs_ick = {
  2438. .name = "usb_tll_hs_ick",
  2439. .ops = &clkops_omap2_dflt,
  2440. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2441. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2442. .clkdm_name = "l3_init_clkdm",
  2443. .parent = &l4_div_ck,
  2444. .recalc = &followparent_recalc,
  2445. };
  2446. static const struct clksel_rate div2_14to18_rates[] = {
  2447. { .div = 14, .val = 0, .flags = RATE_IN_4430 },
  2448. { .div = 18, .val = 1, .flags = RATE_IN_4430 },
  2449. { .div = 0 },
  2450. };
  2451. static const struct clksel usim_fclk_div[] = {
  2452. { .parent = &dpll_per_m4x2_ck, .rates = div2_14to18_rates },
  2453. { .parent = NULL },
  2454. };
  2455. static struct clk usim_ck = {
  2456. .name = "usim_ck",
  2457. .parent = &dpll_per_m4x2_ck,
  2458. .clksel = usim_fclk_div,
  2459. .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2460. .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
  2461. .ops = &clkops_null,
  2462. .recalc = &omap2_clksel_recalc,
  2463. .round_rate = &omap2_clksel_round_rate,
  2464. .set_rate = &omap2_clksel_set_rate,
  2465. };
  2466. static struct clk usim_fclk = {
  2467. .name = "usim_fclk",
  2468. .ops = &clkops_omap2_dflt,
  2469. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2470. .enable_bit = OMAP4430_OPTFCLKEN_FCLK_SHIFT,
  2471. .clkdm_name = "l4_wkup_clkdm",
  2472. .parent = &usim_ck,
  2473. .recalc = &followparent_recalc,
  2474. };
  2475. static struct clk usim_fck = {
  2476. .name = "usim_fck",
  2477. .ops = &clkops_omap2_dflt,
  2478. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2479. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2480. .clkdm_name = "l4_wkup_clkdm",
  2481. .parent = &sys_32k_ck,
  2482. .recalc = &followparent_recalc,
  2483. };
  2484. static struct clk wd_timer2_fck = {
  2485. .name = "wd_timer2_fck",
  2486. .ops = &clkops_omap2_dflt,
  2487. .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
  2488. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2489. .clkdm_name = "l4_wkup_clkdm",
  2490. .parent = &sys_32k_ck,
  2491. .recalc = &followparent_recalc,
  2492. };
  2493. static struct clk wd_timer3_fck = {
  2494. .name = "wd_timer3_fck",
  2495. .ops = &clkops_omap2_dflt,
  2496. .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
  2497. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2498. .clkdm_name = "abe_clkdm",
  2499. .parent = &sys_32k_ck,
  2500. .recalc = &followparent_recalc,
  2501. };
  2502. /* Remaining optional clocks */
  2503. static const struct clksel stm_clk_div_div[] = {
  2504. { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
  2505. { .parent = NULL },
  2506. };
  2507. static struct clk stm_clk_div_ck = {
  2508. .name = "stm_clk_div_ck",
  2509. .parent = &pmd_stm_clock_mux_ck,
  2510. .clksel = stm_clk_div_div,
  2511. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2512. .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
  2513. .ops = &clkops_null,
  2514. .recalc = &omap2_clksel_recalc,
  2515. .round_rate = &omap2_clksel_round_rate,
  2516. .set_rate = &omap2_clksel_set_rate,
  2517. };
  2518. static const struct clksel trace_clk_div_div[] = {
  2519. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  2520. { .parent = NULL },
  2521. };
  2522. static struct clk trace_clk_div_ck = {
  2523. .name = "trace_clk_div_ck",
  2524. .parent = &pmd_trace_clk_mux_ck,
  2525. .clksel = trace_clk_div_div,
  2526. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2527. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  2528. .ops = &clkops_null,
  2529. .recalc = &omap2_clksel_recalc,
  2530. .round_rate = &omap2_clksel_round_rate,
  2531. .set_rate = &omap2_clksel_set_rate,
  2532. };
  2533. /* SCRM aux clk nodes */
  2534. static const struct clksel auxclk_src_sel[] = {
  2535. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  2536. { .parent = &dpll_core_m3x2_ck, .rates = div_1_1_rates },
  2537. { .parent = &dpll_per_m3x2_ck, .rates = div_1_2_rates },
  2538. { .parent = NULL },
  2539. };
  2540. static const struct clksel_rate div16_1to16_rates[] = {
  2541. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  2542. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  2543. { .div = 3, .val = 2, .flags = RATE_IN_4430 },
  2544. { .div = 4, .val = 3, .flags = RATE_IN_4430 },
  2545. { .div = 5, .val = 4, .flags = RATE_IN_4430 },
  2546. { .div = 6, .val = 5, .flags = RATE_IN_4430 },
  2547. { .div = 7, .val = 6, .flags = RATE_IN_4430 },
  2548. { .div = 8, .val = 7, .flags = RATE_IN_4430 },
  2549. { .div = 9, .val = 8, .flags = RATE_IN_4430 },
  2550. { .div = 10, .val = 9, .flags = RATE_IN_4430 },
  2551. { .div = 11, .val = 10, .flags = RATE_IN_4430 },
  2552. { .div = 12, .val = 11, .flags = RATE_IN_4430 },
  2553. { .div = 13, .val = 12, .flags = RATE_IN_4430 },
  2554. { .div = 14, .val = 13, .flags = RATE_IN_4430 },
  2555. { .div = 15, .val = 14, .flags = RATE_IN_4430 },
  2556. { .div = 16, .val = 15, .flags = RATE_IN_4430 },
  2557. { .div = 0 },
  2558. };
  2559. static struct clk auxclk0_src_ck = {
  2560. .name = "auxclk0_src_ck",
  2561. .parent = &sys_clkin_ck,
  2562. .init = &omap2_init_clksel_parent,
  2563. .ops = &clkops_omap2_dflt,
  2564. .clksel = auxclk_src_sel,
  2565. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2566. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2567. .recalc = &omap2_clksel_recalc,
  2568. .enable_reg = OMAP4_SCRM_AUXCLK0,
  2569. .enable_bit = OMAP4_ENABLE_SHIFT,
  2570. };
  2571. static const struct clksel auxclk0_sel[] = {
  2572. { .parent = &auxclk0_src_ck, .rates = div16_1to16_rates },
  2573. { .parent = NULL },
  2574. };
  2575. static struct clk auxclk0_ck = {
  2576. .name = "auxclk0_ck",
  2577. .parent = &auxclk0_src_ck,
  2578. .clksel = auxclk0_sel,
  2579. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2580. .clksel_mask = OMAP4_CLKDIV_MASK,
  2581. .ops = &clkops_null,
  2582. .recalc = &omap2_clksel_recalc,
  2583. .round_rate = &omap2_clksel_round_rate,
  2584. .set_rate = &omap2_clksel_set_rate,
  2585. };
  2586. static struct clk auxclk1_src_ck = {
  2587. .name = "auxclk1_src_ck",
  2588. .parent = &sys_clkin_ck,
  2589. .init = &omap2_init_clksel_parent,
  2590. .ops = &clkops_omap2_dflt,
  2591. .clksel = auxclk_src_sel,
  2592. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2593. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2594. .recalc = &omap2_clksel_recalc,
  2595. .enable_reg = OMAP4_SCRM_AUXCLK1,
  2596. .enable_bit = OMAP4_ENABLE_SHIFT,
  2597. };
  2598. static const struct clksel auxclk1_sel[] = {
  2599. { .parent = &auxclk1_src_ck, .rates = div16_1to16_rates },
  2600. { .parent = NULL },
  2601. };
  2602. static struct clk auxclk1_ck = {
  2603. .name = "auxclk1_ck",
  2604. .parent = &auxclk1_src_ck,
  2605. .clksel = auxclk1_sel,
  2606. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2607. .clksel_mask = OMAP4_CLKDIV_MASK,
  2608. .ops = &clkops_null,
  2609. .recalc = &omap2_clksel_recalc,
  2610. .round_rate = &omap2_clksel_round_rate,
  2611. .set_rate = &omap2_clksel_set_rate,
  2612. };
  2613. static struct clk auxclk2_src_ck = {
  2614. .name = "auxclk2_src_ck",
  2615. .parent = &sys_clkin_ck,
  2616. .init = &omap2_init_clksel_parent,
  2617. .ops = &clkops_omap2_dflt,
  2618. .clksel = auxclk_src_sel,
  2619. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2620. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2621. .recalc = &omap2_clksel_recalc,
  2622. .enable_reg = OMAP4_SCRM_AUXCLK2,
  2623. .enable_bit = OMAP4_ENABLE_SHIFT,
  2624. };
  2625. static const struct clksel auxclk2_sel[] = {
  2626. { .parent = &auxclk2_src_ck, .rates = div16_1to16_rates },
  2627. { .parent = NULL },
  2628. };
  2629. static struct clk auxclk2_ck = {
  2630. .name = "auxclk2_ck",
  2631. .parent = &auxclk2_src_ck,
  2632. .clksel = auxclk2_sel,
  2633. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2634. .clksel_mask = OMAP4_CLKDIV_MASK,
  2635. .ops = &clkops_null,
  2636. .recalc = &omap2_clksel_recalc,
  2637. .round_rate = &omap2_clksel_round_rate,
  2638. .set_rate = &omap2_clksel_set_rate,
  2639. };
  2640. static struct clk auxclk3_src_ck = {
  2641. .name = "auxclk3_src_ck",
  2642. .parent = &sys_clkin_ck,
  2643. .init = &omap2_init_clksel_parent,
  2644. .ops = &clkops_omap2_dflt,
  2645. .clksel = auxclk_src_sel,
  2646. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2647. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2648. .recalc = &omap2_clksel_recalc,
  2649. .enable_reg = OMAP4_SCRM_AUXCLK3,
  2650. .enable_bit = OMAP4_ENABLE_SHIFT,
  2651. };
  2652. static const struct clksel auxclk3_sel[] = {
  2653. { .parent = &auxclk3_src_ck, .rates = div16_1to16_rates },
  2654. { .parent = NULL },
  2655. };
  2656. static struct clk auxclk3_ck = {
  2657. .name = "auxclk3_ck",
  2658. .parent = &auxclk3_src_ck,
  2659. .clksel = auxclk3_sel,
  2660. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2661. .clksel_mask = OMAP4_CLKDIV_MASK,
  2662. .ops = &clkops_null,
  2663. .recalc = &omap2_clksel_recalc,
  2664. .round_rate = &omap2_clksel_round_rate,
  2665. .set_rate = &omap2_clksel_set_rate,
  2666. };
  2667. static struct clk auxclk4_src_ck = {
  2668. .name = "auxclk4_src_ck",
  2669. .parent = &sys_clkin_ck,
  2670. .init = &omap2_init_clksel_parent,
  2671. .ops = &clkops_omap2_dflt,
  2672. .clksel = auxclk_src_sel,
  2673. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2674. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2675. .recalc = &omap2_clksel_recalc,
  2676. .enable_reg = OMAP4_SCRM_AUXCLK4,
  2677. .enable_bit = OMAP4_ENABLE_SHIFT,
  2678. };
  2679. static const struct clksel auxclk4_sel[] = {
  2680. { .parent = &auxclk4_src_ck, .rates = div16_1to16_rates },
  2681. { .parent = NULL },
  2682. };
  2683. static struct clk auxclk4_ck = {
  2684. .name = "auxclk4_ck",
  2685. .parent = &auxclk4_src_ck,
  2686. .clksel = auxclk4_sel,
  2687. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2688. .clksel_mask = OMAP4_CLKDIV_MASK,
  2689. .ops = &clkops_null,
  2690. .recalc = &omap2_clksel_recalc,
  2691. .round_rate = &omap2_clksel_round_rate,
  2692. .set_rate = &omap2_clksel_set_rate,
  2693. };
  2694. static struct clk auxclk5_src_ck = {
  2695. .name = "auxclk5_src_ck",
  2696. .parent = &sys_clkin_ck,
  2697. .init = &omap2_init_clksel_parent,
  2698. .ops = &clkops_omap2_dflt,
  2699. .clksel = auxclk_src_sel,
  2700. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2701. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2702. .recalc = &omap2_clksel_recalc,
  2703. .enable_reg = OMAP4_SCRM_AUXCLK5,
  2704. .enable_bit = OMAP4_ENABLE_SHIFT,
  2705. };
  2706. static const struct clksel auxclk5_sel[] = {
  2707. { .parent = &auxclk5_src_ck, .rates = div16_1to16_rates },
  2708. { .parent = NULL },
  2709. };
  2710. static struct clk auxclk5_ck = {
  2711. .name = "auxclk5_ck",
  2712. .parent = &auxclk5_src_ck,
  2713. .clksel = auxclk5_sel,
  2714. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2715. .clksel_mask = OMAP4_CLKDIV_MASK,
  2716. .ops = &clkops_null,
  2717. .recalc = &omap2_clksel_recalc,
  2718. .round_rate = &omap2_clksel_round_rate,
  2719. .set_rate = &omap2_clksel_set_rate,
  2720. };
  2721. static const struct clksel auxclkreq_sel[] = {
  2722. { .parent = &auxclk0_ck, .rates = div_1_0_rates },
  2723. { .parent = &auxclk1_ck, .rates = div_1_1_rates },
  2724. { .parent = &auxclk2_ck, .rates = div_1_2_rates },
  2725. { .parent = &auxclk3_ck, .rates = div_1_3_rates },
  2726. { .parent = &auxclk4_ck, .rates = div_1_4_rates },
  2727. { .parent = &auxclk5_ck, .rates = div_1_5_rates },
  2728. { .parent = NULL },
  2729. };
  2730. static struct clk auxclkreq0_ck = {
  2731. .name = "auxclkreq0_ck",
  2732. .parent = &auxclk0_ck,
  2733. .init = &omap2_init_clksel_parent,
  2734. .ops = &clkops_null,
  2735. .clksel = auxclkreq_sel,
  2736. .clksel_reg = OMAP4_SCRM_AUXCLKREQ0,
  2737. .clksel_mask = OMAP4_MAPPING_MASK,
  2738. .recalc = &omap2_clksel_recalc,
  2739. };
  2740. static struct clk auxclkreq1_ck = {
  2741. .name = "auxclkreq1_ck",
  2742. .parent = &auxclk1_ck,
  2743. .init = &omap2_init_clksel_parent,
  2744. .ops = &clkops_null,
  2745. .clksel = auxclkreq_sel,
  2746. .clksel_reg = OMAP4_SCRM_AUXCLKREQ1,
  2747. .clksel_mask = OMAP4_MAPPING_MASK,
  2748. .recalc = &omap2_clksel_recalc,
  2749. };
  2750. static struct clk auxclkreq2_ck = {
  2751. .name = "auxclkreq2_ck",
  2752. .parent = &auxclk2_ck,
  2753. .init = &omap2_init_clksel_parent,
  2754. .ops = &clkops_null,
  2755. .clksel = auxclkreq_sel,
  2756. .clksel_reg = OMAP4_SCRM_AUXCLKREQ2,
  2757. .clksel_mask = OMAP4_MAPPING_MASK,
  2758. .recalc = &omap2_clksel_recalc,
  2759. };
  2760. static struct clk auxclkreq3_ck = {
  2761. .name = "auxclkreq3_ck",
  2762. .parent = &auxclk3_ck,
  2763. .init = &omap2_init_clksel_parent,
  2764. .ops = &clkops_null,
  2765. .clksel = auxclkreq_sel,
  2766. .clksel_reg = OMAP4_SCRM_AUXCLKREQ3,
  2767. .clksel_mask = OMAP4_MAPPING_MASK,
  2768. .recalc = &omap2_clksel_recalc,
  2769. };
  2770. static struct clk auxclkreq4_ck = {
  2771. .name = "auxclkreq4_ck",
  2772. .parent = &auxclk4_ck,
  2773. .init = &omap2_init_clksel_parent,
  2774. .ops = &clkops_null,
  2775. .clksel = auxclkreq_sel,
  2776. .clksel_reg = OMAP4_SCRM_AUXCLKREQ4,
  2777. .clksel_mask = OMAP4_MAPPING_MASK,
  2778. .recalc = &omap2_clksel_recalc,
  2779. };
  2780. static struct clk auxclkreq5_ck = {
  2781. .name = "auxclkreq5_ck",
  2782. .parent = &auxclk5_ck,
  2783. .init = &omap2_init_clksel_parent,
  2784. .ops = &clkops_null,
  2785. .clksel = auxclkreq_sel,
  2786. .clksel_reg = OMAP4_SCRM_AUXCLKREQ5,
  2787. .clksel_mask = OMAP4_MAPPING_MASK,
  2788. .recalc = &omap2_clksel_recalc,
  2789. };
  2790. /*
  2791. * clkdev
  2792. */
  2793. static struct omap_clk omap44xx_clks[] = {
  2794. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  2795. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  2796. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  2797. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  2798. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  2799. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  2800. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  2801. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  2802. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  2803. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  2804. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  2805. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  2806. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  2807. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  2808. CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
  2809. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  2810. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  2811. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  2812. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  2813. CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
  2814. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  2815. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  2816. CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
  2817. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  2818. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  2819. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  2820. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  2821. CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
  2822. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  2823. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  2824. CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
  2825. CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
  2826. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  2827. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  2828. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  2829. CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
  2830. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  2831. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  2832. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  2833. CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
  2834. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  2835. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  2836. CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
  2837. CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
  2838. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  2839. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  2840. CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
  2841. CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
  2842. CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
  2843. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  2844. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  2845. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  2846. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  2847. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  2848. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  2849. CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
  2850. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  2851. CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
  2852. CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
  2853. CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
  2854. CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
  2855. CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
  2856. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  2857. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  2858. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  2859. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  2860. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  2861. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  2862. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  2863. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  2864. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  2865. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  2866. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  2867. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  2868. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  2869. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  2870. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  2871. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  2872. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  2873. CLK("smp_twd", NULL, &mpu_periphclk, CK_443X),
  2874. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  2875. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  2876. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  2877. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  2878. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  2879. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  2880. CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
  2881. CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
  2882. CLK(NULL, "aess_fck", &aess_fck, CK_443X),
  2883. CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
  2884. CLK(NULL, "bandgap_ts_fclk", &bandgap_ts_fclk, CK_446X),
  2885. CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
  2886. CLK(NULL, "div_ts_ck", &div_ts_ck, CK_446X),
  2887. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  2888. CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
  2889. CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
  2890. CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
  2891. CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
  2892. CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
  2893. CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
  2894. CLK("omapdss_dss", "ick", &dss_fck, CK_443X),
  2895. CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
  2896. CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
  2897. CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
  2898. CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
  2899. CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
  2900. CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_443X),
  2901. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
  2902. CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_443X),
  2903. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
  2904. CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_443X),
  2905. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
  2906. CLK(NULL, "gpio4_dbclk", &gpio4_dbclk, CK_443X),
  2907. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
  2908. CLK(NULL, "gpio5_dbclk", &gpio5_dbclk, CK_443X),
  2909. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
  2910. CLK(NULL, "gpio6_dbclk", &gpio6_dbclk, CK_443X),
  2911. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
  2912. CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
  2913. CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
  2914. CLK(NULL, "hdq1w_fck", &hdq1w_fck, CK_443X),
  2915. CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
  2916. CLK(NULL, "i2c1_fck", &i2c1_fck, CK_443X),
  2917. CLK(NULL, "i2c2_fck", &i2c2_fck, CK_443X),
  2918. CLK(NULL, "i2c3_fck", &i2c3_fck, CK_443X),
  2919. CLK(NULL, "i2c4_fck", &i2c4_fck, CK_443X),
  2920. CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
  2921. CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
  2922. CLK(NULL, "iss_fck", &iss_fck, CK_443X),
  2923. CLK(NULL, "iva_fck", &iva_fck, CK_443X),
  2924. CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
  2925. CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
  2926. CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
  2927. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  2928. CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
  2929. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  2930. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_443X),
  2931. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  2932. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_443X),
  2933. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  2934. CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_443X),
  2935. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  2936. CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_443X),
  2937. CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
  2938. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_443X),
  2939. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_443X),
  2940. CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_443X),
  2941. CLK(NULL, "mcspi4_fck", &mcspi4_fck, CK_443X),
  2942. CLK(NULL, "mmc1_fck", &mmc1_fck, CK_443X),
  2943. CLK(NULL, "mmc2_fck", &mmc2_fck, CK_443X),
  2944. CLK(NULL, "mmc3_fck", &mmc3_fck, CK_443X),
  2945. CLK(NULL, "mmc4_fck", &mmc4_fck, CK_443X),
  2946. CLK(NULL, "mmc5_fck", &mmc5_fck, CK_443X),
  2947. CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
  2948. CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
  2949. CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
  2950. CLK("omap_rng", "ick", &rng_ick, CK_443X),
  2951. CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
  2952. CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
  2953. CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
  2954. CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
  2955. CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
  2956. CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
  2957. CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
  2958. CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
  2959. CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
  2960. CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
  2961. CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
  2962. CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
  2963. CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
  2964. CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
  2965. CLK(NULL, "gpt1_fck", &timer1_fck, CK_443X),
  2966. CLK(NULL, "gpt10_fck", &timer10_fck, CK_443X),
  2967. CLK(NULL, "gpt11_fck", &timer11_fck, CK_443X),
  2968. CLK(NULL, "gpt2_fck", &timer2_fck, CK_443X),
  2969. CLK(NULL, "gpt3_fck", &timer3_fck, CK_443X),
  2970. CLK(NULL, "gpt4_fck", &timer4_fck, CK_443X),
  2971. CLK(NULL, "gpt5_fck", &timer5_fck, CK_443X),
  2972. CLK(NULL, "gpt6_fck", &timer6_fck, CK_443X),
  2973. CLK(NULL, "gpt7_fck", &timer7_fck, CK_443X),
  2974. CLK(NULL, "gpt8_fck", &timer8_fck, CK_443X),
  2975. CLK(NULL, "gpt9_fck", &timer9_fck, CK_443X),
  2976. CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
  2977. CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
  2978. CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
  2979. CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
  2980. CLK("usbhs_omap", "fs_fck", &usb_host_fs_fck, CK_443X),
  2981. CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
  2982. CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
  2983. CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
  2984. CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
  2985. CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
  2986. CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
  2987. CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
  2988. CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
  2989. CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
  2990. CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
  2991. CLK("usbhs_omap", "hs_fck", &usb_host_hs_fck, CK_443X),
  2992. CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
  2993. CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
  2994. CLK("musb-omap2430", "ick", &usb_otg_hs_ick, CK_443X),
  2995. CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
  2996. CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
  2997. CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
  2998. CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
  2999. CLK("usbhs_omap", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
  3000. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  3001. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  3002. CLK(NULL, "usim_fck", &usim_fck, CK_443X),
  3003. CLK(NULL, "wd_timer2_fck", &wd_timer2_fck, CK_443X),
  3004. CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
  3005. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  3006. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  3007. CLK(NULL, "auxclk0_src_ck", &auxclk0_src_ck, CK_443X),
  3008. CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
  3009. CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
  3010. CLK(NULL, "auxclk1_src_ck", &auxclk1_src_ck, CK_443X),
  3011. CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
  3012. CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
  3013. CLK(NULL, "auxclk2_src_ck", &auxclk2_src_ck, CK_443X),
  3014. CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
  3015. CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
  3016. CLK(NULL, "auxclk3_src_ck", &auxclk3_src_ck, CK_443X),
  3017. CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
  3018. CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
  3019. CLK(NULL, "auxclk4_src_ck", &auxclk4_src_ck, CK_443X),
  3020. CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
  3021. CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
  3022. CLK(NULL, "auxclk5_src_ck", &auxclk5_src_ck, CK_443X),
  3023. CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
  3024. CLK(NULL, "auxclkreq5_ck", &auxclkreq5_ck, CK_443X),
  3025. CLK(NULL, "gpmc_ck", &dummy_ck, CK_443X),
  3026. CLK(NULL, "gpt1_ick", &dummy_ck, CK_443X),
  3027. CLK(NULL, "gpt2_ick", &dummy_ck, CK_443X),
  3028. CLK(NULL, "gpt3_ick", &dummy_ck, CK_443X),
  3029. CLK(NULL, "gpt4_ick", &dummy_ck, CK_443X),
  3030. CLK(NULL, "gpt5_ick", &dummy_ck, CK_443X),
  3031. CLK(NULL, "gpt6_ick", &dummy_ck, CK_443X),
  3032. CLK(NULL, "gpt7_ick", &dummy_ck, CK_443X),
  3033. CLK(NULL, "gpt8_ick", &dummy_ck, CK_443X),
  3034. CLK(NULL, "gpt9_ick", &dummy_ck, CK_443X),
  3035. CLK(NULL, "gpt10_ick", &dummy_ck, CK_443X),
  3036. CLK(NULL, "gpt11_ick", &dummy_ck, CK_443X),
  3037. CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
  3038. CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
  3039. CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
  3040. CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
  3041. CLK(NULL, "mailboxes_ick", &dummy_ck, CK_443X),
  3042. CLK("omap_hsmmc.0", "ick", &dummy_ck, CK_443X),
  3043. CLK("omap_hsmmc.1", "ick", &dummy_ck, CK_443X),
  3044. CLK("omap_hsmmc.2", "ick", &dummy_ck, CK_443X),
  3045. CLK("omap_hsmmc.3", "ick", &dummy_ck, CK_443X),
  3046. CLK("omap_hsmmc.4", "ick", &dummy_ck, CK_443X),
  3047. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
  3048. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
  3049. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
  3050. CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
  3051. CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
  3052. CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
  3053. CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
  3054. CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
  3055. CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
  3056. CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
  3057. CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
  3058. CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
  3059. CLK("usbhs_omap", "usbhost_ick", &dummy_ck, CK_443X),
  3060. CLK("usbhs_omap", "usbtll_fck", &dummy_ck, CK_443X),
  3061. CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
  3062. CLK("omap_timer.1", "32k_ck", &sys_32k_ck, CK_443X),
  3063. CLK("omap_timer.2", "32k_ck", &sys_32k_ck, CK_443X),
  3064. CLK("omap_timer.3", "32k_ck", &sys_32k_ck, CK_443X),
  3065. CLK("omap_timer.4", "32k_ck", &sys_32k_ck, CK_443X),
  3066. CLK("omap_timer.5", "32k_ck", &sys_32k_ck, CK_443X),
  3067. CLK("omap_timer.6", "32k_ck", &sys_32k_ck, CK_443X),
  3068. CLK("omap_timer.7", "32k_ck", &sys_32k_ck, CK_443X),
  3069. CLK("omap_timer.8", "32k_ck", &sys_32k_ck, CK_443X),
  3070. CLK("omap_timer.9", "32k_ck", &sys_32k_ck, CK_443X),
  3071. CLK("omap_timer.10", "32k_ck", &sys_32k_ck, CK_443X),
  3072. CLK("omap_timer.11", "32k_ck", &sys_32k_ck, CK_443X),
  3073. CLK("omap_timer.1", "sys_ck", &sys_clkin_ck, CK_443X),
  3074. CLK("omap_timer.2", "sys_ck", &sys_clkin_ck, CK_443X),
  3075. CLK("omap_timer.3", "sys_ck", &sys_clkin_ck, CK_443X),
  3076. CLK("omap_timer.4", "sys_ck", &sys_clkin_ck, CK_443X),
  3077. CLK("omap_timer.9", "sys_ck", &sys_clkin_ck, CK_443X),
  3078. CLK("omap_timer.10", "sys_ck", &sys_clkin_ck, CK_443X),
  3079. CLK("omap_timer.11", "sys_ck", &sys_clkin_ck, CK_443X),
  3080. CLK("omap_timer.5", "sys_ck", &syc_clk_div_ck, CK_443X),
  3081. CLK("omap_timer.6", "sys_ck", &syc_clk_div_ck, CK_443X),
  3082. CLK("omap_timer.7", "sys_ck", &syc_clk_div_ck, CK_443X),
  3083. CLK("omap_timer.8", "sys_ck", &syc_clk_div_ck, CK_443X),
  3084. };
  3085. int __init omap4xxx_clk_init(void)
  3086. {
  3087. struct omap_clk *c;
  3088. u32 cpu_clkflg;
  3089. if (cpu_is_omap443x()) {
  3090. cpu_mask = RATE_IN_4430;
  3091. cpu_clkflg = CK_443X;
  3092. } else if (cpu_is_omap446x()) {
  3093. cpu_mask = RATE_IN_4460 | RATE_IN_4430;
  3094. cpu_clkflg = CK_446X | CK_443X;
  3095. } else {
  3096. return 0;
  3097. }
  3098. clk_init(&omap2_clk_functions);
  3099. /*
  3100. * Must stay commented until all OMAP SoC drivers are
  3101. * converted to runtime PM, or drivers may start crashing
  3102. *
  3103. * omap2_clk_disable_clkdm_control();
  3104. */
  3105. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  3106. c++)
  3107. clk_preinit(c->lk.clk);
  3108. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  3109. c++)
  3110. if (c->cpu & cpu_clkflg) {
  3111. clkdev_add(&c->lk);
  3112. clk_register(c->lk.clk);
  3113. omap2_init_clk_clkdm(c->lk.clk);
  3114. }
  3115. /* Disable autoidle on all clocks; let the PM code enable it later */
  3116. omap_clk_disable_autoidle_all();
  3117. recalculate_root_clocks();
  3118. /*
  3119. * Only enable those clocks we will need, let the drivers
  3120. * enable other clocks as necessary
  3121. */
  3122. clk_enable_init_clocks();
  3123. return 0;
  3124. }