clock2420_data.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009
  1. /*
  2. * OMAP2420 clock data
  3. *
  4. * Copyright (C) 2005-2009 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2011 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/io.h>
  17. #include <linux/clk.h>
  18. #include <linux/list.h>
  19. #include <plat/hardware.h>
  20. #include <plat/clkdev_omap.h>
  21. #include "iomap.h"
  22. #include "clock.h"
  23. #include "clock2xxx.h"
  24. #include "opp2xxx.h"
  25. #include "cm2xxx_3xxx.h"
  26. #include "prm2xxx_3xxx.h"
  27. #include "prm-regbits-24xx.h"
  28. #include "cm-regbits-24xx.h"
  29. #include "sdrc.h"
  30. #include "control.h"
  31. #define OMAP_CM_REGADDR OMAP2420_CM_REGADDR
  32. /*
  33. * 2420 clock tree.
  34. *
  35. * NOTE:In many cases here we are assigning a 'default' parent. In
  36. * many cases the parent is selectable. The set parent calls will
  37. * also switch sources.
  38. *
  39. * Several sources are given initial rates which may be wrong, this will
  40. * be fixed up in the init func.
  41. *
  42. * Things are broadly separated below by clock domains. It is
  43. * noteworthy that most peripherals have dependencies on multiple clock
  44. * domains. Many get their interface clocks from the L4 domain, but get
  45. * functional clocks from fixed sources or other core domain derived
  46. * clocks.
  47. */
  48. /* Base external input clocks */
  49. static struct clk func_32k_ck = {
  50. .name = "func_32k_ck",
  51. .ops = &clkops_null,
  52. .rate = 32768,
  53. .clkdm_name = "wkup_clkdm",
  54. };
  55. static struct clk secure_32k_ck = {
  56. .name = "secure_32k_ck",
  57. .ops = &clkops_null,
  58. .rate = 32768,
  59. .clkdm_name = "wkup_clkdm",
  60. };
  61. /* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
  62. static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
  63. .name = "osc_ck",
  64. .ops = &clkops_oscck,
  65. .clkdm_name = "wkup_clkdm",
  66. .recalc = &omap2_osc_clk_recalc,
  67. };
  68. /* Without modem likely 12MHz, with modem likely 13MHz */
  69. static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
  70. .name = "sys_ck", /* ~ ref_clk also */
  71. .ops = &clkops_null,
  72. .parent = &osc_ck,
  73. .clkdm_name = "wkup_clkdm",
  74. .recalc = &omap2xxx_sys_clk_recalc,
  75. };
  76. static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
  77. .name = "alt_ck",
  78. .ops = &clkops_null,
  79. .rate = 54000000,
  80. .clkdm_name = "wkup_clkdm",
  81. };
  82. /* Optional external clock input for McBSP CLKS */
  83. static struct clk mcbsp_clks = {
  84. .name = "mcbsp_clks",
  85. .ops = &clkops_null,
  86. };
  87. /*
  88. * Analog domain root source clocks
  89. */
  90. /* dpll_ck, is broken out in to special cases through clksel */
  91. /* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
  92. * deal with this
  93. */
  94. static struct dpll_data dpll_dd = {
  95. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  96. .mult_mask = OMAP24XX_DPLL_MULT_MASK,
  97. .div1_mask = OMAP24XX_DPLL_DIV_MASK,
  98. .clk_bypass = &sys_ck,
  99. .clk_ref = &sys_ck,
  100. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  101. .enable_mask = OMAP24XX_EN_DPLL_MASK,
  102. .max_multiplier = 1023,
  103. .min_divider = 1,
  104. .max_divider = 16,
  105. };
  106. /*
  107. * XXX Cannot add round_rate here yet, as this is still a composite clock,
  108. * not just a DPLL
  109. */
  110. static struct clk dpll_ck = {
  111. .name = "dpll_ck",
  112. .ops = &clkops_omap2xxx_dpll_ops,
  113. .parent = &sys_ck, /* Can be func_32k also */
  114. .dpll_data = &dpll_dd,
  115. .clkdm_name = "wkup_clkdm",
  116. .recalc = &omap2_dpllcore_recalc,
  117. .set_rate = &omap2_reprogram_dpllcore,
  118. };
  119. static struct clk apll96_ck = {
  120. .name = "apll96_ck",
  121. .ops = &clkops_apll96,
  122. .parent = &sys_ck,
  123. .rate = 96000000,
  124. .flags = ENABLE_ON_INIT,
  125. .clkdm_name = "wkup_clkdm",
  126. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  127. .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
  128. };
  129. static struct clk apll54_ck = {
  130. .name = "apll54_ck",
  131. .ops = &clkops_apll54,
  132. .parent = &sys_ck,
  133. .rate = 54000000,
  134. .flags = ENABLE_ON_INIT,
  135. .clkdm_name = "wkup_clkdm",
  136. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  137. .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
  138. };
  139. /*
  140. * PRCM digital base sources
  141. */
  142. /* func_54m_ck */
  143. static const struct clksel_rate func_54m_apll54_rates[] = {
  144. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  145. { .div = 0 },
  146. };
  147. static const struct clksel_rate func_54m_alt_rates[] = {
  148. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  149. { .div = 0 },
  150. };
  151. static const struct clksel func_54m_clksel[] = {
  152. { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
  153. { .parent = &alt_ck, .rates = func_54m_alt_rates, },
  154. { .parent = NULL },
  155. };
  156. static struct clk func_54m_ck = {
  157. .name = "func_54m_ck",
  158. .ops = &clkops_null,
  159. .parent = &apll54_ck, /* can also be alt_clk */
  160. .clkdm_name = "wkup_clkdm",
  161. .init = &omap2_init_clksel_parent,
  162. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  163. .clksel_mask = OMAP24XX_54M_SOURCE_MASK,
  164. .clksel = func_54m_clksel,
  165. .recalc = &omap2_clksel_recalc,
  166. };
  167. static struct clk core_ck = {
  168. .name = "core_ck",
  169. .ops = &clkops_null,
  170. .parent = &dpll_ck, /* can also be 32k */
  171. .clkdm_name = "wkup_clkdm",
  172. .recalc = &followparent_recalc,
  173. };
  174. static struct clk func_96m_ck = {
  175. .name = "func_96m_ck",
  176. .ops = &clkops_null,
  177. .parent = &apll96_ck,
  178. .clkdm_name = "wkup_clkdm",
  179. .recalc = &followparent_recalc,
  180. };
  181. /* func_48m_ck */
  182. static const struct clksel_rate func_48m_apll96_rates[] = {
  183. { .div = 2, .val = 0, .flags = RATE_IN_24XX },
  184. { .div = 0 },
  185. };
  186. static const struct clksel_rate func_48m_alt_rates[] = {
  187. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  188. { .div = 0 },
  189. };
  190. static const struct clksel func_48m_clksel[] = {
  191. { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
  192. { .parent = &alt_ck, .rates = func_48m_alt_rates },
  193. { .parent = NULL }
  194. };
  195. static struct clk func_48m_ck = {
  196. .name = "func_48m_ck",
  197. .ops = &clkops_null,
  198. .parent = &apll96_ck, /* 96M or Alt */
  199. .clkdm_name = "wkup_clkdm",
  200. .init = &omap2_init_clksel_parent,
  201. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  202. .clksel_mask = OMAP24XX_48M_SOURCE_MASK,
  203. .clksel = func_48m_clksel,
  204. .recalc = &omap2_clksel_recalc,
  205. .round_rate = &omap2_clksel_round_rate,
  206. .set_rate = &omap2_clksel_set_rate
  207. };
  208. static struct clk func_12m_ck = {
  209. .name = "func_12m_ck",
  210. .ops = &clkops_null,
  211. .parent = &func_48m_ck,
  212. .fixed_div = 4,
  213. .clkdm_name = "wkup_clkdm",
  214. .recalc = &omap_fixed_divisor_recalc,
  215. };
  216. /* Secure timer, only available in secure mode */
  217. static struct clk wdt1_osc_ck = {
  218. .name = "ck_wdt1_osc",
  219. .ops = &clkops_null, /* RMK: missing? */
  220. .parent = &osc_ck,
  221. .recalc = &followparent_recalc,
  222. };
  223. /*
  224. * The common_clkout* clksel_rate structs are common to
  225. * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
  226. * sys_clkout2_* are 2420-only, so the
  227. * clksel_rate flags fields are inaccurate for those clocks. This is
  228. * harmless since access to those clocks are gated by the struct clk
  229. * flags fields, which mark them as 2420-only.
  230. */
  231. static const struct clksel_rate common_clkout_src_core_rates[] = {
  232. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  233. { .div = 0 }
  234. };
  235. static const struct clksel_rate common_clkout_src_sys_rates[] = {
  236. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  237. { .div = 0 }
  238. };
  239. static const struct clksel_rate common_clkout_src_96m_rates[] = {
  240. { .div = 1, .val = 2, .flags = RATE_IN_24XX },
  241. { .div = 0 }
  242. };
  243. static const struct clksel_rate common_clkout_src_54m_rates[] = {
  244. { .div = 1, .val = 3, .flags = RATE_IN_24XX },
  245. { .div = 0 }
  246. };
  247. static const struct clksel common_clkout_src_clksel[] = {
  248. { .parent = &core_ck, .rates = common_clkout_src_core_rates },
  249. { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
  250. { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
  251. { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
  252. { .parent = NULL }
  253. };
  254. static struct clk sys_clkout_src = {
  255. .name = "sys_clkout_src",
  256. .ops = &clkops_omap2_dflt,
  257. .parent = &func_54m_ck,
  258. .clkdm_name = "wkup_clkdm",
  259. .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  260. .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
  261. .init = &omap2_init_clksel_parent,
  262. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  263. .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
  264. .clksel = common_clkout_src_clksel,
  265. .recalc = &omap2_clksel_recalc,
  266. .round_rate = &omap2_clksel_round_rate,
  267. .set_rate = &omap2_clksel_set_rate
  268. };
  269. static const struct clksel_rate common_clkout_rates[] = {
  270. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  271. { .div = 2, .val = 1, .flags = RATE_IN_24XX },
  272. { .div = 4, .val = 2, .flags = RATE_IN_24XX },
  273. { .div = 8, .val = 3, .flags = RATE_IN_24XX },
  274. { .div = 16, .val = 4, .flags = RATE_IN_24XX },
  275. { .div = 0 },
  276. };
  277. static const struct clksel sys_clkout_clksel[] = {
  278. { .parent = &sys_clkout_src, .rates = common_clkout_rates },
  279. { .parent = NULL }
  280. };
  281. static struct clk sys_clkout = {
  282. .name = "sys_clkout",
  283. .ops = &clkops_null,
  284. .parent = &sys_clkout_src,
  285. .clkdm_name = "wkup_clkdm",
  286. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  287. .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
  288. .clksel = sys_clkout_clksel,
  289. .recalc = &omap2_clksel_recalc,
  290. .round_rate = &omap2_clksel_round_rate,
  291. .set_rate = &omap2_clksel_set_rate
  292. };
  293. /* In 2430, new in 2420 ES2 */
  294. static struct clk sys_clkout2_src = {
  295. .name = "sys_clkout2_src",
  296. .ops = &clkops_omap2_dflt,
  297. .parent = &func_54m_ck,
  298. .clkdm_name = "wkup_clkdm",
  299. .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  300. .enable_bit = OMAP2420_CLKOUT2_EN_SHIFT,
  301. .init = &omap2_init_clksel_parent,
  302. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  303. .clksel_mask = OMAP2420_CLKOUT2_SOURCE_MASK,
  304. .clksel = common_clkout_src_clksel,
  305. .recalc = &omap2_clksel_recalc,
  306. .round_rate = &omap2_clksel_round_rate,
  307. .set_rate = &omap2_clksel_set_rate
  308. };
  309. static const struct clksel sys_clkout2_clksel[] = {
  310. { .parent = &sys_clkout2_src, .rates = common_clkout_rates },
  311. { .parent = NULL }
  312. };
  313. /* In 2430, new in 2420 ES2 */
  314. static struct clk sys_clkout2 = {
  315. .name = "sys_clkout2",
  316. .ops = &clkops_null,
  317. .parent = &sys_clkout2_src,
  318. .clkdm_name = "wkup_clkdm",
  319. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  320. .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
  321. .clksel = sys_clkout2_clksel,
  322. .recalc = &omap2_clksel_recalc,
  323. .round_rate = &omap2_clksel_round_rate,
  324. .set_rate = &omap2_clksel_set_rate
  325. };
  326. static struct clk emul_ck = {
  327. .name = "emul_ck",
  328. .ops = &clkops_omap2_dflt,
  329. .parent = &func_54m_ck,
  330. .clkdm_name = "wkup_clkdm",
  331. .enable_reg = OMAP2420_PRCM_CLKEMUL_CTRL,
  332. .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
  333. .recalc = &followparent_recalc,
  334. };
  335. /*
  336. * MPU clock domain
  337. * Clocks:
  338. * MPU_FCLK, MPU_ICLK
  339. * INT_M_FCLK, INT_M_I_CLK
  340. *
  341. * - Individual clocks are hardware managed.
  342. * - Base divider comes from: CM_CLKSEL_MPU
  343. *
  344. */
  345. static const struct clksel_rate mpu_core_rates[] = {
  346. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  347. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  348. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  349. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  350. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  351. { .div = 0 },
  352. };
  353. static const struct clksel mpu_clksel[] = {
  354. { .parent = &core_ck, .rates = mpu_core_rates },
  355. { .parent = NULL }
  356. };
  357. static struct clk mpu_ck = { /* Control cpu */
  358. .name = "mpu_ck",
  359. .ops = &clkops_null,
  360. .parent = &core_ck,
  361. .clkdm_name = "mpu_clkdm",
  362. .init = &omap2_init_clksel_parent,
  363. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
  364. .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
  365. .clksel = mpu_clksel,
  366. .recalc = &omap2_clksel_recalc,
  367. };
  368. /*
  369. * DSP (2420-UMA+IVA1) clock domain
  370. * Clocks:
  371. * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
  372. *
  373. * Won't be too specific here. The core clock comes into this block
  374. * it is divided then tee'ed. One branch goes directly to xyz enable
  375. * controls. The other branch gets further divided by 2 then possibly
  376. * routed into a synchronizer and out of clocks abc.
  377. */
  378. static const struct clksel_rate dsp_fck_core_rates[] = {
  379. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  380. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  381. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  382. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  383. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  384. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  385. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  386. { .div = 0 },
  387. };
  388. static const struct clksel dsp_fck_clksel[] = {
  389. { .parent = &core_ck, .rates = dsp_fck_core_rates },
  390. { .parent = NULL }
  391. };
  392. static struct clk dsp_fck = {
  393. .name = "dsp_fck",
  394. .ops = &clkops_omap2_dflt_wait,
  395. .parent = &core_ck,
  396. .clkdm_name = "dsp_clkdm",
  397. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  398. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  399. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  400. .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
  401. .clksel = dsp_fck_clksel,
  402. .recalc = &omap2_clksel_recalc,
  403. };
  404. static const struct clksel dsp_ick_clksel[] = {
  405. { .parent = &dsp_fck, .rates = dsp_ick_rates },
  406. { .parent = NULL }
  407. };
  408. static struct clk dsp_ick = {
  409. .name = "dsp_ick", /* apparently ipi and isp */
  410. .ops = &clkops_omap2_iclk_dflt_wait,
  411. .parent = &dsp_fck,
  412. .clkdm_name = "dsp_clkdm",
  413. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
  414. .enable_bit = OMAP2420_EN_DSP_IPI_SHIFT, /* for ipi */
  415. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  416. .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
  417. .clksel = dsp_ick_clksel,
  418. .recalc = &omap2_clksel_recalc,
  419. };
  420. /*
  421. * The IVA1 is an ARM7 core on the 2420 that has nothing to do with
  422. * the C54x, but which is contained in the DSP powerdomain. Does not
  423. * exist on later OMAPs.
  424. */
  425. static struct clk iva1_ifck = {
  426. .name = "iva1_ifck",
  427. .ops = &clkops_omap2_dflt_wait,
  428. .parent = &core_ck,
  429. .clkdm_name = "iva1_clkdm",
  430. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  431. .enable_bit = OMAP2420_EN_IVA_COP_SHIFT,
  432. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  433. .clksel_mask = OMAP2420_CLKSEL_IVA_MASK,
  434. .clksel = dsp_fck_clksel,
  435. .recalc = &omap2_clksel_recalc,
  436. };
  437. /* IVA1 mpu/int/i/f clocks are /2 of parent */
  438. static struct clk iva1_mpu_int_ifck = {
  439. .name = "iva1_mpu_int_ifck",
  440. .ops = &clkops_omap2_dflt_wait,
  441. .parent = &iva1_ifck,
  442. .clkdm_name = "iva1_clkdm",
  443. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  444. .enable_bit = OMAP2420_EN_IVA_MPU_SHIFT,
  445. .fixed_div = 2,
  446. .recalc = &omap_fixed_divisor_recalc,
  447. };
  448. /*
  449. * L3 clock domain
  450. * L3 clocks are used for both interface and functional clocks to
  451. * multiple entities. Some of these clocks are completely managed
  452. * by hardware, and some others allow software control. Hardware
  453. * managed ones general are based on directly CLK_REQ signals and
  454. * various auto idle settings. The functional spec sets many of these
  455. * as 'tie-high' for their enables.
  456. *
  457. * I-CLOCKS:
  458. * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
  459. * CAM, HS-USB.
  460. * F-CLOCK
  461. * SSI.
  462. *
  463. * GPMC memories and SDRC have timing and clock sensitive registers which
  464. * may very well need notification when the clock changes. Currently for low
  465. * operating points, these are taken care of in sleep.S.
  466. */
  467. static const struct clksel_rate core_l3_core_rates[] = {
  468. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  469. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  470. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  471. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  472. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  473. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  474. { .div = 16, .val = 16, .flags = RATE_IN_242X },
  475. { .div = 0 }
  476. };
  477. static const struct clksel core_l3_clksel[] = {
  478. { .parent = &core_ck, .rates = core_l3_core_rates },
  479. { .parent = NULL }
  480. };
  481. static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
  482. .name = "core_l3_ck",
  483. .ops = &clkops_null,
  484. .parent = &core_ck,
  485. .clkdm_name = "core_l3_clkdm",
  486. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  487. .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
  488. .clksel = core_l3_clksel,
  489. .recalc = &omap2_clksel_recalc,
  490. };
  491. /* usb_l4_ick */
  492. static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
  493. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  494. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  495. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  496. { .div = 0 }
  497. };
  498. static const struct clksel usb_l4_ick_clksel[] = {
  499. { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
  500. { .parent = NULL },
  501. };
  502. /* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
  503. static struct clk usb_l4_ick = { /* FS-USB interface clock */
  504. .name = "usb_l4_ick",
  505. .ops = &clkops_omap2_iclk_dflt_wait,
  506. .parent = &core_l3_ck,
  507. .clkdm_name = "core_l4_clkdm",
  508. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  509. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  510. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  511. .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
  512. .clksel = usb_l4_ick_clksel,
  513. .recalc = &omap2_clksel_recalc,
  514. };
  515. /*
  516. * L4 clock management domain
  517. *
  518. * This domain contains lots of interface clocks from the L4 interface, some
  519. * functional clocks. Fixed APLL functional source clocks are managed in
  520. * this domain.
  521. */
  522. static const struct clksel_rate l4_core_l3_rates[] = {
  523. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  524. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  525. { .div = 0 }
  526. };
  527. static const struct clksel l4_clksel[] = {
  528. { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
  529. { .parent = NULL }
  530. };
  531. static struct clk l4_ck = { /* used both as an ick and fck */
  532. .name = "l4_ck",
  533. .ops = &clkops_null,
  534. .parent = &core_l3_ck,
  535. .clkdm_name = "core_l4_clkdm",
  536. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  537. .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
  538. .clksel = l4_clksel,
  539. .recalc = &omap2_clksel_recalc,
  540. };
  541. /*
  542. * SSI is in L3 management domain, its direct parent is core not l3,
  543. * many core power domain entities are grouped into the L3 clock
  544. * domain.
  545. * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
  546. *
  547. * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
  548. */
  549. static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
  550. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  551. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  552. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  553. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  554. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  555. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  556. { .div = 0 }
  557. };
  558. static const struct clksel ssi_ssr_sst_fck_clksel[] = {
  559. { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
  560. { .parent = NULL }
  561. };
  562. static struct clk ssi_ssr_sst_fck = {
  563. .name = "ssi_fck",
  564. .ops = &clkops_omap2_dflt_wait,
  565. .parent = &core_ck,
  566. .clkdm_name = "core_l3_clkdm",
  567. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  568. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  569. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  570. .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
  571. .clksel = ssi_ssr_sst_fck_clksel,
  572. .recalc = &omap2_clksel_recalc,
  573. };
  574. /*
  575. * Presumably this is the same as SSI_ICLK.
  576. * TRM contradicts itself on what clockdomain SSI_ICLK is in
  577. */
  578. static struct clk ssi_l4_ick = {
  579. .name = "ssi_l4_ick",
  580. .ops = &clkops_omap2_iclk_dflt_wait,
  581. .parent = &l4_ck,
  582. .clkdm_name = "core_l4_clkdm",
  583. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  584. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  585. .recalc = &followparent_recalc,
  586. };
  587. /*
  588. * GFX clock domain
  589. * Clocks:
  590. * GFX_FCLK, GFX_ICLK
  591. * GFX_CG1(2d), GFX_CG2(3d)
  592. *
  593. * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
  594. * The 2d and 3d clocks run at a hardware determined
  595. * divided value of fclk.
  596. *
  597. */
  598. /* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
  599. static const struct clksel gfx_fck_clksel[] = {
  600. { .parent = &core_l3_ck, .rates = gfx_l3_rates },
  601. { .parent = NULL },
  602. };
  603. static struct clk gfx_3d_fck = {
  604. .name = "gfx_3d_fck",
  605. .ops = &clkops_omap2_dflt_wait,
  606. .parent = &core_l3_ck,
  607. .clkdm_name = "gfx_clkdm",
  608. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  609. .enable_bit = OMAP24XX_EN_3D_SHIFT,
  610. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  611. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  612. .clksel = gfx_fck_clksel,
  613. .recalc = &omap2_clksel_recalc,
  614. .round_rate = &omap2_clksel_round_rate,
  615. .set_rate = &omap2_clksel_set_rate
  616. };
  617. static struct clk gfx_2d_fck = {
  618. .name = "gfx_2d_fck",
  619. .ops = &clkops_omap2_dflt_wait,
  620. .parent = &core_l3_ck,
  621. .clkdm_name = "gfx_clkdm",
  622. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  623. .enable_bit = OMAP24XX_EN_2D_SHIFT,
  624. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  625. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  626. .clksel = gfx_fck_clksel,
  627. .recalc = &omap2_clksel_recalc,
  628. };
  629. /* This interface clock does not have a CM_AUTOIDLE bit */
  630. static struct clk gfx_ick = {
  631. .name = "gfx_ick", /* From l3 */
  632. .ops = &clkops_omap2_dflt_wait,
  633. .parent = &core_l3_ck,
  634. .clkdm_name = "gfx_clkdm",
  635. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  636. .enable_bit = OMAP_EN_GFX_SHIFT,
  637. .recalc = &followparent_recalc,
  638. };
  639. /*
  640. * DSS clock domain
  641. * CLOCKs:
  642. * DSS_L4_ICLK, DSS_L3_ICLK,
  643. * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
  644. *
  645. * DSS is both initiator and target.
  646. */
  647. /* XXX Add RATE_NOT_VALIDATED */
  648. static const struct clksel_rate dss1_fck_sys_rates[] = {
  649. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  650. { .div = 0 }
  651. };
  652. static const struct clksel_rate dss1_fck_core_rates[] = {
  653. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  654. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  655. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  656. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  657. { .div = 5, .val = 5, .flags = RATE_IN_24XX },
  658. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  659. { .div = 8, .val = 8, .flags = RATE_IN_24XX },
  660. { .div = 9, .val = 9, .flags = RATE_IN_24XX },
  661. { .div = 12, .val = 12, .flags = RATE_IN_24XX },
  662. { .div = 16, .val = 16, .flags = RATE_IN_24XX },
  663. { .div = 0 }
  664. };
  665. static const struct clksel dss1_fck_clksel[] = {
  666. { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
  667. { .parent = &core_ck, .rates = dss1_fck_core_rates },
  668. { .parent = NULL },
  669. };
  670. static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
  671. .name = "dss_ick",
  672. .ops = &clkops_omap2_iclk_dflt,
  673. .parent = &l4_ck, /* really both l3 and l4 */
  674. .clkdm_name = "dss_clkdm",
  675. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  676. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  677. .recalc = &followparent_recalc,
  678. };
  679. static struct clk dss1_fck = {
  680. .name = "dss1_fck",
  681. .ops = &clkops_omap2_dflt,
  682. .parent = &core_ck, /* Core or sys */
  683. .clkdm_name = "dss_clkdm",
  684. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  685. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  686. .init = &omap2_init_clksel_parent,
  687. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  688. .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
  689. .clksel = dss1_fck_clksel,
  690. .recalc = &omap2_clksel_recalc,
  691. };
  692. static const struct clksel_rate dss2_fck_sys_rates[] = {
  693. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  694. { .div = 0 }
  695. };
  696. static const struct clksel_rate dss2_fck_48m_rates[] = {
  697. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  698. { .div = 0 }
  699. };
  700. static const struct clksel dss2_fck_clksel[] = {
  701. { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
  702. { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
  703. { .parent = NULL }
  704. };
  705. static struct clk dss2_fck = { /* Alt clk used in power management */
  706. .name = "dss2_fck",
  707. .ops = &clkops_omap2_dflt,
  708. .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
  709. .clkdm_name = "dss_clkdm",
  710. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  711. .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
  712. .init = &omap2_init_clksel_parent,
  713. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  714. .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
  715. .clksel = dss2_fck_clksel,
  716. .recalc = &omap2_clksel_recalc,
  717. };
  718. static struct clk dss_54m_fck = { /* Alt clk used in power management */
  719. .name = "dss_54m_fck", /* 54m tv clk */
  720. .ops = &clkops_omap2_dflt_wait,
  721. .parent = &func_54m_ck,
  722. .clkdm_name = "dss_clkdm",
  723. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  724. .enable_bit = OMAP24XX_EN_TV_SHIFT,
  725. .recalc = &followparent_recalc,
  726. };
  727. static struct clk wu_l4_ick = {
  728. .name = "wu_l4_ick",
  729. .ops = &clkops_null,
  730. .parent = &sys_ck,
  731. .clkdm_name = "wkup_clkdm",
  732. .recalc = &followparent_recalc,
  733. };
  734. /*
  735. * CORE power domain ICLK & FCLK defines.
  736. * Many of the these can have more than one possible parent. Entries
  737. * here will likely have an L4 interface parent, and may have multiple
  738. * functional clock parents.
  739. */
  740. static const struct clksel_rate gpt_alt_rates[] = {
  741. { .div = 1, .val = 2, .flags = RATE_IN_24XX },
  742. { .div = 0 }
  743. };
  744. static const struct clksel omap24xx_gpt_clksel[] = {
  745. { .parent = &func_32k_ck, .rates = gpt_32k_rates },
  746. { .parent = &sys_ck, .rates = gpt_sys_rates },
  747. { .parent = &alt_ck, .rates = gpt_alt_rates },
  748. { .parent = NULL },
  749. };
  750. static struct clk gpt1_ick = {
  751. .name = "gpt1_ick",
  752. .ops = &clkops_omap2_iclk_dflt_wait,
  753. .parent = &wu_l4_ick,
  754. .clkdm_name = "wkup_clkdm",
  755. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  756. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  757. .recalc = &followparent_recalc,
  758. };
  759. static struct clk gpt1_fck = {
  760. .name = "gpt1_fck",
  761. .ops = &clkops_omap2_dflt_wait,
  762. .parent = &func_32k_ck,
  763. .clkdm_name = "core_l4_clkdm",
  764. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  765. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  766. .init = &omap2_init_clksel_parent,
  767. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
  768. .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
  769. .clksel = omap24xx_gpt_clksel,
  770. .recalc = &omap2_clksel_recalc,
  771. .round_rate = &omap2_clksel_round_rate,
  772. .set_rate = &omap2_clksel_set_rate
  773. };
  774. static struct clk gpt2_ick = {
  775. .name = "gpt2_ick",
  776. .ops = &clkops_omap2_iclk_dflt_wait,
  777. .parent = &l4_ck,
  778. .clkdm_name = "core_l4_clkdm",
  779. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  780. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  781. .recalc = &followparent_recalc,
  782. };
  783. static struct clk gpt2_fck = {
  784. .name = "gpt2_fck",
  785. .ops = &clkops_omap2_dflt_wait,
  786. .parent = &func_32k_ck,
  787. .clkdm_name = "core_l4_clkdm",
  788. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  789. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  790. .init = &omap2_init_clksel_parent,
  791. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  792. .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
  793. .clksel = omap24xx_gpt_clksel,
  794. .recalc = &omap2_clksel_recalc,
  795. };
  796. static struct clk gpt3_ick = {
  797. .name = "gpt3_ick",
  798. .ops = &clkops_omap2_iclk_dflt_wait,
  799. .parent = &l4_ck,
  800. .clkdm_name = "core_l4_clkdm",
  801. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  802. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  803. .recalc = &followparent_recalc,
  804. };
  805. static struct clk gpt3_fck = {
  806. .name = "gpt3_fck",
  807. .ops = &clkops_omap2_dflt_wait,
  808. .parent = &func_32k_ck,
  809. .clkdm_name = "core_l4_clkdm",
  810. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  811. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  812. .init = &omap2_init_clksel_parent,
  813. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  814. .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
  815. .clksel = omap24xx_gpt_clksel,
  816. .recalc = &omap2_clksel_recalc,
  817. };
  818. static struct clk gpt4_ick = {
  819. .name = "gpt4_ick",
  820. .ops = &clkops_omap2_iclk_dflt_wait,
  821. .parent = &l4_ck,
  822. .clkdm_name = "core_l4_clkdm",
  823. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  824. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  825. .recalc = &followparent_recalc,
  826. };
  827. static struct clk gpt4_fck = {
  828. .name = "gpt4_fck",
  829. .ops = &clkops_omap2_dflt_wait,
  830. .parent = &func_32k_ck,
  831. .clkdm_name = "core_l4_clkdm",
  832. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  833. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  834. .init = &omap2_init_clksel_parent,
  835. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  836. .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
  837. .clksel = omap24xx_gpt_clksel,
  838. .recalc = &omap2_clksel_recalc,
  839. };
  840. static struct clk gpt5_ick = {
  841. .name = "gpt5_ick",
  842. .ops = &clkops_omap2_iclk_dflt_wait,
  843. .parent = &l4_ck,
  844. .clkdm_name = "core_l4_clkdm",
  845. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  846. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  847. .recalc = &followparent_recalc,
  848. };
  849. static struct clk gpt5_fck = {
  850. .name = "gpt5_fck",
  851. .ops = &clkops_omap2_dflt_wait,
  852. .parent = &func_32k_ck,
  853. .clkdm_name = "core_l4_clkdm",
  854. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  855. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  856. .init = &omap2_init_clksel_parent,
  857. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  858. .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
  859. .clksel = omap24xx_gpt_clksel,
  860. .recalc = &omap2_clksel_recalc,
  861. };
  862. static struct clk gpt6_ick = {
  863. .name = "gpt6_ick",
  864. .ops = &clkops_omap2_iclk_dflt_wait,
  865. .parent = &l4_ck,
  866. .clkdm_name = "core_l4_clkdm",
  867. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  868. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  869. .recalc = &followparent_recalc,
  870. };
  871. static struct clk gpt6_fck = {
  872. .name = "gpt6_fck",
  873. .ops = &clkops_omap2_dflt_wait,
  874. .parent = &func_32k_ck,
  875. .clkdm_name = "core_l4_clkdm",
  876. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  877. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  878. .init = &omap2_init_clksel_parent,
  879. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  880. .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
  881. .clksel = omap24xx_gpt_clksel,
  882. .recalc = &omap2_clksel_recalc,
  883. };
  884. static struct clk gpt7_ick = {
  885. .name = "gpt7_ick",
  886. .ops = &clkops_omap2_iclk_dflt_wait,
  887. .parent = &l4_ck,
  888. .clkdm_name = "core_l4_clkdm",
  889. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  890. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  891. .recalc = &followparent_recalc,
  892. };
  893. static struct clk gpt7_fck = {
  894. .name = "gpt7_fck",
  895. .ops = &clkops_omap2_dflt_wait,
  896. .parent = &func_32k_ck,
  897. .clkdm_name = "core_l4_clkdm",
  898. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  899. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  900. .init = &omap2_init_clksel_parent,
  901. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  902. .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
  903. .clksel = omap24xx_gpt_clksel,
  904. .recalc = &omap2_clksel_recalc,
  905. };
  906. static struct clk gpt8_ick = {
  907. .name = "gpt8_ick",
  908. .ops = &clkops_omap2_iclk_dflt_wait,
  909. .parent = &l4_ck,
  910. .clkdm_name = "core_l4_clkdm",
  911. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  912. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  913. .recalc = &followparent_recalc,
  914. };
  915. static struct clk gpt8_fck = {
  916. .name = "gpt8_fck",
  917. .ops = &clkops_omap2_dflt_wait,
  918. .parent = &func_32k_ck,
  919. .clkdm_name = "core_l4_clkdm",
  920. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  921. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  922. .init = &omap2_init_clksel_parent,
  923. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  924. .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
  925. .clksel = omap24xx_gpt_clksel,
  926. .recalc = &omap2_clksel_recalc,
  927. };
  928. static struct clk gpt9_ick = {
  929. .name = "gpt9_ick",
  930. .ops = &clkops_omap2_iclk_dflt_wait,
  931. .parent = &l4_ck,
  932. .clkdm_name = "core_l4_clkdm",
  933. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  934. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  935. .recalc = &followparent_recalc,
  936. };
  937. static struct clk gpt9_fck = {
  938. .name = "gpt9_fck",
  939. .ops = &clkops_omap2_dflt_wait,
  940. .parent = &func_32k_ck,
  941. .clkdm_name = "core_l4_clkdm",
  942. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  943. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  944. .init = &omap2_init_clksel_parent,
  945. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  946. .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
  947. .clksel = omap24xx_gpt_clksel,
  948. .recalc = &omap2_clksel_recalc,
  949. };
  950. static struct clk gpt10_ick = {
  951. .name = "gpt10_ick",
  952. .ops = &clkops_omap2_iclk_dflt_wait,
  953. .parent = &l4_ck,
  954. .clkdm_name = "core_l4_clkdm",
  955. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  956. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  957. .recalc = &followparent_recalc,
  958. };
  959. static struct clk gpt10_fck = {
  960. .name = "gpt10_fck",
  961. .ops = &clkops_omap2_dflt_wait,
  962. .parent = &func_32k_ck,
  963. .clkdm_name = "core_l4_clkdm",
  964. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  965. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  966. .init = &omap2_init_clksel_parent,
  967. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  968. .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
  969. .clksel = omap24xx_gpt_clksel,
  970. .recalc = &omap2_clksel_recalc,
  971. };
  972. static struct clk gpt11_ick = {
  973. .name = "gpt11_ick",
  974. .ops = &clkops_omap2_iclk_dflt_wait,
  975. .parent = &l4_ck,
  976. .clkdm_name = "core_l4_clkdm",
  977. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  978. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  979. .recalc = &followparent_recalc,
  980. };
  981. static struct clk gpt11_fck = {
  982. .name = "gpt11_fck",
  983. .ops = &clkops_omap2_dflt_wait,
  984. .parent = &func_32k_ck,
  985. .clkdm_name = "core_l4_clkdm",
  986. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  987. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  988. .init = &omap2_init_clksel_parent,
  989. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  990. .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
  991. .clksel = omap24xx_gpt_clksel,
  992. .recalc = &omap2_clksel_recalc,
  993. };
  994. static struct clk gpt12_ick = {
  995. .name = "gpt12_ick",
  996. .ops = &clkops_omap2_iclk_dflt_wait,
  997. .parent = &l4_ck,
  998. .clkdm_name = "core_l4_clkdm",
  999. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1000. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1001. .recalc = &followparent_recalc,
  1002. };
  1003. static struct clk gpt12_fck = {
  1004. .name = "gpt12_fck",
  1005. .ops = &clkops_omap2_dflt_wait,
  1006. .parent = &secure_32k_ck,
  1007. .clkdm_name = "core_l4_clkdm",
  1008. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1009. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1010. .init = &omap2_init_clksel_parent,
  1011. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1012. .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
  1013. .clksel = omap24xx_gpt_clksel,
  1014. .recalc = &omap2_clksel_recalc,
  1015. };
  1016. static struct clk mcbsp1_ick = {
  1017. .name = "mcbsp1_ick",
  1018. .ops = &clkops_omap2_iclk_dflt_wait,
  1019. .parent = &l4_ck,
  1020. .clkdm_name = "core_l4_clkdm",
  1021. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1022. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1023. .recalc = &followparent_recalc,
  1024. };
  1025. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1026. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  1027. { .div = 0 }
  1028. };
  1029. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1030. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1031. { .div = 0 }
  1032. };
  1033. static const struct clksel mcbsp_fck_clksel[] = {
  1034. { .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates },
  1035. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1036. { .parent = NULL }
  1037. };
  1038. static struct clk mcbsp1_fck = {
  1039. .name = "mcbsp1_fck",
  1040. .ops = &clkops_omap2_dflt_wait,
  1041. .parent = &func_96m_ck,
  1042. .init = &omap2_init_clksel_parent,
  1043. .clkdm_name = "core_l4_clkdm",
  1044. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1045. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1046. .clksel_reg = OMAP242X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1047. .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
  1048. .clksel = mcbsp_fck_clksel,
  1049. .recalc = &omap2_clksel_recalc,
  1050. };
  1051. static struct clk mcbsp2_ick = {
  1052. .name = "mcbsp2_ick",
  1053. .ops = &clkops_omap2_iclk_dflt_wait,
  1054. .parent = &l4_ck,
  1055. .clkdm_name = "core_l4_clkdm",
  1056. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1057. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1058. .recalc = &followparent_recalc,
  1059. };
  1060. static struct clk mcbsp2_fck = {
  1061. .name = "mcbsp2_fck",
  1062. .ops = &clkops_omap2_dflt_wait,
  1063. .parent = &func_96m_ck,
  1064. .init = &omap2_init_clksel_parent,
  1065. .clkdm_name = "core_l4_clkdm",
  1066. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1067. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1068. .clksel_reg = OMAP242X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1069. .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
  1070. .clksel = mcbsp_fck_clksel,
  1071. .recalc = &omap2_clksel_recalc,
  1072. };
  1073. static struct clk mcspi1_ick = {
  1074. .name = "mcspi1_ick",
  1075. .ops = &clkops_omap2_iclk_dflt_wait,
  1076. .parent = &l4_ck,
  1077. .clkdm_name = "core_l4_clkdm",
  1078. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1079. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1080. .recalc = &followparent_recalc,
  1081. };
  1082. static struct clk mcspi1_fck = {
  1083. .name = "mcspi1_fck",
  1084. .ops = &clkops_omap2_dflt_wait,
  1085. .parent = &func_48m_ck,
  1086. .clkdm_name = "core_l4_clkdm",
  1087. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1088. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1089. .recalc = &followparent_recalc,
  1090. };
  1091. static struct clk mcspi2_ick = {
  1092. .name = "mcspi2_ick",
  1093. .ops = &clkops_omap2_iclk_dflt_wait,
  1094. .parent = &l4_ck,
  1095. .clkdm_name = "core_l4_clkdm",
  1096. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1097. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1098. .recalc = &followparent_recalc,
  1099. };
  1100. static struct clk mcspi2_fck = {
  1101. .name = "mcspi2_fck",
  1102. .ops = &clkops_omap2_dflt_wait,
  1103. .parent = &func_48m_ck,
  1104. .clkdm_name = "core_l4_clkdm",
  1105. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1106. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1107. .recalc = &followparent_recalc,
  1108. };
  1109. static struct clk uart1_ick = {
  1110. .name = "uart1_ick",
  1111. .ops = &clkops_omap2_iclk_dflt_wait,
  1112. .parent = &l4_ck,
  1113. .clkdm_name = "core_l4_clkdm",
  1114. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1115. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1116. .recalc = &followparent_recalc,
  1117. };
  1118. static struct clk uart1_fck = {
  1119. .name = "uart1_fck",
  1120. .ops = &clkops_omap2_dflt_wait,
  1121. .parent = &func_48m_ck,
  1122. .clkdm_name = "core_l4_clkdm",
  1123. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1124. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1125. .recalc = &followparent_recalc,
  1126. };
  1127. static struct clk uart2_ick = {
  1128. .name = "uart2_ick",
  1129. .ops = &clkops_omap2_iclk_dflt_wait,
  1130. .parent = &l4_ck,
  1131. .clkdm_name = "core_l4_clkdm",
  1132. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1133. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1134. .recalc = &followparent_recalc,
  1135. };
  1136. static struct clk uart2_fck = {
  1137. .name = "uart2_fck",
  1138. .ops = &clkops_omap2_dflt_wait,
  1139. .parent = &func_48m_ck,
  1140. .clkdm_name = "core_l4_clkdm",
  1141. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1142. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1143. .recalc = &followparent_recalc,
  1144. };
  1145. static struct clk uart3_ick = {
  1146. .name = "uart3_ick",
  1147. .ops = &clkops_omap2_iclk_dflt_wait,
  1148. .parent = &l4_ck,
  1149. .clkdm_name = "core_l4_clkdm",
  1150. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1151. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1152. .recalc = &followparent_recalc,
  1153. };
  1154. static struct clk uart3_fck = {
  1155. .name = "uart3_fck",
  1156. .ops = &clkops_omap2_dflt_wait,
  1157. .parent = &func_48m_ck,
  1158. .clkdm_name = "core_l4_clkdm",
  1159. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1160. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1161. .recalc = &followparent_recalc,
  1162. };
  1163. static struct clk gpios_ick = {
  1164. .name = "gpios_ick",
  1165. .ops = &clkops_omap2_iclk_dflt_wait,
  1166. .parent = &wu_l4_ick,
  1167. .clkdm_name = "wkup_clkdm",
  1168. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1169. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1170. .recalc = &followparent_recalc,
  1171. };
  1172. static struct clk gpios_fck = {
  1173. .name = "gpios_fck",
  1174. .ops = &clkops_omap2_dflt_wait,
  1175. .parent = &func_32k_ck,
  1176. .clkdm_name = "wkup_clkdm",
  1177. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1178. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1179. .recalc = &followparent_recalc,
  1180. };
  1181. static struct clk mpu_wdt_ick = {
  1182. .name = "mpu_wdt_ick",
  1183. .ops = &clkops_omap2_iclk_dflt_wait,
  1184. .parent = &wu_l4_ick,
  1185. .clkdm_name = "wkup_clkdm",
  1186. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1187. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1188. .recalc = &followparent_recalc,
  1189. };
  1190. static struct clk mpu_wdt_fck = {
  1191. .name = "mpu_wdt_fck",
  1192. .ops = &clkops_omap2_dflt_wait,
  1193. .parent = &func_32k_ck,
  1194. .clkdm_name = "wkup_clkdm",
  1195. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1196. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1197. .recalc = &followparent_recalc,
  1198. };
  1199. static struct clk sync_32k_ick = {
  1200. .name = "sync_32k_ick",
  1201. .ops = &clkops_omap2_iclk_dflt_wait,
  1202. .parent = &wu_l4_ick,
  1203. .clkdm_name = "wkup_clkdm",
  1204. .flags = ENABLE_ON_INIT,
  1205. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1206. .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
  1207. .recalc = &followparent_recalc,
  1208. };
  1209. static struct clk wdt1_ick = {
  1210. .name = "wdt1_ick",
  1211. .ops = &clkops_omap2_iclk_dflt_wait,
  1212. .parent = &wu_l4_ick,
  1213. .clkdm_name = "wkup_clkdm",
  1214. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1215. .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
  1216. .recalc = &followparent_recalc,
  1217. };
  1218. static struct clk omapctrl_ick = {
  1219. .name = "omapctrl_ick",
  1220. .ops = &clkops_omap2_iclk_dflt_wait,
  1221. .parent = &wu_l4_ick,
  1222. .clkdm_name = "wkup_clkdm",
  1223. .flags = ENABLE_ON_INIT,
  1224. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1225. .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
  1226. .recalc = &followparent_recalc,
  1227. };
  1228. static struct clk cam_ick = {
  1229. .name = "cam_ick",
  1230. .ops = &clkops_omap2_iclk_dflt,
  1231. .parent = &l4_ck,
  1232. .clkdm_name = "core_l4_clkdm",
  1233. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1234. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1235. .recalc = &followparent_recalc,
  1236. };
  1237. /*
  1238. * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
  1239. * split into two separate clocks, since the parent clocks are different
  1240. * and the clockdomains are also different.
  1241. */
  1242. static struct clk cam_fck = {
  1243. .name = "cam_fck",
  1244. .ops = &clkops_omap2_dflt,
  1245. .parent = &func_96m_ck,
  1246. .clkdm_name = "core_l3_clkdm",
  1247. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1248. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1249. .recalc = &followparent_recalc,
  1250. };
  1251. static struct clk mailboxes_ick = {
  1252. .name = "mailboxes_ick",
  1253. .ops = &clkops_omap2_iclk_dflt_wait,
  1254. .parent = &l4_ck,
  1255. .clkdm_name = "core_l4_clkdm",
  1256. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1257. .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1258. .recalc = &followparent_recalc,
  1259. };
  1260. static struct clk wdt4_ick = {
  1261. .name = "wdt4_ick",
  1262. .ops = &clkops_omap2_iclk_dflt_wait,
  1263. .parent = &l4_ck,
  1264. .clkdm_name = "core_l4_clkdm",
  1265. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1266. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1267. .recalc = &followparent_recalc,
  1268. };
  1269. static struct clk wdt4_fck = {
  1270. .name = "wdt4_fck",
  1271. .ops = &clkops_omap2_dflt_wait,
  1272. .parent = &func_32k_ck,
  1273. .clkdm_name = "core_l4_clkdm",
  1274. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1275. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1276. .recalc = &followparent_recalc,
  1277. };
  1278. static struct clk wdt3_ick = {
  1279. .name = "wdt3_ick",
  1280. .ops = &clkops_omap2_iclk_dflt_wait,
  1281. .parent = &l4_ck,
  1282. .clkdm_name = "core_l4_clkdm",
  1283. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1284. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1285. .recalc = &followparent_recalc,
  1286. };
  1287. static struct clk wdt3_fck = {
  1288. .name = "wdt3_fck",
  1289. .ops = &clkops_omap2_dflt_wait,
  1290. .parent = &func_32k_ck,
  1291. .clkdm_name = "core_l4_clkdm",
  1292. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1293. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1294. .recalc = &followparent_recalc,
  1295. };
  1296. static struct clk mspro_ick = {
  1297. .name = "mspro_ick",
  1298. .ops = &clkops_omap2_iclk_dflt_wait,
  1299. .parent = &l4_ck,
  1300. .clkdm_name = "core_l4_clkdm",
  1301. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1302. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1303. .recalc = &followparent_recalc,
  1304. };
  1305. static struct clk mspro_fck = {
  1306. .name = "mspro_fck",
  1307. .ops = &clkops_omap2_dflt_wait,
  1308. .parent = &func_96m_ck,
  1309. .clkdm_name = "core_l4_clkdm",
  1310. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1311. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1312. .recalc = &followparent_recalc,
  1313. };
  1314. static struct clk mmc_ick = {
  1315. .name = "mmc_ick",
  1316. .ops = &clkops_omap2_iclk_dflt_wait,
  1317. .parent = &l4_ck,
  1318. .clkdm_name = "core_l4_clkdm",
  1319. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1320. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  1321. .recalc = &followparent_recalc,
  1322. };
  1323. static struct clk mmc_fck = {
  1324. .name = "mmc_fck",
  1325. .ops = &clkops_omap2_dflt_wait,
  1326. .parent = &func_96m_ck,
  1327. .clkdm_name = "core_l4_clkdm",
  1328. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1329. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  1330. .recalc = &followparent_recalc,
  1331. };
  1332. static struct clk fac_ick = {
  1333. .name = "fac_ick",
  1334. .ops = &clkops_omap2_iclk_dflt_wait,
  1335. .parent = &l4_ck,
  1336. .clkdm_name = "core_l4_clkdm",
  1337. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1338. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1339. .recalc = &followparent_recalc,
  1340. };
  1341. static struct clk fac_fck = {
  1342. .name = "fac_fck",
  1343. .ops = &clkops_omap2_dflt_wait,
  1344. .parent = &func_12m_ck,
  1345. .clkdm_name = "core_l4_clkdm",
  1346. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1347. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1348. .recalc = &followparent_recalc,
  1349. };
  1350. static struct clk eac_ick = {
  1351. .name = "eac_ick",
  1352. .ops = &clkops_omap2_iclk_dflt_wait,
  1353. .parent = &l4_ck,
  1354. .clkdm_name = "core_l4_clkdm",
  1355. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1356. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  1357. .recalc = &followparent_recalc,
  1358. };
  1359. static struct clk eac_fck = {
  1360. .name = "eac_fck",
  1361. .ops = &clkops_omap2_dflt_wait,
  1362. .parent = &func_96m_ck,
  1363. .clkdm_name = "core_l4_clkdm",
  1364. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1365. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  1366. .recalc = &followparent_recalc,
  1367. };
  1368. static struct clk hdq_ick = {
  1369. .name = "hdq_ick",
  1370. .ops = &clkops_omap2_iclk_dflt_wait,
  1371. .parent = &l4_ck,
  1372. .clkdm_name = "core_l4_clkdm",
  1373. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1374. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1375. .recalc = &followparent_recalc,
  1376. };
  1377. static struct clk hdq_fck = {
  1378. .name = "hdq_fck",
  1379. .ops = &clkops_omap2_dflt_wait,
  1380. .parent = &func_12m_ck,
  1381. .clkdm_name = "core_l4_clkdm",
  1382. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1383. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1384. .recalc = &followparent_recalc,
  1385. };
  1386. static struct clk i2c2_ick = {
  1387. .name = "i2c2_ick",
  1388. .ops = &clkops_omap2_iclk_dflt_wait,
  1389. .parent = &l4_ck,
  1390. .clkdm_name = "core_l4_clkdm",
  1391. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1392. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  1393. .recalc = &followparent_recalc,
  1394. };
  1395. static struct clk i2c2_fck = {
  1396. .name = "i2c2_fck",
  1397. .ops = &clkops_omap2_dflt_wait,
  1398. .parent = &func_12m_ck,
  1399. .clkdm_name = "core_l4_clkdm",
  1400. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1401. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  1402. .recalc = &followparent_recalc,
  1403. };
  1404. static struct clk i2c1_ick = {
  1405. .name = "i2c1_ick",
  1406. .ops = &clkops_omap2_iclk_dflt_wait,
  1407. .parent = &l4_ck,
  1408. .clkdm_name = "core_l4_clkdm",
  1409. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1410. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  1411. .recalc = &followparent_recalc,
  1412. };
  1413. static struct clk i2c1_fck = {
  1414. .name = "i2c1_fck",
  1415. .ops = &clkops_omap2_dflt_wait,
  1416. .parent = &func_12m_ck,
  1417. .clkdm_name = "core_l4_clkdm",
  1418. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1419. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  1420. .recalc = &followparent_recalc,
  1421. };
  1422. /*
  1423. * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
  1424. * accesses derived from this data.
  1425. */
  1426. static struct clk gpmc_fck = {
  1427. .name = "gpmc_fck",
  1428. .ops = &clkops_omap2_iclk_idle_only,
  1429. .parent = &core_l3_ck,
  1430. .flags = ENABLE_ON_INIT,
  1431. .clkdm_name = "core_l3_clkdm",
  1432. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1433. .enable_bit = OMAP24XX_AUTO_GPMC_SHIFT,
  1434. .recalc = &followparent_recalc,
  1435. };
  1436. static struct clk sdma_fck = {
  1437. .name = "sdma_fck",
  1438. .ops = &clkops_null, /* RMK: missing? */
  1439. .parent = &core_l3_ck,
  1440. .clkdm_name = "core_l3_clkdm",
  1441. .recalc = &followparent_recalc,
  1442. };
  1443. /*
  1444. * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
  1445. * accesses derived from this data.
  1446. */
  1447. static struct clk sdma_ick = {
  1448. .name = "sdma_ick",
  1449. .ops = &clkops_omap2_iclk_idle_only,
  1450. .parent = &core_l3_ck,
  1451. .clkdm_name = "core_l3_clkdm",
  1452. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1453. .enable_bit = OMAP24XX_AUTO_SDMA_SHIFT,
  1454. .recalc = &followparent_recalc,
  1455. };
  1456. /*
  1457. * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
  1458. * accesses derived from this data.
  1459. */
  1460. static struct clk sdrc_ick = {
  1461. .name = "sdrc_ick",
  1462. .ops = &clkops_omap2_iclk_idle_only,
  1463. .parent = &core_l3_ck,
  1464. .flags = ENABLE_ON_INIT,
  1465. .clkdm_name = "core_l3_clkdm",
  1466. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1467. .enable_bit = OMAP24XX_AUTO_SDRC_SHIFT,
  1468. .recalc = &followparent_recalc,
  1469. };
  1470. static struct clk vlynq_ick = {
  1471. .name = "vlynq_ick",
  1472. .ops = &clkops_omap2_iclk_dflt_wait,
  1473. .parent = &core_l3_ck,
  1474. .clkdm_name = "core_l3_clkdm",
  1475. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1476. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  1477. .recalc = &followparent_recalc,
  1478. };
  1479. static const struct clksel_rate vlynq_fck_96m_rates[] = {
  1480. { .div = 1, .val = 0, .flags = RATE_IN_242X },
  1481. { .div = 0 }
  1482. };
  1483. static const struct clksel_rate vlynq_fck_core_rates[] = {
  1484. { .div = 1, .val = 1, .flags = RATE_IN_242X },
  1485. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  1486. { .div = 3, .val = 3, .flags = RATE_IN_242X },
  1487. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  1488. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  1489. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  1490. { .div = 9, .val = 9, .flags = RATE_IN_242X },
  1491. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  1492. { .div = 16, .val = 16, .flags = RATE_IN_242X },
  1493. { .div = 18, .val = 18, .flags = RATE_IN_242X },
  1494. { .div = 0 }
  1495. };
  1496. static const struct clksel vlynq_fck_clksel[] = {
  1497. { .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
  1498. { .parent = &core_ck, .rates = vlynq_fck_core_rates },
  1499. { .parent = NULL }
  1500. };
  1501. static struct clk vlynq_fck = {
  1502. .name = "vlynq_fck",
  1503. .ops = &clkops_omap2_dflt_wait,
  1504. .parent = &func_96m_ck,
  1505. .clkdm_name = "core_l3_clkdm",
  1506. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1507. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  1508. .init = &omap2_init_clksel_parent,
  1509. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1510. .clksel_mask = OMAP2420_CLKSEL_VLYNQ_MASK,
  1511. .clksel = vlynq_fck_clksel,
  1512. .recalc = &omap2_clksel_recalc,
  1513. };
  1514. static struct clk des_ick = {
  1515. .name = "des_ick",
  1516. .ops = &clkops_omap2_iclk_dflt_wait,
  1517. .parent = &l4_ck,
  1518. .clkdm_name = "core_l4_clkdm",
  1519. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1520. .enable_bit = OMAP24XX_EN_DES_SHIFT,
  1521. .recalc = &followparent_recalc,
  1522. };
  1523. static struct clk sha_ick = {
  1524. .name = "sha_ick",
  1525. .ops = &clkops_omap2_iclk_dflt_wait,
  1526. .parent = &l4_ck,
  1527. .clkdm_name = "core_l4_clkdm",
  1528. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1529. .enable_bit = OMAP24XX_EN_SHA_SHIFT,
  1530. .recalc = &followparent_recalc,
  1531. };
  1532. static struct clk rng_ick = {
  1533. .name = "rng_ick",
  1534. .ops = &clkops_omap2_iclk_dflt_wait,
  1535. .parent = &l4_ck,
  1536. .clkdm_name = "core_l4_clkdm",
  1537. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1538. .enable_bit = OMAP24XX_EN_RNG_SHIFT,
  1539. .recalc = &followparent_recalc,
  1540. };
  1541. static struct clk aes_ick = {
  1542. .name = "aes_ick",
  1543. .ops = &clkops_omap2_iclk_dflt_wait,
  1544. .parent = &l4_ck,
  1545. .clkdm_name = "core_l4_clkdm",
  1546. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1547. .enable_bit = OMAP24XX_EN_AES_SHIFT,
  1548. .recalc = &followparent_recalc,
  1549. };
  1550. static struct clk pka_ick = {
  1551. .name = "pka_ick",
  1552. .ops = &clkops_omap2_iclk_dflt_wait,
  1553. .parent = &l4_ck,
  1554. .clkdm_name = "core_l4_clkdm",
  1555. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1556. .enable_bit = OMAP24XX_EN_PKA_SHIFT,
  1557. .recalc = &followparent_recalc,
  1558. };
  1559. static struct clk usb_fck = {
  1560. .name = "usb_fck",
  1561. .ops = &clkops_omap2_dflt_wait,
  1562. .parent = &func_48m_ck,
  1563. .clkdm_name = "core_l3_clkdm",
  1564. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1565. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  1566. .recalc = &followparent_recalc,
  1567. };
  1568. /*
  1569. * This clock is a composite clock which does entire set changes then
  1570. * forces a rebalance. It keys on the MPU speed, but it really could
  1571. * be any key speed part of a set in the rate table.
  1572. *
  1573. * to really change a set, you need memory table sets which get changed
  1574. * in sram, pre-notifiers & post notifiers, changing the top set, without
  1575. * having low level display recalc's won't work... this is why dpm notifiers
  1576. * work, isr's off, walk a list of clocks already _off_ and not messing with
  1577. * the bus.
  1578. *
  1579. * This clock should have no parent. It embodies the entire upper level
  1580. * active set. A parent will mess up some of the init also.
  1581. */
  1582. static struct clk virt_prcm_set = {
  1583. .name = "virt_prcm_set",
  1584. .ops = &clkops_null,
  1585. .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
  1586. .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
  1587. .set_rate = &omap2_select_table_rate,
  1588. .round_rate = &omap2_round_to_table_rate,
  1589. };
  1590. /*
  1591. * clkdev integration
  1592. */
  1593. static struct omap_clk omap2420_clks[] = {
  1594. /* external root sources */
  1595. CLK(NULL, "func_32k_ck", &func_32k_ck, CK_242X),
  1596. CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_242X),
  1597. CLK(NULL, "osc_ck", &osc_ck, CK_242X),
  1598. CLK(NULL, "sys_ck", &sys_ck, CK_242X),
  1599. CLK(NULL, "alt_ck", &alt_ck, CK_242X),
  1600. CLK("omap-mcbsp.1", "pad_fck", &mcbsp_clks, CK_242X),
  1601. CLK("omap-mcbsp.2", "pad_fck", &mcbsp_clks, CK_242X),
  1602. CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_242X),
  1603. /* internal analog sources */
  1604. CLK(NULL, "dpll_ck", &dpll_ck, CK_242X),
  1605. CLK(NULL, "apll96_ck", &apll96_ck, CK_242X),
  1606. CLK(NULL, "apll54_ck", &apll54_ck, CK_242X),
  1607. /* internal prcm root sources */
  1608. CLK(NULL, "func_54m_ck", &func_54m_ck, CK_242X),
  1609. CLK(NULL, "core_ck", &core_ck, CK_242X),
  1610. CLK("omap-mcbsp.1", "prcm_fck", &func_96m_ck, CK_242X),
  1611. CLK("omap-mcbsp.2", "prcm_fck", &func_96m_ck, CK_242X),
  1612. CLK(NULL, "func_96m_ck", &func_96m_ck, CK_242X),
  1613. CLK(NULL, "func_48m_ck", &func_48m_ck, CK_242X),
  1614. CLK(NULL, "func_12m_ck", &func_12m_ck, CK_242X),
  1615. CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_242X),
  1616. CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_242X),
  1617. CLK(NULL, "sys_clkout", &sys_clkout, CK_242X),
  1618. CLK(NULL, "sys_clkout2_src", &sys_clkout2_src, CK_242X),
  1619. CLK(NULL, "sys_clkout2", &sys_clkout2, CK_242X),
  1620. CLK(NULL, "emul_ck", &emul_ck, CK_242X),
  1621. /* mpu domain clocks */
  1622. CLK(NULL, "mpu_ck", &mpu_ck, CK_242X),
  1623. /* dsp domain clocks */
  1624. CLK(NULL, "dsp_fck", &dsp_fck, CK_242X),
  1625. CLK(NULL, "dsp_ick", &dsp_ick, CK_242X),
  1626. CLK(NULL, "iva1_ifck", &iva1_ifck, CK_242X),
  1627. CLK(NULL, "iva1_mpu_int_ifck", &iva1_mpu_int_ifck, CK_242X),
  1628. /* GFX domain clocks */
  1629. CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_242X),
  1630. CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_242X),
  1631. CLK(NULL, "gfx_ick", &gfx_ick, CK_242X),
  1632. /* DSS domain clocks */
  1633. CLK("omapdss_dss", "ick", &dss_ick, CK_242X),
  1634. CLK(NULL, "dss1_fck", &dss1_fck, CK_242X),
  1635. CLK(NULL, "dss2_fck", &dss2_fck, CK_242X),
  1636. CLK(NULL, "dss_54m_fck", &dss_54m_fck, CK_242X),
  1637. /* L3 domain clocks */
  1638. CLK(NULL, "core_l3_ck", &core_l3_ck, CK_242X),
  1639. CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_242X),
  1640. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_242X),
  1641. /* L4 domain clocks */
  1642. CLK(NULL, "l4_ck", &l4_ck, CK_242X),
  1643. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_242X),
  1644. CLK(NULL, "wu_l4_ick", &wu_l4_ick, CK_242X),
  1645. /* virtual meta-group clock */
  1646. CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_242X),
  1647. /* general l4 interface ck, multi-parent functional clk */
  1648. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_242X),
  1649. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_242X),
  1650. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_242X),
  1651. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_242X),
  1652. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_242X),
  1653. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_242X),
  1654. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_242X),
  1655. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_242X),
  1656. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_242X),
  1657. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_242X),
  1658. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_242X),
  1659. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_242X),
  1660. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_242X),
  1661. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_242X),
  1662. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_242X),
  1663. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_242X),
  1664. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_242X),
  1665. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_242X),
  1666. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_242X),
  1667. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_242X),
  1668. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_242X),
  1669. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_242X),
  1670. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_242X),
  1671. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_242X),
  1672. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_242X),
  1673. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_242X),
  1674. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_242X),
  1675. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_242X),
  1676. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_242X),
  1677. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_242X),
  1678. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_242X),
  1679. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_242X),
  1680. CLK(NULL, "uart1_ick", &uart1_ick, CK_242X),
  1681. CLK(NULL, "uart1_fck", &uart1_fck, CK_242X),
  1682. CLK(NULL, "uart2_ick", &uart2_ick, CK_242X),
  1683. CLK(NULL, "uart2_fck", &uart2_fck, CK_242X),
  1684. CLK(NULL, "uart3_ick", &uart3_ick, CK_242X),
  1685. CLK(NULL, "uart3_fck", &uart3_fck, CK_242X),
  1686. CLK(NULL, "gpios_ick", &gpios_ick, CK_242X),
  1687. CLK(NULL, "gpios_fck", &gpios_fck, CK_242X),
  1688. CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_242X),
  1689. CLK(NULL, "mpu_wdt_fck", &mpu_wdt_fck, CK_242X),
  1690. CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_242X),
  1691. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_242X),
  1692. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_242X),
  1693. CLK("omap24xxcam", "fck", &cam_fck, CK_242X),
  1694. CLK("omap24xxcam", "ick", &cam_ick, CK_242X),
  1695. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_242X),
  1696. CLK(NULL, "wdt4_ick", &wdt4_ick, CK_242X),
  1697. CLK(NULL, "wdt4_fck", &wdt4_fck, CK_242X),
  1698. CLK(NULL, "wdt3_ick", &wdt3_ick, CK_242X),
  1699. CLK(NULL, "wdt3_fck", &wdt3_fck, CK_242X),
  1700. CLK(NULL, "mspro_ick", &mspro_ick, CK_242X),
  1701. CLK(NULL, "mspro_fck", &mspro_fck, CK_242X),
  1702. CLK("mmci-omap.0", "ick", &mmc_ick, CK_242X),
  1703. CLK("mmci-omap.0", "fck", &mmc_fck, CK_242X),
  1704. CLK(NULL, "fac_ick", &fac_ick, CK_242X),
  1705. CLK(NULL, "fac_fck", &fac_fck, CK_242X),
  1706. CLK(NULL, "eac_ick", &eac_ick, CK_242X),
  1707. CLK(NULL, "eac_fck", &eac_fck, CK_242X),
  1708. CLK("omap_hdq.0", "ick", &hdq_ick, CK_242X),
  1709. CLK("omap_hdq.0", "fck", &hdq_fck, CK_242X),
  1710. CLK("omap_i2c.1", "ick", &i2c1_ick, CK_242X),
  1711. CLK(NULL, "i2c1_fck", &i2c1_fck, CK_242X),
  1712. CLK("omap_i2c.2", "ick", &i2c2_ick, CK_242X),
  1713. CLK(NULL, "i2c2_fck", &i2c2_fck, CK_242X),
  1714. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_242X),
  1715. CLK(NULL, "sdma_fck", &sdma_fck, CK_242X),
  1716. CLK(NULL, "sdma_ick", &sdma_ick, CK_242X),
  1717. CLK(NULL, "sdrc_ick", &sdrc_ick, CK_242X),
  1718. CLK(NULL, "vlynq_ick", &vlynq_ick, CK_242X),
  1719. CLK(NULL, "vlynq_fck", &vlynq_fck, CK_242X),
  1720. CLK(NULL, "des_ick", &des_ick, CK_242X),
  1721. CLK("omap-sham", "ick", &sha_ick, CK_242X),
  1722. CLK("omap_rng", "ick", &rng_ick, CK_242X),
  1723. CLK("omap-aes", "ick", &aes_ick, CK_242X),
  1724. CLK(NULL, "pka_ick", &pka_ick, CK_242X),
  1725. CLK(NULL, "usb_fck", &usb_fck, CK_242X),
  1726. CLK("musb-hdrc", "fck", &osc_ck, CK_242X),
  1727. CLK("omap_timer.1", "32k_ck", &func_32k_ck, CK_243X),
  1728. CLK("omap_timer.2", "32k_ck", &func_32k_ck, CK_243X),
  1729. CLK("omap_timer.3", "32k_ck", &func_32k_ck, CK_243X),
  1730. CLK("omap_timer.4", "32k_ck", &func_32k_ck, CK_243X),
  1731. CLK("omap_timer.5", "32k_ck", &func_32k_ck, CK_243X),
  1732. CLK("omap_timer.6", "32k_ck", &func_32k_ck, CK_243X),
  1733. CLK("omap_timer.7", "32k_ck", &func_32k_ck, CK_243X),
  1734. CLK("omap_timer.8", "32k_ck", &func_32k_ck, CK_243X),
  1735. CLK("omap_timer.9", "32k_ck", &func_32k_ck, CK_243X),
  1736. CLK("omap_timer.10", "32k_ck", &func_32k_ck, CK_243X),
  1737. CLK("omap_timer.11", "32k_ck", &func_32k_ck, CK_243X),
  1738. CLK("omap_timer.12", "32k_ck", &func_32k_ck, CK_243X),
  1739. CLK("omap_timer.1", "sys_ck", &sys_ck, CK_243X),
  1740. CLK("omap_timer.2", "sys_ck", &sys_ck, CK_243X),
  1741. CLK("omap_timer.3", "sys_ck", &sys_ck, CK_243X),
  1742. CLK("omap_timer.4", "sys_ck", &sys_ck, CK_243X),
  1743. CLK("omap_timer.5", "sys_ck", &sys_ck, CK_243X),
  1744. CLK("omap_timer.6", "sys_ck", &sys_ck, CK_243X),
  1745. CLK("omap_timer.7", "sys_ck", &sys_ck, CK_243X),
  1746. CLK("omap_timer.8", "sys_ck", &sys_ck, CK_243X),
  1747. CLK("omap_timer.9", "sys_ck", &sys_ck, CK_243X),
  1748. CLK("omap_timer.10", "sys_ck", &sys_ck, CK_243X),
  1749. CLK("omap_timer.11", "sys_ck", &sys_ck, CK_243X),
  1750. CLK("omap_timer.12", "sys_ck", &sys_ck, CK_243X),
  1751. CLK("omap_timer.1", "alt_ck", &alt_ck, CK_243X),
  1752. CLK("omap_timer.2", "alt_ck", &alt_ck, CK_243X),
  1753. CLK("omap_timer.3", "alt_ck", &alt_ck, CK_243X),
  1754. CLK("omap_timer.4", "alt_ck", &alt_ck, CK_243X),
  1755. CLK("omap_timer.5", "alt_ck", &alt_ck, CK_243X),
  1756. CLK("omap_timer.6", "alt_ck", &alt_ck, CK_243X),
  1757. CLK("omap_timer.7", "alt_ck", &alt_ck, CK_243X),
  1758. CLK("omap_timer.8", "alt_ck", &alt_ck, CK_243X),
  1759. CLK("omap_timer.9", "alt_ck", &alt_ck, CK_243X),
  1760. CLK("omap_timer.10", "alt_ck", &alt_ck, CK_243X),
  1761. CLK("omap_timer.11", "alt_ck", &alt_ck, CK_243X),
  1762. CLK("omap_timer.12", "alt_ck", &alt_ck, CK_243X),
  1763. };
  1764. /*
  1765. * init code
  1766. */
  1767. int __init omap2420_clk_init(void)
  1768. {
  1769. const struct prcm_config *prcm;
  1770. struct omap_clk *c;
  1771. u32 clkrate;
  1772. prcm_clksrc_ctrl = OMAP2420_PRCM_CLKSRC_CTRL;
  1773. cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
  1774. cpu_mask = RATE_IN_242X;
  1775. rate_table = omap2420_rate_table;
  1776. clk_init(&omap2_clk_functions);
  1777. for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
  1778. c++)
  1779. clk_preinit(c->lk.clk);
  1780. osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
  1781. propagate_rate(&osc_ck);
  1782. sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
  1783. propagate_rate(&sys_ck);
  1784. for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
  1785. c++) {
  1786. clkdev_add(&c->lk);
  1787. clk_register(c->lk.clk);
  1788. omap2_init_clk_clkdm(c->lk.clk);
  1789. }
  1790. /* Disable autoidle on all clocks; let the PM code enable it later */
  1791. omap_clk_disable_autoidle_all();
  1792. /* Check the MPU rate set by bootloader */
  1793. clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
  1794. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  1795. if (!(prcm->flags & cpu_mask))
  1796. continue;
  1797. if (prcm->xtal_speed != sys_ck.rate)
  1798. continue;
  1799. if (prcm->dpll_speed <= clkrate)
  1800. break;
  1801. }
  1802. curr_prcm_set = prcm;
  1803. recalculate_root_clocks();
  1804. pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
  1805. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  1806. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  1807. /*
  1808. * Only enable those clocks we will need, let the drivers
  1809. * enable other clocks as necessary
  1810. */
  1811. clk_enable_init_clocks();
  1812. /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
  1813. vclk = clk_get(NULL, "virt_prcm_set");
  1814. sclk = clk_get(NULL, "sys_ck");
  1815. dclk = clk_get(NULL, "dpll_ck");
  1816. return 0;
  1817. }