clock.h 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /*
  2. * linux/arch/arm/mach-omap2/clock.h
  3. *
  4. * Copyright (C) 2005-2009 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2011 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK_H
  16. #define __ARCH_ARM_MACH_OMAP2_CLOCK_H
  17. #include <linux/kernel.h>
  18. #include <plat/clock.h>
  19. /* CM_CLKSEL2_PLL.CORE_CLK_SRC bits (2XXX) */
  20. #define CORE_CLK_SRC_32K 0x0
  21. #define CORE_CLK_SRC_DPLL 0x1
  22. #define CORE_CLK_SRC_DPLL_X2 0x2
  23. /* OMAP2xxx CM_CLKEN_PLL.EN_DPLL bits - for omap2_get_dpll_rate() */
  24. #define OMAP2XXX_EN_DPLL_LPBYPASS 0x1
  25. #define OMAP2XXX_EN_DPLL_FRBYPASS 0x2
  26. #define OMAP2XXX_EN_DPLL_LOCKED 0x3
  27. /* OMAP3xxx CM_CLKEN_PLL*.EN_*_DPLL bits - for omap2_get_dpll_rate() */
  28. #define OMAP3XXX_EN_DPLL_LPBYPASS 0x5
  29. #define OMAP3XXX_EN_DPLL_FRBYPASS 0x6
  30. #define OMAP3XXX_EN_DPLL_LOCKED 0x7
  31. /* OMAP4xxx CM_CLKMODE_DPLL*.EN_*_DPLL bits - for omap2_get_dpll_rate() */
  32. #define OMAP4XXX_EN_DPLL_MNBYPASS 0x4
  33. #define OMAP4XXX_EN_DPLL_LPBYPASS 0x5
  34. #define OMAP4XXX_EN_DPLL_FRBYPASS 0x6
  35. #define OMAP4XXX_EN_DPLL_LOCKED 0x7
  36. /* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
  37. #define DPLL_LOW_POWER_STOP 0x1
  38. #define DPLL_LOW_POWER_BYPASS 0x5
  39. #define DPLL_LOCKED 0x7
  40. /* DPLL Type and DCO Selection Flags */
  41. #define DPLL_J_TYPE 0x1
  42. int omap2_clk_enable(struct clk *clk);
  43. void omap2_clk_disable(struct clk *clk);
  44. long omap2_clk_round_rate(struct clk *clk, unsigned long rate);
  45. int omap2_clk_set_rate(struct clk *clk, unsigned long rate);
  46. int omap2_clk_set_parent(struct clk *clk, struct clk *new_parent);
  47. long omap2_dpll_round_rate(struct clk *clk, unsigned long target_rate);
  48. unsigned long omap3_dpll_recalc(struct clk *clk);
  49. unsigned long omap3_clkoutx2_recalc(struct clk *clk);
  50. void omap3_dpll_allow_idle(struct clk *clk);
  51. void omap3_dpll_deny_idle(struct clk *clk);
  52. u32 omap3_dpll_autoidle_read(struct clk *clk);
  53. int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
  54. int omap3_noncore_dpll_enable(struct clk *clk);
  55. void omap3_noncore_dpll_disable(struct clk *clk);
  56. int omap4_dpllmx_gatectrl_read(struct clk *clk);
  57. void omap4_dpllmx_allow_gatectrl(struct clk *clk);
  58. void omap4_dpllmx_deny_gatectrl(struct clk *clk);
  59. long omap4_dpll_regm4xen_round_rate(struct clk *clk, unsigned long target_rate);
  60. unsigned long omap4_dpll_regm4xen_recalc(struct clk *clk);
  61. #ifdef CONFIG_OMAP_RESET_CLOCKS
  62. void omap2_clk_disable_unused(struct clk *clk);
  63. #else
  64. #define omap2_clk_disable_unused NULL
  65. #endif
  66. void omap2_init_clk_clkdm(struct clk *clk);
  67. void __init omap2_clk_disable_clkdm_control(void);
  68. /* clkt_clksel.c public functions */
  69. u32 omap2_clksel_round_rate_div(struct clk *clk, unsigned long target_rate,
  70. u32 *new_div);
  71. void omap2_init_clksel_parent(struct clk *clk);
  72. unsigned long omap2_clksel_recalc(struct clk *clk);
  73. long omap2_clksel_round_rate(struct clk *clk, unsigned long target_rate);
  74. int omap2_clksel_set_rate(struct clk *clk, unsigned long rate);
  75. int omap2_clksel_set_parent(struct clk *clk, struct clk *new_parent);
  76. /* clkt_iclk.c public functions */
  77. extern void omap2_clkt_iclk_allow_idle(struct clk *clk);
  78. extern void omap2_clkt_iclk_deny_idle(struct clk *clk);
  79. u32 omap2_get_dpll_rate(struct clk *clk);
  80. void omap2_init_dpll_parent(struct clk *clk);
  81. int omap2_wait_clock_ready(void __iomem *reg, u32 cval, const char *name);
  82. #ifdef CONFIG_ARCH_OMAP2
  83. void omap2xxx_clk_prepare_for_reboot(void);
  84. #else
  85. static inline void omap2xxx_clk_prepare_for_reboot(void)
  86. {
  87. }
  88. #endif
  89. #ifdef CONFIG_ARCH_OMAP3
  90. void omap3_clk_prepare_for_reboot(void);
  91. #else
  92. static inline void omap3_clk_prepare_for_reboot(void)
  93. {
  94. }
  95. #endif
  96. #ifdef CONFIG_ARCH_OMAP4
  97. void omap4_clk_prepare_for_reboot(void);
  98. #else
  99. static inline void omap4_clk_prepare_for_reboot(void)
  100. {
  101. }
  102. #endif
  103. int omap2_dflt_clk_enable(struct clk *clk);
  104. void omap2_dflt_clk_disable(struct clk *clk);
  105. void omap2_clk_dflt_find_companion(struct clk *clk, void __iomem **other_reg,
  106. u8 *other_bit);
  107. void omap2_clk_dflt_find_idlest(struct clk *clk, void __iomem **idlest_reg,
  108. u8 *idlest_bit, u8 *idlest_val);
  109. int omap2_clk_switch_mpurate_at_boot(const char *mpurate_ck_name);
  110. void omap2_clk_print_new_rates(const char *hfclkin_ck_name,
  111. const char *core_ck_name,
  112. const char *mpu_ck_name);
  113. extern u16 cpu_mask;
  114. extern const struct clkops clkops_omap2_dflt_wait;
  115. extern const struct clkops clkops_dummy;
  116. extern const struct clkops clkops_omap2_dflt;
  117. extern struct clk_functions omap2_clk_functions;
  118. extern struct clk *vclk, *sclk;
  119. extern const struct clksel_rate gpt_32k_rates[];
  120. extern const struct clksel_rate gpt_sys_rates[];
  121. extern const struct clksel_rate gfx_l3_rates[];
  122. extern const struct clksel_rate dsp_ick_rates[];
  123. #if defined(CONFIG_ARCH_OMAP2) && defined(CONFIG_CPU_FREQ)
  124. extern void omap2_clk_init_cpufreq_table(struct cpufreq_frequency_table **table);
  125. extern void omap2_clk_exit_cpufreq_table(struct cpufreq_frequency_table **table);
  126. #else
  127. #define omap2_clk_init_cpufreq_table 0
  128. #define omap2_clk_exit_cpufreq_table 0
  129. #endif
  130. extern const struct clkops clkops_omap2_iclk_dflt_wait;
  131. extern const struct clkops clkops_omap2_iclk_dflt;
  132. extern const struct clkops clkops_omap2_iclk_idle_only;
  133. extern const struct clkops clkops_omap2_mdmclk_dflt_wait;
  134. extern const struct clkops clkops_omap2xxx_dpll_ops;
  135. extern const struct clkops clkops_omap3_noncore_dpll_ops;
  136. extern const struct clkops clkops_omap3_core_dpll_ops;
  137. extern const struct clkops clkops_omap4_dpllmx_ops;
  138. #endif