board-cm-t35.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687
  1. /*
  2. * CompuLab CM-T35/CM-T3730 modules support
  3. *
  4. * Copyright (C) 2009-2011 CompuLab, Ltd.
  5. * Authors: Mike Rapoport <mike@compulab.co.il>
  6. * Igor Grinberg <grinberg@compulab.co.il>
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/input.h>
  22. #include <linux/input/matrix_keypad.h>
  23. #include <linux/delay.h>
  24. #include <linux/gpio.h>
  25. #include <linux/i2c/at24.h>
  26. #include <linux/i2c/twl.h>
  27. #include <linux/regulator/machine.h>
  28. #include <linux/mmc/host.h>
  29. #include <linux/spi/spi.h>
  30. #include <linux/spi/tdo24m.h>
  31. #include <asm/mach-types.h>
  32. #include <asm/mach/arch.h>
  33. #include <asm/mach/map.h>
  34. #include <plat/board.h>
  35. #include "common.h"
  36. #include <plat/nand.h>
  37. #include <plat/gpmc.h>
  38. #include <plat/usb.h>
  39. #include <video/omapdss.h>
  40. #include <video/omap-panel-generic-dpi.h>
  41. #include <video/omap-panel-dvi.h>
  42. #include <plat/mcspi.h>
  43. #include <mach/hardware.h>
  44. #include "mux.h"
  45. #include "sdram-micron-mt46h32m32lf-6.h"
  46. #include "hsmmc.h"
  47. #include "common-board-devices.h"
  48. #define CM_T35_GPIO_PENDOWN 57
  49. #define SB_T35_USB_HUB_RESET_GPIO 167
  50. #define CM_T35_SMSC911X_CS 5
  51. #define CM_T35_SMSC911X_GPIO 163
  52. #define SB_T35_SMSC911X_CS 4
  53. #define SB_T35_SMSC911X_GPIO 65
  54. #if defined(CONFIG_SMSC911X) || defined(CONFIG_SMSC911X_MODULE)
  55. #include <linux/smsc911x.h>
  56. #include <plat/gpmc-smsc911x.h>
  57. static struct omap_smsc911x_platform_data cm_t35_smsc911x_cfg = {
  58. .id = 0,
  59. .cs = CM_T35_SMSC911X_CS,
  60. .gpio_irq = CM_T35_SMSC911X_GPIO,
  61. .gpio_reset = -EINVAL,
  62. .flags = SMSC911X_USE_32BIT | SMSC911X_SAVE_MAC_ADDRESS,
  63. };
  64. static struct omap_smsc911x_platform_data sb_t35_smsc911x_cfg = {
  65. .id = 1,
  66. .cs = SB_T35_SMSC911X_CS,
  67. .gpio_irq = SB_T35_SMSC911X_GPIO,
  68. .gpio_reset = -EINVAL,
  69. .flags = SMSC911X_USE_32BIT | SMSC911X_SAVE_MAC_ADDRESS,
  70. };
  71. static void __init cm_t35_init_ethernet(void)
  72. {
  73. gpmc_smsc911x_init(&cm_t35_smsc911x_cfg);
  74. gpmc_smsc911x_init(&sb_t35_smsc911x_cfg);
  75. }
  76. #else
  77. static inline void __init cm_t35_init_ethernet(void) { return; }
  78. #endif
  79. #if defined(CONFIG_LEDS_GPIO) || defined(CONFIG_LEDS_GPIO_MODULE)
  80. #include <linux/leds.h>
  81. static struct gpio_led cm_t35_leds[] = {
  82. [0] = {
  83. .gpio = 186,
  84. .name = "cm-t35:green",
  85. .default_trigger = "heartbeat",
  86. .active_low = 0,
  87. },
  88. };
  89. static struct gpio_led_platform_data cm_t35_led_pdata = {
  90. .num_leds = ARRAY_SIZE(cm_t35_leds),
  91. .leds = cm_t35_leds,
  92. };
  93. static struct platform_device cm_t35_led_device = {
  94. .name = "leds-gpio",
  95. .id = -1,
  96. .dev = {
  97. .platform_data = &cm_t35_led_pdata,
  98. },
  99. };
  100. static void __init cm_t35_init_led(void)
  101. {
  102. platform_device_register(&cm_t35_led_device);
  103. }
  104. #else
  105. static inline void cm_t35_init_led(void) {}
  106. #endif
  107. #if defined(CONFIG_MTD_NAND_OMAP2) || defined(CONFIG_MTD_NAND_OMAP2_MODULE)
  108. #include <linux/mtd/mtd.h>
  109. #include <linux/mtd/nand.h>
  110. #include <linux/mtd/partitions.h>
  111. static struct mtd_partition cm_t35_nand_partitions[] = {
  112. {
  113. .name = "xloader",
  114. .offset = 0, /* Offset = 0x00000 */
  115. .size = 4 * NAND_BLOCK_SIZE,
  116. .mask_flags = MTD_WRITEABLE
  117. },
  118. {
  119. .name = "uboot",
  120. .offset = MTDPART_OFS_APPEND, /* Offset = 0x80000 */
  121. .size = 15 * NAND_BLOCK_SIZE,
  122. },
  123. {
  124. .name = "uboot environment",
  125. .offset = MTDPART_OFS_APPEND, /* Offset = 0x260000 */
  126. .size = 2 * NAND_BLOCK_SIZE,
  127. },
  128. {
  129. .name = "linux",
  130. .offset = MTDPART_OFS_APPEND, /* Offset = 0x2A0000 */
  131. .size = 32 * NAND_BLOCK_SIZE,
  132. },
  133. {
  134. .name = "rootfs",
  135. .offset = MTDPART_OFS_APPEND, /* Offset = 0x6A0000 */
  136. .size = MTDPART_SIZ_FULL,
  137. },
  138. };
  139. static struct omap_nand_platform_data cm_t35_nand_data = {
  140. .parts = cm_t35_nand_partitions,
  141. .nr_parts = ARRAY_SIZE(cm_t35_nand_partitions),
  142. .cs = 0,
  143. };
  144. static void __init cm_t35_init_nand(void)
  145. {
  146. if (gpmc_nand_init(&cm_t35_nand_data) < 0)
  147. pr_err("CM-T35: Unable to register NAND device\n");
  148. }
  149. #else
  150. static inline void cm_t35_init_nand(void) {}
  151. #endif
  152. #define CM_T35_LCD_EN_GPIO 157
  153. #define CM_T35_LCD_BL_GPIO 58
  154. #define CM_T35_DVI_EN_GPIO 54
  155. static int lcd_enabled;
  156. static int dvi_enabled;
  157. static int cm_t35_panel_enable_lcd(struct omap_dss_device *dssdev)
  158. {
  159. if (dvi_enabled) {
  160. printk(KERN_ERR "cannot enable LCD, DVI is enabled\n");
  161. return -EINVAL;
  162. }
  163. gpio_set_value(CM_T35_LCD_EN_GPIO, 1);
  164. gpio_set_value(CM_T35_LCD_BL_GPIO, 1);
  165. lcd_enabled = 1;
  166. return 0;
  167. }
  168. static void cm_t35_panel_disable_lcd(struct omap_dss_device *dssdev)
  169. {
  170. lcd_enabled = 0;
  171. gpio_set_value(CM_T35_LCD_BL_GPIO, 0);
  172. gpio_set_value(CM_T35_LCD_EN_GPIO, 0);
  173. }
  174. static int cm_t35_panel_enable_dvi(struct omap_dss_device *dssdev)
  175. {
  176. if (lcd_enabled) {
  177. printk(KERN_ERR "cannot enable DVI, LCD is enabled\n");
  178. return -EINVAL;
  179. }
  180. gpio_set_value(CM_T35_DVI_EN_GPIO, 0);
  181. dvi_enabled = 1;
  182. return 0;
  183. }
  184. static void cm_t35_panel_disable_dvi(struct omap_dss_device *dssdev)
  185. {
  186. gpio_set_value(CM_T35_DVI_EN_GPIO, 1);
  187. dvi_enabled = 0;
  188. }
  189. static int cm_t35_panel_enable_tv(struct omap_dss_device *dssdev)
  190. {
  191. return 0;
  192. }
  193. static void cm_t35_panel_disable_tv(struct omap_dss_device *dssdev)
  194. {
  195. }
  196. static struct panel_generic_dpi_data lcd_panel = {
  197. .name = "toppoly_tdo35s",
  198. .platform_enable = cm_t35_panel_enable_lcd,
  199. .platform_disable = cm_t35_panel_disable_lcd,
  200. };
  201. static struct omap_dss_device cm_t35_lcd_device = {
  202. .name = "lcd",
  203. .type = OMAP_DISPLAY_TYPE_DPI,
  204. .driver_name = "generic_dpi_panel",
  205. .data = &lcd_panel,
  206. .phy.dpi.data_lines = 18,
  207. };
  208. static struct panel_dvi_platform_data dvi_panel = {
  209. .platform_enable = cm_t35_panel_enable_dvi,
  210. .platform_disable = cm_t35_panel_disable_dvi,
  211. };
  212. static struct omap_dss_device cm_t35_dvi_device = {
  213. .name = "dvi",
  214. .type = OMAP_DISPLAY_TYPE_DPI,
  215. .driver_name = "dvi",
  216. .data = &dvi_panel,
  217. .phy.dpi.data_lines = 24,
  218. };
  219. static struct omap_dss_device cm_t35_tv_device = {
  220. .name = "tv",
  221. .driver_name = "venc",
  222. .type = OMAP_DISPLAY_TYPE_VENC,
  223. .phy.venc.type = OMAP_DSS_VENC_TYPE_SVIDEO,
  224. .platform_enable = cm_t35_panel_enable_tv,
  225. .platform_disable = cm_t35_panel_disable_tv,
  226. };
  227. static struct omap_dss_device *cm_t35_dss_devices[] = {
  228. &cm_t35_lcd_device,
  229. &cm_t35_dvi_device,
  230. &cm_t35_tv_device,
  231. };
  232. static struct omap_dss_board_info cm_t35_dss_data = {
  233. .num_devices = ARRAY_SIZE(cm_t35_dss_devices),
  234. .devices = cm_t35_dss_devices,
  235. .default_device = &cm_t35_dvi_device,
  236. };
  237. static struct omap2_mcspi_device_config tdo24m_mcspi_config = {
  238. .turbo_mode = 0,
  239. };
  240. static struct tdo24m_platform_data tdo24m_config = {
  241. .model = TDO35S,
  242. };
  243. static struct spi_board_info cm_t35_lcd_spi_board_info[] __initdata = {
  244. {
  245. .modalias = "tdo24m",
  246. .bus_num = 4,
  247. .chip_select = 0,
  248. .max_speed_hz = 1000000,
  249. .controller_data = &tdo24m_mcspi_config,
  250. .platform_data = &tdo24m_config,
  251. },
  252. };
  253. static struct gpio cm_t35_dss_gpios[] __initdata = {
  254. { CM_T35_LCD_EN_GPIO, GPIOF_OUT_INIT_LOW, "lcd enable" },
  255. { CM_T35_LCD_BL_GPIO, GPIOF_OUT_INIT_LOW, "lcd bl enable" },
  256. { CM_T35_DVI_EN_GPIO, GPIOF_OUT_INIT_HIGH, "dvi enable" },
  257. };
  258. static void __init cm_t35_init_display(void)
  259. {
  260. int err;
  261. spi_register_board_info(cm_t35_lcd_spi_board_info,
  262. ARRAY_SIZE(cm_t35_lcd_spi_board_info));
  263. err = gpio_request_array(cm_t35_dss_gpios,
  264. ARRAY_SIZE(cm_t35_dss_gpios));
  265. if (err) {
  266. pr_err("CM-T35: failed to request DSS control GPIOs\n");
  267. return;
  268. }
  269. gpio_export(CM_T35_LCD_EN_GPIO, 0);
  270. gpio_export(CM_T35_LCD_BL_GPIO, 0);
  271. gpio_export(CM_T35_DVI_EN_GPIO, 0);
  272. msleep(50);
  273. gpio_set_value(CM_T35_LCD_EN_GPIO, 1);
  274. err = omap_display_init(&cm_t35_dss_data);
  275. if (err) {
  276. pr_err("CM-T35: failed to register DSS device\n");
  277. gpio_free_array(cm_t35_dss_gpios, ARRAY_SIZE(cm_t35_dss_gpios));
  278. }
  279. }
  280. static struct regulator_consumer_supply cm_t35_vmmc1_supply[] = {
  281. REGULATOR_SUPPLY("vmmc", "omap_hsmmc.0"),
  282. };
  283. static struct regulator_consumer_supply cm_t35_vsim_supply[] = {
  284. REGULATOR_SUPPLY("vmmc_aux", "omap_hsmmc.0"),
  285. };
  286. static struct regulator_consumer_supply cm_t35_vio_supplies[] = {
  287. REGULATOR_SUPPLY("vcc", "spi1.0"),
  288. REGULATOR_SUPPLY("vdds_dsi", "omapdss"),
  289. REGULATOR_SUPPLY("vdds_dsi", "omapdss_dsi1"),
  290. };
  291. /* VMMC1 for MMC1 pins CMD, CLK, DAT0..DAT3 (20 mA, plus card == max 220 mA) */
  292. static struct regulator_init_data cm_t35_vmmc1 = {
  293. .constraints = {
  294. .min_uV = 1850000,
  295. .max_uV = 3150000,
  296. .valid_modes_mask = REGULATOR_MODE_NORMAL
  297. | REGULATOR_MODE_STANDBY,
  298. .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE
  299. | REGULATOR_CHANGE_MODE
  300. | REGULATOR_CHANGE_STATUS,
  301. },
  302. .num_consumer_supplies = ARRAY_SIZE(cm_t35_vmmc1_supply),
  303. .consumer_supplies = cm_t35_vmmc1_supply,
  304. };
  305. /* VSIM for MMC1 pins DAT4..DAT7 (2 mA, plus card == max 50 mA) */
  306. static struct regulator_init_data cm_t35_vsim = {
  307. .constraints = {
  308. .min_uV = 1800000,
  309. .max_uV = 3000000,
  310. .valid_modes_mask = REGULATOR_MODE_NORMAL
  311. | REGULATOR_MODE_STANDBY,
  312. .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE
  313. | REGULATOR_CHANGE_MODE
  314. | REGULATOR_CHANGE_STATUS,
  315. },
  316. .num_consumer_supplies = ARRAY_SIZE(cm_t35_vsim_supply),
  317. .consumer_supplies = cm_t35_vsim_supply,
  318. };
  319. static struct regulator_init_data cm_t35_vio = {
  320. .constraints = {
  321. .min_uV = 1800000,
  322. .max_uV = 1800000,
  323. .apply_uV = true,
  324. .valid_modes_mask = REGULATOR_MODE_NORMAL
  325. | REGULATOR_MODE_STANDBY,
  326. .valid_ops_mask = REGULATOR_CHANGE_MODE,
  327. },
  328. .num_consumer_supplies = ARRAY_SIZE(cm_t35_vio_supplies),
  329. .consumer_supplies = cm_t35_vio_supplies,
  330. };
  331. static uint32_t cm_t35_keymap[] = {
  332. KEY(0, 0, KEY_A), KEY(0, 1, KEY_B), KEY(0, 2, KEY_LEFT),
  333. KEY(1, 0, KEY_UP), KEY(1, 1, KEY_ENTER), KEY(1, 2, KEY_DOWN),
  334. KEY(2, 0, KEY_RIGHT), KEY(2, 1, KEY_C), KEY(2, 2, KEY_D),
  335. };
  336. static struct matrix_keymap_data cm_t35_keymap_data = {
  337. .keymap = cm_t35_keymap,
  338. .keymap_size = ARRAY_SIZE(cm_t35_keymap),
  339. };
  340. static struct twl4030_keypad_data cm_t35_kp_data = {
  341. .keymap_data = &cm_t35_keymap_data,
  342. .rows = 3,
  343. .cols = 3,
  344. .rep = 1,
  345. };
  346. static struct omap2_hsmmc_info mmc[] = {
  347. {
  348. .mmc = 1,
  349. .caps = MMC_CAP_4_BIT_DATA,
  350. .gpio_cd = -EINVAL,
  351. .gpio_wp = -EINVAL,
  352. .deferred = true,
  353. },
  354. {
  355. .mmc = 2,
  356. .caps = MMC_CAP_4_BIT_DATA,
  357. .transceiver = 1,
  358. .gpio_cd = -EINVAL,
  359. .gpio_wp = -EINVAL,
  360. .ocr_mask = 0x00100000, /* 3.3V */
  361. },
  362. {} /* Terminator */
  363. };
  364. static struct usbhs_omap_board_data usbhs_bdata __initdata = {
  365. .port_mode[0] = OMAP_EHCI_PORT_MODE_PHY,
  366. .port_mode[1] = OMAP_EHCI_PORT_MODE_PHY,
  367. .port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED,
  368. .phy_reset = true,
  369. .reset_gpio_port[0] = OMAP_MAX_GPIO_LINES + 6,
  370. .reset_gpio_port[1] = OMAP_MAX_GPIO_LINES + 7,
  371. .reset_gpio_port[2] = -EINVAL
  372. };
  373. static void __init cm_t35_init_usbh(void)
  374. {
  375. int err;
  376. err = gpio_request_one(SB_T35_USB_HUB_RESET_GPIO,
  377. GPIOF_OUT_INIT_LOW, "usb hub rst");
  378. if (err) {
  379. pr_err("SB-T35: usb hub rst gpio request failed: %d\n", err);
  380. } else {
  381. udelay(10);
  382. gpio_set_value(SB_T35_USB_HUB_RESET_GPIO, 1);
  383. msleep(1);
  384. }
  385. usbhs_init(&usbhs_bdata);
  386. }
  387. static int cm_t35_twl_gpio_setup(struct device *dev, unsigned gpio,
  388. unsigned ngpio)
  389. {
  390. int wlan_rst = gpio + 2;
  391. if (gpio_request_one(wlan_rst, GPIOF_OUT_INIT_HIGH, "WLAN RST") == 0) {
  392. gpio_export(wlan_rst, 0);
  393. udelay(10);
  394. gpio_set_value_cansleep(wlan_rst, 0);
  395. udelay(10);
  396. gpio_set_value_cansleep(wlan_rst, 1);
  397. } else {
  398. pr_err("CM-T35: could not obtain gpio for WiFi reset\n");
  399. }
  400. /* gpio + 0 is "mmc0_cd" (input/IRQ) */
  401. mmc[0].gpio_cd = gpio + 0;
  402. omap_hsmmc_late_init(mmc);
  403. return 0;
  404. }
  405. static struct twl4030_gpio_platform_data cm_t35_gpio_data = {
  406. .gpio_base = OMAP_MAX_GPIO_LINES,
  407. .irq_base = TWL4030_GPIO_IRQ_BASE,
  408. .irq_end = TWL4030_GPIO_IRQ_END,
  409. .setup = cm_t35_twl_gpio_setup,
  410. };
  411. static struct twl4030_platform_data cm_t35_twldata = {
  412. /* platform_data for children goes here */
  413. .keypad = &cm_t35_kp_data,
  414. .gpio = &cm_t35_gpio_data,
  415. .vmmc1 = &cm_t35_vmmc1,
  416. .vsim = &cm_t35_vsim,
  417. .vio = &cm_t35_vio,
  418. };
  419. static void __init cm_t35_init_i2c(void)
  420. {
  421. omap3_pmic_get_config(&cm_t35_twldata, TWL_COMMON_PDATA_USB,
  422. TWL_COMMON_REGULATOR_VDAC |
  423. TWL_COMMON_PDATA_AUDIO);
  424. omap3_pmic_init("tps65930", &cm_t35_twldata);
  425. }
  426. #ifdef CONFIG_OMAP_MUX
  427. static struct omap_board_mux board_mux[] __initdata = {
  428. /* nCS and IRQ for CM-T35 ethernet */
  429. OMAP3_MUX(GPMC_NCS5, OMAP_MUX_MODE0),
  430. OMAP3_MUX(UART3_CTS_RCTX, OMAP_MUX_MODE4 | OMAP_PIN_INPUT_PULLUP),
  431. /* nCS and IRQ for SB-T35 ethernet */
  432. OMAP3_MUX(GPMC_NCS4, OMAP_MUX_MODE0),
  433. OMAP3_MUX(GPMC_WAIT3, OMAP_MUX_MODE4 | OMAP_PIN_INPUT_PULLUP),
  434. /* PENDOWN GPIO */
  435. OMAP3_MUX(GPMC_NCS6, OMAP_MUX_MODE4 | OMAP_PIN_INPUT),
  436. /* mUSB */
  437. OMAP3_MUX(HSUSB0_CLK, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  438. OMAP3_MUX(HSUSB0_STP, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  439. OMAP3_MUX(HSUSB0_DIR, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  440. OMAP3_MUX(HSUSB0_NXT, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  441. OMAP3_MUX(HSUSB0_DATA0, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  442. OMAP3_MUX(HSUSB0_DATA1, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  443. OMAP3_MUX(HSUSB0_DATA2, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  444. OMAP3_MUX(HSUSB0_DATA3, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  445. OMAP3_MUX(HSUSB0_DATA4, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  446. OMAP3_MUX(HSUSB0_DATA5, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  447. OMAP3_MUX(HSUSB0_DATA6, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  448. OMAP3_MUX(HSUSB0_DATA7, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  449. /* MMC 2 */
  450. OMAP3_MUX(SDMMC2_DAT4, OMAP_MUX_MODE1 | OMAP_PIN_OUTPUT),
  451. OMAP3_MUX(SDMMC2_DAT5, OMAP_MUX_MODE1 | OMAP_PIN_OUTPUT),
  452. OMAP3_MUX(SDMMC2_DAT6, OMAP_MUX_MODE1 | OMAP_PIN_OUTPUT),
  453. OMAP3_MUX(SDMMC2_DAT7, OMAP_MUX_MODE1 | OMAP_PIN_INPUT),
  454. /* McSPI 1 */
  455. OMAP3_MUX(MCSPI1_CLK, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  456. OMAP3_MUX(MCSPI1_SIMO, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  457. OMAP3_MUX(MCSPI1_SOMI, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  458. OMAP3_MUX(MCSPI1_CS0, OMAP_MUX_MODE0 | OMAP_PIN_INPUT_PULLDOWN),
  459. /* McSPI 4 */
  460. OMAP3_MUX(MCBSP1_CLKR, OMAP_MUX_MODE1 | OMAP_PIN_INPUT),
  461. OMAP3_MUX(MCBSP1_DX, OMAP_MUX_MODE1 | OMAP_PIN_INPUT),
  462. OMAP3_MUX(MCBSP1_DR, OMAP_MUX_MODE1 | OMAP_PIN_INPUT),
  463. OMAP3_MUX(MCBSP1_FSX, OMAP_MUX_MODE1 | OMAP_PIN_INPUT_PULLUP),
  464. /* McBSP 2 */
  465. OMAP3_MUX(MCBSP2_FSX, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  466. OMAP3_MUX(MCBSP2_CLKX, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  467. OMAP3_MUX(MCBSP2_DR, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  468. OMAP3_MUX(MCBSP2_DX, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  469. /* serial ports */
  470. OMAP3_MUX(MCBSP3_CLKX, OMAP_MUX_MODE1 | OMAP_PIN_OUTPUT),
  471. OMAP3_MUX(MCBSP3_FSX, OMAP_MUX_MODE1 | OMAP_PIN_INPUT),
  472. OMAP3_MUX(UART1_TX, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  473. OMAP3_MUX(UART1_RX, OMAP_MUX_MODE0 | OMAP_PIN_INPUT),
  474. /* common DSS */
  475. OMAP3_MUX(DSS_PCLK, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  476. OMAP3_MUX(DSS_HSYNC, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  477. OMAP3_MUX(DSS_VSYNC, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  478. OMAP3_MUX(DSS_ACBIAS, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  479. OMAP3_MUX(DSS_DATA6, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  480. OMAP3_MUX(DSS_DATA7, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  481. OMAP3_MUX(DSS_DATA8, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  482. OMAP3_MUX(DSS_DATA9, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  483. OMAP3_MUX(DSS_DATA10, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  484. OMAP3_MUX(DSS_DATA11, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  485. OMAP3_MUX(DSS_DATA12, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  486. OMAP3_MUX(DSS_DATA13, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  487. OMAP3_MUX(DSS_DATA14, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  488. OMAP3_MUX(DSS_DATA15, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  489. OMAP3_MUX(DSS_DATA16, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  490. OMAP3_MUX(DSS_DATA17, OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT),
  491. /* display controls */
  492. OMAP3_MUX(MCBSP1_FSR, OMAP_MUX_MODE4 | OMAP_PIN_OUTPUT),
  493. OMAP3_MUX(GPMC_NCS7, OMAP_MUX_MODE4 | OMAP_PIN_OUTPUT),
  494. OMAP3_MUX(GPMC_NCS3, OMAP_MUX_MODE4 | OMAP_PIN_OUTPUT),
  495. /* TPS IRQ */
  496. OMAP3_MUX(SYS_NIRQ, OMAP_MUX_MODE0 | OMAP_WAKEUP_EN | \
  497. OMAP_PIN_INPUT_PULLUP),
  498. { .reg_offset = OMAP_MUX_TERMINATOR },
  499. };
  500. static void __init cm_t3x_common_dss_mux_init(int mux_mode)
  501. {
  502. omap_mux_init_signal("dss_data18", mux_mode);
  503. omap_mux_init_signal("dss_data19", mux_mode);
  504. omap_mux_init_signal("dss_data20", mux_mode);
  505. omap_mux_init_signal("dss_data21", mux_mode);
  506. omap_mux_init_signal("dss_data22", mux_mode);
  507. omap_mux_init_signal("dss_data23", mux_mode);
  508. }
  509. static void __init cm_t35_init_mux(void)
  510. {
  511. int mux_mode = OMAP_MUX_MODE0 | OMAP_PIN_OUTPUT;
  512. omap_mux_init_signal("dss_data0.dss_data0", mux_mode);
  513. omap_mux_init_signal("dss_data1.dss_data1", mux_mode);
  514. omap_mux_init_signal("dss_data2.dss_data2", mux_mode);
  515. omap_mux_init_signal("dss_data3.dss_data3", mux_mode);
  516. omap_mux_init_signal("dss_data4.dss_data4", mux_mode);
  517. omap_mux_init_signal("dss_data5.dss_data5", mux_mode);
  518. cm_t3x_common_dss_mux_init(mux_mode);
  519. }
  520. static void __init cm_t3730_init_mux(void)
  521. {
  522. int mux_mode = OMAP_MUX_MODE3 | OMAP_PIN_OUTPUT;
  523. omap_mux_init_signal("sys_boot0", mux_mode);
  524. omap_mux_init_signal("sys_boot1", mux_mode);
  525. omap_mux_init_signal("sys_boot3", mux_mode);
  526. omap_mux_init_signal("sys_boot4", mux_mode);
  527. omap_mux_init_signal("sys_boot5", mux_mode);
  528. omap_mux_init_signal("sys_boot6", mux_mode);
  529. cm_t3x_common_dss_mux_init(mux_mode);
  530. }
  531. #else
  532. static inline void cm_t35_init_mux(void) {}
  533. static inline void cm_t3730_init_mux(void) {}
  534. #endif
  535. static struct omap_board_config_kernel cm_t35_config[] __initdata = {
  536. };
  537. static void __init cm_t3x_common_init(void)
  538. {
  539. omap_board_config = cm_t35_config;
  540. omap_board_config_size = ARRAY_SIZE(cm_t35_config);
  541. omap3_mux_init(board_mux, OMAP_PACKAGE_CUS);
  542. omap_serial_init();
  543. omap_sdrc_init(mt46h32m32lf6_sdrc_params,
  544. mt46h32m32lf6_sdrc_params);
  545. omap_hsmmc_init(mmc);
  546. cm_t35_init_i2c();
  547. omap_ads7846_init(1, CM_T35_GPIO_PENDOWN, 0, NULL);
  548. cm_t35_init_ethernet();
  549. cm_t35_init_led();
  550. cm_t35_init_display();
  551. usb_musb_init(NULL);
  552. cm_t35_init_usbh();
  553. }
  554. static void __init cm_t35_init(void)
  555. {
  556. cm_t3x_common_init();
  557. cm_t35_init_mux();
  558. cm_t35_init_nand();
  559. }
  560. static void __init cm_t3730_init(void)
  561. {
  562. cm_t3x_common_init();
  563. cm_t3730_init_mux();
  564. }
  565. MACHINE_START(CM_T35, "Compulab CM-T35")
  566. .atag_offset = 0x100,
  567. .reserve = omap_reserve,
  568. .map_io = omap3_map_io,
  569. .init_early = omap35xx_init_early,
  570. .init_irq = omap3_init_irq,
  571. .handle_irq = omap3_intc_handle_irq,
  572. .init_machine = cm_t35_init,
  573. .timer = &omap3_timer,
  574. .restart = omap_prcm_restart,
  575. MACHINE_END
  576. MACHINE_START(CM_T3730, "Compulab CM-T3730")
  577. .atag_offset = 0x100,
  578. .reserve = omap_reserve,
  579. .map_io = omap3_map_io,
  580. .init_early = omap3630_init_early,
  581. .init_irq = omap3_init_irq,
  582. .handle_irq = omap3_intc_handle_irq,
  583. .init_machine = cm_t3730_init,
  584. .timer = &omap3_timer,
  585. .restart = omap_prcm_restart,
  586. MACHINE_END