board-fsample.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388
  1. /*
  2. * linux/arch/arm/mach-omap1/board-fsample.c
  3. *
  4. * Modified from board-perseus2.c
  5. *
  6. * Original OMAP730 support by Jean Pihet <j-pihet@ti.com>
  7. * Updated for 2.6 by Kevin Hilman <kjh@hilman.org>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/gpio.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/delay.h>
  18. #include <linux/mtd/mtd.h>
  19. #include <linux/mtd/nand.h>
  20. #include <linux/mtd/partitions.h>
  21. #include <linux/mtd/physmap.h>
  22. #include <linux/input.h>
  23. #include <linux/smc91x.h>
  24. #include <linux/omapfb.h>
  25. #include <asm/mach-types.h>
  26. #include <asm/mach/arch.h>
  27. #include <asm/mach/map.h>
  28. #include <plat/tc.h>
  29. #include <plat/mux.h>
  30. #include <plat/flash.h>
  31. #include <plat/fpga.h>
  32. #include <plat/keypad.h>
  33. #include <plat/board.h>
  34. #include <mach/hardware.h>
  35. #include "iomap.h"
  36. #include "common.h"
  37. /* fsample is pretty close to p2-sample */
  38. #define fsample_cpld_read(reg) __raw_readb(reg)
  39. #define fsample_cpld_write(val, reg) __raw_writeb(val, reg)
  40. #define FSAMPLE_CPLD_BASE 0xE8100000
  41. #define FSAMPLE_CPLD_SIZE SZ_4K
  42. #define FSAMPLE_CPLD_START 0x05080000
  43. #define FSAMPLE_CPLD_REG_A (FSAMPLE_CPLD_BASE + 0x00)
  44. #define FSAMPLE_CPLD_SWITCH (FSAMPLE_CPLD_BASE + 0x02)
  45. #define FSAMPLE_CPLD_UART (FSAMPLE_CPLD_BASE + 0x02)
  46. #define FSAMPLE_CPLD_REG_B (FSAMPLE_CPLD_BASE + 0x04)
  47. #define FSAMPLE_CPLD_VERSION (FSAMPLE_CPLD_BASE + 0x06)
  48. #define FSAMPLE_CPLD_SET_CLR (FSAMPLE_CPLD_BASE + 0x06)
  49. #define FSAMPLE_CPLD_BIT_BT_RESET 0
  50. #define FSAMPLE_CPLD_BIT_LCD_RESET 1
  51. #define FSAMPLE_CPLD_BIT_CAM_PWDN 2
  52. #define FSAMPLE_CPLD_BIT_CHARGER_ENABLE 3
  53. #define FSAMPLE_CPLD_BIT_SD_MMC_EN 4
  54. #define FSAMPLE_CPLD_BIT_aGPS_PWREN 5
  55. #define FSAMPLE_CPLD_BIT_BACKLIGHT 6
  56. #define FSAMPLE_CPLD_BIT_aGPS_EN_RESET 7
  57. #define FSAMPLE_CPLD_BIT_aGPS_SLEEPx_N 8
  58. #define FSAMPLE_CPLD_BIT_OTG_RESET 9
  59. #define fsample_cpld_set(bit) \
  60. fsample_cpld_write((((bit) & 15) << 4) | 0x0f, FSAMPLE_CPLD_SET_CLR)
  61. #define fsample_cpld_clear(bit) \
  62. fsample_cpld_write(0xf0 | ((bit) & 15), FSAMPLE_CPLD_SET_CLR)
  63. static const unsigned int fsample_keymap[] = {
  64. KEY(0, 0, KEY_UP),
  65. KEY(1, 0, KEY_RIGHT),
  66. KEY(2, 0, KEY_LEFT),
  67. KEY(3, 0, KEY_DOWN),
  68. KEY(4, 0, KEY_ENTER),
  69. KEY(0, 1, KEY_F10),
  70. KEY(1, 1, KEY_SEND),
  71. KEY(2, 1, KEY_END),
  72. KEY(3, 1, KEY_VOLUMEDOWN),
  73. KEY(4, 1, KEY_VOLUMEUP),
  74. KEY(5, 1, KEY_RECORD),
  75. KEY(0, 2, KEY_F9),
  76. KEY(1, 2, KEY_3),
  77. KEY(2, 2, KEY_6),
  78. KEY(3, 2, KEY_9),
  79. KEY(4, 2, KEY_KPDOT),
  80. KEY(0, 3, KEY_BACK),
  81. KEY(1, 3, KEY_2),
  82. KEY(2, 3, KEY_5),
  83. KEY(3, 3, KEY_8),
  84. KEY(4, 3, KEY_0),
  85. KEY(5, 3, KEY_KPSLASH),
  86. KEY(0, 4, KEY_HOME),
  87. KEY(1, 4, KEY_1),
  88. KEY(2, 4, KEY_4),
  89. KEY(3, 4, KEY_7),
  90. KEY(4, 4, KEY_KPASTERISK),
  91. KEY(5, 4, KEY_POWER),
  92. };
  93. static struct smc91x_platdata smc91x_info = {
  94. .flags = SMC91X_USE_16BIT | SMC91X_NOWAIT,
  95. .leda = RPC_LED_100_10,
  96. .ledb = RPC_LED_TX_RX,
  97. };
  98. static struct resource smc91x_resources[] = {
  99. [0] = {
  100. .start = H2P2_DBG_FPGA_ETHR_START, /* Physical */
  101. .end = H2P2_DBG_FPGA_ETHR_START + 0xf,
  102. .flags = IORESOURCE_MEM,
  103. },
  104. [1] = {
  105. .start = INT_7XX_MPU_EXT_NIRQ,
  106. .end = 0,
  107. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHEDGE,
  108. },
  109. };
  110. static void __init fsample_init_smc91x(void)
  111. {
  112. fpga_write(1, H2P2_DBG_FPGA_LAN_RESET);
  113. mdelay(50);
  114. fpga_write(fpga_read(H2P2_DBG_FPGA_LAN_RESET) & ~1,
  115. H2P2_DBG_FPGA_LAN_RESET);
  116. mdelay(50);
  117. }
  118. static struct mtd_partition nor_partitions[] = {
  119. /* bootloader (U-Boot, etc) in first sector */
  120. {
  121. .name = "bootloader",
  122. .offset = 0,
  123. .size = SZ_128K,
  124. .mask_flags = MTD_WRITEABLE, /* force read-only */
  125. },
  126. /* bootloader params in the next sector */
  127. {
  128. .name = "params",
  129. .offset = MTDPART_OFS_APPEND,
  130. .size = SZ_128K,
  131. .mask_flags = 0,
  132. },
  133. /* kernel */
  134. {
  135. .name = "kernel",
  136. .offset = MTDPART_OFS_APPEND,
  137. .size = SZ_2M,
  138. .mask_flags = 0
  139. },
  140. /* rest of flash is a file system */
  141. {
  142. .name = "rootfs",
  143. .offset = MTDPART_OFS_APPEND,
  144. .size = MTDPART_SIZ_FULL,
  145. .mask_flags = 0
  146. },
  147. };
  148. static struct physmap_flash_data nor_data = {
  149. .width = 2,
  150. .set_vpp = omap1_set_vpp,
  151. .parts = nor_partitions,
  152. .nr_parts = ARRAY_SIZE(nor_partitions),
  153. };
  154. static struct resource nor_resource = {
  155. .start = OMAP_CS0_PHYS,
  156. .end = OMAP_CS0_PHYS + SZ_32M - 1,
  157. .flags = IORESOURCE_MEM,
  158. };
  159. static struct platform_device nor_device = {
  160. .name = "physmap-flash",
  161. .id = 0,
  162. .dev = {
  163. .platform_data = &nor_data,
  164. },
  165. .num_resources = 1,
  166. .resource = &nor_resource,
  167. };
  168. static void nand_cmd_ctl(struct mtd_info *mtd, int cmd, unsigned int ctrl)
  169. {
  170. struct nand_chip *this = mtd->priv;
  171. unsigned long mask;
  172. if (cmd == NAND_CMD_NONE)
  173. return;
  174. mask = (ctrl & NAND_CLE) ? 0x02 : 0;
  175. if (ctrl & NAND_ALE)
  176. mask |= 0x04;
  177. writeb(cmd, (unsigned long)this->IO_ADDR_W | mask);
  178. }
  179. #define FSAMPLE_NAND_RB_GPIO_PIN 62
  180. static int nand_dev_ready(struct mtd_info *mtd)
  181. {
  182. return gpio_get_value(FSAMPLE_NAND_RB_GPIO_PIN);
  183. }
  184. static const char *part_probes[] = { "cmdlinepart", NULL };
  185. static struct platform_nand_data nand_data = {
  186. .chip = {
  187. .nr_chips = 1,
  188. .chip_offset = 0,
  189. .options = NAND_SAMSUNG_LP_OPTIONS,
  190. .part_probe_types = part_probes,
  191. },
  192. .ctrl = {
  193. .cmd_ctrl = nand_cmd_ctl,
  194. .dev_ready = nand_dev_ready,
  195. },
  196. };
  197. static struct resource nand_resource = {
  198. .start = OMAP_CS3_PHYS,
  199. .end = OMAP_CS3_PHYS + SZ_4K - 1,
  200. .flags = IORESOURCE_MEM,
  201. };
  202. static struct platform_device nand_device = {
  203. .name = "gen_nand",
  204. .id = 0,
  205. .dev = {
  206. .platform_data = &nand_data,
  207. },
  208. .num_resources = 1,
  209. .resource = &nand_resource,
  210. };
  211. static struct platform_device smc91x_device = {
  212. .name = "smc91x",
  213. .id = 0,
  214. .dev = {
  215. .platform_data = &smc91x_info,
  216. },
  217. .num_resources = ARRAY_SIZE(smc91x_resources),
  218. .resource = smc91x_resources,
  219. };
  220. static struct resource kp_resources[] = {
  221. [0] = {
  222. .start = INT_7XX_MPUIO_KEYPAD,
  223. .end = INT_7XX_MPUIO_KEYPAD,
  224. .flags = IORESOURCE_IRQ,
  225. },
  226. };
  227. static const struct matrix_keymap_data fsample_keymap_data = {
  228. .keymap = fsample_keymap,
  229. .keymap_size = ARRAY_SIZE(fsample_keymap),
  230. };
  231. static struct omap_kp_platform_data kp_data = {
  232. .rows = 8,
  233. .cols = 8,
  234. .keymap_data = &fsample_keymap_data,
  235. .delay = 4,
  236. };
  237. static struct platform_device kp_device = {
  238. .name = "omap-keypad",
  239. .id = -1,
  240. .dev = {
  241. .platform_data = &kp_data,
  242. },
  243. .num_resources = ARRAY_SIZE(kp_resources),
  244. .resource = kp_resources,
  245. };
  246. static struct platform_device *devices[] __initdata = {
  247. &nor_device,
  248. &nand_device,
  249. &smc91x_device,
  250. &kp_device,
  251. };
  252. static struct omap_lcd_config fsample_lcd_config = {
  253. .ctrl_name = "internal",
  254. };
  255. static void __init omap_fsample_init(void)
  256. {
  257. /* Early, board-dependent init */
  258. /*
  259. * Hold GSM Reset until needed
  260. */
  261. omap_writew(omap_readw(OMAP7XX_DSP_M_CTL) & ~1, OMAP7XX_DSP_M_CTL);
  262. /*
  263. * UARTs -> done automagically by 8250 driver
  264. */
  265. /*
  266. * CSx timings, GPIO Mux ... setup
  267. */
  268. /* Flash: CS0 timings setup */
  269. omap_writel(0x0000fff3, OMAP7XX_FLASH_CFG_0);
  270. omap_writel(0x00000088, OMAP7XX_FLASH_ACFG_0);
  271. /*
  272. * Ethernet support through the debug board
  273. * CS1 timings setup
  274. */
  275. omap_writel(0x0000fff3, OMAP7XX_FLASH_CFG_1);
  276. omap_writel(0x00000000, OMAP7XX_FLASH_ACFG_1);
  277. /*
  278. * Configure MPU_EXT_NIRQ IO in IO_CONF9 register,
  279. * It is used as the Ethernet controller interrupt
  280. */
  281. omap_writel(omap_readl(OMAP7XX_IO_CONF_9) & 0x1FFFFFFF,
  282. OMAP7XX_IO_CONF_9);
  283. fsample_init_smc91x();
  284. if (gpio_request(FSAMPLE_NAND_RB_GPIO_PIN, "NAND ready") < 0)
  285. BUG();
  286. gpio_direction_input(FSAMPLE_NAND_RB_GPIO_PIN);
  287. omap_cfg_reg(L3_1610_FLASH_CS2B_OE);
  288. omap_cfg_reg(M8_1610_FLASH_CS2B_WE);
  289. /* Mux pins for keypad */
  290. omap_cfg_reg(E2_7XX_KBR0);
  291. omap_cfg_reg(J7_7XX_KBR1);
  292. omap_cfg_reg(E1_7XX_KBR2);
  293. omap_cfg_reg(F3_7XX_KBR3);
  294. omap_cfg_reg(D2_7XX_KBR4);
  295. omap_cfg_reg(C2_7XX_KBC0);
  296. omap_cfg_reg(D3_7XX_KBC1);
  297. omap_cfg_reg(E4_7XX_KBC2);
  298. omap_cfg_reg(F4_7XX_KBC3);
  299. omap_cfg_reg(E3_7XX_KBC4);
  300. platform_add_devices(devices, ARRAY_SIZE(devices));
  301. omap_serial_init();
  302. omap_register_i2c_bus(1, 100, NULL, 0);
  303. omapfb_set_lcd_config(&fsample_lcd_config);
  304. }
  305. /* Only FPGA needs to be mapped here. All others are done with ioremap */
  306. static struct map_desc omap_fsample_io_desc[] __initdata = {
  307. {
  308. .virtual = H2P2_DBG_FPGA_BASE,
  309. .pfn = __phys_to_pfn(H2P2_DBG_FPGA_START),
  310. .length = H2P2_DBG_FPGA_SIZE,
  311. .type = MT_DEVICE
  312. },
  313. {
  314. .virtual = FSAMPLE_CPLD_BASE,
  315. .pfn = __phys_to_pfn(FSAMPLE_CPLD_START),
  316. .length = FSAMPLE_CPLD_SIZE,
  317. .type = MT_DEVICE
  318. }
  319. };
  320. static void __init omap_fsample_map_io(void)
  321. {
  322. omap15xx_map_io();
  323. iotable_init(omap_fsample_io_desc,
  324. ARRAY_SIZE(omap_fsample_io_desc));
  325. }
  326. MACHINE_START(OMAP_FSAMPLE, "OMAP730 F-Sample")
  327. /* Maintainer: Brian Swetland <swetland@google.com> */
  328. .atag_offset = 0x100,
  329. .map_io = omap_fsample_map_io,
  330. .init_early = omap1_init_early,
  331. .reserve = omap_reserve,
  332. .init_irq = omap1_init_irq,
  333. .init_machine = omap_fsample_init,
  334. .timer = &omap1_timer,
  335. .restart = omap1_restart,
  336. MACHINE_END