integrator_ap.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484
  1. /*
  2. * linux/arch/arm/mach-integrator/integrator_ap.c
  3. *
  4. * Copyright (C) 2000-2003 Deep Blue Solutions Ltd
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/types.h>
  21. #include <linux/kernel.h>
  22. #include <linux/init.h>
  23. #include <linux/list.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/slab.h>
  26. #include <linux/string.h>
  27. #include <linux/syscore_ops.h>
  28. #include <linux/amba/bus.h>
  29. #include <linux/amba/kmi.h>
  30. #include <linux/clocksource.h>
  31. #include <linux/clockchips.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/io.h>
  34. #include <linux/mtd/physmap.h>
  35. #include <linux/clk.h>
  36. #include <video/vga.h>
  37. #include <mach/hardware.h>
  38. #include <mach/platform.h>
  39. #include <asm/hardware/arm_timer.h>
  40. #include <asm/setup.h>
  41. #include <asm/param.h> /* HZ */
  42. #include <asm/mach-types.h>
  43. #include <asm/sched_clock.h>
  44. #include <mach/lm.h>
  45. #include <mach/irqs.h>
  46. #include <asm/mach/arch.h>
  47. #include <asm/mach/irq.h>
  48. #include <asm/mach/map.h>
  49. #include <asm/mach/time.h>
  50. #include <plat/fpga-irq.h>
  51. #include "common.h"
  52. /*
  53. * All IO addresses are mapped onto VA 0xFFFx.xxxx, where x.xxxx
  54. * is the (PA >> 12).
  55. *
  56. * Setup a VA for the Integrator interrupt controller (for header #0,
  57. * just for now).
  58. */
  59. #define VA_IC_BASE __io_address(INTEGRATOR_IC_BASE)
  60. #define VA_SC_BASE __io_address(INTEGRATOR_SC_BASE)
  61. #define VA_EBI_BASE __io_address(INTEGRATOR_EBI_BASE)
  62. #define VA_CMIC_BASE __io_address(INTEGRATOR_HDR_IC)
  63. /*
  64. * Logical Physical
  65. * e8000000 40000000 PCI memory PHYS_PCI_MEM_BASE (max 512M)
  66. * ec000000 61000000 PCI config space PHYS_PCI_CONFIG_BASE (max 16M)
  67. * ed000000 62000000 PCI V3 regs PHYS_PCI_V3_BASE (max 64k)
  68. * ee000000 60000000 PCI IO PHYS_PCI_IO_BASE (max 16M)
  69. * ef000000 Cache flush
  70. * f1000000 10000000 Core module registers
  71. * f1100000 11000000 System controller registers
  72. * f1200000 12000000 EBI registers
  73. * f1300000 13000000 Counter/Timer
  74. * f1400000 14000000 Interrupt controller
  75. * f1600000 16000000 UART 0
  76. * f1700000 17000000 UART 1
  77. * f1a00000 1a000000 Debug LEDs
  78. * f1b00000 1b000000 GPIO
  79. */
  80. static struct map_desc ap_io_desc[] __initdata = {
  81. {
  82. .virtual = IO_ADDRESS(INTEGRATOR_HDR_BASE),
  83. .pfn = __phys_to_pfn(INTEGRATOR_HDR_BASE),
  84. .length = SZ_4K,
  85. .type = MT_DEVICE
  86. }, {
  87. .virtual = IO_ADDRESS(INTEGRATOR_SC_BASE),
  88. .pfn = __phys_to_pfn(INTEGRATOR_SC_BASE),
  89. .length = SZ_4K,
  90. .type = MT_DEVICE
  91. }, {
  92. .virtual = IO_ADDRESS(INTEGRATOR_EBI_BASE),
  93. .pfn = __phys_to_pfn(INTEGRATOR_EBI_BASE),
  94. .length = SZ_4K,
  95. .type = MT_DEVICE
  96. }, {
  97. .virtual = IO_ADDRESS(INTEGRATOR_CT_BASE),
  98. .pfn = __phys_to_pfn(INTEGRATOR_CT_BASE),
  99. .length = SZ_4K,
  100. .type = MT_DEVICE
  101. }, {
  102. .virtual = IO_ADDRESS(INTEGRATOR_IC_BASE),
  103. .pfn = __phys_to_pfn(INTEGRATOR_IC_BASE),
  104. .length = SZ_4K,
  105. .type = MT_DEVICE
  106. }, {
  107. .virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE),
  108. .pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE),
  109. .length = SZ_4K,
  110. .type = MT_DEVICE
  111. }, {
  112. .virtual = IO_ADDRESS(INTEGRATOR_UART1_BASE),
  113. .pfn = __phys_to_pfn(INTEGRATOR_UART1_BASE),
  114. .length = SZ_4K,
  115. .type = MT_DEVICE
  116. }, {
  117. .virtual = IO_ADDRESS(INTEGRATOR_DBG_BASE),
  118. .pfn = __phys_to_pfn(INTEGRATOR_DBG_BASE),
  119. .length = SZ_4K,
  120. .type = MT_DEVICE
  121. }, {
  122. .virtual = IO_ADDRESS(INTEGRATOR_AP_GPIO_BASE),
  123. .pfn = __phys_to_pfn(INTEGRATOR_AP_GPIO_BASE),
  124. .length = SZ_4K,
  125. .type = MT_DEVICE
  126. }, {
  127. .virtual = PCI_MEMORY_VADDR,
  128. .pfn = __phys_to_pfn(PHYS_PCI_MEM_BASE),
  129. .length = SZ_16M,
  130. .type = MT_DEVICE
  131. }, {
  132. .virtual = PCI_CONFIG_VADDR,
  133. .pfn = __phys_to_pfn(PHYS_PCI_CONFIG_BASE),
  134. .length = SZ_16M,
  135. .type = MT_DEVICE
  136. }, {
  137. .virtual = PCI_V3_VADDR,
  138. .pfn = __phys_to_pfn(PHYS_PCI_V3_BASE),
  139. .length = SZ_64K,
  140. .type = MT_DEVICE
  141. }, {
  142. .virtual = PCI_IO_VADDR,
  143. .pfn = __phys_to_pfn(PHYS_PCI_IO_BASE),
  144. .length = SZ_64K,
  145. .type = MT_DEVICE
  146. }
  147. };
  148. static void __init ap_map_io(void)
  149. {
  150. iotable_init(ap_io_desc, ARRAY_SIZE(ap_io_desc));
  151. vga_base = PCI_MEMORY_VADDR;
  152. }
  153. #define INTEGRATOR_SC_VALID_INT 0x003fffff
  154. static struct fpga_irq_data sc_irq_data = {
  155. .base = VA_IC_BASE,
  156. .irq_start = 0,
  157. .chip.name = "SC",
  158. };
  159. static void __init ap_init_irq(void)
  160. {
  161. /* Disable all interrupts initially. */
  162. /* Do the core module ones */
  163. writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
  164. /* do the header card stuff next */
  165. writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
  166. writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
  167. fpga_irq_init(-1, INTEGRATOR_SC_VALID_INT, &sc_irq_data);
  168. }
  169. #ifdef CONFIG_PM
  170. static unsigned long ic_irq_enable;
  171. static int irq_suspend(void)
  172. {
  173. ic_irq_enable = readl(VA_IC_BASE + IRQ_ENABLE);
  174. return 0;
  175. }
  176. static void irq_resume(void)
  177. {
  178. /* disable all irq sources */
  179. writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
  180. writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
  181. writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
  182. writel(ic_irq_enable, VA_IC_BASE + IRQ_ENABLE_SET);
  183. }
  184. #else
  185. #define irq_suspend NULL
  186. #define irq_resume NULL
  187. #endif
  188. static struct syscore_ops irq_syscore_ops = {
  189. .suspend = irq_suspend,
  190. .resume = irq_resume,
  191. };
  192. static int __init irq_syscore_init(void)
  193. {
  194. register_syscore_ops(&irq_syscore_ops);
  195. return 0;
  196. }
  197. device_initcall(irq_syscore_init);
  198. /*
  199. * Flash handling.
  200. */
  201. #define SC_CTRLC (VA_SC_BASE + INTEGRATOR_SC_CTRLC_OFFSET)
  202. #define SC_CTRLS (VA_SC_BASE + INTEGRATOR_SC_CTRLS_OFFSET)
  203. #define EBI_CSR1 (VA_EBI_BASE + INTEGRATOR_EBI_CSR1_OFFSET)
  204. #define EBI_LOCK (VA_EBI_BASE + INTEGRATOR_EBI_LOCK_OFFSET)
  205. static int ap_flash_init(struct platform_device *dev)
  206. {
  207. u32 tmp;
  208. writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
  209. tmp = readl(EBI_CSR1) | INTEGRATOR_EBI_WRITE_ENABLE;
  210. writel(tmp, EBI_CSR1);
  211. if (!(readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE)) {
  212. writel(0xa05f, EBI_LOCK);
  213. writel(tmp, EBI_CSR1);
  214. writel(0, EBI_LOCK);
  215. }
  216. return 0;
  217. }
  218. static void ap_flash_exit(struct platform_device *dev)
  219. {
  220. u32 tmp;
  221. writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
  222. tmp = readl(EBI_CSR1) & ~INTEGRATOR_EBI_WRITE_ENABLE;
  223. writel(tmp, EBI_CSR1);
  224. if (readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE) {
  225. writel(0xa05f, EBI_LOCK);
  226. writel(tmp, EBI_CSR1);
  227. writel(0, EBI_LOCK);
  228. }
  229. }
  230. static void ap_flash_set_vpp(struct platform_device *pdev, int on)
  231. {
  232. void __iomem *reg = on ? SC_CTRLS : SC_CTRLC;
  233. writel(INTEGRATOR_SC_CTRL_nFLVPPEN, reg);
  234. }
  235. static struct physmap_flash_data ap_flash_data = {
  236. .width = 4,
  237. .init = ap_flash_init,
  238. .exit = ap_flash_exit,
  239. .set_vpp = ap_flash_set_vpp,
  240. };
  241. static struct resource cfi_flash_resource = {
  242. .start = INTEGRATOR_FLASH_BASE,
  243. .end = INTEGRATOR_FLASH_BASE + INTEGRATOR_FLASH_SIZE - 1,
  244. .flags = IORESOURCE_MEM,
  245. };
  246. static struct platform_device cfi_flash_device = {
  247. .name = "physmap-flash",
  248. .id = 0,
  249. .dev = {
  250. .platform_data = &ap_flash_data,
  251. },
  252. .num_resources = 1,
  253. .resource = &cfi_flash_resource,
  254. };
  255. static void __init ap_init(void)
  256. {
  257. unsigned long sc_dec;
  258. int i;
  259. platform_device_register(&cfi_flash_device);
  260. sc_dec = readl(VA_SC_BASE + INTEGRATOR_SC_DEC_OFFSET);
  261. for (i = 0; i < 4; i++) {
  262. struct lm_device *lmdev;
  263. if ((sc_dec & (16 << i)) == 0)
  264. continue;
  265. lmdev = kzalloc(sizeof(struct lm_device), GFP_KERNEL);
  266. if (!lmdev)
  267. continue;
  268. lmdev->resource.start = 0xc0000000 + 0x10000000 * i;
  269. lmdev->resource.end = lmdev->resource.start + 0x0fffffff;
  270. lmdev->resource.flags = IORESOURCE_MEM;
  271. lmdev->irq = IRQ_AP_EXPINT0 + i;
  272. lmdev->id = i;
  273. lm_device_register(lmdev);
  274. }
  275. }
  276. /*
  277. * Where is the timer (VA)?
  278. */
  279. #define TIMER0_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER0_BASE)
  280. #define TIMER1_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER1_BASE)
  281. #define TIMER2_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER2_BASE)
  282. static unsigned long timer_reload;
  283. static u32 notrace integrator_read_sched_clock(void)
  284. {
  285. return -readl((void __iomem *) TIMER2_VA_BASE + TIMER_VALUE);
  286. }
  287. static void integrator_clocksource_init(unsigned long inrate)
  288. {
  289. void __iomem *base = (void __iomem *)TIMER2_VA_BASE;
  290. u32 ctrl = TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC;
  291. unsigned long rate = inrate;
  292. if (rate >= 1500000) {
  293. rate /= 16;
  294. ctrl |= TIMER_CTRL_DIV16;
  295. }
  296. writel(0xffff, base + TIMER_LOAD);
  297. writel(ctrl, base + TIMER_CTRL);
  298. clocksource_mmio_init(base + TIMER_VALUE, "timer2",
  299. rate, 200, 16, clocksource_mmio_readl_down);
  300. setup_sched_clock(integrator_read_sched_clock, 16, rate);
  301. }
  302. static void __iomem * const clkevt_base = (void __iomem *)TIMER1_VA_BASE;
  303. /*
  304. * IRQ handler for the timer
  305. */
  306. static irqreturn_t integrator_timer_interrupt(int irq, void *dev_id)
  307. {
  308. struct clock_event_device *evt = dev_id;
  309. /* clear the interrupt */
  310. writel(1, clkevt_base + TIMER_INTCLR);
  311. evt->event_handler(evt);
  312. return IRQ_HANDLED;
  313. }
  314. static void clkevt_set_mode(enum clock_event_mode mode, struct clock_event_device *evt)
  315. {
  316. u32 ctrl = readl(clkevt_base + TIMER_CTRL) & ~TIMER_CTRL_ENABLE;
  317. /* Disable timer */
  318. writel(ctrl, clkevt_base + TIMER_CTRL);
  319. switch (mode) {
  320. case CLOCK_EVT_MODE_PERIODIC:
  321. /* Enable the timer and start the periodic tick */
  322. writel(timer_reload, clkevt_base + TIMER_LOAD);
  323. ctrl |= TIMER_CTRL_PERIODIC | TIMER_CTRL_ENABLE;
  324. writel(ctrl, clkevt_base + TIMER_CTRL);
  325. break;
  326. case CLOCK_EVT_MODE_ONESHOT:
  327. /* Leave the timer disabled, .set_next_event will enable it */
  328. ctrl &= ~TIMER_CTRL_PERIODIC;
  329. writel(ctrl, clkevt_base + TIMER_CTRL);
  330. break;
  331. case CLOCK_EVT_MODE_UNUSED:
  332. case CLOCK_EVT_MODE_SHUTDOWN:
  333. case CLOCK_EVT_MODE_RESUME:
  334. default:
  335. /* Just leave in disabled state */
  336. break;
  337. }
  338. }
  339. static int clkevt_set_next_event(unsigned long next, struct clock_event_device *evt)
  340. {
  341. unsigned long ctrl = readl(clkevt_base + TIMER_CTRL);
  342. writel(ctrl & ~TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
  343. writel(next, clkevt_base + TIMER_LOAD);
  344. writel(ctrl | TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
  345. return 0;
  346. }
  347. static struct clock_event_device integrator_clockevent = {
  348. .name = "timer1",
  349. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  350. .set_mode = clkevt_set_mode,
  351. .set_next_event = clkevt_set_next_event,
  352. .rating = 300,
  353. };
  354. static struct irqaction integrator_timer_irq = {
  355. .name = "timer",
  356. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  357. .handler = integrator_timer_interrupt,
  358. .dev_id = &integrator_clockevent,
  359. };
  360. static void integrator_clockevent_init(unsigned long inrate)
  361. {
  362. unsigned long rate = inrate;
  363. unsigned int ctrl = 0;
  364. /* Calculate and program a divisor */
  365. if (rate > 0x100000 * HZ) {
  366. rate /= 256;
  367. ctrl |= TIMER_CTRL_DIV256;
  368. } else if (rate > 0x10000 * HZ) {
  369. rate /= 16;
  370. ctrl |= TIMER_CTRL_DIV16;
  371. }
  372. timer_reload = rate / HZ;
  373. writel(ctrl, clkevt_base + TIMER_CTRL);
  374. setup_irq(IRQ_TIMERINT1, &integrator_timer_irq);
  375. clockevents_config_and_register(&integrator_clockevent,
  376. rate,
  377. 1,
  378. 0xffffU);
  379. }
  380. /*
  381. * Set up timer(s).
  382. */
  383. static void __init ap_init_timer(void)
  384. {
  385. struct clk *clk;
  386. unsigned long rate;
  387. clk = clk_get_sys("ap_timer", NULL);
  388. BUG_ON(IS_ERR(clk));
  389. clk_enable(clk);
  390. rate = clk_get_rate(clk);
  391. writel(0, TIMER0_VA_BASE + TIMER_CTRL);
  392. writel(0, TIMER1_VA_BASE + TIMER_CTRL);
  393. writel(0, TIMER2_VA_BASE + TIMER_CTRL);
  394. integrator_clocksource_init(rate);
  395. integrator_clockevent_init(rate);
  396. }
  397. static struct sys_timer ap_timer = {
  398. .init = ap_init_timer,
  399. };
  400. MACHINE_START(INTEGRATOR, "ARM-Integrator")
  401. /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
  402. .atag_offset = 0x100,
  403. .reserve = integrator_reserve,
  404. .map_io = ap_map_io,
  405. .nr_irqs = NR_IRQS_INTEGRATOR_AP,
  406. .init_early = integrator_init_early,
  407. .init_irq = ap_init_irq,
  408. .timer = &ap_timer,
  409. .init_machine = ap_init,
  410. .restart = integrator_restart,
  411. MACHINE_END