mm-imx5.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. *
  11. * Create static mapping between physical to virtual memory.
  12. */
  13. #include <linux/mm.h>
  14. #include <linux/init.h>
  15. #include <linux/clk.h>
  16. #include <asm/system_misc.h>
  17. #include <asm/mach/map.h>
  18. #include <mach/hardware.h>
  19. #include <mach/common.h>
  20. #include <mach/devices-common.h>
  21. #include <mach/iomux-v3.h>
  22. static struct clk *gpc_dvfs_clk;
  23. static void imx5_idle(void)
  24. {
  25. /* gpc clock is needed for SRPG */
  26. if (gpc_dvfs_clk == NULL) {
  27. gpc_dvfs_clk = clk_get(NULL, "gpc_dvfs");
  28. if (IS_ERR(gpc_dvfs_clk))
  29. return;
  30. }
  31. clk_enable(gpc_dvfs_clk);
  32. mx5_cpu_lp_set(WAIT_UNCLOCKED_POWER_OFF);
  33. if (tzic_enable_wake() != 0)
  34. cpu_do_idle();
  35. clk_disable(gpc_dvfs_clk);
  36. }
  37. /*
  38. * Define the MX50 memory map.
  39. */
  40. static struct map_desc mx50_io_desc[] __initdata = {
  41. imx_map_entry(MX50, TZIC, MT_DEVICE),
  42. imx_map_entry(MX50, SPBA0, MT_DEVICE),
  43. imx_map_entry(MX50, AIPS1, MT_DEVICE),
  44. imx_map_entry(MX50, AIPS2, MT_DEVICE),
  45. };
  46. /*
  47. * Define the MX51 memory map.
  48. */
  49. static struct map_desc mx51_io_desc[] __initdata = {
  50. imx_map_entry(MX51, TZIC, MT_DEVICE),
  51. imx_map_entry(MX51, IRAM, MT_DEVICE),
  52. imx_map_entry(MX51, AIPS1, MT_DEVICE),
  53. imx_map_entry(MX51, SPBA0, MT_DEVICE),
  54. imx_map_entry(MX51, AIPS2, MT_DEVICE),
  55. };
  56. /*
  57. * Define the MX53 memory map.
  58. */
  59. static struct map_desc mx53_io_desc[] __initdata = {
  60. imx_map_entry(MX53, TZIC, MT_DEVICE),
  61. imx_map_entry(MX53, AIPS1, MT_DEVICE),
  62. imx_map_entry(MX53, SPBA0, MT_DEVICE),
  63. imx_map_entry(MX53, AIPS2, MT_DEVICE),
  64. };
  65. /*
  66. * This function initializes the memory map. It is called during the
  67. * system startup to create static physical to virtual memory mappings
  68. * for the IO modules.
  69. */
  70. void __init mx50_map_io(void)
  71. {
  72. iotable_init(mx50_io_desc, ARRAY_SIZE(mx50_io_desc));
  73. }
  74. void __init mx51_map_io(void)
  75. {
  76. iotable_init(mx51_io_desc, ARRAY_SIZE(mx51_io_desc));
  77. }
  78. void __init mx53_map_io(void)
  79. {
  80. iotable_init(mx53_io_desc, ARRAY_SIZE(mx53_io_desc));
  81. }
  82. void __init imx50_init_early(void)
  83. {
  84. mxc_set_cpu_type(MXC_CPU_MX50);
  85. mxc_iomux_v3_init(MX50_IO_ADDRESS(MX50_IOMUXC_BASE_ADDR));
  86. mxc_arch_reset_init(MX50_IO_ADDRESS(MX50_WDOG_BASE_ADDR));
  87. }
  88. void __init imx51_init_early(void)
  89. {
  90. mxc_set_cpu_type(MXC_CPU_MX51);
  91. mxc_iomux_v3_init(MX51_IO_ADDRESS(MX51_IOMUXC_BASE_ADDR));
  92. mxc_arch_reset_init(MX51_IO_ADDRESS(MX51_WDOG1_BASE_ADDR));
  93. arm_pm_idle = imx5_idle;
  94. }
  95. void __init imx53_init_early(void)
  96. {
  97. mxc_set_cpu_type(MXC_CPU_MX53);
  98. mxc_iomux_v3_init(MX53_IO_ADDRESS(MX53_IOMUXC_BASE_ADDR));
  99. mxc_arch_reset_init(MX53_IO_ADDRESS(MX53_WDOG1_BASE_ADDR));
  100. }
  101. void __init mx50_init_irq(void)
  102. {
  103. tzic_init_irq(MX50_IO_ADDRESS(MX50_TZIC_BASE_ADDR));
  104. }
  105. void __init mx51_init_irq(void)
  106. {
  107. tzic_init_irq(MX51_IO_ADDRESS(MX51_TZIC_BASE_ADDR));
  108. }
  109. void __init mx53_init_irq(void)
  110. {
  111. tzic_init_irq(MX53_IO_ADDRESS(MX53_TZIC_BASE_ADDR));
  112. }
  113. static struct sdma_script_start_addrs imx51_sdma_script __initdata = {
  114. .ap_2_ap_addr = 642,
  115. .uart_2_mcu_addr = 817,
  116. .mcu_2_app_addr = 747,
  117. .mcu_2_shp_addr = 961,
  118. .ata_2_mcu_addr = 1473,
  119. .mcu_2_ata_addr = 1392,
  120. .app_2_per_addr = 1033,
  121. .app_2_mcu_addr = 683,
  122. .shp_2_per_addr = 1251,
  123. .shp_2_mcu_addr = 892,
  124. };
  125. static struct sdma_platform_data imx51_sdma_pdata __initdata = {
  126. .fw_name = "sdma-imx51.bin",
  127. .script_addrs = &imx51_sdma_script,
  128. };
  129. static struct sdma_script_start_addrs imx53_sdma_script __initdata = {
  130. .ap_2_ap_addr = 642,
  131. .app_2_mcu_addr = 683,
  132. .mcu_2_app_addr = 747,
  133. .uart_2_mcu_addr = 817,
  134. .shp_2_mcu_addr = 891,
  135. .mcu_2_shp_addr = 960,
  136. .uartsh_2_mcu_addr = 1032,
  137. .spdif_2_mcu_addr = 1100,
  138. .mcu_2_spdif_addr = 1134,
  139. .firi_2_mcu_addr = 1193,
  140. .mcu_2_firi_addr = 1290,
  141. };
  142. static struct sdma_platform_data imx53_sdma_pdata __initdata = {
  143. .fw_name = "sdma-imx53.bin",
  144. .script_addrs = &imx53_sdma_script,
  145. };
  146. static const struct resource imx50_audmux_res[] __initconst = {
  147. DEFINE_RES_MEM(MX50_AUDMUX_BASE_ADDR, SZ_16K),
  148. };
  149. static const struct resource imx51_audmux_res[] __initconst = {
  150. DEFINE_RES_MEM(MX51_AUDMUX_BASE_ADDR, SZ_16K),
  151. };
  152. static const struct resource imx53_audmux_res[] __initconst = {
  153. DEFINE_RES_MEM(MX53_AUDMUX_BASE_ADDR, SZ_16K),
  154. };
  155. void __init imx50_soc_init(void)
  156. {
  157. /* i.mx50 has the i.mx31 type gpio */
  158. mxc_register_gpio("imx31-gpio", 0, MX50_GPIO1_BASE_ADDR, SZ_16K, MX50_INT_GPIO1_LOW, MX50_INT_GPIO1_HIGH);
  159. mxc_register_gpio("imx31-gpio", 1, MX50_GPIO2_BASE_ADDR, SZ_16K, MX50_INT_GPIO2_LOW, MX50_INT_GPIO2_HIGH);
  160. mxc_register_gpio("imx31-gpio", 2, MX50_GPIO3_BASE_ADDR, SZ_16K, MX50_INT_GPIO3_LOW, MX50_INT_GPIO3_HIGH);
  161. mxc_register_gpio("imx31-gpio", 3, MX50_GPIO4_BASE_ADDR, SZ_16K, MX50_INT_GPIO4_LOW, MX50_INT_GPIO4_HIGH);
  162. mxc_register_gpio("imx31-gpio", 4, MX50_GPIO5_BASE_ADDR, SZ_16K, MX50_INT_GPIO5_LOW, MX50_INT_GPIO5_HIGH);
  163. mxc_register_gpio("imx31-gpio", 5, MX50_GPIO6_BASE_ADDR, SZ_16K, MX50_INT_GPIO6_LOW, MX50_INT_GPIO6_HIGH);
  164. /* i.mx50 has the i.mx31 type audmux */
  165. platform_device_register_simple("imx31-audmux", 0, imx50_audmux_res,
  166. ARRAY_SIZE(imx50_audmux_res));
  167. }
  168. void __init imx51_soc_init(void)
  169. {
  170. /* i.mx51 has the i.mx31 type gpio */
  171. mxc_register_gpio("imx31-gpio", 0, MX51_GPIO1_BASE_ADDR, SZ_16K, MX51_INT_GPIO1_LOW, MX51_INT_GPIO1_HIGH);
  172. mxc_register_gpio("imx31-gpio", 1, MX51_GPIO2_BASE_ADDR, SZ_16K, MX51_INT_GPIO2_LOW, MX51_INT_GPIO2_HIGH);
  173. mxc_register_gpio("imx31-gpio", 2, MX51_GPIO3_BASE_ADDR, SZ_16K, MX51_INT_GPIO3_LOW, MX51_INT_GPIO3_HIGH);
  174. mxc_register_gpio("imx31-gpio", 3, MX51_GPIO4_BASE_ADDR, SZ_16K, MX51_INT_GPIO4_LOW, MX51_INT_GPIO4_HIGH);
  175. /* i.mx51 has the i.mx35 type sdma */
  176. imx_add_imx_sdma("imx35-sdma", MX51_SDMA_BASE_ADDR, MX51_INT_SDMA, &imx51_sdma_pdata);
  177. /* Setup AIPS registers */
  178. imx_set_aips(MX51_IO_ADDRESS(MX51_AIPS1_BASE_ADDR));
  179. imx_set_aips(MX51_IO_ADDRESS(MX51_AIPS2_BASE_ADDR));
  180. /* i.mx51 has the i.mx31 type audmux */
  181. platform_device_register_simple("imx31-audmux", 0, imx51_audmux_res,
  182. ARRAY_SIZE(imx51_audmux_res));
  183. }
  184. void __init imx53_soc_init(void)
  185. {
  186. /* i.mx53 has the i.mx31 type gpio */
  187. mxc_register_gpio("imx31-gpio", 0, MX53_GPIO1_BASE_ADDR, SZ_16K, MX53_INT_GPIO1_LOW, MX53_INT_GPIO1_HIGH);
  188. mxc_register_gpio("imx31-gpio", 1, MX53_GPIO2_BASE_ADDR, SZ_16K, MX53_INT_GPIO2_LOW, MX53_INT_GPIO2_HIGH);
  189. mxc_register_gpio("imx31-gpio", 2, MX53_GPIO3_BASE_ADDR, SZ_16K, MX53_INT_GPIO3_LOW, MX53_INT_GPIO3_HIGH);
  190. mxc_register_gpio("imx31-gpio", 3, MX53_GPIO4_BASE_ADDR, SZ_16K, MX53_INT_GPIO4_LOW, MX53_INT_GPIO4_HIGH);
  191. mxc_register_gpio("imx31-gpio", 4, MX53_GPIO5_BASE_ADDR, SZ_16K, MX53_INT_GPIO5_LOW, MX53_INT_GPIO5_HIGH);
  192. mxc_register_gpio("imx31-gpio", 5, MX53_GPIO6_BASE_ADDR, SZ_16K, MX53_INT_GPIO6_LOW, MX53_INT_GPIO6_HIGH);
  193. mxc_register_gpio("imx31-gpio", 6, MX53_GPIO7_BASE_ADDR, SZ_16K, MX53_INT_GPIO7_LOW, MX53_INT_GPIO7_HIGH);
  194. /* i.mx53 has the i.mx35 type sdma */
  195. imx_add_imx_sdma("imx35-sdma", MX53_SDMA_BASE_ADDR, MX53_INT_SDMA, &imx53_sdma_pdata);
  196. /* Setup AIPS registers */
  197. imx_set_aips(MX53_IO_ADDRESS(MX53_AIPS1_BASE_ADDR));
  198. imx_set_aips(MX53_IO_ADDRESS(MX53_AIPS2_BASE_ADDR));
  199. /* i.mx53 has the i.mx31 type audmux */
  200. platform_device_register_simple("imx31-audmux", 0, imx53_audmux_res,
  201. ARRAY_SIZE(imx53_audmux_res));
  202. }