mach-cpuimx51.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. /*
  2. *
  3. * Copyright (C) 2010 Eric Bénard <eric@eukrea.com>
  4. *
  5. * based on board-mx51_babbage.c which is
  6. * Copyright 2009 Freescale Semiconductor, Inc. All Rights Reserved.
  7. * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
  8. *
  9. * The code contained herein is licensed under the GNU General Public
  10. * License. You may obtain a copy of the GNU General Public License
  11. * Version 2 or later at the following locations:
  12. *
  13. * http://www.opensource.org/licenses/gpl-license.html
  14. * http://www.gnu.org/copyleft/gpl.html
  15. */
  16. #include <linux/init.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/serial_8250.h>
  19. #include <linux/i2c.h>
  20. #include <linux/gpio.h>
  21. #include <linux/delay.h>
  22. #include <linux/io.h>
  23. #include <linux/interrupt.h>
  24. #include <mach/eukrea-baseboards.h>
  25. #include <mach/common.h>
  26. #include <mach/hardware.h>
  27. #include <mach/iomux-mx51.h>
  28. #include <asm/setup.h>
  29. #include <asm/mach-types.h>
  30. #include <asm/mach/arch.h>
  31. #include <asm/mach/time.h>
  32. #include "devices-imx51.h"
  33. #define CPUIMX51_USBH1_STP IMX_GPIO_NR(1, 27)
  34. #define CPUIMX51_QUARTA_GPIO IMX_GPIO_NR(3, 28)
  35. #define CPUIMX51_QUARTB_GPIO IMX_GPIO_NR(3, 25)
  36. #define CPUIMX51_QUARTC_GPIO IMX_GPIO_NR(3, 26)
  37. #define CPUIMX51_QUARTD_GPIO IMX_GPIO_NR(3, 27)
  38. #define CPUIMX51_QUART_XTAL 14745600
  39. #define CPUIMX51_QUART_REGSHIFT 17
  40. /* USB_CTRL_1 */
  41. #define MX51_USB_CTRL_1_OFFSET 0x10
  42. #define MX51_USB_CTRL_UH1_EXT_CLK_EN (1 << 25)
  43. #define MX51_USB_PLLDIV_12_MHZ 0x00
  44. #define MX51_USB_PLL_DIV_19_2_MHZ 0x01
  45. #define MX51_USB_PLL_DIV_24_MHZ 0x02
  46. static struct plat_serial8250_port serial_platform_data[] = {
  47. {
  48. .mapbase = (unsigned long)(MX51_CS1_BASE_ADDR + 0x400000),
  49. .irq = IMX_GPIO_TO_IRQ(CPUIMX51_QUARTA_GPIO),
  50. .irqflags = IRQF_TRIGGER_HIGH,
  51. .uartclk = CPUIMX51_QUART_XTAL,
  52. .regshift = CPUIMX51_QUART_REGSHIFT,
  53. .iotype = UPIO_MEM,
  54. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_IOREMAP,
  55. }, {
  56. .mapbase = (unsigned long)(MX51_CS1_BASE_ADDR + 0x800000),
  57. .irq = IMX_GPIO_TO_IRQ(CPUIMX51_QUARTB_GPIO),
  58. .irqflags = IRQF_TRIGGER_HIGH,
  59. .uartclk = CPUIMX51_QUART_XTAL,
  60. .regshift = CPUIMX51_QUART_REGSHIFT,
  61. .iotype = UPIO_MEM,
  62. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_IOREMAP,
  63. }, {
  64. .mapbase = (unsigned long)(MX51_CS1_BASE_ADDR + 0x1000000),
  65. .irq = IMX_GPIO_TO_IRQ(CPUIMX51_QUARTC_GPIO),
  66. .irqflags = IRQF_TRIGGER_HIGH,
  67. .uartclk = CPUIMX51_QUART_XTAL,
  68. .regshift = CPUIMX51_QUART_REGSHIFT,
  69. .iotype = UPIO_MEM,
  70. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_IOREMAP,
  71. }, {
  72. .mapbase = (unsigned long)(MX51_CS1_BASE_ADDR + 0x2000000),
  73. .irq = IMX_GPIO_TO_IRQ(CPUIMX51_QUARTD_GPIO),
  74. .irqflags = IRQF_TRIGGER_HIGH,
  75. .uartclk = CPUIMX51_QUART_XTAL,
  76. .regshift = CPUIMX51_QUART_REGSHIFT,
  77. .iotype = UPIO_MEM,
  78. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_IOREMAP,
  79. }, {
  80. }
  81. };
  82. static struct platform_device serial_device = {
  83. .name = "serial8250",
  84. .id = 0,
  85. .dev = {
  86. .platform_data = serial_platform_data,
  87. },
  88. };
  89. static struct platform_device *devices[] __initdata = {
  90. &serial_device,
  91. };
  92. static iomux_v3_cfg_t eukrea_cpuimx51_pads[] = {
  93. /* UART1 */
  94. MX51_PAD_UART1_RXD__UART1_RXD,
  95. MX51_PAD_UART1_TXD__UART1_TXD,
  96. MX51_PAD_UART1_RTS__UART1_RTS,
  97. MX51_PAD_UART1_CTS__UART1_CTS,
  98. /* I2C2 */
  99. MX51_PAD_GPIO1_2__I2C2_SCL,
  100. MX51_PAD_GPIO1_3__I2C2_SDA,
  101. MX51_PAD_NANDF_D10__GPIO3_30,
  102. /* QUART IRQ */
  103. MX51_PAD_NANDF_D15__GPIO3_25,
  104. MX51_PAD_NANDF_D14__GPIO3_26,
  105. MX51_PAD_NANDF_D13__GPIO3_27,
  106. MX51_PAD_NANDF_D12__GPIO3_28,
  107. /* USB HOST1 */
  108. MX51_PAD_USBH1_CLK__USBH1_CLK,
  109. MX51_PAD_USBH1_DIR__USBH1_DIR,
  110. MX51_PAD_USBH1_NXT__USBH1_NXT,
  111. MX51_PAD_USBH1_DATA0__USBH1_DATA0,
  112. MX51_PAD_USBH1_DATA1__USBH1_DATA1,
  113. MX51_PAD_USBH1_DATA2__USBH1_DATA2,
  114. MX51_PAD_USBH1_DATA3__USBH1_DATA3,
  115. MX51_PAD_USBH1_DATA4__USBH1_DATA4,
  116. MX51_PAD_USBH1_DATA5__USBH1_DATA5,
  117. MX51_PAD_USBH1_DATA6__USBH1_DATA6,
  118. MX51_PAD_USBH1_DATA7__USBH1_DATA7,
  119. MX51_PAD_USBH1_STP__USBH1_STP,
  120. };
  121. static const struct mxc_nand_platform_data
  122. eukrea_cpuimx51_nand_board_info __initconst = {
  123. .width = 1,
  124. .hw_ecc = 1,
  125. .flash_bbt = 1,
  126. };
  127. static const struct imxuart_platform_data uart_pdata __initconst = {
  128. .flags = IMXUART_HAVE_RTSCTS,
  129. };
  130. static const
  131. struct imxi2c_platform_data eukrea_cpuimx51_i2c_data __initconst = {
  132. .bitrate = 100000,
  133. };
  134. static struct i2c_board_info eukrea_cpuimx51_i2c_devices[] = {
  135. {
  136. I2C_BOARD_INFO("pcf8563", 0x51),
  137. },
  138. };
  139. /* This function is board specific as the bit mask for the plldiv will also
  140. be different for other Freescale SoCs, thus a common bitmask is not
  141. possible and cannot get place in /plat-mxc/ehci.c.*/
  142. static int initialize_otg_port(struct platform_device *pdev)
  143. {
  144. u32 v;
  145. void __iomem *usb_base;
  146. void __iomem *usbother_base;
  147. usb_base = ioremap(MX51_USB_OTG_BASE_ADDR, SZ_4K);
  148. if (!usb_base)
  149. return -ENOMEM;
  150. usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
  151. /* Set the PHY clock to 19.2MHz */
  152. v = __raw_readl(usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
  153. v &= ~MX5_USB_UTMI_PHYCTRL1_PLLDIV_MASK;
  154. v |= MX51_USB_PLL_DIV_19_2_MHZ;
  155. __raw_writel(v, usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
  156. iounmap(usb_base);
  157. mdelay(10);
  158. return mx51_initialize_usb_hw(0, MXC_EHCI_INTERNAL_PHY);
  159. }
  160. static int initialize_usbh1_port(struct platform_device *pdev)
  161. {
  162. u32 v;
  163. void __iomem *usb_base;
  164. void __iomem *usbother_base;
  165. usb_base = ioremap(MX51_USB_OTG_BASE_ADDR, SZ_4K);
  166. if (!usb_base)
  167. return -ENOMEM;
  168. usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
  169. /* The clock for the USBH1 ULPI port will come externally from the PHY. */
  170. v = __raw_readl(usbother_base + MX51_USB_CTRL_1_OFFSET);
  171. __raw_writel(v | MX51_USB_CTRL_UH1_EXT_CLK_EN, usbother_base + MX51_USB_CTRL_1_OFFSET);
  172. iounmap(usb_base);
  173. mdelay(10);
  174. return mx51_initialize_usb_hw(1, MXC_EHCI_POWER_PINS_ENABLED |
  175. MXC_EHCI_ITC_NO_THRESHOLD);
  176. }
  177. static const struct mxc_usbh_platform_data dr_utmi_config __initconst = {
  178. .init = initialize_otg_port,
  179. .portsc = MXC_EHCI_UTMI_16BIT,
  180. };
  181. static const struct fsl_usb2_platform_data usb_pdata __initconst = {
  182. .operating_mode = FSL_USB2_DR_DEVICE,
  183. .phy_mode = FSL_USB2_PHY_UTMI_WIDE,
  184. };
  185. static const struct mxc_usbh_platform_data usbh1_config __initconst = {
  186. .init = initialize_usbh1_port,
  187. .portsc = MXC_EHCI_MODE_ULPI,
  188. };
  189. static int otg_mode_host;
  190. static int __init eukrea_cpuimx51_otg_mode(char *options)
  191. {
  192. if (!strcmp(options, "host"))
  193. otg_mode_host = 1;
  194. else if (!strcmp(options, "device"))
  195. otg_mode_host = 0;
  196. else
  197. pr_info("otg_mode neither \"host\" nor \"device\". "
  198. "Defaulting to device\n");
  199. return 0;
  200. }
  201. __setup("otg_mode=", eukrea_cpuimx51_otg_mode);
  202. /*
  203. * Board specific initialization.
  204. */
  205. static void __init eukrea_cpuimx51_init(void)
  206. {
  207. imx51_soc_init();
  208. mxc_iomux_v3_setup_multiple_pads(eukrea_cpuimx51_pads,
  209. ARRAY_SIZE(eukrea_cpuimx51_pads));
  210. imx51_add_imx_uart(0, &uart_pdata);
  211. imx51_add_mxc_nand(&eukrea_cpuimx51_nand_board_info);
  212. gpio_request(CPUIMX51_QUARTA_GPIO, "quarta_irq");
  213. gpio_direction_input(CPUIMX51_QUARTA_GPIO);
  214. gpio_free(CPUIMX51_QUARTA_GPIO);
  215. gpio_request(CPUIMX51_QUARTB_GPIO, "quartb_irq");
  216. gpio_direction_input(CPUIMX51_QUARTB_GPIO);
  217. gpio_free(CPUIMX51_QUARTB_GPIO);
  218. gpio_request(CPUIMX51_QUARTC_GPIO, "quartc_irq");
  219. gpio_direction_input(CPUIMX51_QUARTC_GPIO);
  220. gpio_free(CPUIMX51_QUARTC_GPIO);
  221. gpio_request(CPUIMX51_QUARTD_GPIO, "quartd_irq");
  222. gpio_direction_input(CPUIMX51_QUARTD_GPIO);
  223. gpio_free(CPUIMX51_QUARTD_GPIO);
  224. imx51_add_fec(NULL);
  225. platform_add_devices(devices, ARRAY_SIZE(devices));
  226. imx51_add_imx_i2c(1, &eukrea_cpuimx51_i2c_data);
  227. i2c_register_board_info(1, eukrea_cpuimx51_i2c_devices,
  228. ARRAY_SIZE(eukrea_cpuimx51_i2c_devices));
  229. if (otg_mode_host)
  230. imx51_add_mxc_ehci_otg(&dr_utmi_config);
  231. else {
  232. initialize_otg_port(NULL);
  233. imx51_add_fsl_usb2_udc(&usb_pdata);
  234. }
  235. imx51_add_mxc_ehci_hs(1, &usbh1_config);
  236. #ifdef CONFIG_MACH_EUKREA_MBIMX51_BASEBOARD
  237. eukrea_mbimx51_baseboard_init();
  238. #endif
  239. }
  240. static void __init eukrea_cpuimx51_timer_init(void)
  241. {
  242. mx51_clocks_init(32768, 24000000, 22579200, 0);
  243. }
  244. static struct sys_timer mxc_timer = {
  245. .init = eukrea_cpuimx51_timer_init,
  246. };
  247. MACHINE_START(EUKREA_CPUIMX51, "Eukrea CPUIMX51 Module")
  248. /* Maintainer: Eric Bénard <eric@eukrea.com> */
  249. .atag_offset = 0x100,
  250. .map_io = mx51_map_io,
  251. .init_early = imx51_init_early,
  252. .init_irq = mx51_init_irq,
  253. .handle_irq = imx51_handle_irq,
  254. .timer = &mxc_timer,
  255. .init_machine = eukrea_cpuimx51_init,
  256. .restart = mxc_restart,
  257. MACHINE_END