irqs.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465
  1. /*
  2. * Copyright (c) 2010-2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * EXYNOS - IRQ definitions
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #ifndef __ASM_ARCH_IRQS_H
  12. #define __ASM_ARCH_IRQS_H __FILE__
  13. #include <plat/irqs.h>
  14. /* PPI: Private Peripheral Interrupt */
  15. #define IRQ_PPI(x) (x + 16)
  16. /* SPI: Shared Peripheral Interrupt */
  17. #define IRQ_SPI(x) (x + 32)
  18. /* COMBINER */
  19. #define MAX_IRQ_IN_COMBINER 8
  20. #define COMBINER_GROUP(x) ((x) * MAX_IRQ_IN_COMBINER + IRQ_SPI(128))
  21. #define COMBINER_IRQ(x, y) (COMBINER_GROUP(x) + y)
  22. /* For EXYNOS4 and EXYNOS5 */
  23. #define EXYNOS_IRQ_MCT_LOCALTIMER IRQ_PPI(12)
  24. #define EXYNOS_IRQ_EINT16_31 IRQ_SPI(32)
  25. /* For EXYNOS4 SoCs */
  26. #define EXYNOS4_IRQ_EINT0 IRQ_SPI(16)
  27. #define EXYNOS4_IRQ_EINT1 IRQ_SPI(17)
  28. #define EXYNOS4_IRQ_EINT2 IRQ_SPI(18)
  29. #define EXYNOS4_IRQ_EINT3 IRQ_SPI(19)
  30. #define EXYNOS4_IRQ_EINT4 IRQ_SPI(20)
  31. #define EXYNOS4_IRQ_EINT5 IRQ_SPI(21)
  32. #define EXYNOS4_IRQ_EINT6 IRQ_SPI(22)
  33. #define EXYNOS4_IRQ_EINT7 IRQ_SPI(23)
  34. #define EXYNOS4_IRQ_EINT8 IRQ_SPI(24)
  35. #define EXYNOS4_IRQ_EINT9 IRQ_SPI(25)
  36. #define EXYNOS4_IRQ_EINT10 IRQ_SPI(26)
  37. #define EXYNOS4_IRQ_EINT11 IRQ_SPI(27)
  38. #define EXYNOS4_IRQ_EINT12 IRQ_SPI(28)
  39. #define EXYNOS4_IRQ_EINT13 IRQ_SPI(29)
  40. #define EXYNOS4_IRQ_EINT14 IRQ_SPI(30)
  41. #define EXYNOS4_IRQ_EINT15 IRQ_SPI(31)
  42. #define EXYNOS4_IRQ_MDMA0 IRQ_SPI(33)
  43. #define EXYNOS4_IRQ_MDMA1 IRQ_SPI(34)
  44. #define EXYNOS4_IRQ_PDMA0 IRQ_SPI(35)
  45. #define EXYNOS4_IRQ_PDMA1 IRQ_SPI(36)
  46. #define EXYNOS4_IRQ_TIMER0_VIC IRQ_SPI(37)
  47. #define EXYNOS4_IRQ_TIMER1_VIC IRQ_SPI(38)
  48. #define EXYNOS4_IRQ_TIMER2_VIC IRQ_SPI(39)
  49. #define EXYNOS4_IRQ_TIMER3_VIC IRQ_SPI(40)
  50. #define EXYNOS4_IRQ_TIMER4_VIC IRQ_SPI(41)
  51. #define EXYNOS4_IRQ_MCT_L0 IRQ_SPI(42)
  52. #define EXYNOS4_IRQ_WDT IRQ_SPI(43)
  53. #define EXYNOS4_IRQ_RTC_ALARM IRQ_SPI(44)
  54. #define EXYNOS4_IRQ_RTC_TIC IRQ_SPI(45)
  55. #define EXYNOS4_IRQ_GPIO_XB IRQ_SPI(46)
  56. #define EXYNOS4_IRQ_GPIO_XA IRQ_SPI(47)
  57. #define EXYNOS4_IRQ_MCT_L1 IRQ_SPI(48)
  58. #define EXYNOS4_IRQ_UART0 IRQ_SPI(52)
  59. #define EXYNOS4_IRQ_UART1 IRQ_SPI(53)
  60. #define EXYNOS4_IRQ_UART2 IRQ_SPI(54)
  61. #define EXYNOS4_IRQ_UART3 IRQ_SPI(55)
  62. #define EXYNOS4_IRQ_UART4 IRQ_SPI(56)
  63. #define EXYNOS4_IRQ_MCT_G0 IRQ_SPI(57)
  64. #define EXYNOS4_IRQ_IIC IRQ_SPI(58)
  65. #define EXYNOS4_IRQ_IIC1 IRQ_SPI(59)
  66. #define EXYNOS4_IRQ_IIC2 IRQ_SPI(60)
  67. #define EXYNOS4_IRQ_IIC3 IRQ_SPI(61)
  68. #define EXYNOS4_IRQ_IIC4 IRQ_SPI(62)
  69. #define EXYNOS4_IRQ_IIC5 IRQ_SPI(63)
  70. #define EXYNOS4_IRQ_IIC6 IRQ_SPI(64)
  71. #define EXYNOS4_IRQ_IIC7 IRQ_SPI(65)
  72. #define EXYNOS4_IRQ_SPI0 IRQ_SPI(66)
  73. #define EXYNOS4_IRQ_SPI1 IRQ_SPI(67)
  74. #define EXYNOS4_IRQ_SPI2 IRQ_SPI(68)
  75. #define EXYNOS4_IRQ_USB_HOST IRQ_SPI(70)
  76. #define EXYNOS4_IRQ_USB_HSOTG IRQ_SPI(71)
  77. #define EXYNOS4_IRQ_MODEM_IF IRQ_SPI(72)
  78. #define EXYNOS4_IRQ_HSMMC0 IRQ_SPI(73)
  79. #define EXYNOS4_IRQ_HSMMC1 IRQ_SPI(74)
  80. #define EXYNOS4_IRQ_HSMMC2 IRQ_SPI(75)
  81. #define EXYNOS4_IRQ_HSMMC3 IRQ_SPI(76)
  82. #define EXYNOS4_IRQ_DWMCI IRQ_SPI(77)
  83. #define EXYNOS4_IRQ_MIPI_CSIS0 IRQ_SPI(78)
  84. #define EXYNOS4_IRQ_MIPI_CSIS1 IRQ_SPI(80)
  85. #define EXYNOS4_IRQ_ONENAND_AUDI IRQ_SPI(82)
  86. #define EXYNOS4_IRQ_ROTATOR IRQ_SPI(83)
  87. #define EXYNOS4_IRQ_FIMC0 IRQ_SPI(84)
  88. #define EXYNOS4_IRQ_FIMC1 IRQ_SPI(85)
  89. #define EXYNOS4_IRQ_FIMC2 IRQ_SPI(86)
  90. #define EXYNOS4_IRQ_FIMC3 IRQ_SPI(87)
  91. #define EXYNOS4_IRQ_JPEG IRQ_SPI(88)
  92. #define EXYNOS4_IRQ_2D IRQ_SPI(89)
  93. #define EXYNOS4_IRQ_PCIE IRQ_SPI(90)
  94. #define EXYNOS4_IRQ_MIXER IRQ_SPI(91)
  95. #define EXYNOS4_IRQ_HDMI IRQ_SPI(92)
  96. #define EXYNOS4_IRQ_IIC_HDMIPHY IRQ_SPI(93)
  97. #define EXYNOS4_IRQ_MFC IRQ_SPI(94)
  98. #define EXYNOS4_IRQ_SDO IRQ_SPI(95)
  99. #define EXYNOS4_IRQ_AUDIO_SS IRQ_SPI(96)
  100. #define EXYNOS4_IRQ_I2S0 IRQ_SPI(97)
  101. #define EXYNOS4_IRQ_I2S1 IRQ_SPI(98)
  102. #define EXYNOS4_IRQ_I2S2 IRQ_SPI(99)
  103. #define EXYNOS4_IRQ_AC97 IRQ_SPI(100)
  104. #define EXYNOS4_IRQ_SPDIF IRQ_SPI(104)
  105. #define EXYNOS4_IRQ_ADC0 IRQ_SPI(105)
  106. #define EXYNOS4_IRQ_PEN0 IRQ_SPI(106)
  107. #define EXYNOS4_IRQ_ADC1 IRQ_SPI(107)
  108. #define EXYNOS4_IRQ_PEN1 IRQ_SPI(108)
  109. #define EXYNOS4_IRQ_KEYPAD IRQ_SPI(109)
  110. #define EXYNOS4_IRQ_PMU IRQ_SPI(110)
  111. #define EXYNOS4_IRQ_GPS IRQ_SPI(111)
  112. #define EXYNOS4_IRQ_INTFEEDCTRL_SSS IRQ_SPI(112)
  113. #define EXYNOS4_IRQ_SLIMBUS IRQ_SPI(113)
  114. #define EXYNOS4_IRQ_TSI IRQ_SPI(115)
  115. #define EXYNOS4_IRQ_SATA IRQ_SPI(116)
  116. #define EXYNOS4_IRQ_SYSMMU_MDMA0_0 COMBINER_IRQ(4, 0)
  117. #define EXYNOS4_IRQ_SYSMMU_SSS_0 COMBINER_IRQ(4, 1)
  118. #define EXYNOS4_IRQ_SYSMMU_FIMC0_0 COMBINER_IRQ(4, 2)
  119. #define EXYNOS4_IRQ_SYSMMU_FIMC1_0 COMBINER_IRQ(4, 3)
  120. #define EXYNOS4_IRQ_SYSMMU_FIMC2_0 COMBINER_IRQ(4, 4)
  121. #define EXYNOS4_IRQ_SYSMMU_FIMC3_0 COMBINER_IRQ(4, 5)
  122. #define EXYNOS4_IRQ_SYSMMU_JPEG_0 COMBINER_IRQ(4, 6)
  123. #define EXYNOS4_IRQ_SYSMMU_2D_0 COMBINER_IRQ(4, 7)
  124. #define EXYNOS4_IRQ_SYSMMU_ROTATOR_0 COMBINER_IRQ(5, 0)
  125. #define EXYNOS4_IRQ_SYSMMU_MDMA1_0 COMBINER_IRQ(5, 1)
  126. #define EXYNOS4_IRQ_SYSMMU_LCD0_M0_0 COMBINER_IRQ(5, 2)
  127. #define EXYNOS4_IRQ_SYSMMU_LCD1_M1_0 COMBINER_IRQ(5, 3)
  128. #define EXYNOS4_IRQ_SYSMMU_TV_M0_0 COMBINER_IRQ(5, 4)
  129. #define EXYNOS4_IRQ_SYSMMU_MFC_M0_0 COMBINER_IRQ(5, 5)
  130. #define EXYNOS4_IRQ_SYSMMU_MFC_M1_0 COMBINER_IRQ(5, 6)
  131. #define EXYNOS4_IRQ_SYSMMU_PCIE_0 COMBINER_IRQ(5, 7)
  132. #define EXYNOS4_IRQ_FIMD0_FIFO COMBINER_IRQ(11, 0)
  133. #define EXYNOS4_IRQ_FIMD0_VSYNC COMBINER_IRQ(11, 1)
  134. #define EXYNOS4_IRQ_FIMD0_SYSTEM COMBINER_IRQ(11, 2)
  135. #define EXYNOS4_MAX_COMBINER_NR 16
  136. #define EXYNOS4_IRQ_GPIO1_NR_GROUPS 16
  137. #define EXYNOS4_IRQ_GPIO2_NR_GROUPS 9
  138. /*
  139. * For Compatibility:
  140. * the default is for EXYNOS4, and
  141. * for exynos5, should be re-mapped at function
  142. */
  143. #define IRQ_TIMER0_VIC EXYNOS4_IRQ_TIMER0_VIC
  144. #define IRQ_TIMER1_VIC EXYNOS4_IRQ_TIMER1_VIC
  145. #define IRQ_TIMER2_VIC EXYNOS4_IRQ_TIMER2_VIC
  146. #define IRQ_TIMER3_VIC EXYNOS4_IRQ_TIMER3_VIC
  147. #define IRQ_TIMER4_VIC EXYNOS4_IRQ_TIMER4_VIC
  148. #define IRQ_WDT EXYNOS4_IRQ_WDT
  149. #define IRQ_RTC_ALARM EXYNOS4_IRQ_RTC_ALARM
  150. #define IRQ_RTC_TIC EXYNOS4_IRQ_RTC_TIC
  151. #define IRQ_GPIO_XB EXYNOS4_IRQ_GPIO_XB
  152. #define IRQ_GPIO_XA EXYNOS4_IRQ_GPIO_XA
  153. #define IRQ_IIC EXYNOS4_IRQ_IIC
  154. #define IRQ_IIC1 EXYNOS4_IRQ_IIC1
  155. #define IRQ_IIC3 EXYNOS4_IRQ_IIC3
  156. #define IRQ_IIC5 EXYNOS4_IRQ_IIC5
  157. #define IRQ_IIC6 EXYNOS4_IRQ_IIC6
  158. #define IRQ_IIC7 EXYNOS4_IRQ_IIC7
  159. #define IRQ_USB_HOST EXYNOS4_IRQ_USB_HOST
  160. #define IRQ_HSMMC0 EXYNOS4_IRQ_HSMMC0
  161. #define IRQ_HSMMC1 EXYNOS4_IRQ_HSMMC1
  162. #define IRQ_HSMMC2 EXYNOS4_IRQ_HSMMC2
  163. #define IRQ_HSMMC3 EXYNOS4_IRQ_HSMMC3
  164. #define IRQ_MIPI_CSIS0 EXYNOS4_IRQ_MIPI_CSIS0
  165. #define IRQ_ONENAND_AUDI EXYNOS4_IRQ_ONENAND_AUDI
  166. #define IRQ_FIMC0 EXYNOS4_IRQ_FIMC0
  167. #define IRQ_FIMC1 EXYNOS4_IRQ_FIMC1
  168. #define IRQ_FIMC2 EXYNOS4_IRQ_FIMC2
  169. #define IRQ_FIMC3 EXYNOS4_IRQ_FIMC3
  170. #define IRQ_JPEG EXYNOS4_IRQ_JPEG
  171. #define IRQ_2D EXYNOS4_IRQ_2D
  172. #define IRQ_MIXER EXYNOS4_IRQ_MIXER
  173. #define IRQ_HDMI EXYNOS4_IRQ_HDMI
  174. #define IRQ_IIC_HDMIPHY EXYNOS4_IRQ_IIC_HDMIPHY
  175. #define IRQ_MFC EXYNOS4_IRQ_MFC
  176. #define IRQ_SDO EXYNOS4_IRQ_SDO
  177. #define IRQ_ADC EXYNOS4_IRQ_ADC0
  178. #define IRQ_TC EXYNOS4_IRQ_PEN0
  179. #define IRQ_KEYPAD EXYNOS4_IRQ_KEYPAD
  180. #define IRQ_PMU EXYNOS4_IRQ_PMU
  181. #define IRQ_SYSMMU_MDMA0_0 EXYNOS4_IRQ_SYSMMU_MDMA0_0
  182. #define IRQ_SYSMMU_SSS_0 EXYNOS4_IRQ_SYSMMU_SSS_0
  183. #define IRQ_SYSMMU_FIMC0_0 EXYNOS4_IRQ_SYSMMU_FIMC0_0
  184. #define IRQ_SYSMMU_FIMC1_0 EXYNOS4_IRQ_SYSMMU_FIMC1_0
  185. #define IRQ_SYSMMU_FIMC2_0 EXYNOS4_IRQ_SYSMMU_FIMC2_0
  186. #define IRQ_SYSMMU_FIMC3_0 EXYNOS4_IRQ_SYSMMU_FIMC3_0
  187. #define IRQ_SYSMMU_JPEG_0 EXYNOS4_IRQ_SYSMMU_JPEG_0
  188. #define IRQ_SYSMMU_2D_0 EXYNOS4_IRQ_SYSMMU_2D_0
  189. #define IRQ_SYSMMU_ROTATOR_0 EXYNOS4_IRQ_SYSMMU_ROTATOR_0
  190. #define IRQ_SYSMMU_MDMA1_0 EXYNOS4_IRQ_SYSMMU_MDMA1_0
  191. #define IRQ_SYSMMU_LCD0_M0_0 EXYNOS4_IRQ_SYSMMU_LCD0_M0_0
  192. #define IRQ_SYSMMU_LCD1_M1_0 EXYNOS4_IRQ_SYSMMU_LCD1_M1_0
  193. #define IRQ_SYSMMU_TV_M0_0 EXYNOS4_IRQ_SYSMMU_TV_M0_0
  194. #define IRQ_SYSMMU_MFC_M0_0 EXYNOS4_IRQ_SYSMMU_MFC_M0_0
  195. #define IRQ_SYSMMU_MFC_M1_0 EXYNOS4_IRQ_SYSMMU_MFC_M1_0
  196. #define IRQ_SYSMMU_PCIE_0 EXYNOS4_IRQ_SYSMMU_PCIE_0
  197. #define IRQ_FIMD0_FIFO EXYNOS4_IRQ_FIMD0_FIFO
  198. #define IRQ_FIMD0_VSYNC EXYNOS4_IRQ_FIMD0_VSYNC
  199. #define IRQ_FIMD0_SYSTEM EXYNOS4_IRQ_FIMD0_SYSTEM
  200. #define IRQ_GPIO1_NR_GROUPS EXYNOS4_IRQ_GPIO1_NR_GROUPS
  201. #define IRQ_GPIO2_NR_GROUPS EXYNOS4_IRQ_GPIO2_NR_GROUPS
  202. /* For EXYNOS5 SoCs */
  203. #define EXYNOS5_IRQ_MDMA0 IRQ_SPI(33)
  204. #define EXYNOS5_IRQ_PDMA0 IRQ_SPI(34)
  205. #define EXYNOS5_IRQ_PDMA1 IRQ_SPI(35)
  206. #define EXYNOS5_IRQ_TIMER0_VIC IRQ_SPI(36)
  207. #define EXYNOS5_IRQ_TIMER1_VIC IRQ_SPI(37)
  208. #define EXYNOS5_IRQ_TIMER2_VIC IRQ_SPI(38)
  209. #define EXYNOS5_IRQ_TIMER3_VIC IRQ_SPI(39)
  210. #define EXYNOS5_IRQ_TIMER4_VIC IRQ_SPI(40)
  211. #define EXYNOS5_IRQ_RTIC IRQ_SPI(41)
  212. #define EXYNOS5_IRQ_WDT IRQ_SPI(42)
  213. #define EXYNOS5_IRQ_RTC_ALARM IRQ_SPI(43)
  214. #define EXYNOS5_IRQ_RTC_TIC IRQ_SPI(44)
  215. #define EXYNOS5_IRQ_GPIO_XB IRQ_SPI(45)
  216. #define EXYNOS5_IRQ_GPIO_XA IRQ_SPI(46)
  217. #define EXYNOS5_IRQ_GPIO IRQ_SPI(47)
  218. #define EXYNOS5_IRQ_IEM_IEC IRQ_SPI(48)
  219. #define EXYNOS5_IRQ_IEM_APC IRQ_SPI(49)
  220. #define EXYNOS5_IRQ_GPIO_C2C IRQ_SPI(50)
  221. #define EXYNOS5_IRQ_UART0 IRQ_SPI(51)
  222. #define EXYNOS5_IRQ_UART1 IRQ_SPI(52)
  223. #define EXYNOS5_IRQ_UART2 IRQ_SPI(53)
  224. #define EXYNOS5_IRQ_UART3 IRQ_SPI(54)
  225. #define EXYNOS5_IRQ_UART4 IRQ_SPI(55)
  226. #define EXYNOS5_IRQ_IIC IRQ_SPI(56)
  227. #define EXYNOS5_IRQ_IIC1 IRQ_SPI(57)
  228. #define EXYNOS5_IRQ_IIC2 IRQ_SPI(58)
  229. #define EXYNOS5_IRQ_IIC3 IRQ_SPI(59)
  230. #define EXYNOS5_IRQ_IIC4 IRQ_SPI(60)
  231. #define EXYNOS5_IRQ_IIC5 IRQ_SPI(61)
  232. #define EXYNOS5_IRQ_IIC6 IRQ_SPI(62)
  233. #define EXYNOS5_IRQ_IIC7 IRQ_SPI(63)
  234. #define EXYNOS5_IRQ_IIC_HDMIPHY IRQ_SPI(64)
  235. #define EXYNOS5_IRQ_TMU IRQ_SPI(65)
  236. #define EXYNOS5_IRQ_FIQ_0 IRQ_SPI(66)
  237. #define EXYNOS5_IRQ_FIQ_1 IRQ_SPI(67)
  238. #define EXYNOS5_IRQ_SPI0 IRQ_SPI(68)
  239. #define EXYNOS5_IRQ_SPI1 IRQ_SPI(69)
  240. #define EXYNOS5_IRQ_SPI2 IRQ_SPI(70)
  241. #define EXYNOS5_IRQ_USB_HOST IRQ_SPI(71)
  242. #define EXYNOS5_IRQ_USB3_DRD IRQ_SPI(72)
  243. #define EXYNOS5_IRQ_MIPI_HSI IRQ_SPI(73)
  244. #define EXYNOS5_IRQ_USB_HSOTG IRQ_SPI(74)
  245. #define EXYNOS5_IRQ_HSMMC0 IRQ_SPI(75)
  246. #define EXYNOS5_IRQ_HSMMC1 IRQ_SPI(76)
  247. #define EXYNOS5_IRQ_HSMMC2 IRQ_SPI(77)
  248. #define EXYNOS5_IRQ_HSMMC3 IRQ_SPI(78)
  249. #define EXYNOS5_IRQ_MIPICSI0 IRQ_SPI(79)
  250. #define EXYNOS5_IRQ_MIPICSI1 IRQ_SPI(80)
  251. #define EXYNOS5_IRQ_EFNFCON_DMA_ABORT IRQ_SPI(81)
  252. #define EXYNOS5_IRQ_MIPIDSI0 IRQ_SPI(82)
  253. #define EXYNOS5_IRQ_ROTATOR IRQ_SPI(84)
  254. #define EXYNOS5_IRQ_GSC0 IRQ_SPI(85)
  255. #define EXYNOS5_IRQ_GSC1 IRQ_SPI(86)
  256. #define EXYNOS5_IRQ_GSC2 IRQ_SPI(87)
  257. #define EXYNOS5_IRQ_GSC3 IRQ_SPI(88)
  258. #define EXYNOS5_IRQ_JPEG IRQ_SPI(89)
  259. #define EXYNOS5_IRQ_EFNFCON_DMA IRQ_SPI(90)
  260. #define EXYNOS5_IRQ_2D IRQ_SPI(91)
  261. #define EXYNOS5_IRQ_SFMC0 IRQ_SPI(92)
  262. #define EXYNOS5_IRQ_SFMC1 IRQ_SPI(93)
  263. #define EXYNOS5_IRQ_MIXER IRQ_SPI(94)
  264. #define EXYNOS5_IRQ_HDMI IRQ_SPI(95)
  265. #define EXYNOS5_IRQ_MFC IRQ_SPI(96)
  266. #define EXYNOS5_IRQ_AUDIO_SS IRQ_SPI(97)
  267. #define EXYNOS5_IRQ_I2S0 IRQ_SPI(98)
  268. #define EXYNOS5_IRQ_I2S1 IRQ_SPI(99)
  269. #define EXYNOS5_IRQ_I2S2 IRQ_SPI(100)
  270. #define EXYNOS5_IRQ_AC97 IRQ_SPI(101)
  271. #define EXYNOS5_IRQ_PCM0 IRQ_SPI(102)
  272. #define EXYNOS5_IRQ_PCM1 IRQ_SPI(103)
  273. #define EXYNOS5_IRQ_PCM2 IRQ_SPI(104)
  274. #define EXYNOS5_IRQ_SPDIF IRQ_SPI(105)
  275. #define EXYNOS5_IRQ_ADC0 IRQ_SPI(106)
  276. #define EXYNOS5_IRQ_SATA_PHY IRQ_SPI(108)
  277. #define EXYNOS5_IRQ_SATA_PMEMREQ IRQ_SPI(109)
  278. #define EXYNOS5_IRQ_CAM_C IRQ_SPI(110)
  279. #define EXYNOS5_IRQ_EAGLE_PMU IRQ_SPI(111)
  280. #define EXYNOS5_IRQ_INTFEEDCTRL_SSS IRQ_SPI(112)
  281. #define EXYNOS5_IRQ_DP1_INTP1 IRQ_SPI(113)
  282. #define EXYNOS5_IRQ_CEC IRQ_SPI(114)
  283. #define EXYNOS5_IRQ_SATA IRQ_SPI(115)
  284. #define EXYNOS5_IRQ_NFCON IRQ_SPI(116)
  285. #define EXYNOS5_IRQ_MMC44 IRQ_SPI(123)
  286. #define EXYNOS5_IRQ_MDMA1 IRQ_SPI(124)
  287. #define EXYNOS5_IRQ_FIMC_LITE0 IRQ_SPI(125)
  288. #define EXYNOS5_IRQ_FIMC_LITE1 IRQ_SPI(126)
  289. #define EXYNOS5_IRQ_RP_TIMER IRQ_SPI(127)
  290. #define EXYNOS5_IRQ_PMU COMBINER_IRQ(1, 2)
  291. #define EXYNOS5_IRQ_PMU_CPU1 COMBINER_IRQ(1, 6)
  292. #define EXYNOS5_IRQ_SYSMMU_GSC0_0 COMBINER_IRQ(2, 0)
  293. #define EXYNOS5_IRQ_SYSMMU_GSC0_1 COMBINER_IRQ(2, 1)
  294. #define EXYNOS5_IRQ_SYSMMU_GSC1_0 COMBINER_IRQ(2, 2)
  295. #define EXYNOS5_IRQ_SYSMMU_GSC1_1 COMBINER_IRQ(2, 3)
  296. #define EXYNOS5_IRQ_SYSMMU_GSC2_0 COMBINER_IRQ(2, 4)
  297. #define EXYNOS5_IRQ_SYSMMU_GSC2_1 COMBINER_IRQ(2, 5)
  298. #define EXYNOS5_IRQ_SYSMMU_GSC3_0 COMBINER_IRQ(2, 6)
  299. #define EXYNOS5_IRQ_SYSMMU_GSC3_1 COMBINER_IRQ(2, 7)
  300. #define EXYNOS5_IRQ_SYSMMU_FIMD1_0 COMBINER_IRQ(3, 2)
  301. #define EXYNOS5_IRQ_SYSMMU_FIMD1_1 COMBINER_IRQ(3, 3)
  302. #define EXYNOS5_IRQ_SYSMMU_LITE0_0 COMBINER_IRQ(3, 4)
  303. #define EXYNOS5_IRQ_SYSMMU_LITE0_1 COMBINER_IRQ(3, 5)
  304. #define EXYNOS5_IRQ_SYSMMU_SCALERPISP_0 COMBINER_IRQ(3, 6)
  305. #define EXYNOS5_IRQ_SYSMMU_SCALERPISP_1 COMBINER_IRQ(3, 7)
  306. #define EXYNOS5_IRQ_SYSMMU_ROTATOR_0 COMBINER_IRQ(4, 0)
  307. #define EXYNOS5_IRQ_SYSMMU_ROTATOR_1 COMBINER_IRQ(4, 1)
  308. #define EXYNOS5_IRQ_SYSMMU_JPEG_0 COMBINER_IRQ(4, 2)
  309. #define EXYNOS5_IRQ_SYSMMU_JPEG_1 COMBINER_IRQ(4, 3)
  310. #define EXYNOS5_IRQ_SYSMMU_FD_0 COMBINER_IRQ(5, 0)
  311. #define EXYNOS5_IRQ_SYSMMU_FD_1 COMBINER_IRQ(5, 1)
  312. #define EXYNOS5_IRQ_SYSMMU_SCALERCISP_0 COMBINER_IRQ(5, 2)
  313. #define EXYNOS5_IRQ_SYSMMU_SCALERCISP_1 COMBINER_IRQ(5, 3)
  314. #define EXYNOS5_IRQ_SYSMMU_MCUISP_0 COMBINER_IRQ(5, 4)
  315. #define EXYNOS5_IRQ_SYSMMU_MCUISP_1 COMBINER_IRQ(5, 5)
  316. #define EXYNOS5_IRQ_SYSMMU_3DNR_0 COMBINER_IRQ(5, 6)
  317. #define EXYNOS5_IRQ_SYSMMU_3DNR_1 COMBINER_IRQ(5, 7)
  318. #define EXYNOS5_IRQ_SYSMMU_ARM_0 COMBINER_IRQ(6, 0)
  319. #define EXYNOS5_IRQ_SYSMMU_ARM_1 COMBINER_IRQ(6, 1)
  320. #define EXYNOS5_IRQ_SYSMMU_MFC_L_0 COMBINER_IRQ(6, 2)
  321. #define EXYNOS5_IRQ_SYSMMU_MFC_L_1 COMBINER_IRQ(6, 3)
  322. #define EXYNOS5_IRQ_SYSMMU_RTIC_0 COMBINER_IRQ(6, 4)
  323. #define EXYNOS5_IRQ_SYSMMU_RTIC_1 COMBINER_IRQ(6, 5)
  324. #define EXYNOS5_IRQ_SYSMMU_SSS_0 COMBINER_IRQ(6, 6)
  325. #define EXYNOS5_IRQ_SYSMMU_SSS_1 COMBINER_IRQ(6, 7)
  326. #define EXYNOS5_IRQ_SYSMMU_MDMA0_0 COMBINER_IRQ(7, 0)
  327. #define EXYNOS5_IRQ_SYSMMU_MDMA0_1 COMBINER_IRQ(7, 1)
  328. #define EXYNOS5_IRQ_SYSMMU_MDMA1_0 COMBINER_IRQ(7, 2)
  329. #define EXYNOS5_IRQ_SYSMMU_MDMA1_1 COMBINER_IRQ(7, 3)
  330. #define EXYNOS5_IRQ_SYSMMU_TV_0 COMBINER_IRQ(7, 4)
  331. #define EXYNOS5_IRQ_SYSMMU_TV_1 COMBINER_IRQ(7, 5)
  332. #define EXYNOS5_IRQ_SYSMMU_GPSX_0 COMBINER_IRQ(7, 6)
  333. #define EXYNOS5_IRQ_SYSMMU_GPSX_1 COMBINER_IRQ(7, 7)
  334. #define EXYNOS5_IRQ_SYSMMU_MFC_R_0 COMBINER_IRQ(8, 5)
  335. #define EXYNOS5_IRQ_SYSMMU_MFC_R_1 COMBINER_IRQ(8, 6)
  336. #define EXYNOS5_IRQ_SYSMMU_DIS1_0 COMBINER_IRQ(9, 4)
  337. #define EXYNOS5_IRQ_SYSMMU_DIS1_1 COMBINER_IRQ(9, 5)
  338. #define EXYNOS5_IRQ_DP COMBINER_IRQ(10, 3)
  339. #define EXYNOS5_IRQ_SYSMMU_DIS0_0 COMBINER_IRQ(10, 4)
  340. #define EXYNOS5_IRQ_SYSMMU_DIS0_1 COMBINER_IRQ(10, 5)
  341. #define EXYNOS5_IRQ_SYSMMU_ISP_0 COMBINER_IRQ(10, 6)
  342. #define EXYNOS5_IRQ_SYSMMU_ISP_1 COMBINER_IRQ(10, 7)
  343. #define EXYNOS5_IRQ_SYSMMU_ODC_0 COMBINER_IRQ(11, 0)
  344. #define EXYNOS5_IRQ_SYSMMU_ODC_1 COMBINER_IRQ(11, 1)
  345. #define EXYNOS5_IRQ_SYSMMU_DRC_0 COMBINER_IRQ(11, 6)
  346. #define EXYNOS5_IRQ_SYSMMU_DRC_1 COMBINER_IRQ(11, 7)
  347. #define EXYNOS5_IRQ_FIMD1_FIFO COMBINER_IRQ(18, 4)
  348. #define EXYNOS5_IRQ_FIMD1_VSYNC COMBINER_IRQ(18, 5)
  349. #define EXYNOS5_IRQ_FIMD1_SYSTEM COMBINER_IRQ(18, 6)
  350. #define EXYNOS5_IRQ_EINT0 COMBINER_IRQ(23, 0)
  351. #define EXYNOS5_IRQ_MCT_L0 COMBINER_IRQ(23, 1)
  352. #define EXYNOS5_IRQ_MCT_L1 COMBINER_IRQ(23, 2)
  353. #define EXYNOS5_IRQ_MCT_G0 COMBINER_IRQ(23, 3)
  354. #define EXYNOS5_IRQ_MCT_G1 COMBINER_IRQ(23, 4)
  355. #define EXYNOS5_IRQ_MCT_G2 COMBINER_IRQ(23, 5)
  356. #define EXYNOS5_IRQ_MCT_G3 COMBINER_IRQ(23, 6)
  357. #define EXYNOS5_IRQ_EINT1 COMBINER_IRQ(24, 0)
  358. #define EXYNOS5_IRQ_SYSMMU_LITE1_0 COMBINER_IRQ(24, 1)
  359. #define EXYNOS5_IRQ_SYSMMU_LITE1_1 COMBINER_IRQ(24, 2)
  360. #define EXYNOS5_IRQ_SYSMMU_2D_0 COMBINER_IRQ(24, 5)
  361. #define EXYNOS5_IRQ_SYSMMU_2D_1 COMBINER_IRQ(24, 6)
  362. #define EXYNOS5_IRQ_EINT2 COMBINER_IRQ(25, 0)
  363. #define EXYNOS5_IRQ_EINT3 COMBINER_IRQ(25, 1)
  364. #define EXYNOS5_IRQ_EINT4 COMBINER_IRQ(26, 0)
  365. #define EXYNOS5_IRQ_EINT5 COMBINER_IRQ(26, 1)
  366. #define EXYNOS5_IRQ_EINT6 COMBINER_IRQ(27, 0)
  367. #define EXYNOS5_IRQ_EINT7 COMBINER_IRQ(27, 1)
  368. #define EXYNOS5_IRQ_EINT8 COMBINER_IRQ(28, 0)
  369. #define EXYNOS5_IRQ_EINT9 COMBINER_IRQ(28, 1)
  370. #define EXYNOS5_IRQ_EINT10 COMBINER_IRQ(29, 0)
  371. #define EXYNOS5_IRQ_EINT11 COMBINER_IRQ(29, 1)
  372. #define EXYNOS5_IRQ_EINT12 COMBINER_IRQ(30, 0)
  373. #define EXYNOS5_IRQ_EINT13 COMBINER_IRQ(30, 1)
  374. #define EXYNOS5_IRQ_EINT14 COMBINER_IRQ(31, 0)
  375. #define EXYNOS5_IRQ_EINT15 COMBINER_IRQ(31, 1)
  376. #define EXYNOS5_MAX_COMBINER_NR 32
  377. #define EXYNOS5_IRQ_GPIO1_NR_GROUPS 13
  378. #define EXYNOS5_IRQ_GPIO2_NR_GROUPS 9
  379. #define EXYNOS5_IRQ_GPIO3_NR_GROUPS 5
  380. #define EXYNOS5_IRQ_GPIO4_NR_GROUPS 1
  381. #define MAX_COMBINER_NR (EXYNOS4_MAX_COMBINER_NR > EXYNOS5_MAX_COMBINER_NR ? \
  382. EXYNOS4_MAX_COMBINER_NR : EXYNOS5_MAX_COMBINER_NR)
  383. #define S5P_EINT_BASE1 COMBINER_IRQ(MAX_COMBINER_NR, 0)
  384. #define S5P_EINT_BASE2 (S5P_EINT_BASE1 + 16)
  385. #define S5P_GPIOINT_BASE (S5P_EINT_BASE1 + 32)
  386. #define IRQ_GPIO_END (S5P_GPIOINT_BASE + S5P_GPIOINT_COUNT)
  387. #define IRQ_TIMER_BASE (IRQ_GPIO_END + 64)
  388. /* Set the default NR_IRQS */
  389. #define NR_IRQS (IRQ_TIMER_BASE + IRQ_TIMER_COUNT)
  390. #endif /* __ASM_ARCH_IRQS_H */