dma.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232
  1. /* linux/arch/arm/mach-exynos4/dma.c
  2. *
  3. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * Copyright (C) 2010 Samsung Electronics Co. Ltd.
  7. * Jaswinder Singh <jassi.brar@samsung.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. */
  23. #include <linux/dma-mapping.h>
  24. #include <linux/amba/bus.h>
  25. #include <linux/amba/pl330.h>
  26. #include <linux/of.h>
  27. #include <asm/irq.h>
  28. #include <plat/devs.h>
  29. #include <plat/irqs.h>
  30. #include <plat/cpu.h>
  31. #include <mach/map.h>
  32. #include <mach/irqs.h>
  33. #include <mach/dma.h>
  34. static u64 dma_dmamask = DMA_BIT_MASK(32);
  35. static u8 exynos4210_pdma0_peri[] = {
  36. DMACH_PCM0_RX,
  37. DMACH_PCM0_TX,
  38. DMACH_PCM2_RX,
  39. DMACH_PCM2_TX,
  40. DMACH_MSM_REQ0,
  41. DMACH_MSM_REQ2,
  42. DMACH_SPI0_RX,
  43. DMACH_SPI0_TX,
  44. DMACH_SPI2_RX,
  45. DMACH_SPI2_TX,
  46. DMACH_I2S0S_TX,
  47. DMACH_I2S0_RX,
  48. DMACH_I2S0_TX,
  49. DMACH_I2S2_RX,
  50. DMACH_I2S2_TX,
  51. DMACH_UART0_RX,
  52. DMACH_UART0_TX,
  53. DMACH_UART2_RX,
  54. DMACH_UART2_TX,
  55. DMACH_UART4_RX,
  56. DMACH_UART4_TX,
  57. DMACH_SLIMBUS0_RX,
  58. DMACH_SLIMBUS0_TX,
  59. DMACH_SLIMBUS2_RX,
  60. DMACH_SLIMBUS2_TX,
  61. DMACH_SLIMBUS4_RX,
  62. DMACH_SLIMBUS4_TX,
  63. DMACH_AC97_MICIN,
  64. DMACH_AC97_PCMIN,
  65. DMACH_AC97_PCMOUT,
  66. };
  67. static u8 exynos4212_pdma0_peri[] = {
  68. DMACH_PCM0_RX,
  69. DMACH_PCM0_TX,
  70. DMACH_PCM2_RX,
  71. DMACH_PCM2_TX,
  72. DMACH_MIPI_HSI0,
  73. DMACH_MIPI_HSI1,
  74. DMACH_SPI0_RX,
  75. DMACH_SPI0_TX,
  76. DMACH_SPI2_RX,
  77. DMACH_SPI2_TX,
  78. DMACH_I2S0S_TX,
  79. DMACH_I2S0_RX,
  80. DMACH_I2S0_TX,
  81. DMACH_I2S2_RX,
  82. DMACH_I2S2_TX,
  83. DMACH_UART0_RX,
  84. DMACH_UART0_TX,
  85. DMACH_UART2_RX,
  86. DMACH_UART2_TX,
  87. DMACH_UART4_RX,
  88. DMACH_UART4_TX,
  89. DMACH_SLIMBUS0_RX,
  90. DMACH_SLIMBUS0_TX,
  91. DMACH_SLIMBUS2_RX,
  92. DMACH_SLIMBUS2_TX,
  93. DMACH_SLIMBUS4_RX,
  94. DMACH_SLIMBUS4_TX,
  95. DMACH_AC97_MICIN,
  96. DMACH_AC97_PCMIN,
  97. DMACH_AC97_PCMOUT,
  98. DMACH_MIPI_HSI4,
  99. DMACH_MIPI_HSI5,
  100. };
  101. struct dma_pl330_platdata exynos4_pdma0_pdata;
  102. static AMBA_AHB_DEVICE(exynos4_pdma0, "dma-pl330.0", 0x00041330,
  103. EXYNOS4_PA_PDMA0, {EXYNOS4_IRQ_PDMA0}, &exynos4_pdma0_pdata);
  104. static u8 exynos4210_pdma1_peri[] = {
  105. DMACH_PCM0_RX,
  106. DMACH_PCM0_TX,
  107. DMACH_PCM1_RX,
  108. DMACH_PCM1_TX,
  109. DMACH_MSM_REQ1,
  110. DMACH_MSM_REQ3,
  111. DMACH_SPI1_RX,
  112. DMACH_SPI1_TX,
  113. DMACH_I2S0S_TX,
  114. DMACH_I2S0_RX,
  115. DMACH_I2S0_TX,
  116. DMACH_I2S1_RX,
  117. DMACH_I2S1_TX,
  118. DMACH_UART0_RX,
  119. DMACH_UART0_TX,
  120. DMACH_UART1_RX,
  121. DMACH_UART1_TX,
  122. DMACH_UART3_RX,
  123. DMACH_UART3_TX,
  124. DMACH_SLIMBUS1_RX,
  125. DMACH_SLIMBUS1_TX,
  126. DMACH_SLIMBUS3_RX,
  127. DMACH_SLIMBUS3_TX,
  128. DMACH_SLIMBUS5_RX,
  129. DMACH_SLIMBUS5_TX,
  130. };
  131. static u8 exynos4212_pdma1_peri[] = {
  132. DMACH_PCM0_RX,
  133. DMACH_PCM0_TX,
  134. DMACH_PCM1_RX,
  135. DMACH_PCM1_TX,
  136. DMACH_MIPI_HSI2,
  137. DMACH_MIPI_HSI3,
  138. DMACH_SPI1_RX,
  139. DMACH_SPI1_TX,
  140. DMACH_I2S0S_TX,
  141. DMACH_I2S0_RX,
  142. DMACH_I2S0_TX,
  143. DMACH_I2S1_RX,
  144. DMACH_I2S1_TX,
  145. DMACH_UART0_RX,
  146. DMACH_UART0_TX,
  147. DMACH_UART1_RX,
  148. DMACH_UART1_TX,
  149. DMACH_UART3_RX,
  150. DMACH_UART3_TX,
  151. DMACH_SLIMBUS1_RX,
  152. DMACH_SLIMBUS1_TX,
  153. DMACH_SLIMBUS3_RX,
  154. DMACH_SLIMBUS3_TX,
  155. DMACH_SLIMBUS5_RX,
  156. DMACH_SLIMBUS5_TX,
  157. DMACH_SLIMBUS0AUX_RX,
  158. DMACH_SLIMBUS0AUX_TX,
  159. DMACH_SPDIF,
  160. DMACH_MIPI_HSI6,
  161. DMACH_MIPI_HSI7,
  162. };
  163. static struct dma_pl330_platdata exynos4_pdma1_pdata;
  164. static AMBA_AHB_DEVICE(exynos4_pdma1, "dma-pl330.1", 0x00041330,
  165. EXYNOS4_PA_PDMA1, {EXYNOS4_IRQ_PDMA1}, &exynos4_pdma1_pdata);
  166. static u8 mdma_peri[] = {
  167. DMACH_MTOM_0,
  168. DMACH_MTOM_1,
  169. DMACH_MTOM_2,
  170. DMACH_MTOM_3,
  171. DMACH_MTOM_4,
  172. DMACH_MTOM_5,
  173. DMACH_MTOM_6,
  174. DMACH_MTOM_7,
  175. };
  176. static struct dma_pl330_platdata exynos4_mdma1_pdata = {
  177. .nr_valid_peri = ARRAY_SIZE(mdma_peri),
  178. .peri_id = mdma_peri,
  179. };
  180. static AMBA_AHB_DEVICE(exynos4_mdma1, "dma-pl330.2", 0x00041330,
  181. EXYNOS4_PA_MDMA1, {EXYNOS4_IRQ_MDMA1}, &exynos4_mdma1_pdata);
  182. static int __init exynos4_dma_init(void)
  183. {
  184. if (of_have_populated_dt())
  185. return 0;
  186. if (soc_is_exynos4210()) {
  187. exynos4_pdma0_pdata.nr_valid_peri =
  188. ARRAY_SIZE(exynos4210_pdma0_peri);
  189. exynos4_pdma0_pdata.peri_id = exynos4210_pdma0_peri;
  190. exynos4_pdma1_pdata.nr_valid_peri =
  191. ARRAY_SIZE(exynos4210_pdma1_peri);
  192. exynos4_pdma1_pdata.peri_id = exynos4210_pdma1_peri;
  193. } else if (soc_is_exynos4212() || soc_is_exynos4412()) {
  194. exynos4_pdma0_pdata.nr_valid_peri =
  195. ARRAY_SIZE(exynos4212_pdma0_peri);
  196. exynos4_pdma0_pdata.peri_id = exynos4212_pdma0_peri;
  197. exynos4_pdma1_pdata.nr_valid_peri =
  198. ARRAY_SIZE(exynos4212_pdma1_peri);
  199. exynos4_pdma1_pdata.peri_id = exynos4212_pdma1_peri;
  200. }
  201. dma_cap_set(DMA_SLAVE, exynos4_pdma0_pdata.cap_mask);
  202. dma_cap_set(DMA_CYCLIC, exynos4_pdma0_pdata.cap_mask);
  203. amba_device_register(&exynos4_pdma0_device, &iomem_resource);
  204. dma_cap_set(DMA_SLAVE, exynos4_pdma1_pdata.cap_mask);
  205. dma_cap_set(DMA_CYCLIC, exynos4_pdma1_pdata.cap_mask);
  206. amba_device_register(&exynos4_pdma1_device, &iomem_resource);
  207. dma_cap_set(DMA_MEMCPY, exynos4_mdma1_pdata.cap_mask);
  208. amba_device_register(&exynos4_mdma1_device, &iomem_resource);
  209. return 0;
  210. }
  211. arch_initcall(exynos4_dma_init);