setup.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458
  1. /*
  2. * Copyright (C) 2007 Atmel Corporation.
  3. * Copyright (C) 2011 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
  4. *
  5. * Under GPLv2
  6. */
  7. #include <linux/module.h>
  8. #include <linux/io.h>
  9. #include <linux/mm.h>
  10. #include <linux/pm.h>
  11. #include <linux/of_address.h>
  12. #include <asm/system_misc.h>
  13. #include <asm/mach/map.h>
  14. #include <mach/hardware.h>
  15. #include <mach/cpu.h>
  16. #include <mach/at91_dbgu.h>
  17. #include <mach/at91_pmc.h>
  18. #include <mach/at91_shdwc.h>
  19. #include "soc.h"
  20. #include "generic.h"
  21. struct at91_init_soc __initdata at91_boot_soc;
  22. struct at91_socinfo at91_soc_initdata;
  23. EXPORT_SYMBOL(at91_soc_initdata);
  24. void __init at91rm9200_set_type(int type)
  25. {
  26. if (type == ARCH_REVISON_9200_PQFP)
  27. at91_soc_initdata.subtype = AT91_SOC_RM9200_PQFP;
  28. else
  29. at91_soc_initdata.subtype = AT91_SOC_RM9200_BGA;
  30. pr_info("AT91: filled in soc subtype: %s\n",
  31. at91_get_soc_subtype(&at91_soc_initdata));
  32. }
  33. void __init at91_init_irq_default(void)
  34. {
  35. at91_init_interrupts(at91_boot_soc.default_irq_priority);
  36. }
  37. void __init at91_init_interrupts(unsigned int *priority)
  38. {
  39. /* Initialize the AIC interrupt controller */
  40. at91_aic_init(priority);
  41. /* Enable GPIO interrupts */
  42. at91_gpio_irq_setup();
  43. }
  44. void __iomem *at91_ramc_base[2];
  45. void __init at91_ioremap_ramc(int id, u32 addr, u32 size)
  46. {
  47. if (id < 0 || id > 1) {
  48. pr_emerg("Wrong RAM controller id (%d), cannot continue\n", id);
  49. BUG();
  50. }
  51. at91_ramc_base[id] = ioremap(addr, size);
  52. if (!at91_ramc_base[id])
  53. panic("Impossible to ioremap ramc.%d 0x%x\n", id, addr);
  54. }
  55. static struct map_desc sram_desc[2] __initdata;
  56. void __init at91_init_sram(int bank, unsigned long base, unsigned int length)
  57. {
  58. struct map_desc *desc = &sram_desc[bank];
  59. desc->virtual = AT91_IO_VIRT_BASE - length;
  60. if (bank > 0)
  61. desc->virtual -= sram_desc[bank - 1].length;
  62. desc->pfn = __phys_to_pfn(base);
  63. desc->length = length;
  64. desc->type = MT_DEVICE;
  65. pr_info("AT91: sram at 0x%lx of 0x%x mapped at 0x%lx\n",
  66. base, length, desc->virtual);
  67. iotable_init(desc, 1);
  68. }
  69. static struct map_desc at91_io_desc __initdata = {
  70. .virtual = AT91_VA_BASE_SYS,
  71. .pfn = __phys_to_pfn(AT91_BASE_SYS),
  72. .length = SZ_16K,
  73. .type = MT_DEVICE,
  74. };
  75. static void __init soc_detect(u32 dbgu_base)
  76. {
  77. u32 cidr, socid;
  78. cidr = __raw_readl(AT91_IO_P2V(dbgu_base) + AT91_DBGU_CIDR);
  79. socid = cidr & ~AT91_CIDR_VERSION;
  80. switch (socid) {
  81. case ARCH_ID_AT91RM9200:
  82. at91_soc_initdata.type = AT91_SOC_RM9200;
  83. at91_boot_soc = at91rm9200_soc;
  84. break;
  85. case ARCH_ID_AT91SAM9260:
  86. at91_soc_initdata.type = AT91_SOC_SAM9260;
  87. at91_boot_soc = at91sam9260_soc;
  88. break;
  89. case ARCH_ID_AT91SAM9261:
  90. at91_soc_initdata.type = AT91_SOC_SAM9261;
  91. at91_boot_soc = at91sam9261_soc;
  92. break;
  93. case ARCH_ID_AT91SAM9263:
  94. at91_soc_initdata.type = AT91_SOC_SAM9263;
  95. at91_boot_soc = at91sam9263_soc;
  96. break;
  97. case ARCH_ID_AT91SAM9G20:
  98. at91_soc_initdata.type = AT91_SOC_SAM9G20;
  99. at91_boot_soc = at91sam9260_soc;
  100. break;
  101. case ARCH_ID_AT91SAM9G45:
  102. at91_soc_initdata.type = AT91_SOC_SAM9G45;
  103. if (cidr == ARCH_ID_AT91SAM9G45ES)
  104. at91_soc_initdata.subtype = AT91_SOC_SAM9G45ES;
  105. at91_boot_soc = at91sam9g45_soc;
  106. break;
  107. case ARCH_ID_AT91SAM9RL64:
  108. at91_soc_initdata.type = AT91_SOC_SAM9RL;
  109. at91_boot_soc = at91sam9rl_soc;
  110. break;
  111. case ARCH_ID_AT91SAM9X5:
  112. at91_soc_initdata.type = AT91_SOC_SAM9X5;
  113. at91_boot_soc = at91sam9x5_soc;
  114. break;
  115. }
  116. /* at91sam9g10 */
  117. if ((cidr & ~AT91_CIDR_EXT) == ARCH_ID_AT91SAM9G10) {
  118. at91_soc_initdata.type = AT91_SOC_SAM9G10;
  119. at91_boot_soc = at91sam9261_soc;
  120. }
  121. /* at91sam9xe */
  122. else if ((cidr & AT91_CIDR_ARCH) == ARCH_FAMILY_AT91SAM9XE) {
  123. at91_soc_initdata.type = AT91_SOC_SAM9260;
  124. at91_soc_initdata.subtype = AT91_SOC_SAM9XE;
  125. at91_boot_soc = at91sam9260_soc;
  126. }
  127. if (!at91_soc_is_detected())
  128. return;
  129. at91_soc_initdata.cidr = cidr;
  130. /* sub version of soc */
  131. at91_soc_initdata.exid = __raw_readl(AT91_IO_P2V(dbgu_base) + AT91_DBGU_EXID);
  132. if (at91_soc_initdata.type == AT91_SOC_SAM9G45) {
  133. switch (at91_soc_initdata.exid) {
  134. case ARCH_EXID_AT91SAM9M10:
  135. at91_soc_initdata.subtype = AT91_SOC_SAM9M10;
  136. break;
  137. case ARCH_EXID_AT91SAM9G46:
  138. at91_soc_initdata.subtype = AT91_SOC_SAM9G46;
  139. break;
  140. case ARCH_EXID_AT91SAM9M11:
  141. at91_soc_initdata.subtype = AT91_SOC_SAM9M11;
  142. break;
  143. }
  144. }
  145. if (at91_soc_initdata.type == AT91_SOC_SAM9X5) {
  146. switch (at91_soc_initdata.exid) {
  147. case ARCH_EXID_AT91SAM9G15:
  148. at91_soc_initdata.subtype = AT91_SOC_SAM9G15;
  149. break;
  150. case ARCH_EXID_AT91SAM9G35:
  151. at91_soc_initdata.subtype = AT91_SOC_SAM9G35;
  152. break;
  153. case ARCH_EXID_AT91SAM9X35:
  154. at91_soc_initdata.subtype = AT91_SOC_SAM9X35;
  155. break;
  156. case ARCH_EXID_AT91SAM9G25:
  157. at91_soc_initdata.subtype = AT91_SOC_SAM9G25;
  158. break;
  159. case ARCH_EXID_AT91SAM9X25:
  160. at91_soc_initdata.subtype = AT91_SOC_SAM9X25;
  161. break;
  162. }
  163. }
  164. }
  165. static const char *soc_name[] = {
  166. [AT91_SOC_RM9200] = "at91rm9200",
  167. [AT91_SOC_SAM9260] = "at91sam9260",
  168. [AT91_SOC_SAM9261] = "at91sam9261",
  169. [AT91_SOC_SAM9263] = "at91sam9263",
  170. [AT91_SOC_SAM9G10] = "at91sam9g10",
  171. [AT91_SOC_SAM9G20] = "at91sam9g20",
  172. [AT91_SOC_SAM9G45] = "at91sam9g45",
  173. [AT91_SOC_SAM9RL] = "at91sam9rl",
  174. [AT91_SOC_SAM9X5] = "at91sam9x5",
  175. [AT91_SOC_NONE] = "Unknown"
  176. };
  177. const char *at91_get_soc_type(struct at91_socinfo *c)
  178. {
  179. return soc_name[c->type];
  180. }
  181. EXPORT_SYMBOL(at91_get_soc_type);
  182. static const char *soc_subtype_name[] = {
  183. [AT91_SOC_RM9200_BGA] = "at91rm9200 BGA",
  184. [AT91_SOC_RM9200_PQFP] = "at91rm9200 PQFP",
  185. [AT91_SOC_SAM9XE] = "at91sam9xe",
  186. [AT91_SOC_SAM9G45ES] = "at91sam9g45es",
  187. [AT91_SOC_SAM9M10] = "at91sam9m10",
  188. [AT91_SOC_SAM9G46] = "at91sam9g46",
  189. [AT91_SOC_SAM9M11] = "at91sam9m11",
  190. [AT91_SOC_SAM9G15] = "at91sam9g15",
  191. [AT91_SOC_SAM9G35] = "at91sam9g35",
  192. [AT91_SOC_SAM9X35] = "at91sam9x35",
  193. [AT91_SOC_SAM9G25] = "at91sam9g25",
  194. [AT91_SOC_SAM9X25] = "at91sam9x25",
  195. [AT91_SOC_SUBTYPE_NONE] = "Unknown"
  196. };
  197. const char *at91_get_soc_subtype(struct at91_socinfo *c)
  198. {
  199. return soc_subtype_name[c->subtype];
  200. }
  201. EXPORT_SYMBOL(at91_get_soc_subtype);
  202. void __init at91_map_io(void)
  203. {
  204. /* Map peripherals */
  205. iotable_init(&at91_io_desc, 1);
  206. at91_soc_initdata.type = AT91_SOC_NONE;
  207. at91_soc_initdata.subtype = AT91_SOC_SUBTYPE_NONE;
  208. soc_detect(AT91_BASE_DBGU0);
  209. if (!at91_soc_is_detected())
  210. soc_detect(AT91_BASE_DBGU1);
  211. if (!at91_soc_is_detected())
  212. panic("AT91: Impossible to detect the SOC type");
  213. pr_info("AT91: Detected soc type: %s\n",
  214. at91_get_soc_type(&at91_soc_initdata));
  215. pr_info("AT91: Detected soc subtype: %s\n",
  216. at91_get_soc_subtype(&at91_soc_initdata));
  217. if (!at91_soc_is_enabled())
  218. panic("AT91: Soc not enabled");
  219. if (at91_boot_soc.map_io)
  220. at91_boot_soc.map_io();
  221. }
  222. void __iomem *at91_shdwc_base = NULL;
  223. static void at91sam9_poweroff(void)
  224. {
  225. at91_shdwc_write(AT91_SHDW_CR, AT91_SHDW_KEY | AT91_SHDW_SHDW);
  226. }
  227. void __init at91_ioremap_shdwc(u32 base_addr)
  228. {
  229. at91_shdwc_base = ioremap(base_addr, 16);
  230. if (!at91_shdwc_base)
  231. panic("Impossible to ioremap at91_shdwc_base\n");
  232. pm_power_off = at91sam9_poweroff;
  233. }
  234. void __iomem *at91_rstc_base;
  235. void __init at91_ioremap_rstc(u32 base_addr)
  236. {
  237. at91_rstc_base = ioremap(base_addr, 16);
  238. if (!at91_rstc_base)
  239. panic("Impossible to ioremap at91_rstc_base\n");
  240. }
  241. void __iomem *at91_matrix_base;
  242. void __init at91_ioremap_matrix(u32 base_addr)
  243. {
  244. at91_matrix_base = ioremap(base_addr, 512);
  245. if (!at91_matrix_base)
  246. panic("Impossible to ioremap at91_matrix_base\n");
  247. }
  248. #if defined(CONFIG_OF)
  249. static struct of_device_id rstc_ids[] = {
  250. { .compatible = "atmel,at91sam9260-rstc", .data = at91sam9_alt_restart },
  251. { .compatible = "atmel,at91sam9g45-rstc", .data = at91sam9g45_restart },
  252. { /*sentinel*/ }
  253. };
  254. static void at91_dt_rstc(void)
  255. {
  256. struct device_node *np;
  257. const struct of_device_id *of_id;
  258. np = of_find_matching_node(NULL, rstc_ids);
  259. if (!np)
  260. panic("unable to find compatible rstc node in dtb\n");
  261. at91_rstc_base = of_iomap(np, 0);
  262. if (!at91_rstc_base)
  263. panic("unable to map rstc cpu registers\n");
  264. of_id = of_match_node(rstc_ids, np);
  265. if (!of_id)
  266. panic("AT91: rtsc no restart function availlable\n");
  267. arm_pm_restart = of_id->data;
  268. of_node_put(np);
  269. }
  270. static struct of_device_id ramc_ids[] = {
  271. { .compatible = "atmel,at91sam9260-sdramc" },
  272. { .compatible = "atmel,at91sam9g45-ddramc" },
  273. { /*sentinel*/ }
  274. };
  275. static void at91_dt_ramc(void)
  276. {
  277. struct device_node *np;
  278. np = of_find_matching_node(NULL, ramc_ids);
  279. if (!np)
  280. panic("unable to find compatible ram conroller node in dtb\n");
  281. at91_ramc_base[0] = of_iomap(np, 0);
  282. if (!at91_ramc_base[0])
  283. panic("unable to map ramc[0] cpu registers\n");
  284. /* the controller may have 2 banks */
  285. at91_ramc_base[1] = of_iomap(np, 1);
  286. of_node_put(np);
  287. }
  288. static struct of_device_id shdwc_ids[] = {
  289. { .compatible = "atmel,at91sam9260-shdwc", },
  290. { .compatible = "atmel,at91sam9rl-shdwc", },
  291. { .compatible = "atmel,at91sam9x5-shdwc", },
  292. { /*sentinel*/ }
  293. };
  294. static const char *shdwc_wakeup_modes[] = {
  295. [AT91_SHDW_WKMODE0_NONE] = "none",
  296. [AT91_SHDW_WKMODE0_HIGH] = "high",
  297. [AT91_SHDW_WKMODE0_LOW] = "low",
  298. [AT91_SHDW_WKMODE0_ANYLEVEL] = "any",
  299. };
  300. const int at91_dtget_shdwc_wakeup_mode(struct device_node *np)
  301. {
  302. const char *pm;
  303. int err, i;
  304. err = of_property_read_string(np, "atmel,wakeup-mode", &pm);
  305. if (err < 0)
  306. return AT91_SHDW_WKMODE0_ANYLEVEL;
  307. for (i = 0; i < ARRAY_SIZE(shdwc_wakeup_modes); i++)
  308. if (!strcasecmp(pm, shdwc_wakeup_modes[i]))
  309. return i;
  310. return -ENODEV;
  311. }
  312. static void at91_dt_shdwc(void)
  313. {
  314. struct device_node *np;
  315. int wakeup_mode;
  316. u32 reg;
  317. u32 mode = 0;
  318. np = of_find_matching_node(NULL, shdwc_ids);
  319. if (!np) {
  320. pr_debug("AT91: unable to find compatible shutdown (shdwc) conroller node in dtb\n");
  321. return;
  322. }
  323. at91_shdwc_base = of_iomap(np, 0);
  324. if (!at91_shdwc_base)
  325. panic("AT91: unable to map shdwc cpu registers\n");
  326. wakeup_mode = at91_dtget_shdwc_wakeup_mode(np);
  327. if (wakeup_mode < 0) {
  328. pr_warn("AT91: shdwc unknown wakeup mode\n");
  329. goto end;
  330. }
  331. if (!of_property_read_u32(np, "atmel,wakeup-counter", &reg)) {
  332. if (reg > AT91_SHDW_CPTWK0_MAX) {
  333. pr_warn("AT91: shdwc wakeup conter 0x%x > 0x%x reduce it to 0x%x\n",
  334. reg, AT91_SHDW_CPTWK0_MAX, AT91_SHDW_CPTWK0_MAX);
  335. reg = AT91_SHDW_CPTWK0_MAX;
  336. }
  337. mode |= AT91_SHDW_CPTWK0_(reg);
  338. }
  339. if (of_property_read_bool(np, "atmel,wakeup-rtc-timer"))
  340. mode |= AT91_SHDW_RTCWKEN;
  341. if (of_property_read_bool(np, "atmel,wakeup-rtt-timer"))
  342. mode |= AT91_SHDW_RTTWKEN;
  343. at91_shdwc_write(AT91_SHDW_MR, wakeup_mode | mode);
  344. end:
  345. pm_power_off = at91sam9_poweroff;
  346. of_node_put(np);
  347. }
  348. void __init at91_dt_initialize(void)
  349. {
  350. at91_dt_rstc();
  351. at91_dt_ramc();
  352. at91_dt_shdwc();
  353. /* Init clock subsystem */
  354. at91_dt_clock_init();
  355. /* Register the processor-specific clocks */
  356. at91_boot_soc.register_clocks();
  357. at91_boot_soc.init();
  358. }
  359. #endif
  360. void __init at91_initialize(unsigned long main_clock)
  361. {
  362. at91_boot_soc.ioremap_registers();
  363. /* Init clock subsystem */
  364. at91_clock_init(main_clock);
  365. /* Register the processor-specific clocks */
  366. at91_boot_soc.register_clocks();
  367. at91_boot_soc.init();
  368. }