at91sam9rl.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356
  1. /*
  2. * arch/arm/mach-at91/at91sam9rl.c
  3. *
  4. * Copyright (C) 2005 SAN People
  5. * Copyright (C) 2007 Atmel Corporation
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file COPYING in the main directory of this archive for
  9. * more details.
  10. */
  11. #include <linux/module.h>
  12. #include <asm/proc-fns.h>
  13. #include <asm/irq.h>
  14. #include <asm/mach/arch.h>
  15. #include <asm/mach/map.h>
  16. #include <asm/system_misc.h>
  17. #include <mach/cpu.h>
  18. #include <mach/at91_dbgu.h>
  19. #include <mach/at91sam9rl.h>
  20. #include <mach/at91_pmc.h>
  21. #include <mach/at91_rstc.h>
  22. #include "soc.h"
  23. #include "generic.h"
  24. #include "clock.h"
  25. #include "sam9_smc.h"
  26. /* --------------------------------------------------------------------
  27. * Clocks
  28. * -------------------------------------------------------------------- */
  29. /*
  30. * The peripheral clocks.
  31. */
  32. static struct clk pioA_clk = {
  33. .name = "pioA_clk",
  34. .pmc_mask = 1 << AT91SAM9RL_ID_PIOA,
  35. .type = CLK_TYPE_PERIPHERAL,
  36. };
  37. static struct clk pioB_clk = {
  38. .name = "pioB_clk",
  39. .pmc_mask = 1 << AT91SAM9RL_ID_PIOB,
  40. .type = CLK_TYPE_PERIPHERAL,
  41. };
  42. static struct clk pioC_clk = {
  43. .name = "pioC_clk",
  44. .pmc_mask = 1 << AT91SAM9RL_ID_PIOC,
  45. .type = CLK_TYPE_PERIPHERAL,
  46. };
  47. static struct clk pioD_clk = {
  48. .name = "pioD_clk",
  49. .pmc_mask = 1 << AT91SAM9RL_ID_PIOD,
  50. .type = CLK_TYPE_PERIPHERAL,
  51. };
  52. static struct clk usart0_clk = {
  53. .name = "usart0_clk",
  54. .pmc_mask = 1 << AT91SAM9RL_ID_US0,
  55. .type = CLK_TYPE_PERIPHERAL,
  56. };
  57. static struct clk usart1_clk = {
  58. .name = "usart1_clk",
  59. .pmc_mask = 1 << AT91SAM9RL_ID_US1,
  60. .type = CLK_TYPE_PERIPHERAL,
  61. };
  62. static struct clk usart2_clk = {
  63. .name = "usart2_clk",
  64. .pmc_mask = 1 << AT91SAM9RL_ID_US2,
  65. .type = CLK_TYPE_PERIPHERAL,
  66. };
  67. static struct clk usart3_clk = {
  68. .name = "usart3_clk",
  69. .pmc_mask = 1 << AT91SAM9RL_ID_US3,
  70. .type = CLK_TYPE_PERIPHERAL,
  71. };
  72. static struct clk mmc_clk = {
  73. .name = "mci_clk",
  74. .pmc_mask = 1 << AT91SAM9RL_ID_MCI,
  75. .type = CLK_TYPE_PERIPHERAL,
  76. };
  77. static struct clk twi0_clk = {
  78. .name = "twi0_clk",
  79. .pmc_mask = 1 << AT91SAM9RL_ID_TWI0,
  80. .type = CLK_TYPE_PERIPHERAL,
  81. };
  82. static struct clk twi1_clk = {
  83. .name = "twi1_clk",
  84. .pmc_mask = 1 << AT91SAM9RL_ID_TWI1,
  85. .type = CLK_TYPE_PERIPHERAL,
  86. };
  87. static struct clk spi_clk = {
  88. .name = "spi_clk",
  89. .pmc_mask = 1 << AT91SAM9RL_ID_SPI,
  90. .type = CLK_TYPE_PERIPHERAL,
  91. };
  92. static struct clk ssc0_clk = {
  93. .name = "ssc0_clk",
  94. .pmc_mask = 1 << AT91SAM9RL_ID_SSC0,
  95. .type = CLK_TYPE_PERIPHERAL,
  96. };
  97. static struct clk ssc1_clk = {
  98. .name = "ssc1_clk",
  99. .pmc_mask = 1 << AT91SAM9RL_ID_SSC1,
  100. .type = CLK_TYPE_PERIPHERAL,
  101. };
  102. static struct clk tc0_clk = {
  103. .name = "tc0_clk",
  104. .pmc_mask = 1 << AT91SAM9RL_ID_TC0,
  105. .type = CLK_TYPE_PERIPHERAL,
  106. };
  107. static struct clk tc1_clk = {
  108. .name = "tc1_clk",
  109. .pmc_mask = 1 << AT91SAM9RL_ID_TC1,
  110. .type = CLK_TYPE_PERIPHERAL,
  111. };
  112. static struct clk tc2_clk = {
  113. .name = "tc2_clk",
  114. .pmc_mask = 1 << AT91SAM9RL_ID_TC2,
  115. .type = CLK_TYPE_PERIPHERAL,
  116. };
  117. static struct clk pwm_clk = {
  118. .name = "pwm_clk",
  119. .pmc_mask = 1 << AT91SAM9RL_ID_PWMC,
  120. .type = CLK_TYPE_PERIPHERAL,
  121. };
  122. static struct clk tsc_clk = {
  123. .name = "tsc_clk",
  124. .pmc_mask = 1 << AT91SAM9RL_ID_TSC,
  125. .type = CLK_TYPE_PERIPHERAL,
  126. };
  127. static struct clk dma_clk = {
  128. .name = "dma_clk",
  129. .pmc_mask = 1 << AT91SAM9RL_ID_DMA,
  130. .type = CLK_TYPE_PERIPHERAL,
  131. };
  132. static struct clk udphs_clk = {
  133. .name = "udphs_clk",
  134. .pmc_mask = 1 << AT91SAM9RL_ID_UDPHS,
  135. .type = CLK_TYPE_PERIPHERAL,
  136. };
  137. static struct clk lcdc_clk = {
  138. .name = "lcdc_clk",
  139. .pmc_mask = 1 << AT91SAM9RL_ID_LCDC,
  140. .type = CLK_TYPE_PERIPHERAL,
  141. };
  142. static struct clk ac97_clk = {
  143. .name = "ac97_clk",
  144. .pmc_mask = 1 << AT91SAM9RL_ID_AC97C,
  145. .type = CLK_TYPE_PERIPHERAL,
  146. };
  147. static struct clk *periph_clocks[] __initdata = {
  148. &pioA_clk,
  149. &pioB_clk,
  150. &pioC_clk,
  151. &pioD_clk,
  152. &usart0_clk,
  153. &usart1_clk,
  154. &usart2_clk,
  155. &usart3_clk,
  156. &mmc_clk,
  157. &twi0_clk,
  158. &twi1_clk,
  159. &spi_clk,
  160. &ssc0_clk,
  161. &ssc1_clk,
  162. &tc0_clk,
  163. &tc1_clk,
  164. &tc2_clk,
  165. &pwm_clk,
  166. &tsc_clk,
  167. &dma_clk,
  168. &udphs_clk,
  169. &lcdc_clk,
  170. &ac97_clk,
  171. // irq0
  172. };
  173. static struct clk_lookup periph_clocks_lookups[] = {
  174. CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
  175. CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
  176. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
  177. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
  178. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
  179. CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
  180. CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
  181. CLKDEV_CON_ID("pioA", &pioA_clk),
  182. CLKDEV_CON_ID("pioB", &pioB_clk),
  183. CLKDEV_CON_ID("pioC", &pioC_clk),
  184. CLKDEV_CON_ID("pioD", &pioD_clk),
  185. };
  186. static struct clk_lookup usart_clocks_lookups[] = {
  187. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  188. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  189. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  190. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  191. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  192. };
  193. /*
  194. * The two programmable clocks.
  195. * You must configure pin multiplexing to bring these signals out.
  196. */
  197. static struct clk pck0 = {
  198. .name = "pck0",
  199. .pmc_mask = AT91_PMC_PCK0,
  200. .type = CLK_TYPE_PROGRAMMABLE,
  201. .id = 0,
  202. };
  203. static struct clk pck1 = {
  204. .name = "pck1",
  205. .pmc_mask = AT91_PMC_PCK1,
  206. .type = CLK_TYPE_PROGRAMMABLE,
  207. .id = 1,
  208. };
  209. static void __init at91sam9rl_register_clocks(void)
  210. {
  211. int i;
  212. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  213. clk_register(periph_clocks[i]);
  214. clkdev_add_table(periph_clocks_lookups,
  215. ARRAY_SIZE(periph_clocks_lookups));
  216. clkdev_add_table(usart_clocks_lookups,
  217. ARRAY_SIZE(usart_clocks_lookups));
  218. clk_register(&pck0);
  219. clk_register(&pck1);
  220. }
  221. static struct clk_lookup console_clock_lookup;
  222. void __init at91sam9rl_set_console_clock(int id)
  223. {
  224. if (id >= ARRAY_SIZE(usart_clocks_lookups))
  225. return;
  226. console_clock_lookup.con_id = "usart";
  227. console_clock_lookup.clk = usart_clocks_lookups[id].clk;
  228. clkdev_add(&console_clock_lookup);
  229. }
  230. /* --------------------------------------------------------------------
  231. * GPIO
  232. * -------------------------------------------------------------------- */
  233. static struct at91_gpio_bank at91sam9rl_gpio[] __initdata = {
  234. {
  235. .id = AT91SAM9RL_ID_PIOA,
  236. .regbase = AT91SAM9RL_BASE_PIOA,
  237. }, {
  238. .id = AT91SAM9RL_ID_PIOB,
  239. .regbase = AT91SAM9RL_BASE_PIOB,
  240. }, {
  241. .id = AT91SAM9RL_ID_PIOC,
  242. .regbase = AT91SAM9RL_BASE_PIOC,
  243. }, {
  244. .id = AT91SAM9RL_ID_PIOD,
  245. .regbase = AT91SAM9RL_BASE_PIOD,
  246. }
  247. };
  248. /* --------------------------------------------------------------------
  249. * AT91SAM9RL processor initialization
  250. * -------------------------------------------------------------------- */
  251. static void __init at91sam9rl_map_io(void)
  252. {
  253. unsigned long sram_size;
  254. switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
  255. case AT91_CIDR_SRAMSIZ_32K:
  256. sram_size = 2 * SZ_16K;
  257. break;
  258. case AT91_CIDR_SRAMSIZ_16K:
  259. default:
  260. sram_size = SZ_16K;
  261. }
  262. /* Map SRAM */
  263. at91_init_sram(0, AT91SAM9RL_SRAM_BASE, sram_size);
  264. }
  265. static void __init at91sam9rl_ioremap_registers(void)
  266. {
  267. at91_ioremap_shdwc(AT91SAM9RL_BASE_SHDWC);
  268. at91_ioremap_rstc(AT91SAM9RL_BASE_RSTC);
  269. at91_ioremap_ramc(0, AT91SAM9RL_BASE_SDRAMC, 512);
  270. at91sam926x_ioremap_pit(AT91SAM9RL_BASE_PIT);
  271. at91sam9_ioremap_smc(0, AT91SAM9RL_BASE_SMC);
  272. at91_ioremap_matrix(AT91SAM9RL_BASE_MATRIX);
  273. }
  274. static void __init at91sam9rl_initialize(void)
  275. {
  276. arm_pm_idle = at91sam9_idle;
  277. arm_pm_restart = at91sam9_alt_restart;
  278. at91_extern_irq = (1 << AT91SAM9RL_ID_IRQ0);
  279. /* Register GPIO subsystem */
  280. at91_gpio_init(at91sam9rl_gpio, 4);
  281. }
  282. /* --------------------------------------------------------------------
  283. * Interrupt initialization
  284. * -------------------------------------------------------------------- */
  285. /*
  286. * The default interrupt priority levels (0 = lowest, 7 = highest).
  287. */
  288. static unsigned int at91sam9rl_default_irq_priority[NR_AIC_IRQS] __initdata = {
  289. 7, /* Advanced Interrupt Controller */
  290. 7, /* System Peripherals */
  291. 1, /* Parallel IO Controller A */
  292. 1, /* Parallel IO Controller B */
  293. 1, /* Parallel IO Controller C */
  294. 1, /* Parallel IO Controller D */
  295. 5, /* USART 0 */
  296. 5, /* USART 1 */
  297. 5, /* USART 2 */
  298. 5, /* USART 3 */
  299. 0, /* Multimedia Card Interface */
  300. 6, /* Two-Wire Interface 0 */
  301. 6, /* Two-Wire Interface 1 */
  302. 5, /* Serial Peripheral Interface */
  303. 4, /* Serial Synchronous Controller 0 */
  304. 4, /* Serial Synchronous Controller 1 */
  305. 0, /* Timer Counter 0 */
  306. 0, /* Timer Counter 1 */
  307. 0, /* Timer Counter 2 */
  308. 0,
  309. 0, /* Touch Screen Controller */
  310. 0, /* DMA Controller */
  311. 2, /* USB Device High speed port */
  312. 2, /* LCD Controller */
  313. 6, /* AC97 Controller */
  314. 0,
  315. 0,
  316. 0,
  317. 0,
  318. 0,
  319. 0,
  320. 0, /* Advanced Interrupt Controller */
  321. };
  322. struct at91_init_soc __initdata at91sam9rl_soc = {
  323. .map_io = at91sam9rl_map_io,
  324. .default_irq_priority = at91sam9rl_default_irq_priority,
  325. .ioremap_registers = at91sam9rl_ioremap_registers,
  326. .register_clocks = at91sam9rl_register_clocks,
  327. .init = at91sam9rl_initialize,
  328. };