cache-l2x0.h 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. /*
  2. * arch/arm/include/asm/hardware/cache-l2x0.h
  3. *
  4. * Copyright (C) 2007 ARM Limited
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #ifndef __ASM_ARM_HARDWARE_L2X0_H
  20. #define __ASM_ARM_HARDWARE_L2X0_H
  21. #include <linux/errno.h>
  22. #define L2X0_CACHE_ID 0x000
  23. #define L2X0_CACHE_TYPE 0x004
  24. #define L2X0_CTRL 0x100
  25. #define L2X0_AUX_CTRL 0x104
  26. #define L2X0_TAG_LATENCY_CTRL 0x108
  27. #define L2X0_DATA_LATENCY_CTRL 0x10C
  28. #define L2X0_EVENT_CNT_CTRL 0x200
  29. #define L2X0_EVENT_CNT1_CFG 0x204
  30. #define L2X0_EVENT_CNT0_CFG 0x208
  31. #define L2X0_EVENT_CNT1_VAL 0x20C
  32. #define L2X0_EVENT_CNT0_VAL 0x210
  33. #define L2X0_INTR_MASK 0x214
  34. #define L2X0_MASKED_INTR_STAT 0x218
  35. #define L2X0_RAW_INTR_STAT 0x21C
  36. #define L2X0_INTR_CLEAR 0x220
  37. #define L2X0_CACHE_SYNC 0x730
  38. #define L2X0_DUMMY_REG 0x740
  39. #define L2X0_INV_LINE_PA 0x770
  40. #define L2X0_INV_WAY 0x77C
  41. #define L2X0_CLEAN_LINE_PA 0x7B0
  42. #define L2X0_CLEAN_LINE_IDX 0x7B8
  43. #define L2X0_CLEAN_WAY 0x7BC
  44. #define L2X0_CLEAN_INV_LINE_PA 0x7F0
  45. #define L2X0_CLEAN_INV_LINE_IDX 0x7F8
  46. #define L2X0_CLEAN_INV_WAY 0x7FC
  47. /*
  48. * The lockdown registers repeat 8 times for L310, the L210 has only one
  49. * D and one I lockdown register at 0x0900 and 0x0904.
  50. */
  51. #define L2X0_LOCKDOWN_WAY_D_BASE 0x900
  52. #define L2X0_LOCKDOWN_WAY_I_BASE 0x904
  53. #define L2X0_LOCKDOWN_STRIDE 0x08
  54. #define L2X0_ADDR_FILTER_START 0xC00
  55. #define L2X0_ADDR_FILTER_END 0xC04
  56. #define L2X0_TEST_OPERATION 0xF00
  57. #define L2X0_LINE_DATA 0xF10
  58. #define L2X0_LINE_TAG 0xF30
  59. #define L2X0_DEBUG_CTRL 0xF40
  60. #define L2X0_PREFETCH_CTRL 0xF60
  61. #define L2X0_POWER_CTRL 0xF80
  62. #define L2X0_DYNAMIC_CLK_GATING_EN (1 << 1)
  63. #define L2X0_STNDBY_MODE_EN (1 << 0)
  64. /* Registers shifts and masks */
  65. #define L2X0_CACHE_ID_PART_MASK (0xf << 6)
  66. #define L2X0_CACHE_ID_PART_L210 (1 << 6)
  67. #define L2X0_CACHE_ID_PART_L310 (3 << 6)
  68. #define L2X0_CACHE_ID_RTL_MASK 0x3f
  69. #define L2X0_CACHE_ID_RTL_R0P0 0x0
  70. #define L2X0_CACHE_ID_RTL_R1P0 0x2
  71. #define L2X0_CACHE_ID_RTL_R2P0 0x4
  72. #define L2X0_CACHE_ID_RTL_R3P0 0x5
  73. #define L2X0_CACHE_ID_RTL_R3P1 0x6
  74. #define L2X0_CACHE_ID_RTL_R3P2 0x8
  75. #define L2X0_AUX_CTRL_MASK 0xc0000fff
  76. #define L2X0_AUX_CTRL_DATA_RD_LATENCY_SHIFT 0
  77. #define L2X0_AUX_CTRL_DATA_RD_LATENCY_MASK 0x7
  78. #define L2X0_AUX_CTRL_DATA_WR_LATENCY_SHIFT 3
  79. #define L2X0_AUX_CTRL_DATA_WR_LATENCY_MASK (0x7 << 3)
  80. #define L2X0_AUX_CTRL_TAG_LATENCY_SHIFT 6
  81. #define L2X0_AUX_CTRL_TAG_LATENCY_MASK (0x7 << 6)
  82. #define L2X0_AUX_CTRL_DIRTY_LATENCY_SHIFT 9
  83. #define L2X0_AUX_CTRL_DIRTY_LATENCY_MASK (0x7 << 9)
  84. #define L2X0_AUX_CTRL_ASSOCIATIVITY_SHIFT 16
  85. #define L2X0_AUX_CTRL_WAY_SIZE_SHIFT 17
  86. #define L2X0_AUX_CTRL_WAY_SIZE_MASK (0x7 << 17)
  87. #define L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT 22
  88. #define L2X0_AUX_CTRL_NS_LOCKDOWN_SHIFT 26
  89. #define L2X0_AUX_CTRL_NS_INT_CTRL_SHIFT 27
  90. #define L2X0_AUX_CTRL_DATA_PREFETCH_SHIFT 28
  91. #define L2X0_AUX_CTRL_INSTR_PREFETCH_SHIFT 29
  92. #define L2X0_AUX_CTRL_EARLY_BRESP_SHIFT 30
  93. #define L2X0_LATENCY_CTRL_SETUP_SHIFT 0
  94. #define L2X0_LATENCY_CTRL_RD_SHIFT 4
  95. #define L2X0_LATENCY_CTRL_WR_SHIFT 8
  96. #define L2X0_ADDR_FILTER_EN 1
  97. #ifndef __ASSEMBLY__
  98. extern void __init l2x0_init(void __iomem *base, u32 aux_val, u32 aux_mask);
  99. #if defined(CONFIG_CACHE_L2X0) && defined(CONFIG_OF)
  100. extern int l2x0_of_init(u32 aux_val, u32 aux_mask);
  101. #else
  102. static inline int l2x0_of_init(u32 aux_val, u32 aux_mask)
  103. {
  104. return -ENODEV;
  105. }
  106. #endif
  107. struct l2x0_regs {
  108. unsigned long phy_base;
  109. unsigned long aux_ctrl;
  110. /*
  111. * Whether the following registers need to be saved/restored
  112. * depends on platform
  113. */
  114. unsigned long tag_latency;
  115. unsigned long data_latency;
  116. unsigned long filter_start;
  117. unsigned long filter_end;
  118. unsigned long prefetch_ctrl;
  119. unsigned long pwr_ctrl;
  120. };
  121. extern struct l2x0_regs l2x0_saved_regs;
  122. #endif /* __ASSEMBLY__ */
  123. #endif