gic.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784
  1. /*
  2. * linux/arch/arm/common/gic.c
  3. *
  4. * Copyright (C) 2002 ARM Limited, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Interrupt architecture for the GIC:
  11. *
  12. * o There is one Interrupt Distributor, which receives interrupts
  13. * from system devices and sends them to the Interrupt Controllers.
  14. *
  15. * o There is one CPU Interface per CPU, which sends interrupts sent
  16. * by the Distributor, and interrupts generated locally, to the
  17. * associated CPU. The base address of the CPU interface is usually
  18. * aliased so that the same address points to different chips depending
  19. * on the CPU it is accessed from.
  20. *
  21. * Note that IRQs 0-31 are special - they are local to each CPU.
  22. * As such, the enable set/clear, pending set/clear and active bit
  23. * registers are banked per-cpu for these sources.
  24. */
  25. #include <linux/init.h>
  26. #include <linux/kernel.h>
  27. #include <linux/err.h>
  28. #include <linux/module.h>
  29. #include <linux/list.h>
  30. #include <linux/smp.h>
  31. #include <linux/cpu_pm.h>
  32. #include <linux/cpumask.h>
  33. #include <linux/io.h>
  34. #include <linux/of.h>
  35. #include <linux/of_address.h>
  36. #include <linux/of_irq.h>
  37. #include <linux/irqdomain.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/percpu.h>
  40. #include <linux/slab.h>
  41. #include <asm/irq.h>
  42. #include <asm/exception.h>
  43. #include <asm/smp_plat.h>
  44. #include <asm/mach/irq.h>
  45. #include <asm/hardware/gic.h>
  46. union gic_base {
  47. void __iomem *common_base;
  48. void __percpu __iomem **percpu_base;
  49. };
  50. struct gic_chip_data {
  51. union gic_base dist_base;
  52. union gic_base cpu_base;
  53. #ifdef CONFIG_CPU_PM
  54. u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
  55. u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
  56. u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
  57. u32 __percpu *saved_ppi_enable;
  58. u32 __percpu *saved_ppi_conf;
  59. #endif
  60. struct irq_domain *domain;
  61. unsigned int gic_irqs;
  62. #ifdef CONFIG_GIC_NON_BANKED
  63. void __iomem *(*get_base)(union gic_base *);
  64. #endif
  65. };
  66. static DEFINE_RAW_SPINLOCK(irq_controller_lock);
  67. /*
  68. * Supported arch specific GIC irq extension.
  69. * Default make them NULL.
  70. */
  71. struct irq_chip gic_arch_extn = {
  72. .irq_eoi = NULL,
  73. .irq_mask = NULL,
  74. .irq_unmask = NULL,
  75. .irq_retrigger = NULL,
  76. .irq_set_type = NULL,
  77. .irq_set_wake = NULL,
  78. };
  79. #ifndef MAX_GIC_NR
  80. #define MAX_GIC_NR 1
  81. #endif
  82. static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
  83. #ifdef CONFIG_GIC_NON_BANKED
  84. static void __iomem *gic_get_percpu_base(union gic_base *base)
  85. {
  86. return *__this_cpu_ptr(base->percpu_base);
  87. }
  88. static void __iomem *gic_get_common_base(union gic_base *base)
  89. {
  90. return base->common_base;
  91. }
  92. static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
  93. {
  94. return data->get_base(&data->dist_base);
  95. }
  96. static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
  97. {
  98. return data->get_base(&data->cpu_base);
  99. }
  100. static inline void gic_set_base_accessor(struct gic_chip_data *data,
  101. void __iomem *(*f)(union gic_base *))
  102. {
  103. data->get_base = f;
  104. }
  105. #else
  106. #define gic_data_dist_base(d) ((d)->dist_base.common_base)
  107. #define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
  108. #define gic_set_base_accessor(d,f)
  109. #endif
  110. static inline void __iomem *gic_dist_base(struct irq_data *d)
  111. {
  112. struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
  113. return gic_data_dist_base(gic_data);
  114. }
  115. static inline void __iomem *gic_cpu_base(struct irq_data *d)
  116. {
  117. struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
  118. return gic_data_cpu_base(gic_data);
  119. }
  120. static inline unsigned int gic_irq(struct irq_data *d)
  121. {
  122. return d->hwirq;
  123. }
  124. /*
  125. * Routines to acknowledge, disable and enable interrupts
  126. */
  127. static void gic_mask_irq(struct irq_data *d)
  128. {
  129. u32 mask = 1 << (gic_irq(d) % 32);
  130. raw_spin_lock(&irq_controller_lock);
  131. writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
  132. if (gic_arch_extn.irq_mask)
  133. gic_arch_extn.irq_mask(d);
  134. raw_spin_unlock(&irq_controller_lock);
  135. }
  136. static void gic_unmask_irq(struct irq_data *d)
  137. {
  138. u32 mask = 1 << (gic_irq(d) % 32);
  139. raw_spin_lock(&irq_controller_lock);
  140. if (gic_arch_extn.irq_unmask)
  141. gic_arch_extn.irq_unmask(d);
  142. writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
  143. raw_spin_unlock(&irq_controller_lock);
  144. }
  145. static void gic_eoi_irq(struct irq_data *d)
  146. {
  147. if (gic_arch_extn.irq_eoi) {
  148. raw_spin_lock(&irq_controller_lock);
  149. gic_arch_extn.irq_eoi(d);
  150. raw_spin_unlock(&irq_controller_lock);
  151. }
  152. writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
  153. }
  154. static int gic_set_type(struct irq_data *d, unsigned int type)
  155. {
  156. void __iomem *base = gic_dist_base(d);
  157. unsigned int gicirq = gic_irq(d);
  158. u32 enablemask = 1 << (gicirq % 32);
  159. u32 enableoff = (gicirq / 32) * 4;
  160. u32 confmask = 0x2 << ((gicirq % 16) * 2);
  161. u32 confoff = (gicirq / 16) * 4;
  162. bool enabled = false;
  163. u32 val;
  164. /* Interrupt configuration for SGIs can't be changed */
  165. if (gicirq < 16)
  166. return -EINVAL;
  167. if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
  168. return -EINVAL;
  169. raw_spin_lock(&irq_controller_lock);
  170. if (gic_arch_extn.irq_set_type)
  171. gic_arch_extn.irq_set_type(d, type);
  172. val = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
  173. if (type == IRQ_TYPE_LEVEL_HIGH)
  174. val &= ~confmask;
  175. else if (type == IRQ_TYPE_EDGE_RISING)
  176. val |= confmask;
  177. /*
  178. * As recommended by the spec, disable the interrupt before changing
  179. * the configuration
  180. */
  181. if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
  182. writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
  183. enabled = true;
  184. }
  185. writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
  186. if (enabled)
  187. writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);
  188. raw_spin_unlock(&irq_controller_lock);
  189. return 0;
  190. }
  191. static int gic_retrigger(struct irq_data *d)
  192. {
  193. if (gic_arch_extn.irq_retrigger)
  194. return gic_arch_extn.irq_retrigger(d);
  195. return -ENXIO;
  196. }
  197. #ifdef CONFIG_SMP
  198. static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
  199. bool force)
  200. {
  201. void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
  202. unsigned int shift = (gic_irq(d) % 4) * 8;
  203. unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask);
  204. u32 val, mask, bit;
  205. if (cpu >= 8 || cpu >= nr_cpu_ids)
  206. return -EINVAL;
  207. mask = 0xff << shift;
  208. bit = 1 << (cpu_logical_map(cpu) + shift);
  209. raw_spin_lock(&irq_controller_lock);
  210. val = readl_relaxed(reg) & ~mask;
  211. writel_relaxed(val | bit, reg);
  212. raw_spin_unlock(&irq_controller_lock);
  213. return IRQ_SET_MASK_OK;
  214. }
  215. #endif
  216. #ifdef CONFIG_PM
  217. static int gic_set_wake(struct irq_data *d, unsigned int on)
  218. {
  219. int ret = -ENXIO;
  220. if (gic_arch_extn.irq_set_wake)
  221. ret = gic_arch_extn.irq_set_wake(d, on);
  222. return ret;
  223. }
  224. #else
  225. #define gic_set_wake NULL
  226. #endif
  227. asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
  228. {
  229. u32 irqstat, irqnr;
  230. struct gic_chip_data *gic = &gic_data[0];
  231. void __iomem *cpu_base = gic_data_cpu_base(gic);
  232. do {
  233. irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
  234. irqnr = irqstat & ~0x1c00;
  235. if (likely(irqnr > 15 && irqnr < 1021)) {
  236. irqnr = irq_find_mapping(gic->domain, irqnr);
  237. handle_IRQ(irqnr, regs);
  238. continue;
  239. }
  240. if (irqnr < 16) {
  241. writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
  242. #ifdef CONFIG_SMP
  243. handle_IPI(irqnr, regs);
  244. #endif
  245. continue;
  246. }
  247. break;
  248. } while (1);
  249. }
  250. static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
  251. {
  252. struct gic_chip_data *chip_data = irq_get_handler_data(irq);
  253. struct irq_chip *chip = irq_get_chip(irq);
  254. unsigned int cascade_irq, gic_irq;
  255. unsigned long status;
  256. chained_irq_enter(chip, desc);
  257. raw_spin_lock(&irq_controller_lock);
  258. status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
  259. raw_spin_unlock(&irq_controller_lock);
  260. gic_irq = (status & 0x3ff);
  261. if (gic_irq == 1023)
  262. goto out;
  263. cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
  264. if (unlikely(gic_irq < 32 || gic_irq > 1020))
  265. do_bad_IRQ(cascade_irq, desc);
  266. else
  267. generic_handle_irq(cascade_irq);
  268. out:
  269. chained_irq_exit(chip, desc);
  270. }
  271. static struct irq_chip gic_chip = {
  272. .name = "GIC",
  273. .irq_mask = gic_mask_irq,
  274. .irq_unmask = gic_unmask_irq,
  275. .irq_eoi = gic_eoi_irq,
  276. .irq_set_type = gic_set_type,
  277. .irq_retrigger = gic_retrigger,
  278. #ifdef CONFIG_SMP
  279. .irq_set_affinity = gic_set_affinity,
  280. #endif
  281. .irq_set_wake = gic_set_wake,
  282. };
  283. void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
  284. {
  285. if (gic_nr >= MAX_GIC_NR)
  286. BUG();
  287. if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0)
  288. BUG();
  289. irq_set_chained_handler(irq, gic_handle_cascade_irq);
  290. }
  291. static void __init gic_dist_init(struct gic_chip_data *gic)
  292. {
  293. unsigned int i;
  294. u32 cpumask;
  295. unsigned int gic_irqs = gic->gic_irqs;
  296. void __iomem *base = gic_data_dist_base(gic);
  297. u32 cpu = cpu_logical_map(smp_processor_id());
  298. cpumask = 1 << cpu;
  299. cpumask |= cpumask << 8;
  300. cpumask |= cpumask << 16;
  301. writel_relaxed(0, base + GIC_DIST_CTRL);
  302. /*
  303. * Set all global interrupts to be level triggered, active low.
  304. */
  305. for (i = 32; i < gic_irqs; i += 16)
  306. writel_relaxed(0, base + GIC_DIST_CONFIG + i * 4 / 16);
  307. /*
  308. * Set all global interrupts to this CPU only.
  309. */
  310. for (i = 32; i < gic_irqs; i += 4)
  311. writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
  312. /*
  313. * Set priority on all global interrupts.
  314. */
  315. for (i = 32; i < gic_irqs; i += 4)
  316. writel_relaxed(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4);
  317. /*
  318. * Disable all interrupts. Leave the PPI and SGIs alone
  319. * as these enables are banked registers.
  320. */
  321. for (i = 32; i < gic_irqs; i += 32)
  322. writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32);
  323. writel_relaxed(1, base + GIC_DIST_CTRL);
  324. }
  325. static void __cpuinit gic_cpu_init(struct gic_chip_data *gic)
  326. {
  327. void __iomem *dist_base = gic_data_dist_base(gic);
  328. void __iomem *base = gic_data_cpu_base(gic);
  329. int i;
  330. /*
  331. * Deal with the banked PPI and SGI interrupts - disable all
  332. * PPI interrupts, ensure all SGI interrupts are enabled.
  333. */
  334. writel_relaxed(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
  335. writel_relaxed(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
  336. /*
  337. * Set priority on PPI and SGI interrupts
  338. */
  339. for (i = 0; i < 32; i += 4)
  340. writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
  341. writel_relaxed(0xf0, base + GIC_CPU_PRIMASK);
  342. writel_relaxed(1, base + GIC_CPU_CTRL);
  343. }
  344. #ifdef CONFIG_CPU_PM
  345. /*
  346. * Saves the GIC distributor registers during suspend or idle. Must be called
  347. * with interrupts disabled but before powering down the GIC. After calling
  348. * this function, no interrupts will be delivered by the GIC, and another
  349. * platform-specific wakeup source must be enabled.
  350. */
  351. static void gic_dist_save(unsigned int gic_nr)
  352. {
  353. unsigned int gic_irqs;
  354. void __iomem *dist_base;
  355. int i;
  356. if (gic_nr >= MAX_GIC_NR)
  357. BUG();
  358. gic_irqs = gic_data[gic_nr].gic_irqs;
  359. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  360. if (!dist_base)
  361. return;
  362. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
  363. gic_data[gic_nr].saved_spi_conf[i] =
  364. readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
  365. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
  366. gic_data[gic_nr].saved_spi_target[i] =
  367. readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
  368. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
  369. gic_data[gic_nr].saved_spi_enable[i] =
  370. readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
  371. }
  372. /*
  373. * Restores the GIC distributor registers during resume or when coming out of
  374. * idle. Must be called before enabling interrupts. If a level interrupt
  375. * that occured while the GIC was suspended is still present, it will be
  376. * handled normally, but any edge interrupts that occured will not be seen by
  377. * the GIC and need to be handled by the platform-specific wakeup source.
  378. */
  379. static void gic_dist_restore(unsigned int gic_nr)
  380. {
  381. unsigned int gic_irqs;
  382. unsigned int i;
  383. void __iomem *dist_base;
  384. if (gic_nr >= MAX_GIC_NR)
  385. BUG();
  386. gic_irqs = gic_data[gic_nr].gic_irqs;
  387. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  388. if (!dist_base)
  389. return;
  390. writel_relaxed(0, dist_base + GIC_DIST_CTRL);
  391. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
  392. writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
  393. dist_base + GIC_DIST_CONFIG + i * 4);
  394. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
  395. writel_relaxed(0xa0a0a0a0,
  396. dist_base + GIC_DIST_PRI + i * 4);
  397. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
  398. writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
  399. dist_base + GIC_DIST_TARGET + i * 4);
  400. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
  401. writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
  402. dist_base + GIC_DIST_ENABLE_SET + i * 4);
  403. writel_relaxed(1, dist_base + GIC_DIST_CTRL);
  404. }
  405. static void gic_cpu_save(unsigned int gic_nr)
  406. {
  407. int i;
  408. u32 *ptr;
  409. void __iomem *dist_base;
  410. void __iomem *cpu_base;
  411. if (gic_nr >= MAX_GIC_NR)
  412. BUG();
  413. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  414. cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
  415. if (!dist_base || !cpu_base)
  416. return;
  417. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
  418. for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
  419. ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
  420. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
  421. for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
  422. ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
  423. }
  424. static void gic_cpu_restore(unsigned int gic_nr)
  425. {
  426. int i;
  427. u32 *ptr;
  428. void __iomem *dist_base;
  429. void __iomem *cpu_base;
  430. if (gic_nr >= MAX_GIC_NR)
  431. BUG();
  432. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  433. cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
  434. if (!dist_base || !cpu_base)
  435. return;
  436. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
  437. for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
  438. writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
  439. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
  440. for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
  441. writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
  442. for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
  443. writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4);
  444. writel_relaxed(0xf0, cpu_base + GIC_CPU_PRIMASK);
  445. writel_relaxed(1, cpu_base + GIC_CPU_CTRL);
  446. }
  447. static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
  448. {
  449. int i;
  450. for (i = 0; i < MAX_GIC_NR; i++) {
  451. #ifdef CONFIG_GIC_NON_BANKED
  452. /* Skip over unused GICs */
  453. if (!gic_data[i].get_base)
  454. continue;
  455. #endif
  456. switch (cmd) {
  457. case CPU_PM_ENTER:
  458. gic_cpu_save(i);
  459. break;
  460. case CPU_PM_ENTER_FAILED:
  461. case CPU_PM_EXIT:
  462. gic_cpu_restore(i);
  463. break;
  464. case CPU_CLUSTER_PM_ENTER:
  465. gic_dist_save(i);
  466. break;
  467. case CPU_CLUSTER_PM_ENTER_FAILED:
  468. case CPU_CLUSTER_PM_EXIT:
  469. gic_dist_restore(i);
  470. break;
  471. }
  472. }
  473. return NOTIFY_OK;
  474. }
  475. static struct notifier_block gic_notifier_block = {
  476. .notifier_call = gic_notifier,
  477. };
  478. static void __init gic_pm_init(struct gic_chip_data *gic)
  479. {
  480. gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
  481. sizeof(u32));
  482. BUG_ON(!gic->saved_ppi_enable);
  483. gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
  484. sizeof(u32));
  485. BUG_ON(!gic->saved_ppi_conf);
  486. if (gic == &gic_data[0])
  487. cpu_pm_register_notifier(&gic_notifier_block);
  488. }
  489. #else
  490. static void __init gic_pm_init(struct gic_chip_data *gic)
  491. {
  492. }
  493. #endif
  494. static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
  495. irq_hw_number_t hw)
  496. {
  497. if (hw < 32) {
  498. irq_set_percpu_devid(irq);
  499. irq_set_chip_and_handler(irq, &gic_chip,
  500. handle_percpu_devid_irq);
  501. set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
  502. } else {
  503. irq_set_chip_and_handler(irq, &gic_chip,
  504. handle_fasteoi_irq);
  505. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  506. }
  507. irq_set_chip_data(irq, d->host_data);
  508. return 0;
  509. }
  510. static int gic_irq_domain_xlate(struct irq_domain *d,
  511. struct device_node *controller,
  512. const u32 *intspec, unsigned int intsize,
  513. unsigned long *out_hwirq, unsigned int *out_type)
  514. {
  515. if (d->of_node != controller)
  516. return -EINVAL;
  517. if (intsize < 3)
  518. return -EINVAL;
  519. /* Get the interrupt number and add 16 to skip over SGIs */
  520. *out_hwirq = intspec[1] + 16;
  521. /* For SPIs, we need to add 16 more to get the GIC irq ID number */
  522. if (!intspec[0])
  523. *out_hwirq += 16;
  524. *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
  525. return 0;
  526. }
  527. const struct irq_domain_ops gic_irq_domain_ops = {
  528. .map = gic_irq_domain_map,
  529. .xlate = gic_irq_domain_xlate,
  530. };
  531. void __init gic_init_bases(unsigned int gic_nr, int irq_start,
  532. void __iomem *dist_base, void __iomem *cpu_base,
  533. u32 percpu_offset, struct device_node *node)
  534. {
  535. irq_hw_number_t hwirq_base;
  536. struct gic_chip_data *gic;
  537. int gic_irqs, irq_base;
  538. BUG_ON(gic_nr >= MAX_GIC_NR);
  539. gic = &gic_data[gic_nr];
  540. #ifdef CONFIG_GIC_NON_BANKED
  541. if (percpu_offset) { /* Frankein-GIC without banked registers... */
  542. unsigned int cpu;
  543. gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
  544. gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
  545. if (WARN_ON(!gic->dist_base.percpu_base ||
  546. !gic->cpu_base.percpu_base)) {
  547. free_percpu(gic->dist_base.percpu_base);
  548. free_percpu(gic->cpu_base.percpu_base);
  549. return;
  550. }
  551. for_each_possible_cpu(cpu) {
  552. unsigned long offset = percpu_offset * cpu_logical_map(cpu);
  553. *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
  554. *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
  555. }
  556. gic_set_base_accessor(gic, gic_get_percpu_base);
  557. } else
  558. #endif
  559. { /* Normal, sane GIC... */
  560. WARN(percpu_offset,
  561. "GIC_NON_BANKED not enabled, ignoring %08x offset!",
  562. percpu_offset);
  563. gic->dist_base.common_base = dist_base;
  564. gic->cpu_base.common_base = cpu_base;
  565. gic_set_base_accessor(gic, gic_get_common_base);
  566. }
  567. /*
  568. * For primary GICs, skip over SGIs.
  569. * For secondary GICs, skip over PPIs, too.
  570. */
  571. if (gic_nr == 0 && (irq_start & 31) > 0) {
  572. hwirq_base = 16;
  573. if (irq_start != -1)
  574. irq_start = (irq_start & ~31) + 16;
  575. } else {
  576. hwirq_base = 32;
  577. }
  578. /*
  579. * Find out how many interrupts are supported.
  580. * The GIC only supports up to 1020 interrupt sources.
  581. */
  582. gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
  583. gic_irqs = (gic_irqs + 1) * 32;
  584. if (gic_irqs > 1020)
  585. gic_irqs = 1020;
  586. gic->gic_irqs = gic_irqs;
  587. gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
  588. irq_base = irq_alloc_descs(irq_start, 16, gic_irqs, numa_node_id());
  589. if (IS_ERR_VALUE(irq_base)) {
  590. WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
  591. irq_start);
  592. irq_base = irq_start;
  593. }
  594. gic->domain = irq_domain_add_legacy(node, gic_irqs, irq_base,
  595. hwirq_base, &gic_irq_domain_ops, gic);
  596. if (WARN_ON(!gic->domain))
  597. return;
  598. gic_chip.flags |= gic_arch_extn.flags;
  599. gic_dist_init(gic);
  600. gic_cpu_init(gic);
  601. gic_pm_init(gic);
  602. }
  603. void __cpuinit gic_secondary_init(unsigned int gic_nr)
  604. {
  605. BUG_ON(gic_nr >= MAX_GIC_NR);
  606. gic_cpu_init(&gic_data[gic_nr]);
  607. }
  608. #ifdef CONFIG_SMP
  609. void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
  610. {
  611. int cpu;
  612. unsigned long map = 0;
  613. /* Convert our logical CPU mask into a physical one. */
  614. for_each_cpu(cpu, mask)
  615. map |= 1 << cpu_logical_map(cpu);
  616. /*
  617. * Ensure that stores to Normal memory are visible to the
  618. * other CPUs before issuing the IPI.
  619. */
  620. dsb();
  621. /* this always happens on GIC0 */
  622. writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
  623. }
  624. #endif
  625. #ifdef CONFIG_OF
  626. static int gic_cnt __initdata = 0;
  627. int __init gic_of_init(struct device_node *node, struct device_node *parent)
  628. {
  629. void __iomem *cpu_base;
  630. void __iomem *dist_base;
  631. u32 percpu_offset;
  632. int irq;
  633. if (WARN_ON(!node))
  634. return -ENODEV;
  635. dist_base = of_iomap(node, 0);
  636. WARN(!dist_base, "unable to map gic dist registers\n");
  637. cpu_base = of_iomap(node, 1);
  638. WARN(!cpu_base, "unable to map gic cpu registers\n");
  639. if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
  640. percpu_offset = 0;
  641. gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset, node);
  642. if (parent) {
  643. irq = irq_of_parse_and_map(node, 0);
  644. gic_cascade_irq(gic_cnt, irq);
  645. }
  646. gic_cnt++;
  647. return 0;
  648. }
  649. #endif