mmu.c 92 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  11. *
  12. * Authors:
  13. * Yaniv Kamay <yaniv@qumranet.com>
  14. * Avi Kivity <avi@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. #include "irq.h"
  21. #include "mmu.h"
  22. #include "x86.h"
  23. #include "kvm_cache_regs.h"
  24. #include "x86.h"
  25. #include <linux/kvm_host.h>
  26. #include <linux/types.h>
  27. #include <linux/string.h>
  28. #include <linux/mm.h>
  29. #include <linux/highmem.h>
  30. #include <linux/module.h>
  31. #include <linux/swap.h>
  32. #include <linux/hugetlb.h>
  33. #include <linux/compiler.h>
  34. #include <linux/srcu.h>
  35. #include <linux/slab.h>
  36. #include <linux/uaccess.h>
  37. #include <asm/page.h>
  38. #include <asm/cmpxchg.h>
  39. #include <asm/io.h>
  40. #include <asm/vmx.h>
  41. /*
  42. * When setting this variable to true it enables Two-Dimensional-Paging
  43. * where the hardware walks 2 page tables:
  44. * 1. the guest-virtual to guest-physical
  45. * 2. while doing 1. it walks guest-physical to host-physical
  46. * If the hardware supports that we don't need to do shadow paging.
  47. */
  48. bool tdp_enabled = false;
  49. enum {
  50. AUDIT_PRE_PAGE_FAULT,
  51. AUDIT_POST_PAGE_FAULT,
  52. AUDIT_PRE_PTE_WRITE,
  53. AUDIT_POST_PTE_WRITE,
  54. AUDIT_PRE_SYNC,
  55. AUDIT_POST_SYNC
  56. };
  57. char *audit_point_name[] = {
  58. "pre page fault",
  59. "post page fault",
  60. "pre pte write",
  61. "post pte write",
  62. "pre sync",
  63. "post sync"
  64. };
  65. #undef MMU_DEBUG
  66. #ifdef MMU_DEBUG
  67. #define pgprintk(x...) do { if (dbg) printk(x); } while (0)
  68. #define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
  69. #else
  70. #define pgprintk(x...) do { } while (0)
  71. #define rmap_printk(x...) do { } while (0)
  72. #endif
  73. #ifdef MMU_DEBUG
  74. static int dbg = 0;
  75. module_param(dbg, bool, 0644);
  76. #endif
  77. static int oos_shadow = 1;
  78. module_param(oos_shadow, bool, 0644);
  79. #ifndef MMU_DEBUG
  80. #define ASSERT(x) do { } while (0)
  81. #else
  82. #define ASSERT(x) \
  83. if (!(x)) { \
  84. printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
  85. __FILE__, __LINE__, #x); \
  86. }
  87. #endif
  88. #define PTE_PREFETCH_NUM 8
  89. #define PT_FIRST_AVAIL_BITS_SHIFT 9
  90. #define PT64_SECOND_AVAIL_BITS_SHIFT 52
  91. #define PT64_LEVEL_BITS 9
  92. #define PT64_LEVEL_SHIFT(level) \
  93. (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
  94. #define PT64_INDEX(address, level)\
  95. (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
  96. #define PT32_LEVEL_BITS 10
  97. #define PT32_LEVEL_SHIFT(level) \
  98. (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
  99. #define PT32_LVL_OFFSET_MASK(level) \
  100. (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  101. * PT32_LEVEL_BITS))) - 1))
  102. #define PT32_INDEX(address, level)\
  103. (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
  104. #define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
  105. #define PT64_DIR_BASE_ADDR_MASK \
  106. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
  107. #define PT64_LVL_ADDR_MASK(level) \
  108. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  109. * PT64_LEVEL_BITS))) - 1))
  110. #define PT64_LVL_OFFSET_MASK(level) \
  111. (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  112. * PT64_LEVEL_BITS))) - 1))
  113. #define PT32_BASE_ADDR_MASK PAGE_MASK
  114. #define PT32_DIR_BASE_ADDR_MASK \
  115. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
  116. #define PT32_LVL_ADDR_MASK(level) \
  117. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  118. * PT32_LEVEL_BITS))) - 1))
  119. #define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
  120. | PT64_NX_MASK)
  121. #define RMAP_EXT 4
  122. #define ACC_EXEC_MASK 1
  123. #define ACC_WRITE_MASK PT_WRITABLE_MASK
  124. #define ACC_USER_MASK PT_USER_MASK
  125. #define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
  126. #include <trace/events/kvm.h>
  127. #define CREATE_TRACE_POINTS
  128. #include "mmutrace.h"
  129. #define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
  130. #define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
  131. struct kvm_rmap_desc {
  132. u64 *sptes[RMAP_EXT];
  133. struct kvm_rmap_desc *more;
  134. };
  135. struct kvm_shadow_walk_iterator {
  136. u64 addr;
  137. hpa_t shadow_addr;
  138. int level;
  139. u64 *sptep;
  140. unsigned index;
  141. };
  142. #define for_each_shadow_entry(_vcpu, _addr, _walker) \
  143. for (shadow_walk_init(&(_walker), _vcpu, _addr); \
  144. shadow_walk_okay(&(_walker)); \
  145. shadow_walk_next(&(_walker)))
  146. typedef void (*mmu_parent_walk_fn) (struct kvm_mmu_page *sp, u64 *spte);
  147. static struct kmem_cache *pte_chain_cache;
  148. static struct kmem_cache *rmap_desc_cache;
  149. static struct kmem_cache *mmu_page_header_cache;
  150. static struct percpu_counter kvm_total_used_mmu_pages;
  151. static u64 __read_mostly shadow_trap_nonpresent_pte;
  152. static u64 __read_mostly shadow_notrap_nonpresent_pte;
  153. static u64 __read_mostly shadow_nx_mask;
  154. static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
  155. static u64 __read_mostly shadow_user_mask;
  156. static u64 __read_mostly shadow_accessed_mask;
  157. static u64 __read_mostly shadow_dirty_mask;
  158. static inline u64 rsvd_bits(int s, int e)
  159. {
  160. return ((1ULL << (e - s + 1)) - 1) << s;
  161. }
  162. void kvm_mmu_set_nonpresent_ptes(u64 trap_pte, u64 notrap_pte)
  163. {
  164. shadow_trap_nonpresent_pte = trap_pte;
  165. shadow_notrap_nonpresent_pte = notrap_pte;
  166. }
  167. EXPORT_SYMBOL_GPL(kvm_mmu_set_nonpresent_ptes);
  168. void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
  169. u64 dirty_mask, u64 nx_mask, u64 x_mask)
  170. {
  171. shadow_user_mask = user_mask;
  172. shadow_accessed_mask = accessed_mask;
  173. shadow_dirty_mask = dirty_mask;
  174. shadow_nx_mask = nx_mask;
  175. shadow_x_mask = x_mask;
  176. }
  177. EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
  178. static bool is_write_protection(struct kvm_vcpu *vcpu)
  179. {
  180. return kvm_read_cr0_bits(vcpu, X86_CR0_WP);
  181. }
  182. static int is_cpuid_PSE36(void)
  183. {
  184. return 1;
  185. }
  186. static int is_nx(struct kvm_vcpu *vcpu)
  187. {
  188. return vcpu->arch.efer & EFER_NX;
  189. }
  190. static int is_shadow_present_pte(u64 pte)
  191. {
  192. return pte != shadow_trap_nonpresent_pte
  193. && pte != shadow_notrap_nonpresent_pte;
  194. }
  195. static int is_large_pte(u64 pte)
  196. {
  197. return pte & PT_PAGE_SIZE_MASK;
  198. }
  199. static int is_writable_pte(unsigned long pte)
  200. {
  201. return pte & PT_WRITABLE_MASK;
  202. }
  203. static int is_dirty_gpte(unsigned long pte)
  204. {
  205. return pte & PT_DIRTY_MASK;
  206. }
  207. static int is_rmap_spte(u64 pte)
  208. {
  209. return is_shadow_present_pte(pte);
  210. }
  211. static int is_last_spte(u64 pte, int level)
  212. {
  213. if (level == PT_PAGE_TABLE_LEVEL)
  214. return 1;
  215. if (is_large_pte(pte))
  216. return 1;
  217. return 0;
  218. }
  219. static pfn_t spte_to_pfn(u64 pte)
  220. {
  221. return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  222. }
  223. static gfn_t pse36_gfn_delta(u32 gpte)
  224. {
  225. int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
  226. return (gpte & PT32_DIR_PSE36_MASK) << shift;
  227. }
  228. static void __set_spte(u64 *sptep, u64 spte)
  229. {
  230. set_64bit(sptep, spte);
  231. }
  232. static u64 __xchg_spte(u64 *sptep, u64 new_spte)
  233. {
  234. #ifdef CONFIG_X86_64
  235. return xchg(sptep, new_spte);
  236. #else
  237. u64 old_spte;
  238. do {
  239. old_spte = *sptep;
  240. } while (cmpxchg64(sptep, old_spte, new_spte) != old_spte);
  241. return old_spte;
  242. #endif
  243. }
  244. static bool spte_has_volatile_bits(u64 spte)
  245. {
  246. if (!shadow_accessed_mask)
  247. return false;
  248. if (!is_shadow_present_pte(spte))
  249. return false;
  250. if ((spte & shadow_accessed_mask) &&
  251. (!is_writable_pte(spte) || (spte & shadow_dirty_mask)))
  252. return false;
  253. return true;
  254. }
  255. static bool spte_is_bit_cleared(u64 old_spte, u64 new_spte, u64 bit_mask)
  256. {
  257. return (old_spte & bit_mask) && !(new_spte & bit_mask);
  258. }
  259. static void update_spte(u64 *sptep, u64 new_spte)
  260. {
  261. u64 mask, old_spte = *sptep;
  262. WARN_ON(!is_rmap_spte(new_spte));
  263. new_spte |= old_spte & shadow_dirty_mask;
  264. mask = shadow_accessed_mask;
  265. if (is_writable_pte(old_spte))
  266. mask |= shadow_dirty_mask;
  267. if (!spte_has_volatile_bits(old_spte) || (new_spte & mask) == mask)
  268. __set_spte(sptep, new_spte);
  269. else
  270. old_spte = __xchg_spte(sptep, new_spte);
  271. if (!shadow_accessed_mask)
  272. return;
  273. if (spte_is_bit_cleared(old_spte, new_spte, shadow_accessed_mask))
  274. kvm_set_pfn_accessed(spte_to_pfn(old_spte));
  275. if (spte_is_bit_cleared(old_spte, new_spte, shadow_dirty_mask))
  276. kvm_set_pfn_dirty(spte_to_pfn(old_spte));
  277. }
  278. static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
  279. struct kmem_cache *base_cache, int min)
  280. {
  281. void *obj;
  282. if (cache->nobjs >= min)
  283. return 0;
  284. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  285. obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
  286. if (!obj)
  287. return -ENOMEM;
  288. cache->objects[cache->nobjs++] = obj;
  289. }
  290. return 0;
  291. }
  292. static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc,
  293. struct kmem_cache *cache)
  294. {
  295. while (mc->nobjs)
  296. kmem_cache_free(cache, mc->objects[--mc->nobjs]);
  297. }
  298. static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
  299. int min)
  300. {
  301. void *page;
  302. if (cache->nobjs >= min)
  303. return 0;
  304. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  305. page = (void *)__get_free_page(GFP_KERNEL);
  306. if (!page)
  307. return -ENOMEM;
  308. cache->objects[cache->nobjs++] = page;
  309. }
  310. return 0;
  311. }
  312. static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
  313. {
  314. while (mc->nobjs)
  315. free_page((unsigned long)mc->objects[--mc->nobjs]);
  316. }
  317. static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
  318. {
  319. int r;
  320. r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_chain_cache,
  321. pte_chain_cache, 4);
  322. if (r)
  323. goto out;
  324. r = mmu_topup_memory_cache(&vcpu->arch.mmu_rmap_desc_cache,
  325. rmap_desc_cache, 4 + PTE_PREFETCH_NUM);
  326. if (r)
  327. goto out;
  328. r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
  329. if (r)
  330. goto out;
  331. r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
  332. mmu_page_header_cache, 4);
  333. out:
  334. return r;
  335. }
  336. static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
  337. {
  338. mmu_free_memory_cache(&vcpu->arch.mmu_pte_chain_cache, pte_chain_cache);
  339. mmu_free_memory_cache(&vcpu->arch.mmu_rmap_desc_cache, rmap_desc_cache);
  340. mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
  341. mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache,
  342. mmu_page_header_cache);
  343. }
  344. static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc,
  345. size_t size)
  346. {
  347. void *p;
  348. BUG_ON(!mc->nobjs);
  349. p = mc->objects[--mc->nobjs];
  350. return p;
  351. }
  352. static struct kvm_pte_chain *mmu_alloc_pte_chain(struct kvm_vcpu *vcpu)
  353. {
  354. return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_chain_cache,
  355. sizeof(struct kvm_pte_chain));
  356. }
  357. static void mmu_free_pte_chain(struct kvm_pte_chain *pc)
  358. {
  359. kmem_cache_free(pte_chain_cache, pc);
  360. }
  361. static struct kvm_rmap_desc *mmu_alloc_rmap_desc(struct kvm_vcpu *vcpu)
  362. {
  363. return mmu_memory_cache_alloc(&vcpu->arch.mmu_rmap_desc_cache,
  364. sizeof(struct kvm_rmap_desc));
  365. }
  366. static void mmu_free_rmap_desc(struct kvm_rmap_desc *rd)
  367. {
  368. kmem_cache_free(rmap_desc_cache, rd);
  369. }
  370. static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
  371. {
  372. if (!sp->role.direct)
  373. return sp->gfns[index];
  374. return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS));
  375. }
  376. static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn)
  377. {
  378. if (sp->role.direct)
  379. BUG_ON(gfn != kvm_mmu_page_get_gfn(sp, index));
  380. else
  381. sp->gfns[index] = gfn;
  382. }
  383. /*
  384. * Return the pointer to the large page information for a given gfn,
  385. * handling slots that are not large page aligned.
  386. */
  387. static struct kvm_lpage_info *lpage_info_slot(gfn_t gfn,
  388. struct kvm_memory_slot *slot,
  389. int level)
  390. {
  391. unsigned long idx;
  392. idx = (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
  393. (slot->base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
  394. return &slot->lpage_info[level - 2][idx];
  395. }
  396. static void account_shadowed(struct kvm *kvm, gfn_t gfn)
  397. {
  398. struct kvm_memory_slot *slot;
  399. struct kvm_lpage_info *linfo;
  400. int i;
  401. slot = gfn_to_memslot(kvm, gfn);
  402. for (i = PT_DIRECTORY_LEVEL;
  403. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  404. linfo = lpage_info_slot(gfn, slot, i);
  405. linfo->write_count += 1;
  406. }
  407. }
  408. static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
  409. {
  410. struct kvm_memory_slot *slot;
  411. struct kvm_lpage_info *linfo;
  412. int i;
  413. slot = gfn_to_memslot(kvm, gfn);
  414. for (i = PT_DIRECTORY_LEVEL;
  415. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  416. linfo = lpage_info_slot(gfn, slot, i);
  417. linfo->write_count -= 1;
  418. WARN_ON(linfo->write_count < 0);
  419. }
  420. }
  421. static int has_wrprotected_page(struct kvm *kvm,
  422. gfn_t gfn,
  423. int level)
  424. {
  425. struct kvm_memory_slot *slot;
  426. struct kvm_lpage_info *linfo;
  427. slot = gfn_to_memslot(kvm, gfn);
  428. if (slot) {
  429. linfo = lpage_info_slot(gfn, slot, level);
  430. return linfo->write_count;
  431. }
  432. return 1;
  433. }
  434. static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
  435. {
  436. unsigned long page_size;
  437. int i, ret = 0;
  438. page_size = kvm_host_page_size(kvm, gfn);
  439. for (i = PT_PAGE_TABLE_LEVEL;
  440. i < (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES); ++i) {
  441. if (page_size >= KVM_HPAGE_SIZE(i))
  442. ret = i;
  443. else
  444. break;
  445. }
  446. return ret;
  447. }
  448. static bool mapping_level_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t large_gfn)
  449. {
  450. struct kvm_memory_slot *slot;
  451. slot = gfn_to_memslot(vcpu->kvm, large_gfn);
  452. if (slot && slot->dirty_bitmap)
  453. return true;
  454. return false;
  455. }
  456. static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn)
  457. {
  458. int host_level, level, max_level;
  459. host_level = host_mapping_level(vcpu->kvm, large_gfn);
  460. if (host_level == PT_PAGE_TABLE_LEVEL)
  461. return host_level;
  462. max_level = kvm_x86_ops->get_lpage_level() < host_level ?
  463. kvm_x86_ops->get_lpage_level() : host_level;
  464. for (level = PT_DIRECTORY_LEVEL; level <= max_level; ++level)
  465. if (has_wrprotected_page(vcpu->kvm, large_gfn, level))
  466. break;
  467. return level - 1;
  468. }
  469. /*
  470. * Take gfn and return the reverse mapping to it.
  471. */
  472. static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int level)
  473. {
  474. struct kvm_memory_slot *slot;
  475. struct kvm_lpage_info *linfo;
  476. slot = gfn_to_memslot(kvm, gfn);
  477. if (likely(level == PT_PAGE_TABLE_LEVEL))
  478. return &slot->rmap[gfn - slot->base_gfn];
  479. linfo = lpage_info_slot(gfn, slot, level);
  480. return &linfo->rmap_pde;
  481. }
  482. /*
  483. * Reverse mapping data structures:
  484. *
  485. * If rmapp bit zero is zero, then rmapp point to the shadw page table entry
  486. * that points to page_address(page).
  487. *
  488. * If rmapp bit zero is one, (then rmap & ~1) points to a struct kvm_rmap_desc
  489. * containing more mappings.
  490. *
  491. * Returns the number of rmap entries before the spte was added or zero if
  492. * the spte was not added.
  493. *
  494. */
  495. static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  496. {
  497. struct kvm_mmu_page *sp;
  498. struct kvm_rmap_desc *desc;
  499. unsigned long *rmapp;
  500. int i, count = 0;
  501. if (!is_rmap_spte(*spte))
  502. return count;
  503. sp = page_header(__pa(spte));
  504. kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn);
  505. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
  506. if (!*rmapp) {
  507. rmap_printk("rmap_add: %p %llx 0->1\n", spte, *spte);
  508. *rmapp = (unsigned long)spte;
  509. } else if (!(*rmapp & 1)) {
  510. rmap_printk("rmap_add: %p %llx 1->many\n", spte, *spte);
  511. desc = mmu_alloc_rmap_desc(vcpu);
  512. desc->sptes[0] = (u64 *)*rmapp;
  513. desc->sptes[1] = spte;
  514. *rmapp = (unsigned long)desc | 1;
  515. ++count;
  516. } else {
  517. rmap_printk("rmap_add: %p %llx many->many\n", spte, *spte);
  518. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  519. while (desc->sptes[RMAP_EXT-1] && desc->more) {
  520. desc = desc->more;
  521. count += RMAP_EXT;
  522. }
  523. if (desc->sptes[RMAP_EXT-1]) {
  524. desc->more = mmu_alloc_rmap_desc(vcpu);
  525. desc = desc->more;
  526. }
  527. for (i = 0; desc->sptes[i]; ++i)
  528. ++count;
  529. desc->sptes[i] = spte;
  530. }
  531. return count;
  532. }
  533. static void rmap_desc_remove_entry(unsigned long *rmapp,
  534. struct kvm_rmap_desc *desc,
  535. int i,
  536. struct kvm_rmap_desc *prev_desc)
  537. {
  538. int j;
  539. for (j = RMAP_EXT - 1; !desc->sptes[j] && j > i; --j)
  540. ;
  541. desc->sptes[i] = desc->sptes[j];
  542. desc->sptes[j] = NULL;
  543. if (j != 0)
  544. return;
  545. if (!prev_desc && !desc->more)
  546. *rmapp = (unsigned long)desc->sptes[0];
  547. else
  548. if (prev_desc)
  549. prev_desc->more = desc->more;
  550. else
  551. *rmapp = (unsigned long)desc->more | 1;
  552. mmu_free_rmap_desc(desc);
  553. }
  554. static void rmap_remove(struct kvm *kvm, u64 *spte)
  555. {
  556. struct kvm_rmap_desc *desc;
  557. struct kvm_rmap_desc *prev_desc;
  558. struct kvm_mmu_page *sp;
  559. gfn_t gfn;
  560. unsigned long *rmapp;
  561. int i;
  562. sp = page_header(__pa(spte));
  563. gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt);
  564. rmapp = gfn_to_rmap(kvm, gfn, sp->role.level);
  565. if (!*rmapp) {
  566. printk(KERN_ERR "rmap_remove: %p 0->BUG\n", spte);
  567. BUG();
  568. } else if (!(*rmapp & 1)) {
  569. rmap_printk("rmap_remove: %p 1->0\n", spte);
  570. if ((u64 *)*rmapp != spte) {
  571. printk(KERN_ERR "rmap_remove: %p 1->BUG\n", spte);
  572. BUG();
  573. }
  574. *rmapp = 0;
  575. } else {
  576. rmap_printk("rmap_remove: %p many->many\n", spte);
  577. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  578. prev_desc = NULL;
  579. while (desc) {
  580. for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i)
  581. if (desc->sptes[i] == spte) {
  582. rmap_desc_remove_entry(rmapp,
  583. desc, i,
  584. prev_desc);
  585. return;
  586. }
  587. prev_desc = desc;
  588. desc = desc->more;
  589. }
  590. pr_err("rmap_remove: %p many->many\n", spte);
  591. BUG();
  592. }
  593. }
  594. static int set_spte_track_bits(u64 *sptep, u64 new_spte)
  595. {
  596. pfn_t pfn;
  597. u64 old_spte = *sptep;
  598. if (!spte_has_volatile_bits(old_spte))
  599. __set_spte(sptep, new_spte);
  600. else
  601. old_spte = __xchg_spte(sptep, new_spte);
  602. if (!is_rmap_spte(old_spte))
  603. return 0;
  604. pfn = spte_to_pfn(old_spte);
  605. if (!shadow_accessed_mask || old_spte & shadow_accessed_mask)
  606. kvm_set_pfn_accessed(pfn);
  607. if (!shadow_dirty_mask || (old_spte & shadow_dirty_mask))
  608. kvm_set_pfn_dirty(pfn);
  609. return 1;
  610. }
  611. static void drop_spte(struct kvm *kvm, u64 *sptep, u64 new_spte)
  612. {
  613. if (set_spte_track_bits(sptep, new_spte))
  614. rmap_remove(kvm, sptep);
  615. }
  616. static u64 *rmap_next(struct kvm *kvm, unsigned long *rmapp, u64 *spte)
  617. {
  618. struct kvm_rmap_desc *desc;
  619. u64 *prev_spte;
  620. int i;
  621. if (!*rmapp)
  622. return NULL;
  623. else if (!(*rmapp & 1)) {
  624. if (!spte)
  625. return (u64 *)*rmapp;
  626. return NULL;
  627. }
  628. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  629. prev_spte = NULL;
  630. while (desc) {
  631. for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i) {
  632. if (prev_spte == spte)
  633. return desc->sptes[i];
  634. prev_spte = desc->sptes[i];
  635. }
  636. desc = desc->more;
  637. }
  638. return NULL;
  639. }
  640. static int rmap_write_protect(struct kvm *kvm, u64 gfn)
  641. {
  642. unsigned long *rmapp;
  643. u64 *spte;
  644. int i, write_protected = 0;
  645. rmapp = gfn_to_rmap(kvm, gfn, PT_PAGE_TABLE_LEVEL);
  646. spte = rmap_next(kvm, rmapp, NULL);
  647. while (spte) {
  648. BUG_ON(!spte);
  649. BUG_ON(!(*spte & PT_PRESENT_MASK));
  650. rmap_printk("rmap_write_protect: spte %p %llx\n", spte, *spte);
  651. if (is_writable_pte(*spte)) {
  652. update_spte(spte, *spte & ~PT_WRITABLE_MASK);
  653. write_protected = 1;
  654. }
  655. spte = rmap_next(kvm, rmapp, spte);
  656. }
  657. /* check for huge page mappings */
  658. for (i = PT_DIRECTORY_LEVEL;
  659. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  660. rmapp = gfn_to_rmap(kvm, gfn, i);
  661. spte = rmap_next(kvm, rmapp, NULL);
  662. while (spte) {
  663. BUG_ON(!spte);
  664. BUG_ON(!(*spte & PT_PRESENT_MASK));
  665. BUG_ON((*spte & (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK)) != (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK));
  666. pgprintk("rmap_write_protect(large): spte %p %llx %lld\n", spte, *spte, gfn);
  667. if (is_writable_pte(*spte)) {
  668. drop_spte(kvm, spte,
  669. shadow_trap_nonpresent_pte);
  670. --kvm->stat.lpages;
  671. spte = NULL;
  672. write_protected = 1;
  673. }
  674. spte = rmap_next(kvm, rmapp, spte);
  675. }
  676. }
  677. return write_protected;
  678. }
  679. static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp,
  680. unsigned long data)
  681. {
  682. u64 *spte;
  683. int need_tlb_flush = 0;
  684. while ((spte = rmap_next(kvm, rmapp, NULL))) {
  685. BUG_ON(!(*spte & PT_PRESENT_MASK));
  686. rmap_printk("kvm_rmap_unmap_hva: spte %p %llx\n", spte, *spte);
  687. drop_spte(kvm, spte, shadow_trap_nonpresent_pte);
  688. need_tlb_flush = 1;
  689. }
  690. return need_tlb_flush;
  691. }
  692. static int kvm_set_pte_rmapp(struct kvm *kvm, unsigned long *rmapp,
  693. unsigned long data)
  694. {
  695. int need_flush = 0;
  696. u64 *spte, new_spte;
  697. pte_t *ptep = (pte_t *)data;
  698. pfn_t new_pfn;
  699. WARN_ON(pte_huge(*ptep));
  700. new_pfn = pte_pfn(*ptep);
  701. spte = rmap_next(kvm, rmapp, NULL);
  702. while (spte) {
  703. BUG_ON(!is_shadow_present_pte(*spte));
  704. rmap_printk("kvm_set_pte_rmapp: spte %p %llx\n", spte, *spte);
  705. need_flush = 1;
  706. if (pte_write(*ptep)) {
  707. drop_spte(kvm, spte, shadow_trap_nonpresent_pte);
  708. spte = rmap_next(kvm, rmapp, NULL);
  709. } else {
  710. new_spte = *spte &~ (PT64_BASE_ADDR_MASK);
  711. new_spte |= (u64)new_pfn << PAGE_SHIFT;
  712. new_spte &= ~PT_WRITABLE_MASK;
  713. new_spte &= ~SPTE_HOST_WRITEABLE;
  714. new_spte &= ~shadow_accessed_mask;
  715. set_spte_track_bits(spte, new_spte);
  716. spte = rmap_next(kvm, rmapp, spte);
  717. }
  718. }
  719. if (need_flush)
  720. kvm_flush_remote_tlbs(kvm);
  721. return 0;
  722. }
  723. static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
  724. unsigned long data,
  725. int (*handler)(struct kvm *kvm, unsigned long *rmapp,
  726. unsigned long data))
  727. {
  728. int i, j;
  729. int ret;
  730. int retval = 0;
  731. struct kvm_memslots *slots;
  732. slots = kvm_memslots(kvm);
  733. for (i = 0; i < slots->nmemslots; i++) {
  734. struct kvm_memory_slot *memslot = &slots->memslots[i];
  735. unsigned long start = memslot->userspace_addr;
  736. unsigned long end;
  737. end = start + (memslot->npages << PAGE_SHIFT);
  738. if (hva >= start && hva < end) {
  739. gfn_t gfn_offset = (hva - start) >> PAGE_SHIFT;
  740. gfn_t gfn = memslot->base_gfn + gfn_offset;
  741. ret = handler(kvm, &memslot->rmap[gfn_offset], data);
  742. for (j = 0; j < KVM_NR_PAGE_SIZES - 1; ++j) {
  743. struct kvm_lpage_info *linfo;
  744. linfo = lpage_info_slot(gfn, memslot,
  745. PT_DIRECTORY_LEVEL + j);
  746. ret |= handler(kvm, &linfo->rmap_pde, data);
  747. }
  748. trace_kvm_age_page(hva, memslot, ret);
  749. retval |= ret;
  750. }
  751. }
  752. return retval;
  753. }
  754. int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
  755. {
  756. return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
  757. }
  758. void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
  759. {
  760. kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
  761. }
  762. static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
  763. unsigned long data)
  764. {
  765. u64 *spte;
  766. int young = 0;
  767. /*
  768. * Emulate the accessed bit for EPT, by checking if this page has
  769. * an EPT mapping, and clearing it if it does. On the next access,
  770. * a new EPT mapping will be established.
  771. * This has some overhead, but not as much as the cost of swapping
  772. * out actively used pages or breaking up actively used hugepages.
  773. */
  774. if (!shadow_accessed_mask)
  775. return kvm_unmap_rmapp(kvm, rmapp, data);
  776. spte = rmap_next(kvm, rmapp, NULL);
  777. while (spte) {
  778. int _young;
  779. u64 _spte = *spte;
  780. BUG_ON(!(_spte & PT_PRESENT_MASK));
  781. _young = _spte & PT_ACCESSED_MASK;
  782. if (_young) {
  783. young = 1;
  784. clear_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
  785. }
  786. spte = rmap_next(kvm, rmapp, spte);
  787. }
  788. return young;
  789. }
  790. static int kvm_test_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
  791. unsigned long data)
  792. {
  793. u64 *spte;
  794. int young = 0;
  795. /*
  796. * If there's no access bit in the secondary pte set by the
  797. * hardware it's up to gup-fast/gup to set the access bit in
  798. * the primary pte or in the page structure.
  799. */
  800. if (!shadow_accessed_mask)
  801. goto out;
  802. spte = rmap_next(kvm, rmapp, NULL);
  803. while (spte) {
  804. u64 _spte = *spte;
  805. BUG_ON(!(_spte & PT_PRESENT_MASK));
  806. young = _spte & PT_ACCESSED_MASK;
  807. if (young) {
  808. young = 1;
  809. break;
  810. }
  811. spte = rmap_next(kvm, rmapp, spte);
  812. }
  813. out:
  814. return young;
  815. }
  816. #define RMAP_RECYCLE_THRESHOLD 1000
  817. static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  818. {
  819. unsigned long *rmapp;
  820. struct kvm_mmu_page *sp;
  821. sp = page_header(__pa(spte));
  822. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
  823. kvm_unmap_rmapp(vcpu->kvm, rmapp, 0);
  824. kvm_flush_remote_tlbs(vcpu->kvm);
  825. }
  826. int kvm_age_hva(struct kvm *kvm, unsigned long hva)
  827. {
  828. return kvm_handle_hva(kvm, hva, 0, kvm_age_rmapp);
  829. }
  830. int kvm_test_age_hva(struct kvm *kvm, unsigned long hva)
  831. {
  832. return kvm_handle_hva(kvm, hva, 0, kvm_test_age_rmapp);
  833. }
  834. #ifdef MMU_DEBUG
  835. static int is_empty_shadow_page(u64 *spt)
  836. {
  837. u64 *pos;
  838. u64 *end;
  839. for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
  840. if (is_shadow_present_pte(*pos)) {
  841. printk(KERN_ERR "%s: %p %llx\n", __func__,
  842. pos, *pos);
  843. return 0;
  844. }
  845. return 1;
  846. }
  847. #endif
  848. /*
  849. * This value is the sum of all of the kvm instances's
  850. * kvm->arch.n_used_mmu_pages values. We need a global,
  851. * aggregate version in order to make the slab shrinker
  852. * faster
  853. */
  854. static inline void kvm_mod_used_mmu_pages(struct kvm *kvm, int nr)
  855. {
  856. kvm->arch.n_used_mmu_pages += nr;
  857. percpu_counter_add(&kvm_total_used_mmu_pages, nr);
  858. }
  859. static void kvm_mmu_free_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  860. {
  861. ASSERT(is_empty_shadow_page(sp->spt));
  862. hlist_del(&sp->hash_link);
  863. list_del(&sp->link);
  864. free_page((unsigned long)sp->spt);
  865. if (!sp->role.direct)
  866. free_page((unsigned long)sp->gfns);
  867. kmem_cache_free(mmu_page_header_cache, sp);
  868. kvm_mod_used_mmu_pages(kvm, -1);
  869. }
  870. static unsigned kvm_page_table_hashfn(gfn_t gfn)
  871. {
  872. return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
  873. }
  874. static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
  875. u64 *parent_pte, int direct)
  876. {
  877. struct kvm_mmu_page *sp;
  878. sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache, sizeof *sp);
  879. sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
  880. if (!direct)
  881. sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache,
  882. PAGE_SIZE);
  883. set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
  884. list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
  885. bitmap_zero(sp->slot_bitmap, KVM_MEMORY_SLOTS + KVM_PRIVATE_MEM_SLOTS);
  886. sp->multimapped = 0;
  887. sp->parent_pte = parent_pte;
  888. kvm_mod_used_mmu_pages(vcpu->kvm, +1);
  889. return sp;
  890. }
  891. static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
  892. struct kvm_mmu_page *sp, u64 *parent_pte)
  893. {
  894. struct kvm_pte_chain *pte_chain;
  895. struct hlist_node *node;
  896. int i;
  897. if (!parent_pte)
  898. return;
  899. if (!sp->multimapped) {
  900. u64 *old = sp->parent_pte;
  901. if (!old) {
  902. sp->parent_pte = parent_pte;
  903. return;
  904. }
  905. sp->multimapped = 1;
  906. pte_chain = mmu_alloc_pte_chain(vcpu);
  907. INIT_HLIST_HEAD(&sp->parent_ptes);
  908. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  909. pte_chain->parent_ptes[0] = old;
  910. }
  911. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link) {
  912. if (pte_chain->parent_ptes[NR_PTE_CHAIN_ENTRIES-1])
  913. continue;
  914. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i)
  915. if (!pte_chain->parent_ptes[i]) {
  916. pte_chain->parent_ptes[i] = parent_pte;
  917. return;
  918. }
  919. }
  920. pte_chain = mmu_alloc_pte_chain(vcpu);
  921. BUG_ON(!pte_chain);
  922. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  923. pte_chain->parent_ptes[0] = parent_pte;
  924. }
  925. static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
  926. u64 *parent_pte)
  927. {
  928. struct kvm_pte_chain *pte_chain;
  929. struct hlist_node *node;
  930. int i;
  931. if (!sp->multimapped) {
  932. BUG_ON(sp->parent_pte != parent_pte);
  933. sp->parent_pte = NULL;
  934. return;
  935. }
  936. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  937. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  938. if (!pte_chain->parent_ptes[i])
  939. break;
  940. if (pte_chain->parent_ptes[i] != parent_pte)
  941. continue;
  942. while (i + 1 < NR_PTE_CHAIN_ENTRIES
  943. && pte_chain->parent_ptes[i + 1]) {
  944. pte_chain->parent_ptes[i]
  945. = pte_chain->parent_ptes[i + 1];
  946. ++i;
  947. }
  948. pte_chain->parent_ptes[i] = NULL;
  949. if (i == 0) {
  950. hlist_del(&pte_chain->link);
  951. mmu_free_pte_chain(pte_chain);
  952. if (hlist_empty(&sp->parent_ptes)) {
  953. sp->multimapped = 0;
  954. sp->parent_pte = NULL;
  955. }
  956. }
  957. return;
  958. }
  959. BUG();
  960. }
  961. static void mmu_parent_walk(struct kvm_mmu_page *sp, mmu_parent_walk_fn fn)
  962. {
  963. struct kvm_pte_chain *pte_chain;
  964. struct hlist_node *node;
  965. struct kvm_mmu_page *parent_sp;
  966. int i;
  967. if (!sp->multimapped && sp->parent_pte) {
  968. parent_sp = page_header(__pa(sp->parent_pte));
  969. fn(parent_sp, sp->parent_pte);
  970. return;
  971. }
  972. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  973. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  974. u64 *spte = pte_chain->parent_ptes[i];
  975. if (!spte)
  976. break;
  977. parent_sp = page_header(__pa(spte));
  978. fn(parent_sp, spte);
  979. }
  980. }
  981. static void mark_unsync(struct kvm_mmu_page *sp, u64 *spte);
  982. static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
  983. {
  984. mmu_parent_walk(sp, mark_unsync);
  985. }
  986. static void mark_unsync(struct kvm_mmu_page *sp, u64 *spte)
  987. {
  988. unsigned int index;
  989. index = spte - sp->spt;
  990. if (__test_and_set_bit(index, sp->unsync_child_bitmap))
  991. return;
  992. if (sp->unsync_children++)
  993. return;
  994. kvm_mmu_mark_parents_unsync(sp);
  995. }
  996. static void nonpaging_prefetch_page(struct kvm_vcpu *vcpu,
  997. struct kvm_mmu_page *sp)
  998. {
  999. int i;
  1000. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  1001. sp->spt[i] = shadow_trap_nonpresent_pte;
  1002. }
  1003. static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
  1004. struct kvm_mmu_page *sp)
  1005. {
  1006. return 1;
  1007. }
  1008. static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  1009. {
  1010. }
  1011. #define KVM_PAGE_ARRAY_NR 16
  1012. struct kvm_mmu_pages {
  1013. struct mmu_page_and_offset {
  1014. struct kvm_mmu_page *sp;
  1015. unsigned int idx;
  1016. } page[KVM_PAGE_ARRAY_NR];
  1017. unsigned int nr;
  1018. };
  1019. #define for_each_unsync_children(bitmap, idx) \
  1020. for (idx = find_first_bit(bitmap, 512); \
  1021. idx < 512; \
  1022. idx = find_next_bit(bitmap, 512, idx+1))
  1023. static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
  1024. int idx)
  1025. {
  1026. int i;
  1027. if (sp->unsync)
  1028. for (i=0; i < pvec->nr; i++)
  1029. if (pvec->page[i].sp == sp)
  1030. return 0;
  1031. pvec->page[pvec->nr].sp = sp;
  1032. pvec->page[pvec->nr].idx = idx;
  1033. pvec->nr++;
  1034. return (pvec->nr == KVM_PAGE_ARRAY_NR);
  1035. }
  1036. static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
  1037. struct kvm_mmu_pages *pvec)
  1038. {
  1039. int i, ret, nr_unsync_leaf = 0;
  1040. for_each_unsync_children(sp->unsync_child_bitmap, i) {
  1041. struct kvm_mmu_page *child;
  1042. u64 ent = sp->spt[i];
  1043. if (!is_shadow_present_pte(ent) || is_large_pte(ent))
  1044. goto clear_child_bitmap;
  1045. child = page_header(ent & PT64_BASE_ADDR_MASK);
  1046. if (child->unsync_children) {
  1047. if (mmu_pages_add(pvec, child, i))
  1048. return -ENOSPC;
  1049. ret = __mmu_unsync_walk(child, pvec);
  1050. if (!ret)
  1051. goto clear_child_bitmap;
  1052. else if (ret > 0)
  1053. nr_unsync_leaf += ret;
  1054. else
  1055. return ret;
  1056. } else if (child->unsync) {
  1057. nr_unsync_leaf++;
  1058. if (mmu_pages_add(pvec, child, i))
  1059. return -ENOSPC;
  1060. } else
  1061. goto clear_child_bitmap;
  1062. continue;
  1063. clear_child_bitmap:
  1064. __clear_bit(i, sp->unsync_child_bitmap);
  1065. sp->unsync_children--;
  1066. WARN_ON((int)sp->unsync_children < 0);
  1067. }
  1068. return nr_unsync_leaf;
  1069. }
  1070. static int mmu_unsync_walk(struct kvm_mmu_page *sp,
  1071. struct kvm_mmu_pages *pvec)
  1072. {
  1073. if (!sp->unsync_children)
  1074. return 0;
  1075. mmu_pages_add(pvec, sp, 0);
  1076. return __mmu_unsync_walk(sp, pvec);
  1077. }
  1078. static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  1079. {
  1080. WARN_ON(!sp->unsync);
  1081. trace_kvm_mmu_sync_page(sp);
  1082. sp->unsync = 0;
  1083. --kvm->stat.mmu_unsync;
  1084. }
  1085. static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
  1086. struct list_head *invalid_list);
  1087. static void kvm_mmu_commit_zap_page(struct kvm *kvm,
  1088. struct list_head *invalid_list);
  1089. #define for_each_gfn_sp(kvm, sp, gfn, pos) \
  1090. hlist_for_each_entry(sp, pos, \
  1091. &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
  1092. if ((sp)->gfn != (gfn)) {} else
  1093. #define for_each_gfn_indirect_valid_sp(kvm, sp, gfn, pos) \
  1094. hlist_for_each_entry(sp, pos, \
  1095. &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
  1096. if ((sp)->gfn != (gfn) || (sp)->role.direct || \
  1097. (sp)->role.invalid) {} else
  1098. /* @sp->gfn should be write-protected at the call site */
  1099. static int __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  1100. struct list_head *invalid_list, bool clear_unsync)
  1101. {
  1102. if (sp->role.cr4_pae != !!is_pae(vcpu)) {
  1103. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
  1104. return 1;
  1105. }
  1106. if (clear_unsync)
  1107. kvm_unlink_unsync_page(vcpu->kvm, sp);
  1108. if (vcpu->arch.mmu.sync_page(vcpu, sp)) {
  1109. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
  1110. return 1;
  1111. }
  1112. kvm_mmu_flush_tlb(vcpu);
  1113. return 0;
  1114. }
  1115. static int kvm_sync_page_transient(struct kvm_vcpu *vcpu,
  1116. struct kvm_mmu_page *sp)
  1117. {
  1118. LIST_HEAD(invalid_list);
  1119. int ret;
  1120. ret = __kvm_sync_page(vcpu, sp, &invalid_list, false);
  1121. if (ret)
  1122. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1123. return ret;
  1124. }
  1125. static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  1126. struct list_head *invalid_list)
  1127. {
  1128. return __kvm_sync_page(vcpu, sp, invalid_list, true);
  1129. }
  1130. /* @gfn should be write-protected at the call site */
  1131. static void kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
  1132. {
  1133. struct kvm_mmu_page *s;
  1134. struct hlist_node *node;
  1135. LIST_HEAD(invalid_list);
  1136. bool flush = false;
  1137. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
  1138. if (!s->unsync)
  1139. continue;
  1140. WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
  1141. kvm_unlink_unsync_page(vcpu->kvm, s);
  1142. if ((s->role.cr4_pae != !!is_pae(vcpu)) ||
  1143. (vcpu->arch.mmu.sync_page(vcpu, s))) {
  1144. kvm_mmu_prepare_zap_page(vcpu->kvm, s, &invalid_list);
  1145. continue;
  1146. }
  1147. flush = true;
  1148. }
  1149. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1150. if (flush)
  1151. kvm_mmu_flush_tlb(vcpu);
  1152. }
  1153. struct mmu_page_path {
  1154. struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
  1155. unsigned int idx[PT64_ROOT_LEVEL-1];
  1156. };
  1157. #define for_each_sp(pvec, sp, parents, i) \
  1158. for (i = mmu_pages_next(&pvec, &parents, -1), \
  1159. sp = pvec.page[i].sp; \
  1160. i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
  1161. i = mmu_pages_next(&pvec, &parents, i))
  1162. static int mmu_pages_next(struct kvm_mmu_pages *pvec,
  1163. struct mmu_page_path *parents,
  1164. int i)
  1165. {
  1166. int n;
  1167. for (n = i+1; n < pvec->nr; n++) {
  1168. struct kvm_mmu_page *sp = pvec->page[n].sp;
  1169. if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
  1170. parents->idx[0] = pvec->page[n].idx;
  1171. return n;
  1172. }
  1173. parents->parent[sp->role.level-2] = sp;
  1174. parents->idx[sp->role.level-1] = pvec->page[n].idx;
  1175. }
  1176. return n;
  1177. }
  1178. static void mmu_pages_clear_parents(struct mmu_page_path *parents)
  1179. {
  1180. struct kvm_mmu_page *sp;
  1181. unsigned int level = 0;
  1182. do {
  1183. unsigned int idx = parents->idx[level];
  1184. sp = parents->parent[level];
  1185. if (!sp)
  1186. return;
  1187. --sp->unsync_children;
  1188. WARN_ON((int)sp->unsync_children < 0);
  1189. __clear_bit(idx, sp->unsync_child_bitmap);
  1190. level++;
  1191. } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
  1192. }
  1193. static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
  1194. struct mmu_page_path *parents,
  1195. struct kvm_mmu_pages *pvec)
  1196. {
  1197. parents->parent[parent->role.level-1] = NULL;
  1198. pvec->nr = 0;
  1199. }
  1200. static void mmu_sync_children(struct kvm_vcpu *vcpu,
  1201. struct kvm_mmu_page *parent)
  1202. {
  1203. int i;
  1204. struct kvm_mmu_page *sp;
  1205. struct mmu_page_path parents;
  1206. struct kvm_mmu_pages pages;
  1207. LIST_HEAD(invalid_list);
  1208. kvm_mmu_pages_init(parent, &parents, &pages);
  1209. while (mmu_unsync_walk(parent, &pages)) {
  1210. int protected = 0;
  1211. for_each_sp(pages, sp, parents, i)
  1212. protected |= rmap_write_protect(vcpu->kvm, sp->gfn);
  1213. if (protected)
  1214. kvm_flush_remote_tlbs(vcpu->kvm);
  1215. for_each_sp(pages, sp, parents, i) {
  1216. kvm_sync_page(vcpu, sp, &invalid_list);
  1217. mmu_pages_clear_parents(&parents);
  1218. }
  1219. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1220. cond_resched_lock(&vcpu->kvm->mmu_lock);
  1221. kvm_mmu_pages_init(parent, &parents, &pages);
  1222. }
  1223. }
  1224. static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
  1225. gfn_t gfn,
  1226. gva_t gaddr,
  1227. unsigned level,
  1228. int direct,
  1229. unsigned access,
  1230. u64 *parent_pte)
  1231. {
  1232. union kvm_mmu_page_role role;
  1233. unsigned quadrant;
  1234. struct kvm_mmu_page *sp;
  1235. struct hlist_node *node;
  1236. bool need_sync = false;
  1237. role = vcpu->arch.mmu.base_role;
  1238. role.level = level;
  1239. role.direct = direct;
  1240. if (role.direct)
  1241. role.cr4_pae = 0;
  1242. role.access = access;
  1243. if (!vcpu->arch.mmu.direct_map
  1244. && vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
  1245. quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
  1246. quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
  1247. role.quadrant = quadrant;
  1248. }
  1249. for_each_gfn_sp(vcpu->kvm, sp, gfn, node) {
  1250. if (!need_sync && sp->unsync)
  1251. need_sync = true;
  1252. if (sp->role.word != role.word)
  1253. continue;
  1254. if (sp->unsync && kvm_sync_page_transient(vcpu, sp))
  1255. break;
  1256. mmu_page_add_parent_pte(vcpu, sp, parent_pte);
  1257. if (sp->unsync_children) {
  1258. kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
  1259. kvm_mmu_mark_parents_unsync(sp);
  1260. } else if (sp->unsync)
  1261. kvm_mmu_mark_parents_unsync(sp);
  1262. trace_kvm_mmu_get_page(sp, false);
  1263. return sp;
  1264. }
  1265. ++vcpu->kvm->stat.mmu_cache_miss;
  1266. sp = kvm_mmu_alloc_page(vcpu, parent_pte, direct);
  1267. if (!sp)
  1268. return sp;
  1269. sp->gfn = gfn;
  1270. sp->role = role;
  1271. hlist_add_head(&sp->hash_link,
  1272. &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)]);
  1273. if (!direct) {
  1274. if (rmap_write_protect(vcpu->kvm, gfn))
  1275. kvm_flush_remote_tlbs(vcpu->kvm);
  1276. if (level > PT_PAGE_TABLE_LEVEL && need_sync)
  1277. kvm_sync_pages(vcpu, gfn);
  1278. account_shadowed(vcpu->kvm, gfn);
  1279. }
  1280. if (shadow_trap_nonpresent_pte != shadow_notrap_nonpresent_pte)
  1281. vcpu->arch.mmu.prefetch_page(vcpu, sp);
  1282. else
  1283. nonpaging_prefetch_page(vcpu, sp);
  1284. trace_kvm_mmu_get_page(sp, true);
  1285. return sp;
  1286. }
  1287. static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
  1288. struct kvm_vcpu *vcpu, u64 addr)
  1289. {
  1290. iterator->addr = addr;
  1291. iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
  1292. iterator->level = vcpu->arch.mmu.shadow_root_level;
  1293. if (iterator->level == PT64_ROOT_LEVEL &&
  1294. vcpu->arch.mmu.root_level < PT64_ROOT_LEVEL &&
  1295. !vcpu->arch.mmu.direct_map)
  1296. --iterator->level;
  1297. if (iterator->level == PT32E_ROOT_LEVEL) {
  1298. iterator->shadow_addr
  1299. = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
  1300. iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
  1301. --iterator->level;
  1302. if (!iterator->shadow_addr)
  1303. iterator->level = 0;
  1304. }
  1305. }
  1306. static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
  1307. {
  1308. if (iterator->level < PT_PAGE_TABLE_LEVEL)
  1309. return false;
  1310. if (iterator->level == PT_PAGE_TABLE_LEVEL)
  1311. if (is_large_pte(*iterator->sptep))
  1312. return false;
  1313. iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
  1314. iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
  1315. return true;
  1316. }
  1317. static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
  1318. {
  1319. iterator->shadow_addr = *iterator->sptep & PT64_BASE_ADDR_MASK;
  1320. --iterator->level;
  1321. }
  1322. static void link_shadow_page(u64 *sptep, struct kvm_mmu_page *sp)
  1323. {
  1324. u64 spte;
  1325. spte = __pa(sp->spt)
  1326. | PT_PRESENT_MASK | PT_ACCESSED_MASK
  1327. | PT_WRITABLE_MASK | PT_USER_MASK;
  1328. __set_spte(sptep, spte);
  1329. }
  1330. static void drop_large_spte(struct kvm_vcpu *vcpu, u64 *sptep)
  1331. {
  1332. if (is_large_pte(*sptep)) {
  1333. drop_spte(vcpu->kvm, sptep, shadow_trap_nonpresent_pte);
  1334. kvm_flush_remote_tlbs(vcpu->kvm);
  1335. }
  1336. }
  1337. static void validate_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1338. unsigned direct_access)
  1339. {
  1340. if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) {
  1341. struct kvm_mmu_page *child;
  1342. /*
  1343. * For the direct sp, if the guest pte's dirty bit
  1344. * changed form clean to dirty, it will corrupt the
  1345. * sp's access: allow writable in the read-only sp,
  1346. * so we should update the spte at this point to get
  1347. * a new sp with the correct access.
  1348. */
  1349. child = page_header(*sptep & PT64_BASE_ADDR_MASK);
  1350. if (child->role.access == direct_access)
  1351. return;
  1352. mmu_page_remove_parent_pte(child, sptep);
  1353. __set_spte(sptep, shadow_trap_nonpresent_pte);
  1354. kvm_flush_remote_tlbs(vcpu->kvm);
  1355. }
  1356. }
  1357. static void kvm_mmu_page_unlink_children(struct kvm *kvm,
  1358. struct kvm_mmu_page *sp)
  1359. {
  1360. unsigned i;
  1361. u64 *pt;
  1362. u64 ent;
  1363. pt = sp->spt;
  1364. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  1365. ent = pt[i];
  1366. if (is_shadow_present_pte(ent)) {
  1367. if (!is_last_spte(ent, sp->role.level)) {
  1368. ent &= PT64_BASE_ADDR_MASK;
  1369. mmu_page_remove_parent_pte(page_header(ent),
  1370. &pt[i]);
  1371. } else {
  1372. if (is_large_pte(ent))
  1373. --kvm->stat.lpages;
  1374. drop_spte(kvm, &pt[i],
  1375. shadow_trap_nonpresent_pte);
  1376. }
  1377. }
  1378. pt[i] = shadow_trap_nonpresent_pte;
  1379. }
  1380. }
  1381. static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
  1382. {
  1383. mmu_page_remove_parent_pte(sp, parent_pte);
  1384. }
  1385. static void kvm_mmu_reset_last_pte_updated(struct kvm *kvm)
  1386. {
  1387. int i;
  1388. struct kvm_vcpu *vcpu;
  1389. kvm_for_each_vcpu(i, vcpu, kvm)
  1390. vcpu->arch.last_pte_updated = NULL;
  1391. }
  1392. static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
  1393. {
  1394. u64 *parent_pte;
  1395. while (sp->multimapped || sp->parent_pte) {
  1396. if (!sp->multimapped)
  1397. parent_pte = sp->parent_pte;
  1398. else {
  1399. struct kvm_pte_chain *chain;
  1400. chain = container_of(sp->parent_ptes.first,
  1401. struct kvm_pte_chain, link);
  1402. parent_pte = chain->parent_ptes[0];
  1403. }
  1404. BUG_ON(!parent_pte);
  1405. kvm_mmu_put_page(sp, parent_pte);
  1406. __set_spte(parent_pte, shadow_trap_nonpresent_pte);
  1407. }
  1408. }
  1409. static int mmu_zap_unsync_children(struct kvm *kvm,
  1410. struct kvm_mmu_page *parent,
  1411. struct list_head *invalid_list)
  1412. {
  1413. int i, zapped = 0;
  1414. struct mmu_page_path parents;
  1415. struct kvm_mmu_pages pages;
  1416. if (parent->role.level == PT_PAGE_TABLE_LEVEL)
  1417. return 0;
  1418. kvm_mmu_pages_init(parent, &parents, &pages);
  1419. while (mmu_unsync_walk(parent, &pages)) {
  1420. struct kvm_mmu_page *sp;
  1421. for_each_sp(pages, sp, parents, i) {
  1422. kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
  1423. mmu_pages_clear_parents(&parents);
  1424. zapped++;
  1425. }
  1426. kvm_mmu_pages_init(parent, &parents, &pages);
  1427. }
  1428. return zapped;
  1429. }
  1430. static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
  1431. struct list_head *invalid_list)
  1432. {
  1433. int ret;
  1434. trace_kvm_mmu_prepare_zap_page(sp);
  1435. ++kvm->stat.mmu_shadow_zapped;
  1436. ret = mmu_zap_unsync_children(kvm, sp, invalid_list);
  1437. kvm_mmu_page_unlink_children(kvm, sp);
  1438. kvm_mmu_unlink_parents(kvm, sp);
  1439. if (!sp->role.invalid && !sp->role.direct)
  1440. unaccount_shadowed(kvm, sp->gfn);
  1441. if (sp->unsync)
  1442. kvm_unlink_unsync_page(kvm, sp);
  1443. if (!sp->root_count) {
  1444. /* Count self */
  1445. ret++;
  1446. list_move(&sp->link, invalid_list);
  1447. } else {
  1448. list_move(&sp->link, &kvm->arch.active_mmu_pages);
  1449. kvm_reload_remote_mmus(kvm);
  1450. }
  1451. sp->role.invalid = 1;
  1452. kvm_mmu_reset_last_pte_updated(kvm);
  1453. return ret;
  1454. }
  1455. static void kvm_mmu_commit_zap_page(struct kvm *kvm,
  1456. struct list_head *invalid_list)
  1457. {
  1458. struct kvm_mmu_page *sp;
  1459. if (list_empty(invalid_list))
  1460. return;
  1461. kvm_flush_remote_tlbs(kvm);
  1462. do {
  1463. sp = list_first_entry(invalid_list, struct kvm_mmu_page, link);
  1464. WARN_ON(!sp->role.invalid || sp->root_count);
  1465. kvm_mmu_free_page(kvm, sp);
  1466. } while (!list_empty(invalid_list));
  1467. }
  1468. /*
  1469. * Changing the number of mmu pages allocated to the vm
  1470. * Note: if goal_nr_mmu_pages is too small, you will get dead lock
  1471. */
  1472. void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int goal_nr_mmu_pages)
  1473. {
  1474. LIST_HEAD(invalid_list);
  1475. /*
  1476. * If we set the number of mmu pages to be smaller be than the
  1477. * number of actived pages , we must to free some mmu pages before we
  1478. * change the value
  1479. */
  1480. if (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages) {
  1481. while (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages &&
  1482. !list_empty(&kvm->arch.active_mmu_pages)) {
  1483. struct kvm_mmu_page *page;
  1484. page = container_of(kvm->arch.active_mmu_pages.prev,
  1485. struct kvm_mmu_page, link);
  1486. kvm_mmu_prepare_zap_page(kvm, page, &invalid_list);
  1487. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1488. }
  1489. goal_nr_mmu_pages = kvm->arch.n_used_mmu_pages;
  1490. }
  1491. kvm->arch.n_max_mmu_pages = goal_nr_mmu_pages;
  1492. }
  1493. static int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
  1494. {
  1495. struct kvm_mmu_page *sp;
  1496. struct hlist_node *node;
  1497. LIST_HEAD(invalid_list);
  1498. int r;
  1499. pgprintk("%s: looking for gfn %llx\n", __func__, gfn);
  1500. r = 0;
  1501. for_each_gfn_indirect_valid_sp(kvm, sp, gfn, node) {
  1502. pgprintk("%s: gfn %llx role %x\n", __func__, gfn,
  1503. sp->role.word);
  1504. r = 1;
  1505. kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
  1506. }
  1507. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1508. return r;
  1509. }
  1510. static void mmu_unshadow(struct kvm *kvm, gfn_t gfn)
  1511. {
  1512. struct kvm_mmu_page *sp;
  1513. struct hlist_node *node;
  1514. LIST_HEAD(invalid_list);
  1515. for_each_gfn_indirect_valid_sp(kvm, sp, gfn, node) {
  1516. pgprintk("%s: zap %llx %x\n",
  1517. __func__, gfn, sp->role.word);
  1518. kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
  1519. }
  1520. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1521. }
  1522. static void page_header_update_slot(struct kvm *kvm, void *pte, gfn_t gfn)
  1523. {
  1524. int slot = memslot_id(kvm, gfn);
  1525. struct kvm_mmu_page *sp = page_header(__pa(pte));
  1526. __set_bit(slot, sp->slot_bitmap);
  1527. }
  1528. static void mmu_convert_notrap(struct kvm_mmu_page *sp)
  1529. {
  1530. int i;
  1531. u64 *pt = sp->spt;
  1532. if (shadow_trap_nonpresent_pte == shadow_notrap_nonpresent_pte)
  1533. return;
  1534. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  1535. if (pt[i] == shadow_notrap_nonpresent_pte)
  1536. __set_spte(&pt[i], shadow_trap_nonpresent_pte);
  1537. }
  1538. }
  1539. /*
  1540. * The function is based on mtrr_type_lookup() in
  1541. * arch/x86/kernel/cpu/mtrr/generic.c
  1542. */
  1543. static int get_mtrr_type(struct mtrr_state_type *mtrr_state,
  1544. u64 start, u64 end)
  1545. {
  1546. int i;
  1547. u64 base, mask;
  1548. u8 prev_match, curr_match;
  1549. int num_var_ranges = KVM_NR_VAR_MTRR;
  1550. if (!mtrr_state->enabled)
  1551. return 0xFF;
  1552. /* Make end inclusive end, instead of exclusive */
  1553. end--;
  1554. /* Look in fixed ranges. Just return the type as per start */
  1555. if (mtrr_state->have_fixed && (start < 0x100000)) {
  1556. int idx;
  1557. if (start < 0x80000) {
  1558. idx = 0;
  1559. idx += (start >> 16);
  1560. return mtrr_state->fixed_ranges[idx];
  1561. } else if (start < 0xC0000) {
  1562. idx = 1 * 8;
  1563. idx += ((start - 0x80000) >> 14);
  1564. return mtrr_state->fixed_ranges[idx];
  1565. } else if (start < 0x1000000) {
  1566. idx = 3 * 8;
  1567. idx += ((start - 0xC0000) >> 12);
  1568. return mtrr_state->fixed_ranges[idx];
  1569. }
  1570. }
  1571. /*
  1572. * Look in variable ranges
  1573. * Look of multiple ranges matching this address and pick type
  1574. * as per MTRR precedence
  1575. */
  1576. if (!(mtrr_state->enabled & 2))
  1577. return mtrr_state->def_type;
  1578. prev_match = 0xFF;
  1579. for (i = 0; i < num_var_ranges; ++i) {
  1580. unsigned short start_state, end_state;
  1581. if (!(mtrr_state->var_ranges[i].mask_lo & (1 << 11)))
  1582. continue;
  1583. base = (((u64)mtrr_state->var_ranges[i].base_hi) << 32) +
  1584. (mtrr_state->var_ranges[i].base_lo & PAGE_MASK);
  1585. mask = (((u64)mtrr_state->var_ranges[i].mask_hi) << 32) +
  1586. (mtrr_state->var_ranges[i].mask_lo & PAGE_MASK);
  1587. start_state = ((start & mask) == (base & mask));
  1588. end_state = ((end & mask) == (base & mask));
  1589. if (start_state != end_state)
  1590. return 0xFE;
  1591. if ((start & mask) != (base & mask))
  1592. continue;
  1593. curr_match = mtrr_state->var_ranges[i].base_lo & 0xff;
  1594. if (prev_match == 0xFF) {
  1595. prev_match = curr_match;
  1596. continue;
  1597. }
  1598. if (prev_match == MTRR_TYPE_UNCACHABLE ||
  1599. curr_match == MTRR_TYPE_UNCACHABLE)
  1600. return MTRR_TYPE_UNCACHABLE;
  1601. if ((prev_match == MTRR_TYPE_WRBACK &&
  1602. curr_match == MTRR_TYPE_WRTHROUGH) ||
  1603. (prev_match == MTRR_TYPE_WRTHROUGH &&
  1604. curr_match == MTRR_TYPE_WRBACK)) {
  1605. prev_match = MTRR_TYPE_WRTHROUGH;
  1606. curr_match = MTRR_TYPE_WRTHROUGH;
  1607. }
  1608. if (prev_match != curr_match)
  1609. return MTRR_TYPE_UNCACHABLE;
  1610. }
  1611. if (prev_match != 0xFF)
  1612. return prev_match;
  1613. return mtrr_state->def_type;
  1614. }
  1615. u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
  1616. {
  1617. u8 mtrr;
  1618. mtrr = get_mtrr_type(&vcpu->arch.mtrr_state, gfn << PAGE_SHIFT,
  1619. (gfn << PAGE_SHIFT) + PAGE_SIZE);
  1620. if (mtrr == 0xfe || mtrr == 0xff)
  1621. mtrr = MTRR_TYPE_WRBACK;
  1622. return mtrr;
  1623. }
  1624. EXPORT_SYMBOL_GPL(kvm_get_guest_memory_type);
  1625. static void __kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  1626. {
  1627. trace_kvm_mmu_unsync_page(sp);
  1628. ++vcpu->kvm->stat.mmu_unsync;
  1629. sp->unsync = 1;
  1630. kvm_mmu_mark_parents_unsync(sp);
  1631. mmu_convert_notrap(sp);
  1632. }
  1633. static void kvm_unsync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
  1634. {
  1635. struct kvm_mmu_page *s;
  1636. struct hlist_node *node;
  1637. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
  1638. if (s->unsync)
  1639. continue;
  1640. WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
  1641. __kvm_unsync_page(vcpu, s);
  1642. }
  1643. }
  1644. static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
  1645. bool can_unsync)
  1646. {
  1647. struct kvm_mmu_page *s;
  1648. struct hlist_node *node;
  1649. bool need_unsync = false;
  1650. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
  1651. if (!can_unsync)
  1652. return 1;
  1653. if (s->role.level != PT_PAGE_TABLE_LEVEL)
  1654. return 1;
  1655. if (!need_unsync && !s->unsync) {
  1656. if (!oos_shadow)
  1657. return 1;
  1658. need_unsync = true;
  1659. }
  1660. }
  1661. if (need_unsync)
  1662. kvm_unsync_pages(vcpu, gfn);
  1663. return 0;
  1664. }
  1665. static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1666. unsigned pte_access, int user_fault,
  1667. int write_fault, int dirty, int level,
  1668. gfn_t gfn, pfn_t pfn, bool speculative,
  1669. bool can_unsync, bool host_writable)
  1670. {
  1671. u64 spte, entry = *sptep;
  1672. int ret = 0;
  1673. /*
  1674. * We don't set the accessed bit, since we sometimes want to see
  1675. * whether the guest actually used the pte (in order to detect
  1676. * demand paging).
  1677. */
  1678. spte = PT_PRESENT_MASK;
  1679. if (!speculative)
  1680. spte |= shadow_accessed_mask;
  1681. if (!dirty)
  1682. pte_access &= ~ACC_WRITE_MASK;
  1683. if (pte_access & ACC_EXEC_MASK)
  1684. spte |= shadow_x_mask;
  1685. else
  1686. spte |= shadow_nx_mask;
  1687. if (pte_access & ACC_USER_MASK)
  1688. spte |= shadow_user_mask;
  1689. if (level > PT_PAGE_TABLE_LEVEL)
  1690. spte |= PT_PAGE_SIZE_MASK;
  1691. if (tdp_enabled)
  1692. spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
  1693. kvm_is_mmio_pfn(pfn));
  1694. if (host_writable)
  1695. spte |= SPTE_HOST_WRITEABLE;
  1696. else
  1697. pte_access &= ~ACC_WRITE_MASK;
  1698. spte |= (u64)pfn << PAGE_SHIFT;
  1699. if ((pte_access & ACC_WRITE_MASK)
  1700. || (!vcpu->arch.mmu.direct_map && write_fault
  1701. && !is_write_protection(vcpu) && !user_fault)) {
  1702. if (level > PT_PAGE_TABLE_LEVEL &&
  1703. has_wrprotected_page(vcpu->kvm, gfn, level)) {
  1704. ret = 1;
  1705. drop_spte(vcpu->kvm, sptep, shadow_trap_nonpresent_pte);
  1706. goto done;
  1707. }
  1708. spte |= PT_WRITABLE_MASK;
  1709. if (!vcpu->arch.mmu.direct_map
  1710. && !(pte_access & ACC_WRITE_MASK))
  1711. spte &= ~PT_USER_MASK;
  1712. /*
  1713. * Optimization: for pte sync, if spte was writable the hash
  1714. * lookup is unnecessary (and expensive). Write protection
  1715. * is responsibility of mmu_get_page / kvm_sync_page.
  1716. * Same reasoning can be applied to dirty page accounting.
  1717. */
  1718. if (!can_unsync && is_writable_pte(*sptep))
  1719. goto set_pte;
  1720. if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
  1721. pgprintk("%s: found shadow page for %llx, marking ro\n",
  1722. __func__, gfn);
  1723. ret = 1;
  1724. pte_access &= ~ACC_WRITE_MASK;
  1725. if (is_writable_pte(spte))
  1726. spte &= ~PT_WRITABLE_MASK;
  1727. }
  1728. }
  1729. if (pte_access & ACC_WRITE_MASK)
  1730. mark_page_dirty(vcpu->kvm, gfn);
  1731. set_pte:
  1732. update_spte(sptep, spte);
  1733. /*
  1734. * If we overwrite a writable spte with a read-only one we
  1735. * should flush remote TLBs. Otherwise rmap_write_protect
  1736. * will find a read-only spte, even though the writable spte
  1737. * might be cached on a CPU's TLB.
  1738. */
  1739. if (is_writable_pte(entry) && !is_writable_pte(*sptep))
  1740. kvm_flush_remote_tlbs(vcpu->kvm);
  1741. done:
  1742. return ret;
  1743. }
  1744. static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1745. unsigned pt_access, unsigned pte_access,
  1746. int user_fault, int write_fault, int dirty,
  1747. int *ptwrite, int level, gfn_t gfn,
  1748. pfn_t pfn, bool speculative,
  1749. bool host_writable)
  1750. {
  1751. int was_rmapped = 0;
  1752. int rmap_count;
  1753. pgprintk("%s: spte %llx access %x write_fault %d"
  1754. " user_fault %d gfn %llx\n",
  1755. __func__, *sptep, pt_access,
  1756. write_fault, user_fault, gfn);
  1757. if (is_rmap_spte(*sptep)) {
  1758. /*
  1759. * If we overwrite a PTE page pointer with a 2MB PMD, unlink
  1760. * the parent of the now unreachable PTE.
  1761. */
  1762. if (level > PT_PAGE_TABLE_LEVEL &&
  1763. !is_large_pte(*sptep)) {
  1764. struct kvm_mmu_page *child;
  1765. u64 pte = *sptep;
  1766. child = page_header(pte & PT64_BASE_ADDR_MASK);
  1767. mmu_page_remove_parent_pte(child, sptep);
  1768. __set_spte(sptep, shadow_trap_nonpresent_pte);
  1769. kvm_flush_remote_tlbs(vcpu->kvm);
  1770. } else if (pfn != spte_to_pfn(*sptep)) {
  1771. pgprintk("hfn old %llx new %llx\n",
  1772. spte_to_pfn(*sptep), pfn);
  1773. drop_spte(vcpu->kvm, sptep, shadow_trap_nonpresent_pte);
  1774. kvm_flush_remote_tlbs(vcpu->kvm);
  1775. } else
  1776. was_rmapped = 1;
  1777. }
  1778. if (set_spte(vcpu, sptep, pte_access, user_fault, write_fault,
  1779. dirty, level, gfn, pfn, speculative, true,
  1780. host_writable)) {
  1781. if (write_fault)
  1782. *ptwrite = 1;
  1783. kvm_mmu_flush_tlb(vcpu);
  1784. }
  1785. pgprintk("%s: setting spte %llx\n", __func__, *sptep);
  1786. pgprintk("instantiating %s PTE (%s) at %llx (%llx) addr %p\n",
  1787. is_large_pte(*sptep)? "2MB" : "4kB",
  1788. *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
  1789. *sptep, sptep);
  1790. if (!was_rmapped && is_large_pte(*sptep))
  1791. ++vcpu->kvm->stat.lpages;
  1792. page_header_update_slot(vcpu->kvm, sptep, gfn);
  1793. if (!was_rmapped) {
  1794. rmap_count = rmap_add(vcpu, sptep, gfn);
  1795. if (rmap_count > RMAP_RECYCLE_THRESHOLD)
  1796. rmap_recycle(vcpu, sptep, gfn);
  1797. }
  1798. kvm_release_pfn_clean(pfn);
  1799. if (speculative) {
  1800. vcpu->arch.last_pte_updated = sptep;
  1801. vcpu->arch.last_pte_gfn = gfn;
  1802. }
  1803. }
  1804. static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
  1805. {
  1806. }
  1807. static struct kvm_memory_slot *
  1808. pte_prefetch_gfn_to_memslot(struct kvm_vcpu *vcpu, gfn_t gfn, bool no_dirty_log)
  1809. {
  1810. struct kvm_memory_slot *slot;
  1811. slot = gfn_to_memslot(vcpu->kvm, gfn);
  1812. if (!slot || slot->flags & KVM_MEMSLOT_INVALID ||
  1813. (no_dirty_log && slot->dirty_bitmap))
  1814. slot = NULL;
  1815. return slot;
  1816. }
  1817. static pfn_t pte_prefetch_gfn_to_pfn(struct kvm_vcpu *vcpu, gfn_t gfn,
  1818. bool no_dirty_log)
  1819. {
  1820. struct kvm_memory_slot *slot;
  1821. unsigned long hva;
  1822. slot = pte_prefetch_gfn_to_memslot(vcpu, gfn, no_dirty_log);
  1823. if (!slot) {
  1824. get_page(bad_page);
  1825. return page_to_pfn(bad_page);
  1826. }
  1827. hva = gfn_to_hva_memslot(slot, gfn);
  1828. return hva_to_pfn_atomic(vcpu->kvm, hva);
  1829. }
  1830. static int direct_pte_prefetch_many(struct kvm_vcpu *vcpu,
  1831. struct kvm_mmu_page *sp,
  1832. u64 *start, u64 *end)
  1833. {
  1834. struct page *pages[PTE_PREFETCH_NUM];
  1835. unsigned access = sp->role.access;
  1836. int i, ret;
  1837. gfn_t gfn;
  1838. gfn = kvm_mmu_page_get_gfn(sp, start - sp->spt);
  1839. if (!pte_prefetch_gfn_to_memslot(vcpu, gfn, access & ACC_WRITE_MASK))
  1840. return -1;
  1841. ret = gfn_to_page_many_atomic(vcpu->kvm, gfn, pages, end - start);
  1842. if (ret <= 0)
  1843. return -1;
  1844. for (i = 0; i < ret; i++, gfn++, start++)
  1845. mmu_set_spte(vcpu, start, ACC_ALL,
  1846. access, 0, 0, 1, NULL,
  1847. sp->role.level, gfn,
  1848. page_to_pfn(pages[i]), true, true);
  1849. return 0;
  1850. }
  1851. static void __direct_pte_prefetch(struct kvm_vcpu *vcpu,
  1852. struct kvm_mmu_page *sp, u64 *sptep)
  1853. {
  1854. u64 *spte, *start = NULL;
  1855. int i;
  1856. WARN_ON(!sp->role.direct);
  1857. i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
  1858. spte = sp->spt + i;
  1859. for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
  1860. if (*spte != shadow_trap_nonpresent_pte || spte == sptep) {
  1861. if (!start)
  1862. continue;
  1863. if (direct_pte_prefetch_many(vcpu, sp, start, spte) < 0)
  1864. break;
  1865. start = NULL;
  1866. } else if (!start)
  1867. start = spte;
  1868. }
  1869. }
  1870. static void direct_pte_prefetch(struct kvm_vcpu *vcpu, u64 *sptep)
  1871. {
  1872. struct kvm_mmu_page *sp;
  1873. /*
  1874. * Since it's no accessed bit on EPT, it's no way to
  1875. * distinguish between actually accessed translations
  1876. * and prefetched, so disable pte prefetch if EPT is
  1877. * enabled.
  1878. */
  1879. if (!shadow_accessed_mask)
  1880. return;
  1881. sp = page_header(__pa(sptep));
  1882. if (sp->role.level > PT_PAGE_TABLE_LEVEL)
  1883. return;
  1884. __direct_pte_prefetch(vcpu, sp, sptep);
  1885. }
  1886. static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
  1887. int map_writable, int level, gfn_t gfn, pfn_t pfn,
  1888. bool prefault)
  1889. {
  1890. struct kvm_shadow_walk_iterator iterator;
  1891. struct kvm_mmu_page *sp;
  1892. int pt_write = 0;
  1893. gfn_t pseudo_gfn;
  1894. for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
  1895. if (iterator.level == level) {
  1896. unsigned pte_access = ACC_ALL;
  1897. mmu_set_spte(vcpu, iterator.sptep, ACC_ALL, pte_access,
  1898. 0, write, 1, &pt_write,
  1899. level, gfn, pfn, prefault, map_writable);
  1900. direct_pte_prefetch(vcpu, iterator.sptep);
  1901. ++vcpu->stat.pf_fixed;
  1902. break;
  1903. }
  1904. if (*iterator.sptep == shadow_trap_nonpresent_pte) {
  1905. u64 base_addr = iterator.addr;
  1906. base_addr &= PT64_LVL_ADDR_MASK(iterator.level);
  1907. pseudo_gfn = base_addr >> PAGE_SHIFT;
  1908. sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
  1909. iterator.level - 1,
  1910. 1, ACC_ALL, iterator.sptep);
  1911. if (!sp) {
  1912. pgprintk("nonpaging_map: ENOMEM\n");
  1913. kvm_release_pfn_clean(pfn);
  1914. return -ENOMEM;
  1915. }
  1916. __set_spte(iterator.sptep,
  1917. __pa(sp->spt)
  1918. | PT_PRESENT_MASK | PT_WRITABLE_MASK
  1919. | shadow_user_mask | shadow_x_mask
  1920. | shadow_accessed_mask);
  1921. }
  1922. }
  1923. return pt_write;
  1924. }
  1925. static void kvm_send_hwpoison_signal(unsigned long address, struct task_struct *tsk)
  1926. {
  1927. siginfo_t info;
  1928. info.si_signo = SIGBUS;
  1929. info.si_errno = 0;
  1930. info.si_code = BUS_MCEERR_AR;
  1931. info.si_addr = (void __user *)address;
  1932. info.si_addr_lsb = PAGE_SHIFT;
  1933. send_sig_info(SIGBUS, &info, tsk);
  1934. }
  1935. static int kvm_handle_bad_page(struct kvm *kvm, gfn_t gfn, pfn_t pfn)
  1936. {
  1937. kvm_release_pfn_clean(pfn);
  1938. if (is_hwpoison_pfn(pfn)) {
  1939. kvm_send_hwpoison_signal(gfn_to_hva(kvm, gfn), current);
  1940. return 0;
  1941. } else if (is_fault_pfn(pfn))
  1942. return -EFAULT;
  1943. return 1;
  1944. }
  1945. static void transparent_hugepage_adjust(struct kvm_vcpu *vcpu,
  1946. gfn_t *gfnp, pfn_t *pfnp, int *levelp)
  1947. {
  1948. pfn_t pfn = *pfnp;
  1949. gfn_t gfn = *gfnp;
  1950. int level = *levelp;
  1951. /*
  1952. * Check if it's a transparent hugepage. If this would be an
  1953. * hugetlbfs page, level wouldn't be set to
  1954. * PT_PAGE_TABLE_LEVEL and there would be no adjustment done
  1955. * here.
  1956. */
  1957. if (!is_error_pfn(pfn) && !kvm_is_mmio_pfn(pfn) &&
  1958. level == PT_PAGE_TABLE_LEVEL &&
  1959. PageTransCompound(pfn_to_page(pfn)) &&
  1960. !has_wrprotected_page(vcpu->kvm, gfn, PT_DIRECTORY_LEVEL)) {
  1961. unsigned long mask;
  1962. /*
  1963. * mmu_notifier_retry was successful and we hold the
  1964. * mmu_lock here, so the pmd can't become splitting
  1965. * from under us, and in turn
  1966. * __split_huge_page_refcount() can't run from under
  1967. * us and we can safely transfer the refcount from
  1968. * PG_tail to PG_head as we switch the pfn to tail to
  1969. * head.
  1970. */
  1971. *levelp = level = PT_DIRECTORY_LEVEL;
  1972. mask = KVM_PAGES_PER_HPAGE(level) - 1;
  1973. VM_BUG_ON((gfn & mask) != (pfn & mask));
  1974. if (pfn & mask) {
  1975. gfn &= ~mask;
  1976. *gfnp = gfn;
  1977. kvm_release_pfn_clean(pfn);
  1978. pfn &= ~mask;
  1979. if (!get_page_unless_zero(pfn_to_page(pfn)))
  1980. BUG();
  1981. *pfnp = pfn;
  1982. }
  1983. }
  1984. }
  1985. static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
  1986. gva_t gva, pfn_t *pfn, bool write, bool *writable);
  1987. static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, int write, gfn_t gfn,
  1988. bool prefault)
  1989. {
  1990. int r;
  1991. int level;
  1992. int force_pt_level;
  1993. pfn_t pfn;
  1994. unsigned long mmu_seq;
  1995. bool map_writable;
  1996. force_pt_level = mapping_level_dirty_bitmap(vcpu, gfn);
  1997. if (likely(!force_pt_level)) {
  1998. level = mapping_level(vcpu, gfn);
  1999. /*
  2000. * This path builds a PAE pagetable - so we can map
  2001. * 2mb pages at maximum. Therefore check if the level
  2002. * is larger than that.
  2003. */
  2004. if (level > PT_DIRECTORY_LEVEL)
  2005. level = PT_DIRECTORY_LEVEL;
  2006. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  2007. } else
  2008. level = PT_PAGE_TABLE_LEVEL;
  2009. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  2010. smp_rmb();
  2011. if (try_async_pf(vcpu, prefault, gfn, v, &pfn, write, &map_writable))
  2012. return 0;
  2013. /* mmio */
  2014. if (is_error_pfn(pfn))
  2015. return kvm_handle_bad_page(vcpu->kvm, gfn, pfn);
  2016. spin_lock(&vcpu->kvm->mmu_lock);
  2017. if (mmu_notifier_retry(vcpu, mmu_seq))
  2018. goto out_unlock;
  2019. kvm_mmu_free_some_pages(vcpu);
  2020. if (likely(!force_pt_level))
  2021. transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
  2022. r = __direct_map(vcpu, v, write, map_writable, level, gfn, pfn,
  2023. prefault);
  2024. spin_unlock(&vcpu->kvm->mmu_lock);
  2025. return r;
  2026. out_unlock:
  2027. spin_unlock(&vcpu->kvm->mmu_lock);
  2028. kvm_release_pfn_clean(pfn);
  2029. return 0;
  2030. }
  2031. static void mmu_free_roots(struct kvm_vcpu *vcpu)
  2032. {
  2033. int i;
  2034. struct kvm_mmu_page *sp;
  2035. LIST_HEAD(invalid_list);
  2036. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2037. return;
  2038. spin_lock(&vcpu->kvm->mmu_lock);
  2039. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL &&
  2040. (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL ||
  2041. vcpu->arch.mmu.direct_map)) {
  2042. hpa_t root = vcpu->arch.mmu.root_hpa;
  2043. sp = page_header(root);
  2044. --sp->root_count;
  2045. if (!sp->root_count && sp->role.invalid) {
  2046. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
  2047. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  2048. }
  2049. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  2050. spin_unlock(&vcpu->kvm->mmu_lock);
  2051. return;
  2052. }
  2053. for (i = 0; i < 4; ++i) {
  2054. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2055. if (root) {
  2056. root &= PT64_BASE_ADDR_MASK;
  2057. sp = page_header(root);
  2058. --sp->root_count;
  2059. if (!sp->root_count && sp->role.invalid)
  2060. kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
  2061. &invalid_list);
  2062. }
  2063. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  2064. }
  2065. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  2066. spin_unlock(&vcpu->kvm->mmu_lock);
  2067. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  2068. }
  2069. static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
  2070. {
  2071. int ret = 0;
  2072. if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
  2073. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  2074. ret = 1;
  2075. }
  2076. return ret;
  2077. }
  2078. static int mmu_alloc_direct_roots(struct kvm_vcpu *vcpu)
  2079. {
  2080. struct kvm_mmu_page *sp;
  2081. unsigned i;
  2082. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  2083. spin_lock(&vcpu->kvm->mmu_lock);
  2084. kvm_mmu_free_some_pages(vcpu);
  2085. sp = kvm_mmu_get_page(vcpu, 0, 0, PT64_ROOT_LEVEL,
  2086. 1, ACC_ALL, NULL);
  2087. ++sp->root_count;
  2088. spin_unlock(&vcpu->kvm->mmu_lock);
  2089. vcpu->arch.mmu.root_hpa = __pa(sp->spt);
  2090. } else if (vcpu->arch.mmu.shadow_root_level == PT32E_ROOT_LEVEL) {
  2091. for (i = 0; i < 4; ++i) {
  2092. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2093. ASSERT(!VALID_PAGE(root));
  2094. spin_lock(&vcpu->kvm->mmu_lock);
  2095. kvm_mmu_free_some_pages(vcpu);
  2096. sp = kvm_mmu_get_page(vcpu, i << (30 - PAGE_SHIFT),
  2097. i << 30,
  2098. PT32_ROOT_LEVEL, 1, ACC_ALL,
  2099. NULL);
  2100. root = __pa(sp->spt);
  2101. ++sp->root_count;
  2102. spin_unlock(&vcpu->kvm->mmu_lock);
  2103. vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
  2104. }
  2105. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
  2106. } else
  2107. BUG();
  2108. return 0;
  2109. }
  2110. static int mmu_alloc_shadow_roots(struct kvm_vcpu *vcpu)
  2111. {
  2112. struct kvm_mmu_page *sp;
  2113. u64 pdptr, pm_mask;
  2114. gfn_t root_gfn;
  2115. int i;
  2116. root_gfn = vcpu->arch.mmu.get_cr3(vcpu) >> PAGE_SHIFT;
  2117. if (mmu_check_root(vcpu, root_gfn))
  2118. return 1;
  2119. /*
  2120. * Do we shadow a long mode page table? If so we need to
  2121. * write-protect the guests page table root.
  2122. */
  2123. if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
  2124. hpa_t root = vcpu->arch.mmu.root_hpa;
  2125. ASSERT(!VALID_PAGE(root));
  2126. spin_lock(&vcpu->kvm->mmu_lock);
  2127. kvm_mmu_free_some_pages(vcpu);
  2128. sp = kvm_mmu_get_page(vcpu, root_gfn, 0, PT64_ROOT_LEVEL,
  2129. 0, ACC_ALL, NULL);
  2130. root = __pa(sp->spt);
  2131. ++sp->root_count;
  2132. spin_unlock(&vcpu->kvm->mmu_lock);
  2133. vcpu->arch.mmu.root_hpa = root;
  2134. return 0;
  2135. }
  2136. /*
  2137. * We shadow a 32 bit page table. This may be a legacy 2-level
  2138. * or a PAE 3-level page table. In either case we need to be aware that
  2139. * the shadow page table may be a PAE or a long mode page table.
  2140. */
  2141. pm_mask = PT_PRESENT_MASK;
  2142. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL)
  2143. pm_mask |= PT_ACCESSED_MASK | PT_WRITABLE_MASK | PT_USER_MASK;
  2144. for (i = 0; i < 4; ++i) {
  2145. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2146. ASSERT(!VALID_PAGE(root));
  2147. if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
  2148. pdptr = kvm_pdptr_read_mmu(vcpu, &vcpu->arch.mmu, i);
  2149. if (!is_present_gpte(pdptr)) {
  2150. vcpu->arch.mmu.pae_root[i] = 0;
  2151. continue;
  2152. }
  2153. root_gfn = pdptr >> PAGE_SHIFT;
  2154. if (mmu_check_root(vcpu, root_gfn))
  2155. return 1;
  2156. }
  2157. spin_lock(&vcpu->kvm->mmu_lock);
  2158. kvm_mmu_free_some_pages(vcpu);
  2159. sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
  2160. PT32_ROOT_LEVEL, 0,
  2161. ACC_ALL, NULL);
  2162. root = __pa(sp->spt);
  2163. ++sp->root_count;
  2164. spin_unlock(&vcpu->kvm->mmu_lock);
  2165. vcpu->arch.mmu.pae_root[i] = root | pm_mask;
  2166. }
  2167. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
  2168. /*
  2169. * If we shadow a 32 bit page table with a long mode page
  2170. * table we enter this path.
  2171. */
  2172. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  2173. if (vcpu->arch.mmu.lm_root == NULL) {
  2174. /*
  2175. * The additional page necessary for this is only
  2176. * allocated on demand.
  2177. */
  2178. u64 *lm_root;
  2179. lm_root = (void*)get_zeroed_page(GFP_KERNEL);
  2180. if (lm_root == NULL)
  2181. return 1;
  2182. lm_root[0] = __pa(vcpu->arch.mmu.pae_root) | pm_mask;
  2183. vcpu->arch.mmu.lm_root = lm_root;
  2184. }
  2185. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.lm_root);
  2186. }
  2187. return 0;
  2188. }
  2189. static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
  2190. {
  2191. if (vcpu->arch.mmu.direct_map)
  2192. return mmu_alloc_direct_roots(vcpu);
  2193. else
  2194. return mmu_alloc_shadow_roots(vcpu);
  2195. }
  2196. static void mmu_sync_roots(struct kvm_vcpu *vcpu)
  2197. {
  2198. int i;
  2199. struct kvm_mmu_page *sp;
  2200. if (vcpu->arch.mmu.direct_map)
  2201. return;
  2202. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2203. return;
  2204. trace_kvm_mmu_audit(vcpu, AUDIT_PRE_SYNC);
  2205. if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
  2206. hpa_t root = vcpu->arch.mmu.root_hpa;
  2207. sp = page_header(root);
  2208. mmu_sync_children(vcpu, sp);
  2209. trace_kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
  2210. return;
  2211. }
  2212. for (i = 0; i < 4; ++i) {
  2213. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2214. if (root && VALID_PAGE(root)) {
  2215. root &= PT64_BASE_ADDR_MASK;
  2216. sp = page_header(root);
  2217. mmu_sync_children(vcpu, sp);
  2218. }
  2219. }
  2220. trace_kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
  2221. }
  2222. void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
  2223. {
  2224. spin_lock(&vcpu->kvm->mmu_lock);
  2225. mmu_sync_roots(vcpu);
  2226. spin_unlock(&vcpu->kvm->mmu_lock);
  2227. }
  2228. static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr,
  2229. u32 access, struct x86_exception *exception)
  2230. {
  2231. if (exception)
  2232. exception->error_code = 0;
  2233. return vaddr;
  2234. }
  2235. static gpa_t nonpaging_gva_to_gpa_nested(struct kvm_vcpu *vcpu, gva_t vaddr,
  2236. u32 access,
  2237. struct x86_exception *exception)
  2238. {
  2239. if (exception)
  2240. exception->error_code = 0;
  2241. return vcpu->arch.nested_mmu.translate_gpa(vcpu, vaddr, access);
  2242. }
  2243. static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
  2244. u32 error_code, bool prefault)
  2245. {
  2246. gfn_t gfn;
  2247. int r;
  2248. pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
  2249. r = mmu_topup_memory_caches(vcpu);
  2250. if (r)
  2251. return r;
  2252. ASSERT(vcpu);
  2253. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2254. gfn = gva >> PAGE_SHIFT;
  2255. return nonpaging_map(vcpu, gva & PAGE_MASK,
  2256. error_code & PFERR_WRITE_MASK, gfn, prefault);
  2257. }
  2258. static int kvm_arch_setup_async_pf(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn)
  2259. {
  2260. struct kvm_arch_async_pf arch;
  2261. arch.token = (vcpu->arch.apf.id++ << 12) | vcpu->vcpu_id;
  2262. arch.gfn = gfn;
  2263. arch.direct_map = vcpu->arch.mmu.direct_map;
  2264. arch.cr3 = vcpu->arch.mmu.get_cr3(vcpu);
  2265. return kvm_setup_async_pf(vcpu, gva, gfn, &arch);
  2266. }
  2267. static bool can_do_async_pf(struct kvm_vcpu *vcpu)
  2268. {
  2269. if (unlikely(!irqchip_in_kernel(vcpu->kvm) ||
  2270. kvm_event_needs_reinjection(vcpu)))
  2271. return false;
  2272. return kvm_x86_ops->interrupt_allowed(vcpu);
  2273. }
  2274. static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
  2275. gva_t gva, pfn_t *pfn, bool write, bool *writable)
  2276. {
  2277. bool async;
  2278. *pfn = gfn_to_pfn_async(vcpu->kvm, gfn, &async, write, writable);
  2279. if (!async)
  2280. return false; /* *pfn has correct page already */
  2281. put_page(pfn_to_page(*pfn));
  2282. if (!prefault && can_do_async_pf(vcpu)) {
  2283. trace_kvm_try_async_get_page(gva, gfn);
  2284. if (kvm_find_async_pf_gfn(vcpu, gfn)) {
  2285. trace_kvm_async_pf_doublefault(gva, gfn);
  2286. kvm_make_request(KVM_REQ_APF_HALT, vcpu);
  2287. return true;
  2288. } else if (kvm_arch_setup_async_pf(vcpu, gva, gfn))
  2289. return true;
  2290. }
  2291. *pfn = gfn_to_pfn_prot(vcpu->kvm, gfn, write, writable);
  2292. return false;
  2293. }
  2294. static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa, u32 error_code,
  2295. bool prefault)
  2296. {
  2297. pfn_t pfn;
  2298. int r;
  2299. int level;
  2300. int force_pt_level;
  2301. gfn_t gfn = gpa >> PAGE_SHIFT;
  2302. unsigned long mmu_seq;
  2303. int write = error_code & PFERR_WRITE_MASK;
  2304. bool map_writable;
  2305. ASSERT(vcpu);
  2306. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2307. r = mmu_topup_memory_caches(vcpu);
  2308. if (r)
  2309. return r;
  2310. force_pt_level = mapping_level_dirty_bitmap(vcpu, gfn);
  2311. if (likely(!force_pt_level)) {
  2312. level = mapping_level(vcpu, gfn);
  2313. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  2314. } else
  2315. level = PT_PAGE_TABLE_LEVEL;
  2316. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  2317. smp_rmb();
  2318. if (try_async_pf(vcpu, prefault, gfn, gpa, &pfn, write, &map_writable))
  2319. return 0;
  2320. /* mmio */
  2321. if (is_error_pfn(pfn))
  2322. return kvm_handle_bad_page(vcpu->kvm, gfn, pfn);
  2323. spin_lock(&vcpu->kvm->mmu_lock);
  2324. if (mmu_notifier_retry(vcpu, mmu_seq))
  2325. goto out_unlock;
  2326. kvm_mmu_free_some_pages(vcpu);
  2327. if (likely(!force_pt_level))
  2328. transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
  2329. r = __direct_map(vcpu, gpa, write, map_writable,
  2330. level, gfn, pfn, prefault);
  2331. spin_unlock(&vcpu->kvm->mmu_lock);
  2332. return r;
  2333. out_unlock:
  2334. spin_unlock(&vcpu->kvm->mmu_lock);
  2335. kvm_release_pfn_clean(pfn);
  2336. return 0;
  2337. }
  2338. static void nonpaging_free(struct kvm_vcpu *vcpu)
  2339. {
  2340. mmu_free_roots(vcpu);
  2341. }
  2342. static int nonpaging_init_context(struct kvm_vcpu *vcpu,
  2343. struct kvm_mmu *context)
  2344. {
  2345. context->new_cr3 = nonpaging_new_cr3;
  2346. context->page_fault = nonpaging_page_fault;
  2347. context->gva_to_gpa = nonpaging_gva_to_gpa;
  2348. context->free = nonpaging_free;
  2349. context->prefetch_page = nonpaging_prefetch_page;
  2350. context->sync_page = nonpaging_sync_page;
  2351. context->invlpg = nonpaging_invlpg;
  2352. context->root_level = 0;
  2353. context->shadow_root_level = PT32E_ROOT_LEVEL;
  2354. context->root_hpa = INVALID_PAGE;
  2355. context->direct_map = true;
  2356. context->nx = false;
  2357. return 0;
  2358. }
  2359. void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  2360. {
  2361. ++vcpu->stat.tlb_flush;
  2362. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  2363. }
  2364. static void paging_new_cr3(struct kvm_vcpu *vcpu)
  2365. {
  2366. pgprintk("%s: cr3 %lx\n", __func__, kvm_read_cr3(vcpu));
  2367. mmu_free_roots(vcpu);
  2368. }
  2369. static unsigned long get_cr3(struct kvm_vcpu *vcpu)
  2370. {
  2371. return kvm_read_cr3(vcpu);
  2372. }
  2373. static void inject_page_fault(struct kvm_vcpu *vcpu,
  2374. struct x86_exception *fault)
  2375. {
  2376. vcpu->arch.mmu.inject_page_fault(vcpu, fault);
  2377. }
  2378. static void paging_free(struct kvm_vcpu *vcpu)
  2379. {
  2380. nonpaging_free(vcpu);
  2381. }
  2382. static bool is_rsvd_bits_set(struct kvm_mmu *mmu, u64 gpte, int level)
  2383. {
  2384. int bit7;
  2385. bit7 = (gpte >> 7) & 1;
  2386. return (gpte & mmu->rsvd_bits_mask[bit7][level-1]) != 0;
  2387. }
  2388. #define PTTYPE 64
  2389. #include "paging_tmpl.h"
  2390. #undef PTTYPE
  2391. #define PTTYPE 32
  2392. #include "paging_tmpl.h"
  2393. #undef PTTYPE
  2394. static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu,
  2395. struct kvm_mmu *context,
  2396. int level)
  2397. {
  2398. int maxphyaddr = cpuid_maxphyaddr(vcpu);
  2399. u64 exb_bit_rsvd = 0;
  2400. if (!context->nx)
  2401. exb_bit_rsvd = rsvd_bits(63, 63);
  2402. switch (level) {
  2403. case PT32_ROOT_LEVEL:
  2404. /* no rsvd bits for 2 level 4K page table entries */
  2405. context->rsvd_bits_mask[0][1] = 0;
  2406. context->rsvd_bits_mask[0][0] = 0;
  2407. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2408. if (!is_pse(vcpu)) {
  2409. context->rsvd_bits_mask[1][1] = 0;
  2410. break;
  2411. }
  2412. if (is_cpuid_PSE36())
  2413. /* 36bits PSE 4MB page */
  2414. context->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
  2415. else
  2416. /* 32 bits PSE 4MB page */
  2417. context->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
  2418. break;
  2419. case PT32E_ROOT_LEVEL:
  2420. context->rsvd_bits_mask[0][2] =
  2421. rsvd_bits(maxphyaddr, 63) |
  2422. rsvd_bits(7, 8) | rsvd_bits(1, 2); /* PDPTE */
  2423. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  2424. rsvd_bits(maxphyaddr, 62); /* PDE */
  2425. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  2426. rsvd_bits(maxphyaddr, 62); /* PTE */
  2427. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  2428. rsvd_bits(maxphyaddr, 62) |
  2429. rsvd_bits(13, 20); /* large page */
  2430. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2431. break;
  2432. case PT64_ROOT_LEVEL:
  2433. context->rsvd_bits_mask[0][3] = exb_bit_rsvd |
  2434. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  2435. context->rsvd_bits_mask[0][2] = exb_bit_rsvd |
  2436. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  2437. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  2438. rsvd_bits(maxphyaddr, 51);
  2439. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  2440. rsvd_bits(maxphyaddr, 51);
  2441. context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
  2442. context->rsvd_bits_mask[1][2] = exb_bit_rsvd |
  2443. rsvd_bits(maxphyaddr, 51) |
  2444. rsvd_bits(13, 29);
  2445. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  2446. rsvd_bits(maxphyaddr, 51) |
  2447. rsvd_bits(13, 20); /* large page */
  2448. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2449. break;
  2450. }
  2451. }
  2452. static int paging64_init_context_common(struct kvm_vcpu *vcpu,
  2453. struct kvm_mmu *context,
  2454. int level)
  2455. {
  2456. context->nx = is_nx(vcpu);
  2457. reset_rsvds_bits_mask(vcpu, context, level);
  2458. ASSERT(is_pae(vcpu));
  2459. context->new_cr3 = paging_new_cr3;
  2460. context->page_fault = paging64_page_fault;
  2461. context->gva_to_gpa = paging64_gva_to_gpa;
  2462. context->prefetch_page = paging64_prefetch_page;
  2463. context->sync_page = paging64_sync_page;
  2464. context->invlpg = paging64_invlpg;
  2465. context->free = paging_free;
  2466. context->root_level = level;
  2467. context->shadow_root_level = level;
  2468. context->root_hpa = INVALID_PAGE;
  2469. context->direct_map = false;
  2470. return 0;
  2471. }
  2472. static int paging64_init_context(struct kvm_vcpu *vcpu,
  2473. struct kvm_mmu *context)
  2474. {
  2475. return paging64_init_context_common(vcpu, context, PT64_ROOT_LEVEL);
  2476. }
  2477. static int paging32_init_context(struct kvm_vcpu *vcpu,
  2478. struct kvm_mmu *context)
  2479. {
  2480. context->nx = false;
  2481. reset_rsvds_bits_mask(vcpu, context, PT32_ROOT_LEVEL);
  2482. context->new_cr3 = paging_new_cr3;
  2483. context->page_fault = paging32_page_fault;
  2484. context->gva_to_gpa = paging32_gva_to_gpa;
  2485. context->free = paging_free;
  2486. context->prefetch_page = paging32_prefetch_page;
  2487. context->sync_page = paging32_sync_page;
  2488. context->invlpg = paging32_invlpg;
  2489. context->root_level = PT32_ROOT_LEVEL;
  2490. context->shadow_root_level = PT32E_ROOT_LEVEL;
  2491. context->root_hpa = INVALID_PAGE;
  2492. context->direct_map = false;
  2493. return 0;
  2494. }
  2495. static int paging32E_init_context(struct kvm_vcpu *vcpu,
  2496. struct kvm_mmu *context)
  2497. {
  2498. return paging64_init_context_common(vcpu, context, PT32E_ROOT_LEVEL);
  2499. }
  2500. static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
  2501. {
  2502. struct kvm_mmu *context = vcpu->arch.walk_mmu;
  2503. context->base_role.word = 0;
  2504. context->new_cr3 = nonpaging_new_cr3;
  2505. context->page_fault = tdp_page_fault;
  2506. context->free = nonpaging_free;
  2507. context->prefetch_page = nonpaging_prefetch_page;
  2508. context->sync_page = nonpaging_sync_page;
  2509. context->invlpg = nonpaging_invlpg;
  2510. context->shadow_root_level = kvm_x86_ops->get_tdp_level();
  2511. context->root_hpa = INVALID_PAGE;
  2512. context->direct_map = true;
  2513. context->set_cr3 = kvm_x86_ops->set_tdp_cr3;
  2514. context->get_cr3 = get_cr3;
  2515. context->inject_page_fault = kvm_inject_page_fault;
  2516. context->nx = is_nx(vcpu);
  2517. if (!is_paging(vcpu)) {
  2518. context->nx = false;
  2519. context->gva_to_gpa = nonpaging_gva_to_gpa;
  2520. context->root_level = 0;
  2521. } else if (is_long_mode(vcpu)) {
  2522. context->nx = is_nx(vcpu);
  2523. reset_rsvds_bits_mask(vcpu, context, PT64_ROOT_LEVEL);
  2524. context->gva_to_gpa = paging64_gva_to_gpa;
  2525. context->root_level = PT64_ROOT_LEVEL;
  2526. } else if (is_pae(vcpu)) {
  2527. context->nx = is_nx(vcpu);
  2528. reset_rsvds_bits_mask(vcpu, context, PT32E_ROOT_LEVEL);
  2529. context->gva_to_gpa = paging64_gva_to_gpa;
  2530. context->root_level = PT32E_ROOT_LEVEL;
  2531. } else {
  2532. context->nx = false;
  2533. reset_rsvds_bits_mask(vcpu, context, PT32_ROOT_LEVEL);
  2534. context->gva_to_gpa = paging32_gva_to_gpa;
  2535. context->root_level = PT32_ROOT_LEVEL;
  2536. }
  2537. return 0;
  2538. }
  2539. int kvm_init_shadow_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *context)
  2540. {
  2541. int r;
  2542. ASSERT(vcpu);
  2543. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2544. if (!is_paging(vcpu))
  2545. r = nonpaging_init_context(vcpu, context);
  2546. else if (is_long_mode(vcpu))
  2547. r = paging64_init_context(vcpu, context);
  2548. else if (is_pae(vcpu))
  2549. r = paging32E_init_context(vcpu, context);
  2550. else
  2551. r = paging32_init_context(vcpu, context);
  2552. vcpu->arch.mmu.base_role.cr4_pae = !!is_pae(vcpu);
  2553. vcpu->arch.mmu.base_role.cr0_wp = is_write_protection(vcpu);
  2554. return r;
  2555. }
  2556. EXPORT_SYMBOL_GPL(kvm_init_shadow_mmu);
  2557. static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
  2558. {
  2559. int r = kvm_init_shadow_mmu(vcpu, vcpu->arch.walk_mmu);
  2560. vcpu->arch.walk_mmu->set_cr3 = kvm_x86_ops->set_cr3;
  2561. vcpu->arch.walk_mmu->get_cr3 = get_cr3;
  2562. vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
  2563. return r;
  2564. }
  2565. static int init_kvm_nested_mmu(struct kvm_vcpu *vcpu)
  2566. {
  2567. struct kvm_mmu *g_context = &vcpu->arch.nested_mmu;
  2568. g_context->get_cr3 = get_cr3;
  2569. g_context->inject_page_fault = kvm_inject_page_fault;
  2570. /*
  2571. * Note that arch.mmu.gva_to_gpa translates l2_gva to l1_gpa. The
  2572. * translation of l2_gpa to l1_gpa addresses is done using the
  2573. * arch.nested_mmu.gva_to_gpa function. Basically the gva_to_gpa
  2574. * functions between mmu and nested_mmu are swapped.
  2575. */
  2576. if (!is_paging(vcpu)) {
  2577. g_context->nx = false;
  2578. g_context->root_level = 0;
  2579. g_context->gva_to_gpa = nonpaging_gva_to_gpa_nested;
  2580. } else if (is_long_mode(vcpu)) {
  2581. g_context->nx = is_nx(vcpu);
  2582. reset_rsvds_bits_mask(vcpu, g_context, PT64_ROOT_LEVEL);
  2583. g_context->root_level = PT64_ROOT_LEVEL;
  2584. g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
  2585. } else if (is_pae(vcpu)) {
  2586. g_context->nx = is_nx(vcpu);
  2587. reset_rsvds_bits_mask(vcpu, g_context, PT32E_ROOT_LEVEL);
  2588. g_context->root_level = PT32E_ROOT_LEVEL;
  2589. g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
  2590. } else {
  2591. g_context->nx = false;
  2592. reset_rsvds_bits_mask(vcpu, g_context, PT32_ROOT_LEVEL);
  2593. g_context->root_level = PT32_ROOT_LEVEL;
  2594. g_context->gva_to_gpa = paging32_gva_to_gpa_nested;
  2595. }
  2596. return 0;
  2597. }
  2598. static int init_kvm_mmu(struct kvm_vcpu *vcpu)
  2599. {
  2600. vcpu->arch.update_pte.pfn = bad_pfn;
  2601. if (mmu_is_nested(vcpu))
  2602. return init_kvm_nested_mmu(vcpu);
  2603. else if (tdp_enabled)
  2604. return init_kvm_tdp_mmu(vcpu);
  2605. else
  2606. return init_kvm_softmmu(vcpu);
  2607. }
  2608. static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
  2609. {
  2610. ASSERT(vcpu);
  2611. if (VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2612. /* mmu.free() should set root_hpa = INVALID_PAGE */
  2613. vcpu->arch.mmu.free(vcpu);
  2614. }
  2615. int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
  2616. {
  2617. destroy_kvm_mmu(vcpu);
  2618. return init_kvm_mmu(vcpu);
  2619. }
  2620. EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
  2621. int kvm_mmu_load(struct kvm_vcpu *vcpu)
  2622. {
  2623. int r;
  2624. r = mmu_topup_memory_caches(vcpu);
  2625. if (r)
  2626. goto out;
  2627. r = mmu_alloc_roots(vcpu);
  2628. spin_lock(&vcpu->kvm->mmu_lock);
  2629. mmu_sync_roots(vcpu);
  2630. spin_unlock(&vcpu->kvm->mmu_lock);
  2631. if (r)
  2632. goto out;
  2633. /* set_cr3() should ensure TLB has been flushed */
  2634. vcpu->arch.mmu.set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
  2635. out:
  2636. return r;
  2637. }
  2638. EXPORT_SYMBOL_GPL(kvm_mmu_load);
  2639. void kvm_mmu_unload(struct kvm_vcpu *vcpu)
  2640. {
  2641. mmu_free_roots(vcpu);
  2642. }
  2643. EXPORT_SYMBOL_GPL(kvm_mmu_unload);
  2644. static void mmu_pte_write_zap_pte(struct kvm_vcpu *vcpu,
  2645. struct kvm_mmu_page *sp,
  2646. u64 *spte)
  2647. {
  2648. u64 pte;
  2649. struct kvm_mmu_page *child;
  2650. pte = *spte;
  2651. if (is_shadow_present_pte(pte)) {
  2652. if (is_last_spte(pte, sp->role.level))
  2653. drop_spte(vcpu->kvm, spte, shadow_trap_nonpresent_pte);
  2654. else {
  2655. child = page_header(pte & PT64_BASE_ADDR_MASK);
  2656. mmu_page_remove_parent_pte(child, spte);
  2657. }
  2658. }
  2659. __set_spte(spte, shadow_trap_nonpresent_pte);
  2660. if (is_large_pte(pte))
  2661. --vcpu->kvm->stat.lpages;
  2662. }
  2663. static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
  2664. struct kvm_mmu_page *sp,
  2665. u64 *spte,
  2666. const void *new)
  2667. {
  2668. if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
  2669. ++vcpu->kvm->stat.mmu_pde_zapped;
  2670. return;
  2671. }
  2672. ++vcpu->kvm->stat.mmu_pte_updated;
  2673. if (!sp->role.cr4_pae)
  2674. paging32_update_pte(vcpu, sp, spte, new);
  2675. else
  2676. paging64_update_pte(vcpu, sp, spte, new);
  2677. }
  2678. static bool need_remote_flush(u64 old, u64 new)
  2679. {
  2680. if (!is_shadow_present_pte(old))
  2681. return false;
  2682. if (!is_shadow_present_pte(new))
  2683. return true;
  2684. if ((old ^ new) & PT64_BASE_ADDR_MASK)
  2685. return true;
  2686. old ^= PT64_NX_MASK;
  2687. new ^= PT64_NX_MASK;
  2688. return (old & ~new & PT64_PERM_MASK) != 0;
  2689. }
  2690. static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, bool zap_page,
  2691. bool remote_flush, bool local_flush)
  2692. {
  2693. if (zap_page)
  2694. return;
  2695. if (remote_flush)
  2696. kvm_flush_remote_tlbs(vcpu->kvm);
  2697. else if (local_flush)
  2698. kvm_mmu_flush_tlb(vcpu);
  2699. }
  2700. static bool last_updated_pte_accessed(struct kvm_vcpu *vcpu)
  2701. {
  2702. u64 *spte = vcpu->arch.last_pte_updated;
  2703. return !!(spte && (*spte & shadow_accessed_mask));
  2704. }
  2705. static void mmu_guess_page_from_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  2706. u64 gpte)
  2707. {
  2708. gfn_t gfn;
  2709. pfn_t pfn;
  2710. if (!is_present_gpte(gpte))
  2711. return;
  2712. gfn = (gpte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  2713. vcpu->arch.update_pte.mmu_seq = vcpu->kvm->mmu_notifier_seq;
  2714. smp_rmb();
  2715. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  2716. if (is_error_pfn(pfn)) {
  2717. kvm_release_pfn_clean(pfn);
  2718. return;
  2719. }
  2720. vcpu->arch.update_pte.pfn = pfn;
  2721. }
  2722. static void kvm_mmu_access_page(struct kvm_vcpu *vcpu, gfn_t gfn)
  2723. {
  2724. u64 *spte = vcpu->arch.last_pte_updated;
  2725. if (spte
  2726. && vcpu->arch.last_pte_gfn == gfn
  2727. && shadow_accessed_mask
  2728. && !(*spte & shadow_accessed_mask)
  2729. && is_shadow_present_pte(*spte))
  2730. set_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
  2731. }
  2732. void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  2733. const u8 *new, int bytes,
  2734. bool guest_initiated)
  2735. {
  2736. gfn_t gfn = gpa >> PAGE_SHIFT;
  2737. union kvm_mmu_page_role mask = { .word = 0 };
  2738. struct kvm_mmu_page *sp;
  2739. struct hlist_node *node;
  2740. LIST_HEAD(invalid_list);
  2741. u64 entry, gentry;
  2742. u64 *spte;
  2743. unsigned offset = offset_in_page(gpa);
  2744. unsigned pte_size;
  2745. unsigned page_offset;
  2746. unsigned misaligned;
  2747. unsigned quadrant;
  2748. int level;
  2749. int flooded = 0;
  2750. int npte;
  2751. int r;
  2752. int invlpg_counter;
  2753. bool remote_flush, local_flush, zap_page;
  2754. zap_page = remote_flush = local_flush = false;
  2755. pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
  2756. invlpg_counter = atomic_read(&vcpu->kvm->arch.invlpg_counter);
  2757. /*
  2758. * Assume that the pte write on a page table of the same type
  2759. * as the current vcpu paging mode since we update the sptes only
  2760. * when they have the same mode.
  2761. */
  2762. if ((is_pae(vcpu) && bytes == 4) || !new) {
  2763. /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
  2764. if (is_pae(vcpu)) {
  2765. gpa &= ~(gpa_t)7;
  2766. bytes = 8;
  2767. }
  2768. r = kvm_read_guest(vcpu->kvm, gpa, &gentry, min(bytes, 8));
  2769. if (r)
  2770. gentry = 0;
  2771. new = (const u8 *)&gentry;
  2772. }
  2773. switch (bytes) {
  2774. case 4:
  2775. gentry = *(const u32 *)new;
  2776. break;
  2777. case 8:
  2778. gentry = *(const u64 *)new;
  2779. break;
  2780. default:
  2781. gentry = 0;
  2782. break;
  2783. }
  2784. mmu_guess_page_from_pte_write(vcpu, gpa, gentry);
  2785. spin_lock(&vcpu->kvm->mmu_lock);
  2786. if (atomic_read(&vcpu->kvm->arch.invlpg_counter) != invlpg_counter)
  2787. gentry = 0;
  2788. kvm_mmu_free_some_pages(vcpu);
  2789. ++vcpu->kvm->stat.mmu_pte_write;
  2790. trace_kvm_mmu_audit(vcpu, AUDIT_PRE_PTE_WRITE);
  2791. if (guest_initiated) {
  2792. kvm_mmu_access_page(vcpu, gfn);
  2793. if (gfn == vcpu->arch.last_pt_write_gfn
  2794. && !last_updated_pte_accessed(vcpu)) {
  2795. ++vcpu->arch.last_pt_write_count;
  2796. if (vcpu->arch.last_pt_write_count >= 3)
  2797. flooded = 1;
  2798. } else {
  2799. vcpu->arch.last_pt_write_gfn = gfn;
  2800. vcpu->arch.last_pt_write_count = 1;
  2801. vcpu->arch.last_pte_updated = NULL;
  2802. }
  2803. }
  2804. mask.cr0_wp = mask.cr4_pae = mask.nxe = 1;
  2805. for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn, node) {
  2806. pte_size = sp->role.cr4_pae ? 8 : 4;
  2807. misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
  2808. misaligned |= bytes < 4;
  2809. if (misaligned || flooded) {
  2810. /*
  2811. * Misaligned accesses are too much trouble to fix
  2812. * up; also, they usually indicate a page is not used
  2813. * as a page table.
  2814. *
  2815. * If we're seeing too many writes to a page,
  2816. * it may no longer be a page table, or we may be
  2817. * forking, in which case it is better to unmap the
  2818. * page.
  2819. */
  2820. pgprintk("misaligned: gpa %llx bytes %d role %x\n",
  2821. gpa, bytes, sp->role.word);
  2822. zap_page |= !!kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
  2823. &invalid_list);
  2824. ++vcpu->kvm->stat.mmu_flooded;
  2825. continue;
  2826. }
  2827. page_offset = offset;
  2828. level = sp->role.level;
  2829. npte = 1;
  2830. if (!sp->role.cr4_pae) {
  2831. page_offset <<= 1; /* 32->64 */
  2832. /*
  2833. * A 32-bit pde maps 4MB while the shadow pdes map
  2834. * only 2MB. So we need to double the offset again
  2835. * and zap two pdes instead of one.
  2836. */
  2837. if (level == PT32_ROOT_LEVEL) {
  2838. page_offset &= ~7; /* kill rounding error */
  2839. page_offset <<= 1;
  2840. npte = 2;
  2841. }
  2842. quadrant = page_offset >> PAGE_SHIFT;
  2843. page_offset &= ~PAGE_MASK;
  2844. if (quadrant != sp->role.quadrant)
  2845. continue;
  2846. }
  2847. local_flush = true;
  2848. spte = &sp->spt[page_offset / sizeof(*spte)];
  2849. while (npte--) {
  2850. entry = *spte;
  2851. mmu_pte_write_zap_pte(vcpu, sp, spte);
  2852. if (gentry &&
  2853. !((sp->role.word ^ vcpu->arch.mmu.base_role.word)
  2854. & mask.word))
  2855. mmu_pte_write_new_pte(vcpu, sp, spte, &gentry);
  2856. if (!remote_flush && need_remote_flush(entry, *spte))
  2857. remote_flush = true;
  2858. ++spte;
  2859. }
  2860. }
  2861. mmu_pte_write_flush_tlb(vcpu, zap_page, remote_flush, local_flush);
  2862. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  2863. trace_kvm_mmu_audit(vcpu, AUDIT_POST_PTE_WRITE);
  2864. spin_unlock(&vcpu->kvm->mmu_lock);
  2865. if (!is_error_pfn(vcpu->arch.update_pte.pfn)) {
  2866. kvm_release_pfn_clean(vcpu->arch.update_pte.pfn);
  2867. vcpu->arch.update_pte.pfn = bad_pfn;
  2868. }
  2869. }
  2870. int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
  2871. {
  2872. gpa_t gpa;
  2873. int r;
  2874. if (vcpu->arch.mmu.direct_map)
  2875. return 0;
  2876. gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
  2877. spin_lock(&vcpu->kvm->mmu_lock);
  2878. r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  2879. spin_unlock(&vcpu->kvm->mmu_lock);
  2880. return r;
  2881. }
  2882. EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
  2883. void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
  2884. {
  2885. LIST_HEAD(invalid_list);
  2886. while (kvm_mmu_available_pages(vcpu->kvm) < KVM_REFILL_PAGES &&
  2887. !list_empty(&vcpu->kvm->arch.active_mmu_pages)) {
  2888. struct kvm_mmu_page *sp;
  2889. sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
  2890. struct kvm_mmu_page, link);
  2891. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
  2892. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  2893. ++vcpu->kvm->stat.mmu_recycled;
  2894. }
  2895. }
  2896. int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code,
  2897. void *insn, int insn_len)
  2898. {
  2899. int r;
  2900. enum emulation_result er;
  2901. r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code, false);
  2902. if (r < 0)
  2903. goto out;
  2904. if (!r) {
  2905. r = 1;
  2906. goto out;
  2907. }
  2908. r = mmu_topup_memory_caches(vcpu);
  2909. if (r)
  2910. goto out;
  2911. er = x86_emulate_instruction(vcpu, cr2, 0, insn, insn_len);
  2912. switch (er) {
  2913. case EMULATE_DONE:
  2914. return 1;
  2915. case EMULATE_DO_MMIO:
  2916. ++vcpu->stat.mmio_exits;
  2917. /* fall through */
  2918. case EMULATE_FAIL:
  2919. return 0;
  2920. default:
  2921. BUG();
  2922. }
  2923. out:
  2924. return r;
  2925. }
  2926. EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
  2927. void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  2928. {
  2929. vcpu->arch.mmu.invlpg(vcpu, gva);
  2930. kvm_mmu_flush_tlb(vcpu);
  2931. ++vcpu->stat.invlpg;
  2932. }
  2933. EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
  2934. void kvm_enable_tdp(void)
  2935. {
  2936. tdp_enabled = true;
  2937. }
  2938. EXPORT_SYMBOL_GPL(kvm_enable_tdp);
  2939. void kvm_disable_tdp(void)
  2940. {
  2941. tdp_enabled = false;
  2942. }
  2943. EXPORT_SYMBOL_GPL(kvm_disable_tdp);
  2944. static void free_mmu_pages(struct kvm_vcpu *vcpu)
  2945. {
  2946. free_page((unsigned long)vcpu->arch.mmu.pae_root);
  2947. if (vcpu->arch.mmu.lm_root != NULL)
  2948. free_page((unsigned long)vcpu->arch.mmu.lm_root);
  2949. }
  2950. static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
  2951. {
  2952. struct page *page;
  2953. int i;
  2954. ASSERT(vcpu);
  2955. /*
  2956. * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
  2957. * Therefore we need to allocate shadow page tables in the first
  2958. * 4GB of memory, which happens to fit the DMA32 zone.
  2959. */
  2960. page = alloc_page(GFP_KERNEL | __GFP_DMA32);
  2961. if (!page)
  2962. return -ENOMEM;
  2963. vcpu->arch.mmu.pae_root = page_address(page);
  2964. for (i = 0; i < 4; ++i)
  2965. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  2966. return 0;
  2967. }
  2968. int kvm_mmu_create(struct kvm_vcpu *vcpu)
  2969. {
  2970. ASSERT(vcpu);
  2971. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2972. return alloc_mmu_pages(vcpu);
  2973. }
  2974. int kvm_mmu_setup(struct kvm_vcpu *vcpu)
  2975. {
  2976. ASSERT(vcpu);
  2977. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2978. return init_kvm_mmu(vcpu);
  2979. }
  2980. void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
  2981. {
  2982. struct kvm_mmu_page *sp;
  2983. list_for_each_entry(sp, &kvm->arch.active_mmu_pages, link) {
  2984. int i;
  2985. u64 *pt;
  2986. if (!test_bit(slot, sp->slot_bitmap))
  2987. continue;
  2988. pt = sp->spt;
  2989. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  2990. if (!is_shadow_present_pte(pt[i]) ||
  2991. !is_last_spte(pt[i], sp->role.level))
  2992. continue;
  2993. if (is_large_pte(pt[i])) {
  2994. drop_spte(kvm, &pt[i],
  2995. shadow_trap_nonpresent_pte);
  2996. --kvm->stat.lpages;
  2997. continue;
  2998. }
  2999. /* avoid RMW */
  3000. if (is_writable_pte(pt[i]))
  3001. update_spte(&pt[i], pt[i] & ~PT_WRITABLE_MASK);
  3002. }
  3003. }
  3004. kvm_flush_remote_tlbs(kvm);
  3005. }
  3006. void kvm_mmu_zap_all(struct kvm *kvm)
  3007. {
  3008. struct kvm_mmu_page *sp, *node;
  3009. LIST_HEAD(invalid_list);
  3010. spin_lock(&kvm->mmu_lock);
  3011. restart:
  3012. list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
  3013. if (kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list))
  3014. goto restart;
  3015. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  3016. spin_unlock(&kvm->mmu_lock);
  3017. }
  3018. static int kvm_mmu_remove_some_alloc_mmu_pages(struct kvm *kvm,
  3019. struct list_head *invalid_list)
  3020. {
  3021. struct kvm_mmu_page *page;
  3022. page = container_of(kvm->arch.active_mmu_pages.prev,
  3023. struct kvm_mmu_page, link);
  3024. return kvm_mmu_prepare_zap_page(kvm, page, invalid_list);
  3025. }
  3026. static int mmu_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
  3027. {
  3028. struct kvm *kvm;
  3029. struct kvm *kvm_freed = NULL;
  3030. if (nr_to_scan == 0)
  3031. goto out;
  3032. raw_spin_lock(&kvm_lock);
  3033. list_for_each_entry(kvm, &vm_list, vm_list) {
  3034. int idx, freed_pages;
  3035. LIST_HEAD(invalid_list);
  3036. idx = srcu_read_lock(&kvm->srcu);
  3037. spin_lock(&kvm->mmu_lock);
  3038. if (!kvm_freed && nr_to_scan > 0 &&
  3039. kvm->arch.n_used_mmu_pages > 0) {
  3040. freed_pages = kvm_mmu_remove_some_alloc_mmu_pages(kvm,
  3041. &invalid_list);
  3042. kvm_freed = kvm;
  3043. }
  3044. nr_to_scan--;
  3045. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  3046. spin_unlock(&kvm->mmu_lock);
  3047. srcu_read_unlock(&kvm->srcu, idx);
  3048. }
  3049. if (kvm_freed)
  3050. list_move_tail(&kvm_freed->vm_list, &vm_list);
  3051. raw_spin_unlock(&kvm_lock);
  3052. out:
  3053. return percpu_counter_read_positive(&kvm_total_used_mmu_pages);
  3054. }
  3055. static struct shrinker mmu_shrinker = {
  3056. .shrink = mmu_shrink,
  3057. .seeks = DEFAULT_SEEKS * 10,
  3058. };
  3059. static void mmu_destroy_caches(void)
  3060. {
  3061. if (pte_chain_cache)
  3062. kmem_cache_destroy(pte_chain_cache);
  3063. if (rmap_desc_cache)
  3064. kmem_cache_destroy(rmap_desc_cache);
  3065. if (mmu_page_header_cache)
  3066. kmem_cache_destroy(mmu_page_header_cache);
  3067. }
  3068. int kvm_mmu_module_init(void)
  3069. {
  3070. pte_chain_cache = kmem_cache_create("kvm_pte_chain",
  3071. sizeof(struct kvm_pte_chain),
  3072. 0, 0, NULL);
  3073. if (!pte_chain_cache)
  3074. goto nomem;
  3075. rmap_desc_cache = kmem_cache_create("kvm_rmap_desc",
  3076. sizeof(struct kvm_rmap_desc),
  3077. 0, 0, NULL);
  3078. if (!rmap_desc_cache)
  3079. goto nomem;
  3080. mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
  3081. sizeof(struct kvm_mmu_page),
  3082. 0, 0, NULL);
  3083. if (!mmu_page_header_cache)
  3084. goto nomem;
  3085. if (percpu_counter_init(&kvm_total_used_mmu_pages, 0))
  3086. goto nomem;
  3087. register_shrinker(&mmu_shrinker);
  3088. return 0;
  3089. nomem:
  3090. mmu_destroy_caches();
  3091. return -ENOMEM;
  3092. }
  3093. /*
  3094. * Caculate mmu pages needed for kvm.
  3095. */
  3096. unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
  3097. {
  3098. int i;
  3099. unsigned int nr_mmu_pages;
  3100. unsigned int nr_pages = 0;
  3101. struct kvm_memslots *slots;
  3102. slots = kvm_memslots(kvm);
  3103. for (i = 0; i < slots->nmemslots; i++)
  3104. nr_pages += slots->memslots[i].npages;
  3105. nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
  3106. nr_mmu_pages = max(nr_mmu_pages,
  3107. (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
  3108. return nr_mmu_pages;
  3109. }
  3110. static void *pv_mmu_peek_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  3111. unsigned len)
  3112. {
  3113. if (len > buffer->len)
  3114. return NULL;
  3115. return buffer->ptr;
  3116. }
  3117. static void *pv_mmu_read_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  3118. unsigned len)
  3119. {
  3120. void *ret;
  3121. ret = pv_mmu_peek_buffer(buffer, len);
  3122. if (!ret)
  3123. return ret;
  3124. buffer->ptr += len;
  3125. buffer->len -= len;
  3126. buffer->processed += len;
  3127. return ret;
  3128. }
  3129. static int kvm_pv_mmu_write(struct kvm_vcpu *vcpu,
  3130. gpa_t addr, gpa_t value)
  3131. {
  3132. int bytes = 8;
  3133. int r;
  3134. if (!is_long_mode(vcpu) && !is_pae(vcpu))
  3135. bytes = 4;
  3136. r = mmu_topup_memory_caches(vcpu);
  3137. if (r)
  3138. return r;
  3139. if (!emulator_write_phys(vcpu, addr, &value, bytes))
  3140. return -EFAULT;
  3141. return 1;
  3142. }
  3143. static int kvm_pv_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  3144. {
  3145. (void)kvm_set_cr3(vcpu, kvm_read_cr3(vcpu));
  3146. return 1;
  3147. }
  3148. static int kvm_pv_mmu_release_pt(struct kvm_vcpu *vcpu, gpa_t addr)
  3149. {
  3150. spin_lock(&vcpu->kvm->mmu_lock);
  3151. mmu_unshadow(vcpu->kvm, addr >> PAGE_SHIFT);
  3152. spin_unlock(&vcpu->kvm->mmu_lock);
  3153. return 1;
  3154. }
  3155. static int kvm_pv_mmu_op_one(struct kvm_vcpu *vcpu,
  3156. struct kvm_pv_mmu_op_buffer *buffer)
  3157. {
  3158. struct kvm_mmu_op_header *header;
  3159. header = pv_mmu_peek_buffer(buffer, sizeof *header);
  3160. if (!header)
  3161. return 0;
  3162. switch (header->op) {
  3163. case KVM_MMU_OP_WRITE_PTE: {
  3164. struct kvm_mmu_op_write_pte *wpte;
  3165. wpte = pv_mmu_read_buffer(buffer, sizeof *wpte);
  3166. if (!wpte)
  3167. return 0;
  3168. return kvm_pv_mmu_write(vcpu, wpte->pte_phys,
  3169. wpte->pte_val);
  3170. }
  3171. case KVM_MMU_OP_FLUSH_TLB: {
  3172. struct kvm_mmu_op_flush_tlb *ftlb;
  3173. ftlb = pv_mmu_read_buffer(buffer, sizeof *ftlb);
  3174. if (!ftlb)
  3175. return 0;
  3176. return kvm_pv_mmu_flush_tlb(vcpu);
  3177. }
  3178. case KVM_MMU_OP_RELEASE_PT: {
  3179. struct kvm_mmu_op_release_pt *rpt;
  3180. rpt = pv_mmu_read_buffer(buffer, sizeof *rpt);
  3181. if (!rpt)
  3182. return 0;
  3183. return kvm_pv_mmu_release_pt(vcpu, rpt->pt_phys);
  3184. }
  3185. default: return 0;
  3186. }
  3187. }
  3188. int kvm_pv_mmu_op(struct kvm_vcpu *vcpu, unsigned long bytes,
  3189. gpa_t addr, unsigned long *ret)
  3190. {
  3191. int r;
  3192. struct kvm_pv_mmu_op_buffer *buffer = &vcpu->arch.mmu_op_buffer;
  3193. buffer->ptr = buffer->buf;
  3194. buffer->len = min_t(unsigned long, bytes, sizeof buffer->buf);
  3195. buffer->processed = 0;
  3196. r = kvm_read_guest(vcpu->kvm, addr, buffer->buf, buffer->len);
  3197. if (r)
  3198. goto out;
  3199. while (buffer->len) {
  3200. r = kvm_pv_mmu_op_one(vcpu, buffer);
  3201. if (r < 0)
  3202. goto out;
  3203. if (r == 0)
  3204. break;
  3205. }
  3206. r = 1;
  3207. out:
  3208. *ret = buffer->processed;
  3209. return r;
  3210. }
  3211. int kvm_mmu_get_spte_hierarchy(struct kvm_vcpu *vcpu, u64 addr, u64 sptes[4])
  3212. {
  3213. struct kvm_shadow_walk_iterator iterator;
  3214. int nr_sptes = 0;
  3215. spin_lock(&vcpu->kvm->mmu_lock);
  3216. for_each_shadow_entry(vcpu, addr, iterator) {
  3217. sptes[iterator.level-1] = *iterator.sptep;
  3218. nr_sptes++;
  3219. if (!is_shadow_present_pte(*iterator.sptep))
  3220. break;
  3221. }
  3222. spin_unlock(&vcpu->kvm->mmu_lock);
  3223. return nr_sptes;
  3224. }
  3225. EXPORT_SYMBOL_GPL(kvm_mmu_get_spte_hierarchy);
  3226. void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
  3227. {
  3228. ASSERT(vcpu);
  3229. destroy_kvm_mmu(vcpu);
  3230. free_mmu_pages(vcpu);
  3231. mmu_free_memory_caches(vcpu);
  3232. }
  3233. #ifdef CONFIG_KVM_MMU_AUDIT
  3234. #include "mmu_audit.c"
  3235. #else
  3236. static void mmu_audit_disable(void) { }
  3237. #endif
  3238. void kvm_mmu_module_exit(void)
  3239. {
  3240. mmu_destroy_caches();
  3241. percpu_counter_destroy(&kvm_total_used_mmu_pages);
  3242. unregister_shrinker(&mmu_shrinker);
  3243. mmu_audit_disable();
  3244. }