dm355.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651
  1. /*
  2. * TI DaVinci DM355 chip specific setup
  3. *
  4. * Author: Kevin Hilman, Deep Root Systems, LLC
  5. *
  6. * 2007 (c) Deep Root Systems, LLC. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/clk.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/spi/spi.h>
  17. #include <asm/mach/map.h>
  18. #include <mach/dm355.h>
  19. #include <mach/clock.h>
  20. #include <mach/cputype.h>
  21. #include <mach/edma.h>
  22. #include <mach/psc.h>
  23. #include <mach/mux.h>
  24. #include <mach/irqs.h>
  25. #include <mach/common.h>
  26. #include "clock.h"
  27. #include "mux.h"
  28. /*
  29. * Device specific clocks
  30. */
  31. #define DM355_REF_FREQ 24000000 /* 24 or 36 MHz */
  32. static struct pll_data pll1_data = {
  33. .num = 1,
  34. .phys_base = DAVINCI_PLL1_BASE,
  35. .flags = PLL_HAS_PREDIV | PLL_HAS_POSTDIV,
  36. };
  37. static struct pll_data pll2_data = {
  38. .num = 2,
  39. .phys_base = DAVINCI_PLL2_BASE,
  40. .flags = PLL_HAS_PREDIV,
  41. };
  42. static struct clk ref_clk = {
  43. .name = "ref_clk",
  44. /* FIXME -- crystal rate is board-specific */
  45. .rate = DM355_REF_FREQ,
  46. };
  47. static struct clk pll1_clk = {
  48. .name = "pll1",
  49. .parent = &ref_clk,
  50. .flags = CLK_PLL,
  51. .pll_data = &pll1_data,
  52. };
  53. static struct clk pll1_aux_clk = {
  54. .name = "pll1_aux_clk",
  55. .parent = &pll1_clk,
  56. .flags = CLK_PLL | PRE_PLL,
  57. };
  58. static struct clk pll1_sysclk1 = {
  59. .name = "pll1_sysclk1",
  60. .parent = &pll1_clk,
  61. .flags = CLK_PLL,
  62. .div_reg = PLLDIV1,
  63. };
  64. static struct clk pll1_sysclk2 = {
  65. .name = "pll1_sysclk2",
  66. .parent = &pll1_clk,
  67. .flags = CLK_PLL,
  68. .div_reg = PLLDIV2,
  69. };
  70. static struct clk pll1_sysclk3 = {
  71. .name = "pll1_sysclk3",
  72. .parent = &pll1_clk,
  73. .flags = CLK_PLL,
  74. .div_reg = PLLDIV3,
  75. };
  76. static struct clk pll1_sysclk4 = {
  77. .name = "pll1_sysclk4",
  78. .parent = &pll1_clk,
  79. .flags = CLK_PLL,
  80. .div_reg = PLLDIV4,
  81. };
  82. static struct clk pll1_sysclkbp = {
  83. .name = "pll1_sysclkbp",
  84. .parent = &pll1_clk,
  85. .flags = CLK_PLL | PRE_PLL,
  86. .div_reg = BPDIV
  87. };
  88. static struct clk vpss_dac_clk = {
  89. .name = "vpss_dac",
  90. .parent = &pll1_sysclk3,
  91. .lpsc = DM355_LPSC_VPSS_DAC,
  92. };
  93. static struct clk vpss_master_clk = {
  94. .name = "vpss_master",
  95. .parent = &pll1_sysclk4,
  96. .lpsc = DAVINCI_LPSC_VPSSMSTR,
  97. .flags = CLK_PSC,
  98. };
  99. static struct clk vpss_slave_clk = {
  100. .name = "vpss_slave",
  101. .parent = &pll1_sysclk4,
  102. .lpsc = DAVINCI_LPSC_VPSSSLV,
  103. };
  104. static struct clk clkout1_clk = {
  105. .name = "clkout1",
  106. .parent = &pll1_aux_clk,
  107. /* NOTE: clkout1 can be externally gated by muxing GPIO-18 */
  108. };
  109. static struct clk clkout2_clk = {
  110. .name = "clkout2",
  111. .parent = &pll1_sysclkbp,
  112. };
  113. static struct clk pll2_clk = {
  114. .name = "pll2",
  115. .parent = &ref_clk,
  116. .flags = CLK_PLL,
  117. .pll_data = &pll2_data,
  118. };
  119. static struct clk pll2_sysclk1 = {
  120. .name = "pll2_sysclk1",
  121. .parent = &pll2_clk,
  122. .flags = CLK_PLL,
  123. .div_reg = PLLDIV1,
  124. };
  125. static struct clk pll2_sysclkbp = {
  126. .name = "pll2_sysclkbp",
  127. .parent = &pll2_clk,
  128. .flags = CLK_PLL | PRE_PLL,
  129. .div_reg = BPDIV
  130. };
  131. static struct clk clkout3_clk = {
  132. .name = "clkout3",
  133. .parent = &pll2_sysclkbp,
  134. /* NOTE: clkout3 can be externally gated by muxing GPIO-16 */
  135. };
  136. static struct clk arm_clk = {
  137. .name = "arm_clk",
  138. .parent = &pll1_sysclk1,
  139. .lpsc = DAVINCI_LPSC_ARM,
  140. .flags = ALWAYS_ENABLED,
  141. };
  142. /*
  143. * NOT LISTED below, and not touched by Linux
  144. * - in SyncReset state by default
  145. * .lpsc = DAVINCI_LPSC_TPCC,
  146. * .lpsc = DAVINCI_LPSC_TPTC0,
  147. * .lpsc = DAVINCI_LPSC_TPTC1,
  148. * .lpsc = DAVINCI_LPSC_DDR_EMIF, .parent = &sysclk2_clk,
  149. * .lpsc = DAVINCI_LPSC_MEMSTICK,
  150. * - in Enabled state by default
  151. * .lpsc = DAVINCI_LPSC_SYSTEM_SUBSYS,
  152. * .lpsc = DAVINCI_LPSC_SCR2, // "bus"
  153. * .lpsc = DAVINCI_LPSC_SCR3, // "bus"
  154. * .lpsc = DAVINCI_LPSC_SCR4, // "bus"
  155. * .lpsc = DAVINCI_LPSC_CROSSBAR, // "emulation"
  156. * .lpsc = DAVINCI_LPSC_CFG27, // "test"
  157. * .lpsc = DAVINCI_LPSC_CFG3, // "test"
  158. * .lpsc = DAVINCI_LPSC_CFG5, // "test"
  159. */
  160. static struct clk mjcp_clk = {
  161. .name = "mjcp",
  162. .parent = &pll1_sysclk1,
  163. .lpsc = DAVINCI_LPSC_IMCOP,
  164. };
  165. static struct clk uart0_clk = {
  166. .name = "uart0",
  167. .parent = &pll1_aux_clk,
  168. .lpsc = DAVINCI_LPSC_UART0,
  169. };
  170. static struct clk uart1_clk = {
  171. .name = "uart1",
  172. .parent = &pll1_aux_clk,
  173. .lpsc = DAVINCI_LPSC_UART1,
  174. };
  175. static struct clk uart2_clk = {
  176. .name = "uart2",
  177. .parent = &pll1_sysclk2,
  178. .lpsc = DAVINCI_LPSC_UART2,
  179. };
  180. static struct clk i2c_clk = {
  181. .name = "i2c",
  182. .parent = &pll1_aux_clk,
  183. .lpsc = DAVINCI_LPSC_I2C,
  184. };
  185. static struct clk asp0_clk = {
  186. .name = "asp0",
  187. .parent = &pll1_sysclk2,
  188. .lpsc = DAVINCI_LPSC_McBSP,
  189. };
  190. static struct clk asp1_clk = {
  191. .name = "asp1",
  192. .parent = &pll1_sysclk2,
  193. .lpsc = DM355_LPSC_McBSP1,
  194. };
  195. static struct clk mmcsd0_clk = {
  196. .name = "mmcsd0",
  197. .parent = &pll1_sysclk2,
  198. .lpsc = DAVINCI_LPSC_MMC_SD,
  199. };
  200. static struct clk mmcsd1_clk = {
  201. .name = "mmcsd1",
  202. .parent = &pll1_sysclk2,
  203. .lpsc = DM355_LPSC_MMC_SD1,
  204. };
  205. static struct clk spi0_clk = {
  206. .name = "spi0",
  207. .parent = &pll1_sysclk2,
  208. .lpsc = DAVINCI_LPSC_SPI,
  209. };
  210. static struct clk spi1_clk = {
  211. .name = "spi1",
  212. .parent = &pll1_sysclk2,
  213. .lpsc = DM355_LPSC_SPI1,
  214. };
  215. static struct clk spi2_clk = {
  216. .name = "spi2",
  217. .parent = &pll1_sysclk2,
  218. .lpsc = DM355_LPSC_SPI2,
  219. };
  220. static struct clk gpio_clk = {
  221. .name = "gpio",
  222. .parent = &pll1_sysclk2,
  223. .lpsc = DAVINCI_LPSC_GPIO,
  224. };
  225. static struct clk aemif_clk = {
  226. .name = "aemif",
  227. .parent = &pll1_sysclk2,
  228. .lpsc = DAVINCI_LPSC_AEMIF,
  229. };
  230. static struct clk pwm0_clk = {
  231. .name = "pwm0",
  232. .parent = &pll1_aux_clk,
  233. .lpsc = DAVINCI_LPSC_PWM0,
  234. };
  235. static struct clk pwm1_clk = {
  236. .name = "pwm1",
  237. .parent = &pll1_aux_clk,
  238. .lpsc = DAVINCI_LPSC_PWM1,
  239. };
  240. static struct clk pwm2_clk = {
  241. .name = "pwm2",
  242. .parent = &pll1_aux_clk,
  243. .lpsc = DAVINCI_LPSC_PWM2,
  244. };
  245. static struct clk pwm3_clk = {
  246. .name = "pwm3",
  247. .parent = &pll1_aux_clk,
  248. .lpsc = DM355_LPSC_PWM3,
  249. };
  250. static struct clk timer0_clk = {
  251. .name = "timer0",
  252. .parent = &pll1_aux_clk,
  253. .lpsc = DAVINCI_LPSC_TIMER0,
  254. };
  255. static struct clk timer1_clk = {
  256. .name = "timer1",
  257. .parent = &pll1_aux_clk,
  258. .lpsc = DAVINCI_LPSC_TIMER1,
  259. };
  260. static struct clk timer2_clk = {
  261. .name = "timer2",
  262. .parent = &pll1_aux_clk,
  263. .lpsc = DAVINCI_LPSC_TIMER2,
  264. .usecount = 1, /* REVISIT: why cant' this be disabled? */
  265. };
  266. static struct clk timer3_clk = {
  267. .name = "timer3",
  268. .parent = &pll1_aux_clk,
  269. .lpsc = DM355_LPSC_TIMER3,
  270. };
  271. static struct clk rto_clk = {
  272. .name = "rto",
  273. .parent = &pll1_aux_clk,
  274. .lpsc = DM355_LPSC_RTO,
  275. };
  276. static struct clk usb_clk = {
  277. .name = "usb",
  278. .parent = &pll1_sysclk2,
  279. .lpsc = DAVINCI_LPSC_USB,
  280. };
  281. static struct davinci_clk dm355_clks[] = {
  282. CLK(NULL, "ref", &ref_clk),
  283. CLK(NULL, "pll1", &pll1_clk),
  284. CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
  285. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  286. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  287. CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
  288. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  289. CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
  290. CLK(NULL, "vpss_dac", &vpss_dac_clk),
  291. CLK(NULL, "vpss_master", &vpss_master_clk),
  292. CLK(NULL, "vpss_slave", &vpss_slave_clk),
  293. CLK(NULL, "clkout1", &clkout1_clk),
  294. CLK(NULL, "clkout2", &clkout2_clk),
  295. CLK(NULL, "pll2", &pll2_clk),
  296. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  297. CLK(NULL, "pll2_sysclkbp", &pll2_sysclkbp),
  298. CLK(NULL, "clkout3", &clkout3_clk),
  299. CLK(NULL, "arm", &arm_clk),
  300. CLK(NULL, "mjcp", &mjcp_clk),
  301. CLK(NULL, "uart0", &uart0_clk),
  302. CLK(NULL, "uart1", &uart1_clk),
  303. CLK(NULL, "uart2", &uart2_clk),
  304. CLK("i2c_davinci.1", NULL, &i2c_clk),
  305. CLK("soc-audio.0", NULL, &asp0_clk),
  306. CLK("soc-audio.1", NULL, &asp1_clk),
  307. CLK("davinci_mmc.0", NULL, &mmcsd0_clk),
  308. CLK("davinci_mmc.1", NULL, &mmcsd1_clk),
  309. CLK(NULL, "spi0", &spi0_clk),
  310. CLK(NULL, "spi1", &spi1_clk),
  311. CLK(NULL, "spi2", &spi2_clk),
  312. CLK(NULL, "gpio", &gpio_clk),
  313. CLK(NULL, "aemif", &aemif_clk),
  314. CLK(NULL, "pwm0", &pwm0_clk),
  315. CLK(NULL, "pwm1", &pwm1_clk),
  316. CLK(NULL, "pwm2", &pwm2_clk),
  317. CLK(NULL, "pwm3", &pwm3_clk),
  318. CLK(NULL, "timer0", &timer0_clk),
  319. CLK(NULL, "timer1", &timer1_clk),
  320. CLK("watchdog", NULL, &timer2_clk),
  321. CLK(NULL, "timer3", &timer3_clk),
  322. CLK(NULL, "rto", &rto_clk),
  323. CLK(NULL, "usb", &usb_clk),
  324. CLK(NULL, NULL, NULL),
  325. };
  326. /*----------------------------------------------------------------------*/
  327. static u64 dm355_spi0_dma_mask = DMA_BIT_MASK(32);
  328. static struct resource dm355_spi0_resources[] = {
  329. {
  330. .start = 0x01c66000,
  331. .end = 0x01c667ff,
  332. .flags = IORESOURCE_MEM,
  333. },
  334. {
  335. .start = IRQ_DM355_SPINT0_1,
  336. .flags = IORESOURCE_IRQ,
  337. },
  338. /* Not yet used, so not included:
  339. * IORESOURCE_IRQ:
  340. * - IRQ_DM355_SPINT0_0
  341. * IORESOURCE_DMA:
  342. * - DAVINCI_DMA_SPI_SPIX
  343. * - DAVINCI_DMA_SPI_SPIR
  344. */
  345. };
  346. static struct platform_device dm355_spi0_device = {
  347. .name = "spi_davinci",
  348. .id = 0,
  349. .dev = {
  350. .dma_mask = &dm355_spi0_dma_mask,
  351. .coherent_dma_mask = DMA_BIT_MASK(32),
  352. },
  353. .num_resources = ARRAY_SIZE(dm355_spi0_resources),
  354. .resource = dm355_spi0_resources,
  355. };
  356. void __init dm355_init_spi0(unsigned chipselect_mask,
  357. struct spi_board_info *info, unsigned len)
  358. {
  359. /* for now, assume we need MISO */
  360. davinci_cfg_reg(DM355_SPI0_SDI);
  361. /* not all slaves will be wired up */
  362. if (chipselect_mask & BIT(0))
  363. davinci_cfg_reg(DM355_SPI0_SDENA0);
  364. if (chipselect_mask & BIT(1))
  365. davinci_cfg_reg(DM355_SPI0_SDENA1);
  366. spi_register_board_info(info, len);
  367. platform_device_register(&dm355_spi0_device);
  368. }
  369. /*----------------------------------------------------------------------*/
  370. /*
  371. * Device specific mux setup
  372. *
  373. * soc description mux mode mode mux dbg
  374. * reg offset mask mode
  375. */
  376. static const struct mux_config dm355_pins[] = {
  377. #ifdef CONFIG_DAVINCI_MUX
  378. MUX_CFG(DM355, MMCSD0, 4, 2, 1, 0, false)
  379. MUX_CFG(DM355, SD1_CLK, 3, 6, 1, 1, false)
  380. MUX_CFG(DM355, SD1_CMD, 3, 7, 1, 1, false)
  381. MUX_CFG(DM355, SD1_DATA3, 3, 8, 3, 1, false)
  382. MUX_CFG(DM355, SD1_DATA2, 3, 10, 3, 1, false)
  383. MUX_CFG(DM355, SD1_DATA1, 3, 12, 3, 1, false)
  384. MUX_CFG(DM355, SD1_DATA0, 3, 14, 3, 1, false)
  385. MUX_CFG(DM355, I2C_SDA, 3, 19, 1, 1, false)
  386. MUX_CFG(DM355, I2C_SCL, 3, 20, 1, 1, false)
  387. MUX_CFG(DM355, MCBSP0_BDX, 3, 0, 1, 1, false)
  388. MUX_CFG(DM355, MCBSP0_X, 3, 1, 1, 1, false)
  389. MUX_CFG(DM355, MCBSP0_BFSX, 3, 2, 1, 1, false)
  390. MUX_CFG(DM355, MCBSP0_BDR, 3, 3, 1, 1, false)
  391. MUX_CFG(DM355, MCBSP0_R, 3, 4, 1, 1, false)
  392. MUX_CFG(DM355, MCBSP0_BFSR, 3, 5, 1, 1, false)
  393. MUX_CFG(DM355, SPI0_SDI, 4, 1, 1, 0, false)
  394. MUX_CFG(DM355, SPI0_SDENA0, 4, 0, 1, 0, false)
  395. MUX_CFG(DM355, SPI0_SDENA1, 3, 28, 1, 1, false)
  396. INT_CFG(DM355, INT_EDMA_CC, 2, 1, 1, false)
  397. INT_CFG(DM355, INT_EDMA_TC0_ERR, 3, 1, 1, false)
  398. INT_CFG(DM355, INT_EDMA_TC1_ERR, 4, 1, 1, false)
  399. EVT_CFG(DM355, EVT8_ASP1_TX, 0, 1, 0, false)
  400. EVT_CFG(DM355, EVT9_ASP1_RX, 1, 1, 0, false)
  401. EVT_CFG(DM355, EVT26_MMC0_RX, 2, 1, 0, false)
  402. #endif
  403. };
  404. static u8 dm355_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  405. [IRQ_DM355_CCDC_VDINT0] = 2,
  406. [IRQ_DM355_CCDC_VDINT1] = 6,
  407. [IRQ_DM355_CCDC_VDINT2] = 6,
  408. [IRQ_DM355_IPIPE_HST] = 6,
  409. [IRQ_DM355_H3AINT] = 6,
  410. [IRQ_DM355_IPIPE_SDR] = 6,
  411. [IRQ_DM355_IPIPEIFINT] = 6,
  412. [IRQ_DM355_OSDINT] = 7,
  413. [IRQ_DM355_VENCINT] = 6,
  414. [IRQ_ASQINT] = 6,
  415. [IRQ_IMXINT] = 6,
  416. [IRQ_USBINT] = 4,
  417. [IRQ_DM355_RTOINT] = 4,
  418. [IRQ_DM355_UARTINT2] = 7,
  419. [IRQ_DM355_TINT6] = 7,
  420. [IRQ_CCINT0] = 5, /* dma */
  421. [IRQ_CCERRINT] = 5, /* dma */
  422. [IRQ_TCERRINT0] = 5, /* dma */
  423. [IRQ_TCERRINT] = 5, /* dma */
  424. [IRQ_DM355_SPINT2_1] = 7,
  425. [IRQ_DM355_TINT7] = 4,
  426. [IRQ_DM355_SDIOINT0] = 7,
  427. [IRQ_MBXINT] = 7,
  428. [IRQ_MBRINT] = 7,
  429. [IRQ_MMCINT] = 7,
  430. [IRQ_DM355_MMCINT1] = 7,
  431. [IRQ_DM355_PWMINT3] = 7,
  432. [IRQ_DDRINT] = 7,
  433. [IRQ_AEMIFINT] = 7,
  434. [IRQ_DM355_SDIOINT1] = 4,
  435. [IRQ_TINT0_TINT12] = 2, /* clockevent */
  436. [IRQ_TINT0_TINT34] = 2, /* clocksource */
  437. [IRQ_TINT1_TINT12] = 7, /* DSP timer */
  438. [IRQ_TINT1_TINT34] = 7, /* system tick */
  439. [IRQ_PWMINT0] = 7,
  440. [IRQ_PWMINT1] = 7,
  441. [IRQ_PWMINT2] = 7,
  442. [IRQ_I2C] = 3,
  443. [IRQ_UARTINT0] = 3,
  444. [IRQ_UARTINT1] = 3,
  445. [IRQ_DM355_SPINT0_0] = 3,
  446. [IRQ_DM355_SPINT0_1] = 3,
  447. [IRQ_DM355_GPIO0] = 3,
  448. [IRQ_DM355_GPIO1] = 7,
  449. [IRQ_DM355_GPIO2] = 4,
  450. [IRQ_DM355_GPIO3] = 4,
  451. [IRQ_DM355_GPIO4] = 7,
  452. [IRQ_DM355_GPIO5] = 7,
  453. [IRQ_DM355_GPIO6] = 7,
  454. [IRQ_DM355_GPIO7] = 7,
  455. [IRQ_DM355_GPIO8] = 7,
  456. [IRQ_DM355_GPIO9] = 7,
  457. [IRQ_DM355_GPIOBNK0] = 7,
  458. [IRQ_DM355_GPIOBNK1] = 7,
  459. [IRQ_DM355_GPIOBNK2] = 7,
  460. [IRQ_DM355_GPIOBNK3] = 7,
  461. [IRQ_DM355_GPIOBNK4] = 7,
  462. [IRQ_DM355_GPIOBNK5] = 7,
  463. [IRQ_DM355_GPIOBNK6] = 7,
  464. [IRQ_COMMTX] = 7,
  465. [IRQ_COMMRX] = 7,
  466. [IRQ_EMUINT] = 7,
  467. };
  468. /*----------------------------------------------------------------------*/
  469. static const s8 dma_chan_dm355_no_event[] = {
  470. 12, 13, 24, 56, 57,
  471. 58, 59, 60, 61, 62,
  472. 63,
  473. -1
  474. };
  475. static struct edma_soc_info dm355_edma_info = {
  476. .n_channel = 64,
  477. .n_region = 4,
  478. .n_slot = 128,
  479. .n_tc = 2,
  480. .noevent = dma_chan_dm355_no_event,
  481. };
  482. static struct resource edma_resources[] = {
  483. {
  484. .name = "edma_cc",
  485. .start = 0x01c00000,
  486. .end = 0x01c00000 + SZ_64K - 1,
  487. .flags = IORESOURCE_MEM,
  488. },
  489. {
  490. .name = "edma_tc0",
  491. .start = 0x01c10000,
  492. .end = 0x01c10000 + SZ_1K - 1,
  493. .flags = IORESOURCE_MEM,
  494. },
  495. {
  496. .name = "edma_tc1",
  497. .start = 0x01c10400,
  498. .end = 0x01c10400 + SZ_1K - 1,
  499. .flags = IORESOURCE_MEM,
  500. },
  501. {
  502. .start = IRQ_CCINT0,
  503. .flags = IORESOURCE_IRQ,
  504. },
  505. {
  506. .start = IRQ_CCERRINT,
  507. .flags = IORESOURCE_IRQ,
  508. },
  509. /* not using (or muxing) TC*_ERR */
  510. };
  511. static struct platform_device dm355_edma_device = {
  512. .name = "edma",
  513. .id = -1,
  514. .dev.platform_data = &dm355_edma_info,
  515. .num_resources = ARRAY_SIZE(edma_resources),
  516. .resource = edma_resources,
  517. };
  518. /*----------------------------------------------------------------------*/
  519. static struct map_desc dm355_io_desc[] = {
  520. {
  521. .virtual = IO_VIRT,
  522. .pfn = __phys_to_pfn(IO_PHYS),
  523. .length = IO_SIZE,
  524. .type = MT_DEVICE
  525. },
  526. };
  527. /* Contents of JTAG ID register used to identify exact cpu type */
  528. static struct davinci_id dm355_ids[] = {
  529. {
  530. .variant = 0x0,
  531. .part_no = 0xb73b,
  532. .manufacturer = 0x00f,
  533. .cpu_id = DAVINCI_CPU_ID_DM355,
  534. .name = "dm355",
  535. },
  536. };
  537. static void __iomem *dm355_psc_bases[] = {
  538. IO_ADDRESS(DAVINCI_PWR_SLEEP_CNTRL_BASE),
  539. };
  540. static struct davinci_soc_info davinci_soc_info_dm355 = {
  541. .io_desc = dm355_io_desc,
  542. .io_desc_num = ARRAY_SIZE(dm355_io_desc),
  543. .jtag_id_base = IO_ADDRESS(0x01c40028),
  544. .ids = dm355_ids,
  545. .ids_num = ARRAY_SIZE(dm355_ids),
  546. .cpu_clks = dm355_clks,
  547. .psc_bases = dm355_psc_bases,
  548. .psc_bases_num = ARRAY_SIZE(dm355_psc_bases),
  549. .pinmux_base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE),
  550. .pinmux_pins = dm355_pins,
  551. .pinmux_pins_num = ARRAY_SIZE(dm355_pins),
  552. .intc_base = IO_ADDRESS(DAVINCI_ARM_INTC_BASE),
  553. .intc_type = DAVINCI_INTC_TYPE_AINTC,
  554. .intc_irq_prios = dm355_default_priorities,
  555. .intc_irq_num = DAVINCI_N_AINTC_IRQ,
  556. };
  557. void __init dm355_init(void)
  558. {
  559. davinci_common_init(&davinci_soc_info_dm355);
  560. }
  561. static int __init dm355_init_devices(void)
  562. {
  563. if (!cpu_is_davinci_dm355())
  564. return 0;
  565. davinci_cfg_reg(DM355_INT_EDMA_CC);
  566. platform_device_register(&dm355_edma_device);
  567. return 0;
  568. }
  569. postcore_initcall(dm355_init_devices);