wm8994.c 120 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009-12 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM1811_JACKDET_MODE_NONE 0x0000
  38. #define WM1811_JACKDET_MODE_JACK 0x0100
  39. #define WM1811_JACKDET_MODE_MIC 0x0080
  40. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  41. #define WM8994_NUM_DRC 3
  42. #define WM8994_NUM_EQ 3
  43. static struct {
  44. unsigned int reg;
  45. unsigned int mask;
  46. } wm8994_vu_bits[] = {
  47. { WM8994_LEFT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  48. { WM8994_RIGHT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  49. { WM8994_LEFT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  50. { WM8994_RIGHT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  51. { WM8994_SPEAKER_VOLUME_LEFT, WM8994_SPKOUT_VU },
  52. { WM8994_SPEAKER_VOLUME_RIGHT, WM8994_SPKOUT_VU },
  53. { WM8994_LEFT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  54. { WM8994_RIGHT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  55. { WM8994_LEFT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  56. { WM8994_RIGHT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  57. { WM8994_AIF1_DAC1_LEFT_VOLUME, WM8994_AIF1DAC1_VU },
  58. { WM8994_AIF1_DAC1_RIGHT_VOLUME, WM8994_AIF1DAC1_VU },
  59. { WM8994_AIF1_DAC2_LEFT_VOLUME, WM8994_AIF1DAC2_VU },
  60. { WM8994_AIF1_DAC2_RIGHT_VOLUME, WM8994_AIF1DAC2_VU },
  61. { WM8994_AIF2_DAC_LEFT_VOLUME, WM8994_AIF2DAC_VU },
  62. { WM8994_AIF2_DAC_RIGHT_VOLUME, WM8994_AIF2DAC_VU },
  63. { WM8994_AIF1_ADC1_LEFT_VOLUME, WM8994_AIF1ADC1_VU },
  64. { WM8994_AIF1_ADC1_RIGHT_VOLUME, WM8994_AIF1ADC1_VU },
  65. { WM8994_AIF1_ADC2_LEFT_VOLUME, WM8994_AIF1ADC2_VU },
  66. { WM8994_AIF1_ADC2_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  67. { WM8994_AIF2_ADC_LEFT_VOLUME, WM8994_AIF2ADC_VU },
  68. { WM8994_AIF2_ADC_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  69. { WM8994_DAC1_LEFT_VOLUME, WM8994_DAC1_VU },
  70. { WM8994_DAC1_RIGHT_VOLUME, WM8994_DAC1_VU },
  71. { WM8994_DAC2_LEFT_VOLUME, WM8994_DAC2_VU },
  72. { WM8994_DAC2_RIGHT_VOLUME, WM8994_DAC2_VU },
  73. };
  74. static int wm8994_drc_base[] = {
  75. WM8994_AIF1_DRC1_1,
  76. WM8994_AIF1_DRC2_1,
  77. WM8994_AIF2_DRC_1,
  78. };
  79. static int wm8994_retune_mobile_base[] = {
  80. WM8994_AIF1_DAC1_EQ_GAINS_1,
  81. WM8994_AIF1_DAC2_EQ_GAINS_1,
  82. WM8994_AIF2_EQ_GAINS_1,
  83. };
  84. static void wm8958_default_micdet(u16 status, void *data);
  85. static const struct wm8958_micd_rate micdet_rates[] = {
  86. { 32768, true, 1, 4 },
  87. { 32768, false, 1, 1 },
  88. { 44100 * 256, true, 7, 10 },
  89. { 44100 * 256, false, 7, 10 },
  90. };
  91. static const struct wm8958_micd_rate jackdet_rates[] = {
  92. { 32768, true, 0, 1 },
  93. { 32768, false, 0, 1 },
  94. { 44100 * 256, true, 10, 10 },
  95. { 44100 * 256, false, 7, 8 },
  96. };
  97. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  98. {
  99. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  100. int best, i, sysclk, val;
  101. bool idle;
  102. const struct wm8958_micd_rate *rates;
  103. int num_rates;
  104. if (!(wm8994->pdata && wm8994->pdata->micd_rates) &&
  105. wm8994->jack_cb != wm8958_default_micdet)
  106. return;
  107. idle = !wm8994->jack_mic;
  108. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  109. if (sysclk & WM8994_SYSCLK_SRC)
  110. sysclk = wm8994->aifclk[1];
  111. else
  112. sysclk = wm8994->aifclk[0];
  113. if (wm8994->pdata && wm8994->pdata->micd_rates) {
  114. rates = wm8994->pdata->micd_rates;
  115. num_rates = wm8994->pdata->num_micd_rates;
  116. } else if (wm8994->jackdet) {
  117. rates = jackdet_rates;
  118. num_rates = ARRAY_SIZE(jackdet_rates);
  119. } else {
  120. rates = micdet_rates;
  121. num_rates = ARRAY_SIZE(micdet_rates);
  122. }
  123. best = 0;
  124. for (i = 0; i < num_rates; i++) {
  125. if (rates[i].idle != idle)
  126. continue;
  127. if (abs(rates[i].sysclk - sysclk) <
  128. abs(rates[best].sysclk - sysclk))
  129. best = i;
  130. else if (rates[best].idle != idle)
  131. best = i;
  132. }
  133. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  134. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  135. dev_dbg(codec->dev, "MICD rate %d,%d for %dHz %s\n",
  136. rates[best].start, rates[best].rate, sysclk,
  137. idle ? "idle" : "active");
  138. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  139. WM8958_MICD_BIAS_STARTTIME_MASK |
  140. WM8958_MICD_RATE_MASK, val);
  141. }
  142. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  143. {
  144. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  145. int rate;
  146. int reg1 = 0;
  147. int offset;
  148. if (aif)
  149. offset = 4;
  150. else
  151. offset = 0;
  152. switch (wm8994->sysclk[aif]) {
  153. case WM8994_SYSCLK_MCLK1:
  154. rate = wm8994->mclk[0];
  155. break;
  156. case WM8994_SYSCLK_MCLK2:
  157. reg1 |= 0x8;
  158. rate = wm8994->mclk[1];
  159. break;
  160. case WM8994_SYSCLK_FLL1:
  161. reg1 |= 0x10;
  162. rate = wm8994->fll[0].out;
  163. break;
  164. case WM8994_SYSCLK_FLL2:
  165. reg1 |= 0x18;
  166. rate = wm8994->fll[1].out;
  167. break;
  168. default:
  169. return -EINVAL;
  170. }
  171. if (rate >= 13500000) {
  172. rate /= 2;
  173. reg1 |= WM8994_AIF1CLK_DIV;
  174. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  175. aif + 1, rate);
  176. }
  177. wm8994->aifclk[aif] = rate;
  178. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  179. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  180. reg1);
  181. return 0;
  182. }
  183. static int configure_clock(struct snd_soc_codec *codec)
  184. {
  185. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  186. int change, new;
  187. /* Bring up the AIF clocks first */
  188. configure_aif_clock(codec, 0);
  189. configure_aif_clock(codec, 1);
  190. /* Then switch CLK_SYS over to the higher of them; a change
  191. * can only happen as a result of a clocking change which can
  192. * only be made outside of DAPM so we can safely redo the
  193. * clocking.
  194. */
  195. /* If they're equal it doesn't matter which is used */
  196. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  197. wm8958_micd_set_rate(codec);
  198. return 0;
  199. }
  200. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  201. new = WM8994_SYSCLK_SRC;
  202. else
  203. new = 0;
  204. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  205. WM8994_SYSCLK_SRC, new);
  206. if (change)
  207. snd_soc_dapm_sync(&codec->dapm);
  208. wm8958_micd_set_rate(codec);
  209. return 0;
  210. }
  211. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  212. struct snd_soc_dapm_widget *sink)
  213. {
  214. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  215. const char *clk;
  216. /* Check what we're currently using for CLK_SYS */
  217. if (reg & WM8994_SYSCLK_SRC)
  218. clk = "AIF2CLK";
  219. else
  220. clk = "AIF1CLK";
  221. return strcmp(source->name, clk) == 0;
  222. }
  223. static const char *sidetone_hpf_text[] = {
  224. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  225. };
  226. static const struct soc_enum sidetone_hpf =
  227. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  228. static const char *adc_hpf_text[] = {
  229. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  230. };
  231. static const struct soc_enum aif1adc1_hpf =
  232. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  233. static const struct soc_enum aif1adc2_hpf =
  234. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  235. static const struct soc_enum aif2adc_hpf =
  236. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  237. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  238. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  239. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  240. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  241. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  242. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  243. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  244. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  245. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  246. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  247. .put = wm8994_put_drc_sw, \
  248. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  249. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  250. struct snd_ctl_elem_value *ucontrol)
  251. {
  252. struct soc_mixer_control *mc =
  253. (struct soc_mixer_control *)kcontrol->private_value;
  254. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  255. int mask, ret;
  256. /* Can't enable both ADC and DAC paths simultaneously */
  257. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  258. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  259. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  260. else
  261. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  262. ret = snd_soc_read(codec, mc->reg);
  263. if (ret < 0)
  264. return ret;
  265. if (ret & mask)
  266. return -EINVAL;
  267. return snd_soc_put_volsw(kcontrol, ucontrol);
  268. }
  269. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  270. {
  271. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  272. struct wm8994_pdata *pdata = wm8994->pdata;
  273. int base = wm8994_drc_base[drc];
  274. int cfg = wm8994->drc_cfg[drc];
  275. int save, i;
  276. /* Save any enables; the configuration should clear them. */
  277. save = snd_soc_read(codec, base);
  278. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  279. WM8994_AIF1ADC1R_DRC_ENA;
  280. for (i = 0; i < WM8994_DRC_REGS; i++)
  281. snd_soc_update_bits(codec, base + i, 0xffff,
  282. pdata->drc_cfgs[cfg].regs[i]);
  283. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  284. WM8994_AIF1ADC1L_DRC_ENA |
  285. WM8994_AIF1ADC1R_DRC_ENA, save);
  286. }
  287. /* Icky as hell but saves code duplication */
  288. static int wm8994_get_drc(const char *name)
  289. {
  290. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  291. return 0;
  292. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  293. return 1;
  294. if (strcmp(name, "AIF2DRC Mode") == 0)
  295. return 2;
  296. return -EINVAL;
  297. }
  298. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  299. struct snd_ctl_elem_value *ucontrol)
  300. {
  301. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  302. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  303. struct wm8994_pdata *pdata = wm8994->pdata;
  304. int drc = wm8994_get_drc(kcontrol->id.name);
  305. int value = ucontrol->value.integer.value[0];
  306. if (drc < 0)
  307. return drc;
  308. if (value >= pdata->num_drc_cfgs)
  309. return -EINVAL;
  310. wm8994->drc_cfg[drc] = value;
  311. wm8994_set_drc(codec, drc);
  312. return 0;
  313. }
  314. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  315. struct snd_ctl_elem_value *ucontrol)
  316. {
  317. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  318. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  319. int drc = wm8994_get_drc(kcontrol->id.name);
  320. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  321. return 0;
  322. }
  323. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  324. {
  325. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  326. struct wm8994_pdata *pdata = wm8994->pdata;
  327. int base = wm8994_retune_mobile_base[block];
  328. int iface, best, best_val, save, i, cfg;
  329. if (!pdata || !wm8994->num_retune_mobile_texts)
  330. return;
  331. switch (block) {
  332. case 0:
  333. case 1:
  334. iface = 0;
  335. break;
  336. case 2:
  337. iface = 1;
  338. break;
  339. default:
  340. return;
  341. }
  342. /* Find the version of the currently selected configuration
  343. * with the nearest sample rate. */
  344. cfg = wm8994->retune_mobile_cfg[block];
  345. best = 0;
  346. best_val = INT_MAX;
  347. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  348. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  349. wm8994->retune_mobile_texts[cfg]) == 0 &&
  350. abs(pdata->retune_mobile_cfgs[i].rate
  351. - wm8994->dac_rates[iface]) < best_val) {
  352. best = i;
  353. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  354. - wm8994->dac_rates[iface]);
  355. }
  356. }
  357. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  358. block,
  359. pdata->retune_mobile_cfgs[best].name,
  360. pdata->retune_mobile_cfgs[best].rate,
  361. wm8994->dac_rates[iface]);
  362. /* The EQ will be disabled while reconfiguring it, remember the
  363. * current configuration.
  364. */
  365. save = snd_soc_read(codec, base);
  366. save &= WM8994_AIF1DAC1_EQ_ENA;
  367. for (i = 0; i < WM8994_EQ_REGS; i++)
  368. snd_soc_update_bits(codec, base + i, 0xffff,
  369. pdata->retune_mobile_cfgs[best].regs[i]);
  370. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  371. }
  372. /* Icky as hell but saves code duplication */
  373. static int wm8994_get_retune_mobile_block(const char *name)
  374. {
  375. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  376. return 0;
  377. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  378. return 1;
  379. if (strcmp(name, "AIF2 EQ Mode") == 0)
  380. return 2;
  381. return -EINVAL;
  382. }
  383. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  384. struct snd_ctl_elem_value *ucontrol)
  385. {
  386. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  387. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  388. struct wm8994_pdata *pdata = wm8994->pdata;
  389. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  390. int value = ucontrol->value.integer.value[0];
  391. if (block < 0)
  392. return block;
  393. if (value >= pdata->num_retune_mobile_cfgs)
  394. return -EINVAL;
  395. wm8994->retune_mobile_cfg[block] = value;
  396. wm8994_set_retune_mobile(codec, block);
  397. return 0;
  398. }
  399. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  400. struct snd_ctl_elem_value *ucontrol)
  401. {
  402. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  403. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  404. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  405. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  406. return 0;
  407. }
  408. static const char *aif_chan_src_text[] = {
  409. "Left", "Right"
  410. };
  411. static const struct soc_enum aif1adcl_src =
  412. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  413. static const struct soc_enum aif1adcr_src =
  414. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  415. static const struct soc_enum aif2adcl_src =
  416. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  417. static const struct soc_enum aif2adcr_src =
  418. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  419. static const struct soc_enum aif1dacl_src =
  420. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  421. static const struct soc_enum aif1dacr_src =
  422. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  423. static const struct soc_enum aif2dacl_src =
  424. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  425. static const struct soc_enum aif2dacr_src =
  426. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  427. static const char *osr_text[] = {
  428. "Low Power", "High Performance",
  429. };
  430. static const struct soc_enum dac_osr =
  431. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  432. static const struct soc_enum adc_osr =
  433. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  434. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  435. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  436. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  437. 1, 119, 0, digital_tlv),
  438. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  439. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  440. 1, 119, 0, digital_tlv),
  441. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  442. WM8994_AIF2_ADC_RIGHT_VOLUME,
  443. 1, 119, 0, digital_tlv),
  444. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  445. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  446. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  447. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  448. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  449. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  450. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  451. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  452. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  453. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  454. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  455. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  456. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  457. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  458. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  459. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  460. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  461. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  462. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  463. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  464. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  465. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  466. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  467. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  468. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  469. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  470. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  471. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  472. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  473. 5, 12, 0, st_tlv),
  474. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  475. 0, 12, 0, st_tlv),
  476. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  477. 5, 12, 0, st_tlv),
  478. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  479. 0, 12, 0, st_tlv),
  480. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  481. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  482. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  483. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  484. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  485. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  486. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  487. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  488. SOC_ENUM("ADC OSR", adc_osr),
  489. SOC_ENUM("DAC OSR", dac_osr),
  490. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  491. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  492. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  493. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  494. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  495. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  496. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  497. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  498. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  499. 6, 1, 1, wm_hubs_spkmix_tlv),
  500. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  501. 2, 1, 1, wm_hubs_spkmix_tlv),
  502. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  503. 6, 1, 1, wm_hubs_spkmix_tlv),
  504. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  505. 2, 1, 1, wm_hubs_spkmix_tlv),
  506. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  507. 10, 15, 0, wm8994_3d_tlv),
  508. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  509. 8, 1, 0),
  510. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  511. 10, 15, 0, wm8994_3d_tlv),
  512. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  513. 8, 1, 0),
  514. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  515. 10, 15, 0, wm8994_3d_tlv),
  516. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  517. 8, 1, 0),
  518. };
  519. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  520. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  521. eq_tlv),
  522. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  523. eq_tlv),
  524. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  525. eq_tlv),
  526. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  527. eq_tlv),
  528. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  529. eq_tlv),
  530. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  531. eq_tlv),
  532. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  533. eq_tlv),
  534. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  535. eq_tlv),
  536. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  537. eq_tlv),
  538. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  539. eq_tlv),
  540. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  541. eq_tlv),
  542. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  543. eq_tlv),
  544. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  545. eq_tlv),
  546. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  547. eq_tlv),
  548. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  549. eq_tlv),
  550. };
  551. static const struct snd_kcontrol_new wm8994_drc_controls[] = {
  552. SND_SOC_BYTES_MASK("AIF1.1 DRC", WM8994_AIF1_DRC1_1, 5,
  553. WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  554. WM8994_AIF1ADC1R_DRC_ENA),
  555. SND_SOC_BYTES_MASK("AIF1.2 DRC", WM8994_AIF1_DRC2_1, 5,
  556. WM8994_AIF1DAC2_DRC_ENA | WM8994_AIF1ADC2L_DRC_ENA |
  557. WM8994_AIF1ADC2R_DRC_ENA),
  558. SND_SOC_BYTES_MASK("AIF2 DRC", WM8994_AIF2_DRC_1, 5,
  559. WM8994_AIF2DAC_DRC_ENA | WM8994_AIF2ADCL_DRC_ENA |
  560. WM8994_AIF2ADCR_DRC_ENA),
  561. };
  562. static const char *wm8958_ng_text[] = {
  563. "30ms", "125ms", "250ms", "500ms",
  564. };
  565. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  566. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  567. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  568. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  569. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  570. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  571. static const struct soc_enum wm8958_aif2dac_ng_hold =
  572. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  573. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  574. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  575. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  576. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  577. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  578. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  579. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  580. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  581. 7, 1, ng_tlv),
  582. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  583. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  584. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  585. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  586. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  587. 7, 1, ng_tlv),
  588. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  589. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  590. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  591. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  592. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  593. 7, 1, ng_tlv),
  594. };
  595. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  596. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  597. mixin_boost_tlv),
  598. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  599. mixin_boost_tlv),
  600. };
  601. /* We run all mode setting through a function to enforce audio mode */
  602. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  603. {
  604. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  605. if (!wm8994->jackdet || !wm8994->jack_cb)
  606. return;
  607. if (wm8994->active_refcount)
  608. mode = WM1811_JACKDET_MODE_AUDIO;
  609. if (mode == wm8994->jackdet_mode)
  610. return;
  611. wm8994->jackdet_mode = mode;
  612. /* Always use audio mode to detect while the system is active */
  613. if (mode != WM1811_JACKDET_MODE_NONE)
  614. mode = WM1811_JACKDET_MODE_AUDIO;
  615. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  616. WM1811_JACKDET_MODE_MASK, mode);
  617. }
  618. static void active_reference(struct snd_soc_codec *codec)
  619. {
  620. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  621. mutex_lock(&wm8994->accdet_lock);
  622. wm8994->active_refcount++;
  623. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  624. wm8994->active_refcount);
  625. /* If we're using jack detection go into audio mode */
  626. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
  627. mutex_unlock(&wm8994->accdet_lock);
  628. }
  629. static void active_dereference(struct snd_soc_codec *codec)
  630. {
  631. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  632. u16 mode;
  633. mutex_lock(&wm8994->accdet_lock);
  634. wm8994->active_refcount--;
  635. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  636. wm8994->active_refcount);
  637. if (wm8994->active_refcount == 0) {
  638. /* Go into appropriate detection only mode */
  639. if (wm8994->jack_mic || wm8994->mic_detecting)
  640. mode = WM1811_JACKDET_MODE_MIC;
  641. else
  642. mode = WM1811_JACKDET_MODE_JACK;
  643. wm1811_jackdet_set_mode(codec, mode);
  644. }
  645. mutex_unlock(&wm8994->accdet_lock);
  646. }
  647. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  648. struct snd_kcontrol *kcontrol, int event)
  649. {
  650. struct snd_soc_codec *codec = w->codec;
  651. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  652. switch (event) {
  653. case SND_SOC_DAPM_PRE_PMU:
  654. return configure_clock(codec);
  655. case SND_SOC_DAPM_POST_PMU:
  656. /*
  657. * JACKDET won't run until we start the clock and it
  658. * only reports deltas, make sure we notify the state
  659. * up the stack on startup. Use a *very* generous
  660. * timeout for paranoia, there's no urgency and we
  661. * don't want false reports.
  662. */
  663. if (wm8994->jackdet && !wm8994->clk_has_run) {
  664. schedule_delayed_work(&wm8994->jackdet_bootstrap,
  665. msecs_to_jiffies(1000));
  666. wm8994->clk_has_run = true;
  667. }
  668. break;
  669. case SND_SOC_DAPM_POST_PMD:
  670. configure_clock(codec);
  671. break;
  672. }
  673. return 0;
  674. }
  675. static void vmid_reference(struct snd_soc_codec *codec)
  676. {
  677. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  678. pm_runtime_get_sync(codec->dev);
  679. wm8994->vmid_refcount++;
  680. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  681. wm8994->vmid_refcount);
  682. if (wm8994->vmid_refcount == 1) {
  683. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  684. WM8994_LINEOUT1_DISCH |
  685. WM8994_LINEOUT2_DISCH, 0);
  686. wm_hubs_vmid_ena(codec);
  687. switch (wm8994->vmid_mode) {
  688. default:
  689. WARN_ON(NULL == "Invalid VMID mode");
  690. case WM8994_VMID_NORMAL:
  691. /* Startup bias, VMID ramp & buffer */
  692. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  693. WM8994_BIAS_SRC |
  694. WM8994_VMID_DISCH |
  695. WM8994_STARTUP_BIAS_ENA |
  696. WM8994_VMID_BUF_ENA |
  697. WM8994_VMID_RAMP_MASK,
  698. WM8994_BIAS_SRC |
  699. WM8994_STARTUP_BIAS_ENA |
  700. WM8994_VMID_BUF_ENA |
  701. (0x2 << WM8994_VMID_RAMP_SHIFT));
  702. /* Main bias enable, VMID=2x40k */
  703. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  704. WM8994_BIAS_ENA |
  705. WM8994_VMID_SEL_MASK,
  706. WM8994_BIAS_ENA | 0x2);
  707. msleep(300);
  708. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  709. WM8994_VMID_RAMP_MASK |
  710. WM8994_BIAS_SRC,
  711. 0);
  712. break;
  713. case WM8994_VMID_FORCE:
  714. /* Startup bias, slow VMID ramp & buffer */
  715. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  716. WM8994_BIAS_SRC |
  717. WM8994_VMID_DISCH |
  718. WM8994_STARTUP_BIAS_ENA |
  719. WM8994_VMID_BUF_ENA |
  720. WM8994_VMID_RAMP_MASK,
  721. WM8994_BIAS_SRC |
  722. WM8994_STARTUP_BIAS_ENA |
  723. WM8994_VMID_BUF_ENA |
  724. (0x2 << WM8994_VMID_RAMP_SHIFT));
  725. /* Main bias enable, VMID=2x40k */
  726. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  727. WM8994_BIAS_ENA |
  728. WM8994_VMID_SEL_MASK,
  729. WM8994_BIAS_ENA | 0x2);
  730. msleep(400);
  731. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  732. WM8994_VMID_RAMP_MASK |
  733. WM8994_BIAS_SRC,
  734. 0);
  735. break;
  736. }
  737. }
  738. }
  739. static void vmid_dereference(struct snd_soc_codec *codec)
  740. {
  741. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  742. wm8994->vmid_refcount--;
  743. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  744. wm8994->vmid_refcount);
  745. if (wm8994->vmid_refcount == 0) {
  746. if (wm8994->hubs.lineout1_se)
  747. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  748. WM8994_LINEOUT1N_ENA |
  749. WM8994_LINEOUT1P_ENA,
  750. WM8994_LINEOUT1N_ENA |
  751. WM8994_LINEOUT1P_ENA);
  752. if (wm8994->hubs.lineout2_se)
  753. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  754. WM8994_LINEOUT2N_ENA |
  755. WM8994_LINEOUT2P_ENA,
  756. WM8994_LINEOUT2N_ENA |
  757. WM8994_LINEOUT2P_ENA);
  758. /* Start discharging VMID */
  759. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  760. WM8994_BIAS_SRC |
  761. WM8994_VMID_DISCH,
  762. WM8994_BIAS_SRC |
  763. WM8994_VMID_DISCH);
  764. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  765. WM8994_VMID_SEL_MASK, 0);
  766. msleep(400);
  767. /* Active discharge */
  768. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  769. WM8994_LINEOUT1_DISCH |
  770. WM8994_LINEOUT2_DISCH,
  771. WM8994_LINEOUT1_DISCH |
  772. WM8994_LINEOUT2_DISCH);
  773. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  774. WM8994_LINEOUT1N_ENA |
  775. WM8994_LINEOUT1P_ENA |
  776. WM8994_LINEOUT2N_ENA |
  777. WM8994_LINEOUT2P_ENA, 0);
  778. /* Switch off startup biases */
  779. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  780. WM8994_BIAS_SRC |
  781. WM8994_STARTUP_BIAS_ENA |
  782. WM8994_VMID_BUF_ENA |
  783. WM8994_VMID_RAMP_MASK, 0);
  784. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  785. WM8994_VMID_SEL_MASK, 0);
  786. }
  787. pm_runtime_put(codec->dev);
  788. }
  789. static int vmid_event(struct snd_soc_dapm_widget *w,
  790. struct snd_kcontrol *kcontrol, int event)
  791. {
  792. struct snd_soc_codec *codec = w->codec;
  793. switch (event) {
  794. case SND_SOC_DAPM_PRE_PMU:
  795. vmid_reference(codec);
  796. break;
  797. case SND_SOC_DAPM_POST_PMD:
  798. vmid_dereference(codec);
  799. break;
  800. }
  801. return 0;
  802. }
  803. static bool wm8994_check_class_w_digital(struct snd_soc_codec *codec)
  804. {
  805. int source = 0; /* GCC flow analysis can't track enable */
  806. int reg, reg_r;
  807. /* We also need the same AIF source for L/R and only one path */
  808. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  809. switch (reg) {
  810. case WM8994_AIF2DACL_TO_DAC1L:
  811. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  812. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  813. break;
  814. case WM8994_AIF1DAC2L_TO_DAC1L:
  815. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  816. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  817. break;
  818. case WM8994_AIF1DAC1L_TO_DAC1L:
  819. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  820. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  821. break;
  822. default:
  823. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  824. return false;
  825. }
  826. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  827. if (reg_r != reg) {
  828. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  829. return false;
  830. }
  831. /* Set the source up */
  832. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  833. WM8994_CP_DYN_SRC_SEL_MASK, source);
  834. return true;
  835. }
  836. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  837. struct snd_kcontrol *kcontrol, int event)
  838. {
  839. struct snd_soc_codec *codec = w->codec;
  840. struct wm8994 *control = codec->control_data;
  841. int mask = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA;
  842. int i;
  843. int dac;
  844. int adc;
  845. int val;
  846. switch (control->type) {
  847. case WM8994:
  848. case WM8958:
  849. mask |= WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA;
  850. break;
  851. default:
  852. break;
  853. }
  854. switch (event) {
  855. case SND_SOC_DAPM_PRE_PMU:
  856. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_1);
  857. if ((val & WM8994_AIF1ADCL_SRC) &&
  858. (val & WM8994_AIF1ADCR_SRC))
  859. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA;
  860. else if (!(val & WM8994_AIF1ADCL_SRC) &&
  861. !(val & WM8994_AIF1ADCR_SRC))
  862. adc = WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  863. else
  864. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA |
  865. WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  866. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_2);
  867. if ((val & WM8994_AIF1DACL_SRC) &&
  868. (val & WM8994_AIF1DACR_SRC))
  869. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA;
  870. else if (!(val & WM8994_AIF1DACL_SRC) &&
  871. !(val & WM8994_AIF1DACR_SRC))
  872. dac = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  873. else
  874. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA |
  875. WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  876. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  877. mask, adc);
  878. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  879. mask, dac);
  880. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  881. WM8994_AIF1DSPCLK_ENA |
  882. WM8994_SYSDSPCLK_ENA,
  883. WM8994_AIF1DSPCLK_ENA |
  884. WM8994_SYSDSPCLK_ENA);
  885. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4, mask,
  886. WM8994_AIF1ADC1R_ENA |
  887. WM8994_AIF1ADC1L_ENA |
  888. WM8994_AIF1ADC2R_ENA |
  889. WM8994_AIF1ADC2L_ENA);
  890. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5, mask,
  891. WM8994_AIF1DAC1R_ENA |
  892. WM8994_AIF1DAC1L_ENA |
  893. WM8994_AIF1DAC2R_ENA |
  894. WM8994_AIF1DAC2L_ENA);
  895. break;
  896. case SND_SOC_DAPM_POST_PMU:
  897. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  898. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  899. snd_soc_read(codec,
  900. wm8994_vu_bits[i].reg));
  901. break;
  902. case SND_SOC_DAPM_PRE_PMD:
  903. case SND_SOC_DAPM_POST_PMD:
  904. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  905. mask, 0);
  906. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  907. mask, 0);
  908. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  909. if (val & WM8994_AIF2DSPCLK_ENA)
  910. val = WM8994_SYSDSPCLK_ENA;
  911. else
  912. val = 0;
  913. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  914. WM8994_SYSDSPCLK_ENA |
  915. WM8994_AIF1DSPCLK_ENA, val);
  916. break;
  917. }
  918. return 0;
  919. }
  920. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  921. struct snd_kcontrol *kcontrol, int event)
  922. {
  923. struct snd_soc_codec *codec = w->codec;
  924. int i;
  925. int dac;
  926. int adc;
  927. int val;
  928. switch (event) {
  929. case SND_SOC_DAPM_PRE_PMU:
  930. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_1);
  931. if ((val & WM8994_AIF2ADCL_SRC) &&
  932. (val & WM8994_AIF2ADCR_SRC))
  933. adc = WM8994_AIF2ADCR_ENA;
  934. else if (!(val & WM8994_AIF2ADCL_SRC) &&
  935. !(val & WM8994_AIF2ADCR_SRC))
  936. adc = WM8994_AIF2ADCL_ENA;
  937. else
  938. adc = WM8994_AIF2ADCL_ENA | WM8994_AIF2ADCR_ENA;
  939. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_2);
  940. if ((val & WM8994_AIF2DACL_SRC) &&
  941. (val & WM8994_AIF2DACR_SRC))
  942. dac = WM8994_AIF2DACR_ENA;
  943. else if (!(val & WM8994_AIF2DACL_SRC) &&
  944. !(val & WM8994_AIF2DACR_SRC))
  945. dac = WM8994_AIF2DACL_ENA;
  946. else
  947. dac = WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA;
  948. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  949. WM8994_AIF2ADCL_ENA |
  950. WM8994_AIF2ADCR_ENA, adc);
  951. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  952. WM8994_AIF2DACL_ENA |
  953. WM8994_AIF2DACR_ENA, dac);
  954. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  955. WM8994_AIF2DSPCLK_ENA |
  956. WM8994_SYSDSPCLK_ENA,
  957. WM8994_AIF2DSPCLK_ENA |
  958. WM8994_SYSDSPCLK_ENA);
  959. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  960. WM8994_AIF2ADCL_ENA |
  961. WM8994_AIF2ADCR_ENA,
  962. WM8994_AIF2ADCL_ENA |
  963. WM8994_AIF2ADCR_ENA);
  964. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  965. WM8994_AIF2DACL_ENA |
  966. WM8994_AIF2DACR_ENA,
  967. WM8994_AIF2DACL_ENA |
  968. WM8994_AIF2DACR_ENA);
  969. break;
  970. case SND_SOC_DAPM_POST_PMU:
  971. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  972. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  973. snd_soc_read(codec,
  974. wm8994_vu_bits[i].reg));
  975. break;
  976. case SND_SOC_DAPM_PRE_PMD:
  977. case SND_SOC_DAPM_POST_PMD:
  978. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  979. WM8994_AIF2DACL_ENA |
  980. WM8994_AIF2DACR_ENA, 0);
  981. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  982. WM8994_AIF2ADCL_ENA |
  983. WM8994_AIF2ADCR_ENA, 0);
  984. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  985. if (val & WM8994_AIF1DSPCLK_ENA)
  986. val = WM8994_SYSDSPCLK_ENA;
  987. else
  988. val = 0;
  989. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  990. WM8994_SYSDSPCLK_ENA |
  991. WM8994_AIF2DSPCLK_ENA, val);
  992. break;
  993. }
  994. return 0;
  995. }
  996. static int aif1clk_late_ev(struct snd_soc_dapm_widget *w,
  997. struct snd_kcontrol *kcontrol, int event)
  998. {
  999. struct snd_soc_codec *codec = w->codec;
  1000. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1001. switch (event) {
  1002. case SND_SOC_DAPM_PRE_PMU:
  1003. wm8994->aif1clk_enable = 1;
  1004. break;
  1005. case SND_SOC_DAPM_POST_PMD:
  1006. wm8994->aif1clk_disable = 1;
  1007. break;
  1008. }
  1009. return 0;
  1010. }
  1011. static int aif2clk_late_ev(struct snd_soc_dapm_widget *w,
  1012. struct snd_kcontrol *kcontrol, int event)
  1013. {
  1014. struct snd_soc_codec *codec = w->codec;
  1015. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1016. switch (event) {
  1017. case SND_SOC_DAPM_PRE_PMU:
  1018. wm8994->aif2clk_enable = 1;
  1019. break;
  1020. case SND_SOC_DAPM_POST_PMD:
  1021. wm8994->aif2clk_disable = 1;
  1022. break;
  1023. }
  1024. return 0;
  1025. }
  1026. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  1027. struct snd_kcontrol *kcontrol, int event)
  1028. {
  1029. struct snd_soc_codec *codec = w->codec;
  1030. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1031. switch (event) {
  1032. case SND_SOC_DAPM_PRE_PMU:
  1033. if (wm8994->aif1clk_enable) {
  1034. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1035. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1036. WM8994_AIF1CLK_ENA_MASK,
  1037. WM8994_AIF1CLK_ENA);
  1038. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1039. wm8994->aif1clk_enable = 0;
  1040. }
  1041. if (wm8994->aif2clk_enable) {
  1042. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1043. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1044. WM8994_AIF2CLK_ENA_MASK,
  1045. WM8994_AIF2CLK_ENA);
  1046. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1047. wm8994->aif2clk_enable = 0;
  1048. }
  1049. break;
  1050. }
  1051. /* We may also have postponed startup of DSP, handle that. */
  1052. wm8958_aif_ev(w, kcontrol, event);
  1053. return 0;
  1054. }
  1055. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  1056. struct snd_kcontrol *kcontrol, int event)
  1057. {
  1058. struct snd_soc_codec *codec = w->codec;
  1059. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1060. switch (event) {
  1061. case SND_SOC_DAPM_POST_PMD:
  1062. if (wm8994->aif1clk_disable) {
  1063. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1064. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1065. WM8994_AIF1CLK_ENA_MASK, 0);
  1066. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1067. wm8994->aif1clk_disable = 0;
  1068. }
  1069. if (wm8994->aif2clk_disable) {
  1070. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1071. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1072. WM8994_AIF2CLK_ENA_MASK, 0);
  1073. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1074. wm8994->aif2clk_disable = 0;
  1075. }
  1076. break;
  1077. }
  1078. return 0;
  1079. }
  1080. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  1081. struct snd_kcontrol *kcontrol, int event)
  1082. {
  1083. late_enable_ev(w, kcontrol, event);
  1084. return 0;
  1085. }
  1086. static int micbias_ev(struct snd_soc_dapm_widget *w,
  1087. struct snd_kcontrol *kcontrol, int event)
  1088. {
  1089. late_enable_ev(w, kcontrol, event);
  1090. return 0;
  1091. }
  1092. static int dac_ev(struct snd_soc_dapm_widget *w,
  1093. struct snd_kcontrol *kcontrol, int event)
  1094. {
  1095. struct snd_soc_codec *codec = w->codec;
  1096. unsigned int mask = 1 << w->shift;
  1097. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  1098. mask, mask);
  1099. return 0;
  1100. }
  1101. static const char *adc_mux_text[] = {
  1102. "ADC",
  1103. "DMIC",
  1104. };
  1105. static const struct soc_enum adc_enum =
  1106. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  1107. static const struct snd_kcontrol_new adcl_mux =
  1108. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  1109. static const struct snd_kcontrol_new adcr_mux =
  1110. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  1111. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  1112. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  1113. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  1114. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  1115. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  1116. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  1117. };
  1118. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  1119. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  1120. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  1121. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  1122. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  1123. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  1124. };
  1125. /* Debugging; dump chip status after DAPM transitions */
  1126. static int post_ev(struct snd_soc_dapm_widget *w,
  1127. struct snd_kcontrol *kcontrol, int event)
  1128. {
  1129. struct snd_soc_codec *codec = w->codec;
  1130. dev_dbg(codec->dev, "SRC status: %x\n",
  1131. snd_soc_read(codec,
  1132. WM8994_RATE_STATUS));
  1133. return 0;
  1134. }
  1135. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  1136. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1137. 1, 1, 0),
  1138. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1139. 0, 1, 0),
  1140. };
  1141. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  1142. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1143. 1, 1, 0),
  1144. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1145. 0, 1, 0),
  1146. };
  1147. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  1148. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1149. 1, 1, 0),
  1150. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1151. 0, 1, 0),
  1152. };
  1153. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  1154. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1155. 1, 1, 0),
  1156. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1157. 0, 1, 0),
  1158. };
  1159. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  1160. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1161. 5, 1, 0),
  1162. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1163. 4, 1, 0),
  1164. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1165. 2, 1, 0),
  1166. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1167. 1, 1, 0),
  1168. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1169. 0, 1, 0),
  1170. };
  1171. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  1172. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1173. 5, 1, 0),
  1174. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1175. 4, 1, 0),
  1176. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1177. 2, 1, 0),
  1178. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1179. 1, 1, 0),
  1180. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1181. 0, 1, 0),
  1182. };
  1183. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1184. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1185. .info = snd_soc_info_volsw, \
  1186. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  1187. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  1188. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1189. struct snd_ctl_elem_value *ucontrol)
  1190. {
  1191. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  1192. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  1193. struct snd_soc_codec *codec = w->codec;
  1194. int ret;
  1195. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1196. wm_hubs_update_class_w(codec);
  1197. return ret;
  1198. }
  1199. static const struct snd_kcontrol_new dac1l_mix[] = {
  1200. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1201. 5, 1, 0),
  1202. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1203. 4, 1, 0),
  1204. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1205. 2, 1, 0),
  1206. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1207. 1, 1, 0),
  1208. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1209. 0, 1, 0),
  1210. };
  1211. static const struct snd_kcontrol_new dac1r_mix[] = {
  1212. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1213. 5, 1, 0),
  1214. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1215. 4, 1, 0),
  1216. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1217. 2, 1, 0),
  1218. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1219. 1, 1, 0),
  1220. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1221. 0, 1, 0),
  1222. };
  1223. static const char *sidetone_text[] = {
  1224. "ADC/DMIC1", "DMIC2",
  1225. };
  1226. static const struct soc_enum sidetone1_enum =
  1227. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1228. static const struct snd_kcontrol_new sidetone1_mux =
  1229. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1230. static const struct soc_enum sidetone2_enum =
  1231. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1232. static const struct snd_kcontrol_new sidetone2_mux =
  1233. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1234. static const char *aif1dac_text[] = {
  1235. "AIF1DACDAT", "AIF3DACDAT",
  1236. };
  1237. static const struct soc_enum aif1dac_enum =
  1238. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1239. static const struct snd_kcontrol_new aif1dac_mux =
  1240. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1241. static const char *aif2dac_text[] = {
  1242. "AIF2DACDAT", "AIF3DACDAT",
  1243. };
  1244. static const struct soc_enum aif2dac_enum =
  1245. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1246. static const struct snd_kcontrol_new aif2dac_mux =
  1247. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1248. static const char *aif2adc_text[] = {
  1249. "AIF2ADCDAT", "AIF3DACDAT",
  1250. };
  1251. static const struct soc_enum aif2adc_enum =
  1252. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1253. static const struct snd_kcontrol_new aif2adc_mux =
  1254. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1255. static const char *aif3adc_text[] = {
  1256. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1257. };
  1258. static const struct soc_enum wm8994_aif3adc_enum =
  1259. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1260. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1261. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1262. static const struct soc_enum wm8958_aif3adc_enum =
  1263. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1264. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1265. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1266. static const char *mono_pcm_out_text[] = {
  1267. "None", "AIF2ADCL", "AIF2ADCR",
  1268. };
  1269. static const struct soc_enum mono_pcm_out_enum =
  1270. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1271. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1272. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1273. static const char *aif2dac_src_text[] = {
  1274. "AIF2", "AIF3",
  1275. };
  1276. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1277. static const struct soc_enum aif2dacl_src_enum =
  1278. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1279. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1280. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1281. static const struct soc_enum aif2dacr_src_enum =
  1282. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1283. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1284. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1285. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1286. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_late_ev,
  1287. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1288. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_late_ev,
  1289. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1290. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1291. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1292. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1293. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1294. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1295. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1296. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1297. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1298. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1299. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1300. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1301. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1302. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1303. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1304. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1305. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1306. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux,
  1307. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1308. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux,
  1309. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1310. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1311. };
  1312. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1313. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, aif1clk_ev,
  1314. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1315. SND_SOC_DAPM_PRE_PMD),
  1316. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, aif2clk_ev,
  1317. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1318. SND_SOC_DAPM_PRE_PMD),
  1319. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1320. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1321. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1322. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1323. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1324. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux),
  1325. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux),
  1326. };
  1327. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1328. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1329. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1330. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1331. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1332. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1333. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1334. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1335. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1336. };
  1337. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1338. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1339. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1340. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1341. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1342. };
  1343. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1344. SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1345. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1346. SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1347. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1348. };
  1349. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1350. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1351. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1352. };
  1353. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1354. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1355. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1356. SND_SOC_DAPM_INPUT("Clock"),
  1357. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1358. SND_SOC_DAPM_PRE_PMU),
  1359. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1360. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1361. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1362. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1363. SND_SOC_DAPM_PRE_PMD),
  1364. SND_SOC_DAPM_SUPPLY("DSP1CLK", SND_SOC_NOPM, 3, 0, NULL, 0),
  1365. SND_SOC_DAPM_SUPPLY("DSP2CLK", SND_SOC_NOPM, 2, 0, NULL, 0),
  1366. SND_SOC_DAPM_SUPPLY("DSPINTCLK", SND_SOC_NOPM, 1, 0, NULL, 0),
  1367. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1368. 0, SND_SOC_NOPM, 9, 0),
  1369. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1370. 0, SND_SOC_NOPM, 8, 0),
  1371. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1372. SND_SOC_NOPM, 9, 0, wm8958_aif_ev,
  1373. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1374. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1375. SND_SOC_NOPM, 8, 0, wm8958_aif_ev,
  1376. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1377. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1378. 0, SND_SOC_NOPM, 11, 0),
  1379. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1380. 0, SND_SOC_NOPM, 10, 0),
  1381. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1382. SND_SOC_NOPM, 11, 0, wm8958_aif_ev,
  1383. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1384. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1385. SND_SOC_NOPM, 10, 0, wm8958_aif_ev,
  1386. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1387. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1388. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1389. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1390. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1391. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1392. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1393. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1394. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1395. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1396. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1397. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1398. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1399. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1400. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1401. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1402. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1403. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1404. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1405. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1406. SND_SOC_NOPM, 13, 0),
  1407. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1408. SND_SOC_NOPM, 12, 0),
  1409. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1410. SND_SOC_NOPM, 13, 0, wm8958_aif_ev,
  1411. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1412. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1413. SND_SOC_NOPM, 12, 0, wm8958_aif_ev,
  1414. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1415. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1416. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1417. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1418. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1419. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1420. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1421. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1422. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1423. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1424. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1425. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1426. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1427. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1428. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1429. /* Power is done with the muxes since the ADC power also controls the
  1430. * downsampling chain, the chip will automatically manage the analogue
  1431. * specific portions.
  1432. */
  1433. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1434. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1435. SND_SOC_DAPM_POST("Debug log", post_ev),
  1436. };
  1437. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1438. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1439. };
  1440. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1441. SND_SOC_DAPM_SUPPLY("AIF3", WM8994_POWER_MANAGEMENT_6, 5, 1, NULL, 0),
  1442. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1443. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1444. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1445. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1446. };
  1447. static const struct snd_soc_dapm_route intercon[] = {
  1448. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1449. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1450. { "DSP1CLK", NULL, "CLK_SYS" },
  1451. { "DSP2CLK", NULL, "CLK_SYS" },
  1452. { "DSPINTCLK", NULL, "CLK_SYS" },
  1453. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1454. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1455. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1456. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1457. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1458. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1459. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1460. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1461. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1462. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1463. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1464. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1465. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1466. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1467. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1468. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1469. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1470. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1471. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1472. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1473. { "AIF2ADCL", NULL, "AIF2CLK" },
  1474. { "AIF2ADCL", NULL, "DSP2CLK" },
  1475. { "AIF2ADCR", NULL, "AIF2CLK" },
  1476. { "AIF2ADCR", NULL, "DSP2CLK" },
  1477. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1478. { "AIF2DACL", NULL, "AIF2CLK" },
  1479. { "AIF2DACL", NULL, "DSP2CLK" },
  1480. { "AIF2DACR", NULL, "AIF2CLK" },
  1481. { "AIF2DACR", NULL, "DSP2CLK" },
  1482. { "AIF2DACR", NULL, "DSPINTCLK" },
  1483. { "DMIC1L", NULL, "DMIC1DAT" },
  1484. { "DMIC1L", NULL, "CLK_SYS" },
  1485. { "DMIC1R", NULL, "DMIC1DAT" },
  1486. { "DMIC1R", NULL, "CLK_SYS" },
  1487. { "DMIC2L", NULL, "DMIC2DAT" },
  1488. { "DMIC2L", NULL, "CLK_SYS" },
  1489. { "DMIC2R", NULL, "DMIC2DAT" },
  1490. { "DMIC2R", NULL, "CLK_SYS" },
  1491. { "ADCL", NULL, "AIF1CLK" },
  1492. { "ADCL", NULL, "DSP1CLK" },
  1493. { "ADCL", NULL, "DSPINTCLK" },
  1494. { "ADCR", NULL, "AIF1CLK" },
  1495. { "ADCR", NULL, "DSP1CLK" },
  1496. { "ADCR", NULL, "DSPINTCLK" },
  1497. { "ADCL Mux", "ADC", "ADCL" },
  1498. { "ADCL Mux", "DMIC", "DMIC1L" },
  1499. { "ADCR Mux", "ADC", "ADCR" },
  1500. { "ADCR Mux", "DMIC", "DMIC1R" },
  1501. { "DAC1L", NULL, "AIF1CLK" },
  1502. { "DAC1L", NULL, "DSP1CLK" },
  1503. { "DAC1L", NULL, "DSPINTCLK" },
  1504. { "DAC1R", NULL, "AIF1CLK" },
  1505. { "DAC1R", NULL, "DSP1CLK" },
  1506. { "DAC1R", NULL, "DSPINTCLK" },
  1507. { "DAC2L", NULL, "AIF2CLK" },
  1508. { "DAC2L", NULL, "DSP2CLK" },
  1509. { "DAC2L", NULL, "DSPINTCLK" },
  1510. { "DAC2R", NULL, "AIF2DACR" },
  1511. { "DAC2R", NULL, "AIF2CLK" },
  1512. { "DAC2R", NULL, "DSP2CLK" },
  1513. { "DAC2R", NULL, "DSPINTCLK" },
  1514. { "TOCLK", NULL, "CLK_SYS" },
  1515. { "AIF1DACDAT", NULL, "AIF1 Playback" },
  1516. { "AIF2DACDAT", NULL, "AIF2 Playback" },
  1517. { "AIF3DACDAT", NULL, "AIF3 Playback" },
  1518. { "AIF1 Capture", NULL, "AIF1ADCDAT" },
  1519. { "AIF2 Capture", NULL, "AIF2ADCDAT" },
  1520. { "AIF3 Capture", NULL, "AIF3ADCDAT" },
  1521. /* AIF1 outputs */
  1522. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1523. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1524. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1525. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1526. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1527. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1528. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1529. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1530. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1531. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1532. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1533. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1534. /* Pin level routing for AIF3 */
  1535. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1536. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1537. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1538. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1539. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1540. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1541. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1542. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1543. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1544. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1545. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1546. /* DAC1 inputs */
  1547. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1548. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1549. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1550. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1551. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1552. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1553. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1554. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1555. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1556. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1557. /* DAC2/AIF2 outputs */
  1558. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1559. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1560. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1561. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1562. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1563. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1564. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1565. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1566. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1567. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1568. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1569. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1570. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1571. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1572. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1573. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1574. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1575. /* AIF3 output */
  1576. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1577. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1578. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1579. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1580. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1581. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1582. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1583. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1584. /* Sidetone */
  1585. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1586. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1587. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1588. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1589. /* Output stages */
  1590. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1591. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1592. { "SPKL", "DAC1 Switch", "DAC1L" },
  1593. { "SPKL", "DAC2 Switch", "DAC2L" },
  1594. { "SPKR", "DAC1 Switch", "DAC1R" },
  1595. { "SPKR", "DAC2 Switch", "DAC2R" },
  1596. { "Left Headphone Mux", "DAC", "DAC1L" },
  1597. { "Right Headphone Mux", "DAC", "DAC1R" },
  1598. };
  1599. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1600. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1601. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1602. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1603. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1604. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1605. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1606. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1607. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1608. };
  1609. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1610. { "DAC1L", NULL, "DAC1L Mixer" },
  1611. { "DAC1R", NULL, "DAC1R Mixer" },
  1612. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1613. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1614. };
  1615. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1616. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1617. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1618. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1619. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1620. { "MICBIAS1", NULL, "CLK_SYS" },
  1621. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1622. { "MICBIAS2", NULL, "CLK_SYS" },
  1623. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1624. };
  1625. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1626. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1627. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1628. { "MICBIAS1", NULL, "VMID" },
  1629. { "MICBIAS2", NULL, "VMID" },
  1630. };
  1631. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1632. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1633. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1634. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1635. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1636. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1637. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1638. { "AIF3DACDAT", NULL, "AIF3" },
  1639. { "AIF3ADCDAT", NULL, "AIF3" },
  1640. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1641. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1642. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1643. };
  1644. /* The size in bits of the FLL divide multiplied by 10
  1645. * to allow rounding later */
  1646. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1647. struct fll_div {
  1648. u16 outdiv;
  1649. u16 n;
  1650. u16 k;
  1651. u16 clk_ref_div;
  1652. u16 fll_fratio;
  1653. };
  1654. static int wm8994_get_fll_config(struct fll_div *fll,
  1655. int freq_in, int freq_out)
  1656. {
  1657. u64 Kpart;
  1658. unsigned int K, Ndiv, Nmod;
  1659. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1660. /* Scale the input frequency down to <= 13.5MHz */
  1661. fll->clk_ref_div = 0;
  1662. while (freq_in > 13500000) {
  1663. fll->clk_ref_div++;
  1664. freq_in /= 2;
  1665. if (fll->clk_ref_div > 3)
  1666. return -EINVAL;
  1667. }
  1668. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1669. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1670. fll->outdiv = 3;
  1671. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1672. fll->outdiv++;
  1673. if (fll->outdiv > 63)
  1674. return -EINVAL;
  1675. }
  1676. freq_out *= fll->outdiv + 1;
  1677. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1678. if (freq_in > 1000000) {
  1679. fll->fll_fratio = 0;
  1680. } else if (freq_in > 256000) {
  1681. fll->fll_fratio = 1;
  1682. freq_in *= 2;
  1683. } else if (freq_in > 128000) {
  1684. fll->fll_fratio = 2;
  1685. freq_in *= 4;
  1686. } else if (freq_in > 64000) {
  1687. fll->fll_fratio = 3;
  1688. freq_in *= 8;
  1689. } else {
  1690. fll->fll_fratio = 4;
  1691. freq_in *= 16;
  1692. }
  1693. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1694. /* Now, calculate N.K */
  1695. Ndiv = freq_out / freq_in;
  1696. fll->n = Ndiv;
  1697. Nmod = freq_out % freq_in;
  1698. pr_debug("Nmod=%d\n", Nmod);
  1699. /* Calculate fractional part - scale up so we can round. */
  1700. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1701. do_div(Kpart, freq_in);
  1702. K = Kpart & 0xFFFFFFFF;
  1703. if ((K % 10) >= 5)
  1704. K += 5;
  1705. /* Move down to proper range now rounding is done */
  1706. fll->k = K / 10;
  1707. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1708. return 0;
  1709. }
  1710. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1711. unsigned int freq_in, unsigned int freq_out)
  1712. {
  1713. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1714. struct wm8994 *control = wm8994->wm8994;
  1715. int reg_offset, ret;
  1716. struct fll_div fll;
  1717. u16 reg, clk1, aif_reg, aif_src;
  1718. unsigned long timeout;
  1719. bool was_enabled;
  1720. switch (id) {
  1721. case WM8994_FLL1:
  1722. reg_offset = 0;
  1723. id = 0;
  1724. aif_src = 0x10;
  1725. break;
  1726. case WM8994_FLL2:
  1727. reg_offset = 0x20;
  1728. id = 1;
  1729. aif_src = 0x18;
  1730. break;
  1731. default:
  1732. return -EINVAL;
  1733. }
  1734. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1735. was_enabled = reg & WM8994_FLL1_ENA;
  1736. switch (src) {
  1737. case 0:
  1738. /* Allow no source specification when stopping */
  1739. if (freq_out)
  1740. return -EINVAL;
  1741. src = wm8994->fll[id].src;
  1742. break;
  1743. case WM8994_FLL_SRC_MCLK1:
  1744. case WM8994_FLL_SRC_MCLK2:
  1745. case WM8994_FLL_SRC_LRCLK:
  1746. case WM8994_FLL_SRC_BCLK:
  1747. break;
  1748. case WM8994_FLL_SRC_INTERNAL:
  1749. freq_in = 12000000;
  1750. freq_out = 12000000;
  1751. break;
  1752. default:
  1753. return -EINVAL;
  1754. }
  1755. /* Are we changing anything? */
  1756. if (wm8994->fll[id].src == src &&
  1757. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1758. return 0;
  1759. /* If we're stopping the FLL redo the old config - no
  1760. * registers will actually be written but we avoid GCC flow
  1761. * analysis bugs spewing warnings.
  1762. */
  1763. if (freq_out)
  1764. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1765. else
  1766. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1767. wm8994->fll[id].out);
  1768. if (ret < 0)
  1769. return ret;
  1770. /* Make sure that we're not providing SYSCLK right now */
  1771. clk1 = snd_soc_read(codec, WM8994_CLOCKING_1);
  1772. if (clk1 & WM8994_SYSCLK_SRC)
  1773. aif_reg = WM8994_AIF2_CLOCKING_1;
  1774. else
  1775. aif_reg = WM8994_AIF1_CLOCKING_1;
  1776. reg = snd_soc_read(codec, aif_reg);
  1777. if ((reg & WM8994_AIF1CLK_ENA) &&
  1778. (reg & WM8994_AIF1CLK_SRC_MASK) == aif_src) {
  1779. dev_err(codec->dev, "FLL%d is currently providing SYSCLK\n",
  1780. id + 1);
  1781. return -EBUSY;
  1782. }
  1783. /* We always need to disable the FLL while reconfiguring */
  1784. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1785. WM8994_FLL1_ENA, 0);
  1786. if (wm8994->fll_byp && src == WM8994_FLL_SRC_BCLK &&
  1787. freq_in == freq_out && freq_out) {
  1788. dev_dbg(codec->dev, "Bypassing FLL%d\n", id + 1);
  1789. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1790. WM8958_FLL1_BYP, WM8958_FLL1_BYP);
  1791. goto out;
  1792. }
  1793. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1794. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1795. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1796. WM8994_FLL1_OUTDIV_MASK |
  1797. WM8994_FLL1_FRATIO_MASK, reg);
  1798. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
  1799. WM8994_FLL1_K_MASK, fll.k);
  1800. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1801. WM8994_FLL1_N_MASK,
  1802. fll.n << WM8994_FLL1_N_SHIFT);
  1803. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1804. WM8994_FLL1_FRC_NCO | WM8958_FLL1_BYP |
  1805. WM8994_FLL1_REFCLK_DIV_MASK |
  1806. WM8994_FLL1_REFCLK_SRC_MASK,
  1807. ((src == WM8994_FLL_SRC_INTERNAL)
  1808. << WM8994_FLL1_FRC_NCO_SHIFT) |
  1809. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1810. (src - 1));
  1811. /* Clear any pending completion from a previous failure */
  1812. try_wait_for_completion(&wm8994->fll_locked[id]);
  1813. /* Enable (with fractional mode if required) */
  1814. if (freq_out) {
  1815. /* Enable VMID if we need it */
  1816. if (!was_enabled) {
  1817. active_reference(codec);
  1818. switch (control->type) {
  1819. case WM8994:
  1820. vmid_reference(codec);
  1821. break;
  1822. case WM8958:
  1823. if (wm8994->revision < 1)
  1824. vmid_reference(codec);
  1825. break;
  1826. default:
  1827. break;
  1828. }
  1829. }
  1830. reg = WM8994_FLL1_ENA;
  1831. if (fll.k)
  1832. reg |= WM8994_FLL1_FRAC;
  1833. if (src == WM8994_FLL_SRC_INTERNAL)
  1834. reg |= WM8994_FLL1_OSC_ENA;
  1835. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1836. WM8994_FLL1_ENA | WM8994_FLL1_OSC_ENA |
  1837. WM8994_FLL1_FRAC, reg);
  1838. if (wm8994->fll_locked_irq) {
  1839. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1840. msecs_to_jiffies(10));
  1841. if (timeout == 0)
  1842. dev_warn(codec->dev,
  1843. "Timed out waiting for FLL lock\n");
  1844. } else {
  1845. msleep(5);
  1846. }
  1847. } else {
  1848. if (was_enabled) {
  1849. switch (control->type) {
  1850. case WM8994:
  1851. vmid_dereference(codec);
  1852. break;
  1853. case WM8958:
  1854. if (wm8994->revision < 1)
  1855. vmid_dereference(codec);
  1856. break;
  1857. default:
  1858. break;
  1859. }
  1860. active_dereference(codec);
  1861. }
  1862. }
  1863. out:
  1864. wm8994->fll[id].in = freq_in;
  1865. wm8994->fll[id].out = freq_out;
  1866. wm8994->fll[id].src = src;
  1867. configure_clock(codec);
  1868. return 0;
  1869. }
  1870. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1871. {
  1872. struct completion *completion = data;
  1873. complete(completion);
  1874. return IRQ_HANDLED;
  1875. }
  1876. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1877. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1878. unsigned int freq_in, unsigned int freq_out)
  1879. {
  1880. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1881. }
  1882. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1883. int clk_id, unsigned int freq, int dir)
  1884. {
  1885. struct snd_soc_codec *codec = dai->codec;
  1886. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1887. int i;
  1888. switch (dai->id) {
  1889. case 1:
  1890. case 2:
  1891. break;
  1892. default:
  1893. /* AIF3 shares clocking with AIF1/2 */
  1894. return -EINVAL;
  1895. }
  1896. switch (clk_id) {
  1897. case WM8994_SYSCLK_MCLK1:
  1898. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1899. wm8994->mclk[0] = freq;
  1900. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1901. dai->id, freq);
  1902. break;
  1903. case WM8994_SYSCLK_MCLK2:
  1904. /* TODO: Set GPIO AF */
  1905. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1906. wm8994->mclk[1] = freq;
  1907. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1908. dai->id, freq);
  1909. break;
  1910. case WM8994_SYSCLK_FLL1:
  1911. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1912. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1913. break;
  1914. case WM8994_SYSCLK_FLL2:
  1915. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1916. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1917. break;
  1918. case WM8994_SYSCLK_OPCLK:
  1919. /* Special case - a division (times 10) is given and
  1920. * no effect on main clocking.
  1921. */
  1922. if (freq) {
  1923. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1924. if (opclk_divs[i] == freq)
  1925. break;
  1926. if (i == ARRAY_SIZE(opclk_divs))
  1927. return -EINVAL;
  1928. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1929. WM8994_OPCLK_DIV_MASK, i);
  1930. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1931. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1932. } else {
  1933. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1934. WM8994_OPCLK_ENA, 0);
  1935. }
  1936. default:
  1937. return -EINVAL;
  1938. }
  1939. configure_clock(codec);
  1940. /*
  1941. * If SYSCLK will be less than 50kHz adjust AIFnCLK dividers
  1942. * for detection.
  1943. */
  1944. if (max(wm8994->aifclk[0], wm8994->aifclk[1]) < 50000) {
  1945. dev_dbg(codec->dev, "Configuring AIFs for 128fs\n");
  1946. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  1947. WM8994_AIF1CLK_RATE_MASK, 0x1);
  1948. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  1949. WM8994_AIF2CLK_RATE_MASK, 0x1);
  1950. }
  1951. return 0;
  1952. }
  1953. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1954. enum snd_soc_bias_level level)
  1955. {
  1956. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1957. struct wm8994 *control = wm8994->wm8994;
  1958. wm_hubs_set_bias_level(codec, level);
  1959. switch (level) {
  1960. case SND_SOC_BIAS_ON:
  1961. break;
  1962. case SND_SOC_BIAS_PREPARE:
  1963. /* MICBIAS into regulating mode */
  1964. switch (control->type) {
  1965. case WM8958:
  1966. case WM1811:
  1967. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1968. WM8958_MICB1_MODE, 0);
  1969. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1970. WM8958_MICB2_MODE, 0);
  1971. break;
  1972. default:
  1973. break;
  1974. }
  1975. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1976. active_reference(codec);
  1977. break;
  1978. case SND_SOC_BIAS_STANDBY:
  1979. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1980. switch (control->type) {
  1981. case WM8958:
  1982. if (wm8994->revision == 0) {
  1983. /* Optimise performance for rev A */
  1984. snd_soc_update_bits(codec,
  1985. WM8958_CHARGE_PUMP_2,
  1986. WM8958_CP_DISCH,
  1987. WM8958_CP_DISCH);
  1988. }
  1989. break;
  1990. default:
  1991. break;
  1992. }
  1993. /* Discharge LINEOUT1 & 2 */
  1994. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1995. WM8994_LINEOUT1_DISCH |
  1996. WM8994_LINEOUT2_DISCH,
  1997. WM8994_LINEOUT1_DISCH |
  1998. WM8994_LINEOUT2_DISCH);
  1999. }
  2000. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  2001. active_dereference(codec);
  2002. /* MICBIAS into bypass mode on newer devices */
  2003. switch (control->type) {
  2004. case WM8958:
  2005. case WM1811:
  2006. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  2007. WM8958_MICB1_MODE,
  2008. WM8958_MICB1_MODE);
  2009. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2010. WM8958_MICB2_MODE,
  2011. WM8958_MICB2_MODE);
  2012. break;
  2013. default:
  2014. break;
  2015. }
  2016. break;
  2017. case SND_SOC_BIAS_OFF:
  2018. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  2019. wm8994->cur_fw = NULL;
  2020. break;
  2021. }
  2022. codec->dapm.bias_level = level;
  2023. return 0;
  2024. }
  2025. int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
  2026. {
  2027. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2028. switch (mode) {
  2029. case WM8994_VMID_NORMAL:
  2030. if (wm8994->hubs.lineout1_se) {
  2031. snd_soc_dapm_disable_pin(&codec->dapm,
  2032. "LINEOUT1N Driver");
  2033. snd_soc_dapm_disable_pin(&codec->dapm,
  2034. "LINEOUT1P Driver");
  2035. }
  2036. if (wm8994->hubs.lineout2_se) {
  2037. snd_soc_dapm_disable_pin(&codec->dapm,
  2038. "LINEOUT2N Driver");
  2039. snd_soc_dapm_disable_pin(&codec->dapm,
  2040. "LINEOUT2P Driver");
  2041. }
  2042. /* Do the sync with the old mode to allow it to clean up */
  2043. snd_soc_dapm_sync(&codec->dapm);
  2044. wm8994->vmid_mode = mode;
  2045. break;
  2046. case WM8994_VMID_FORCE:
  2047. if (wm8994->hubs.lineout1_se) {
  2048. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2049. "LINEOUT1N Driver");
  2050. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2051. "LINEOUT1P Driver");
  2052. }
  2053. if (wm8994->hubs.lineout2_se) {
  2054. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2055. "LINEOUT2N Driver");
  2056. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2057. "LINEOUT2P Driver");
  2058. }
  2059. wm8994->vmid_mode = mode;
  2060. snd_soc_dapm_sync(&codec->dapm);
  2061. break;
  2062. default:
  2063. return -EINVAL;
  2064. }
  2065. return 0;
  2066. }
  2067. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2068. {
  2069. struct snd_soc_codec *codec = dai->codec;
  2070. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2071. struct wm8994 *control = wm8994->wm8994;
  2072. int ms_reg;
  2073. int aif1_reg;
  2074. int ms = 0;
  2075. int aif1 = 0;
  2076. switch (dai->id) {
  2077. case 1:
  2078. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  2079. aif1_reg = WM8994_AIF1_CONTROL_1;
  2080. break;
  2081. case 2:
  2082. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  2083. aif1_reg = WM8994_AIF2_CONTROL_1;
  2084. break;
  2085. default:
  2086. return -EINVAL;
  2087. }
  2088. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2089. case SND_SOC_DAIFMT_CBS_CFS:
  2090. break;
  2091. case SND_SOC_DAIFMT_CBM_CFM:
  2092. ms = WM8994_AIF1_MSTR;
  2093. break;
  2094. default:
  2095. return -EINVAL;
  2096. }
  2097. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2098. case SND_SOC_DAIFMT_DSP_B:
  2099. aif1 |= WM8994_AIF1_LRCLK_INV;
  2100. case SND_SOC_DAIFMT_DSP_A:
  2101. aif1 |= 0x18;
  2102. break;
  2103. case SND_SOC_DAIFMT_I2S:
  2104. aif1 |= 0x10;
  2105. break;
  2106. case SND_SOC_DAIFMT_RIGHT_J:
  2107. break;
  2108. case SND_SOC_DAIFMT_LEFT_J:
  2109. aif1 |= 0x8;
  2110. break;
  2111. default:
  2112. return -EINVAL;
  2113. }
  2114. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2115. case SND_SOC_DAIFMT_DSP_A:
  2116. case SND_SOC_DAIFMT_DSP_B:
  2117. /* frame inversion not valid for DSP modes */
  2118. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2119. case SND_SOC_DAIFMT_NB_NF:
  2120. break;
  2121. case SND_SOC_DAIFMT_IB_NF:
  2122. aif1 |= WM8994_AIF1_BCLK_INV;
  2123. break;
  2124. default:
  2125. return -EINVAL;
  2126. }
  2127. break;
  2128. case SND_SOC_DAIFMT_I2S:
  2129. case SND_SOC_DAIFMT_RIGHT_J:
  2130. case SND_SOC_DAIFMT_LEFT_J:
  2131. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2132. case SND_SOC_DAIFMT_NB_NF:
  2133. break;
  2134. case SND_SOC_DAIFMT_IB_IF:
  2135. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  2136. break;
  2137. case SND_SOC_DAIFMT_IB_NF:
  2138. aif1 |= WM8994_AIF1_BCLK_INV;
  2139. break;
  2140. case SND_SOC_DAIFMT_NB_IF:
  2141. aif1 |= WM8994_AIF1_LRCLK_INV;
  2142. break;
  2143. default:
  2144. return -EINVAL;
  2145. }
  2146. break;
  2147. default:
  2148. return -EINVAL;
  2149. }
  2150. /* The AIF2 format configuration needs to be mirrored to AIF3
  2151. * on WM8958 if it's in use so just do it all the time. */
  2152. switch (control->type) {
  2153. case WM1811:
  2154. case WM8958:
  2155. if (dai->id == 2)
  2156. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  2157. WM8994_AIF1_LRCLK_INV |
  2158. WM8958_AIF3_FMT_MASK, aif1);
  2159. break;
  2160. default:
  2161. break;
  2162. }
  2163. snd_soc_update_bits(codec, aif1_reg,
  2164. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  2165. WM8994_AIF1_FMT_MASK,
  2166. aif1);
  2167. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  2168. ms);
  2169. return 0;
  2170. }
  2171. static struct {
  2172. int val, rate;
  2173. } srs[] = {
  2174. { 0, 8000 },
  2175. { 1, 11025 },
  2176. { 2, 12000 },
  2177. { 3, 16000 },
  2178. { 4, 22050 },
  2179. { 5, 24000 },
  2180. { 6, 32000 },
  2181. { 7, 44100 },
  2182. { 8, 48000 },
  2183. { 9, 88200 },
  2184. { 10, 96000 },
  2185. };
  2186. static int fs_ratios[] = {
  2187. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  2188. };
  2189. static int bclk_divs[] = {
  2190. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  2191. 640, 880, 960, 1280, 1760, 1920
  2192. };
  2193. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  2194. struct snd_pcm_hw_params *params,
  2195. struct snd_soc_dai *dai)
  2196. {
  2197. struct snd_soc_codec *codec = dai->codec;
  2198. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2199. int aif1_reg;
  2200. int aif2_reg;
  2201. int bclk_reg;
  2202. int lrclk_reg;
  2203. int rate_reg;
  2204. int aif1 = 0;
  2205. int aif2 = 0;
  2206. int bclk = 0;
  2207. int lrclk = 0;
  2208. int rate_val = 0;
  2209. int id = dai->id - 1;
  2210. int i, cur_val, best_val, bclk_rate, best;
  2211. switch (dai->id) {
  2212. case 1:
  2213. aif1_reg = WM8994_AIF1_CONTROL_1;
  2214. aif2_reg = WM8994_AIF1_CONTROL_2;
  2215. bclk_reg = WM8994_AIF1_BCLK;
  2216. rate_reg = WM8994_AIF1_RATE;
  2217. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2218. wm8994->lrclk_shared[0]) {
  2219. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  2220. } else {
  2221. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  2222. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  2223. }
  2224. break;
  2225. case 2:
  2226. aif1_reg = WM8994_AIF2_CONTROL_1;
  2227. aif2_reg = WM8994_AIF2_CONTROL_2;
  2228. bclk_reg = WM8994_AIF2_BCLK;
  2229. rate_reg = WM8994_AIF2_RATE;
  2230. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2231. wm8994->lrclk_shared[1]) {
  2232. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  2233. } else {
  2234. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  2235. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  2236. }
  2237. break;
  2238. default:
  2239. return -EINVAL;
  2240. }
  2241. bclk_rate = params_rate(params) * 4;
  2242. switch (params_format(params)) {
  2243. case SNDRV_PCM_FORMAT_S16_LE:
  2244. bclk_rate *= 16;
  2245. break;
  2246. case SNDRV_PCM_FORMAT_S20_3LE:
  2247. bclk_rate *= 20;
  2248. aif1 |= 0x20;
  2249. break;
  2250. case SNDRV_PCM_FORMAT_S24_LE:
  2251. bclk_rate *= 24;
  2252. aif1 |= 0x40;
  2253. break;
  2254. case SNDRV_PCM_FORMAT_S32_LE:
  2255. bclk_rate *= 32;
  2256. aif1 |= 0x60;
  2257. break;
  2258. default:
  2259. return -EINVAL;
  2260. }
  2261. /* Try to find an appropriate sample rate; look for an exact match. */
  2262. for (i = 0; i < ARRAY_SIZE(srs); i++)
  2263. if (srs[i].rate == params_rate(params))
  2264. break;
  2265. if (i == ARRAY_SIZE(srs))
  2266. return -EINVAL;
  2267. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  2268. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  2269. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  2270. dai->id, wm8994->aifclk[id], bclk_rate);
  2271. if (params_channels(params) == 1 &&
  2272. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  2273. aif2 |= WM8994_AIF1_MONO;
  2274. if (wm8994->aifclk[id] == 0) {
  2275. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  2276. return -EINVAL;
  2277. }
  2278. /* AIFCLK/fs ratio; look for a close match in either direction */
  2279. best = 0;
  2280. best_val = abs((fs_ratios[0] * params_rate(params))
  2281. - wm8994->aifclk[id]);
  2282. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2283. cur_val = abs((fs_ratios[i] * params_rate(params))
  2284. - wm8994->aifclk[id]);
  2285. if (cur_val >= best_val)
  2286. continue;
  2287. best = i;
  2288. best_val = cur_val;
  2289. }
  2290. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2291. dai->id, fs_ratios[best]);
  2292. rate_val |= best;
  2293. /* We may not get quite the right frequency if using
  2294. * approximate clocks so look for the closest match that is
  2295. * higher than the target (we need to ensure that there enough
  2296. * BCLKs to clock out the samples).
  2297. */
  2298. best = 0;
  2299. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2300. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2301. if (cur_val < 0) /* BCLK table is sorted */
  2302. break;
  2303. best = i;
  2304. }
  2305. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2306. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2307. bclk_divs[best], bclk_rate);
  2308. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2309. lrclk = bclk_rate / params_rate(params);
  2310. if (!lrclk) {
  2311. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2312. bclk_rate);
  2313. return -EINVAL;
  2314. }
  2315. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2316. lrclk, bclk_rate / lrclk);
  2317. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2318. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2319. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2320. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2321. lrclk);
  2322. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2323. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2324. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2325. switch (dai->id) {
  2326. case 1:
  2327. wm8994->dac_rates[0] = params_rate(params);
  2328. wm8994_set_retune_mobile(codec, 0);
  2329. wm8994_set_retune_mobile(codec, 1);
  2330. break;
  2331. case 2:
  2332. wm8994->dac_rates[1] = params_rate(params);
  2333. wm8994_set_retune_mobile(codec, 2);
  2334. break;
  2335. }
  2336. }
  2337. return 0;
  2338. }
  2339. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2340. struct snd_pcm_hw_params *params,
  2341. struct snd_soc_dai *dai)
  2342. {
  2343. struct snd_soc_codec *codec = dai->codec;
  2344. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2345. struct wm8994 *control = wm8994->wm8994;
  2346. int aif1_reg;
  2347. int aif1 = 0;
  2348. switch (dai->id) {
  2349. case 3:
  2350. switch (control->type) {
  2351. case WM1811:
  2352. case WM8958:
  2353. aif1_reg = WM8958_AIF3_CONTROL_1;
  2354. break;
  2355. default:
  2356. return 0;
  2357. }
  2358. default:
  2359. return 0;
  2360. }
  2361. switch (params_format(params)) {
  2362. case SNDRV_PCM_FORMAT_S16_LE:
  2363. break;
  2364. case SNDRV_PCM_FORMAT_S20_3LE:
  2365. aif1 |= 0x20;
  2366. break;
  2367. case SNDRV_PCM_FORMAT_S24_LE:
  2368. aif1 |= 0x40;
  2369. break;
  2370. case SNDRV_PCM_FORMAT_S32_LE:
  2371. aif1 |= 0x60;
  2372. break;
  2373. default:
  2374. return -EINVAL;
  2375. }
  2376. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2377. }
  2378. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2379. {
  2380. struct snd_soc_codec *codec = codec_dai->codec;
  2381. int mute_reg;
  2382. int reg;
  2383. switch (codec_dai->id) {
  2384. case 1:
  2385. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2386. break;
  2387. case 2:
  2388. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2389. break;
  2390. default:
  2391. return -EINVAL;
  2392. }
  2393. if (mute)
  2394. reg = WM8994_AIF1DAC1_MUTE;
  2395. else
  2396. reg = 0;
  2397. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2398. return 0;
  2399. }
  2400. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2401. {
  2402. struct snd_soc_codec *codec = codec_dai->codec;
  2403. int reg, val, mask;
  2404. switch (codec_dai->id) {
  2405. case 1:
  2406. reg = WM8994_AIF1_MASTER_SLAVE;
  2407. mask = WM8994_AIF1_TRI;
  2408. break;
  2409. case 2:
  2410. reg = WM8994_AIF2_MASTER_SLAVE;
  2411. mask = WM8994_AIF2_TRI;
  2412. break;
  2413. default:
  2414. return -EINVAL;
  2415. }
  2416. if (tristate)
  2417. val = mask;
  2418. else
  2419. val = 0;
  2420. return snd_soc_update_bits(codec, reg, mask, val);
  2421. }
  2422. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2423. {
  2424. struct snd_soc_codec *codec = dai->codec;
  2425. /* Disable the pulls on the AIF if we're using it to save power. */
  2426. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2427. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2428. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2429. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2430. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2431. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2432. return 0;
  2433. }
  2434. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2435. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2436. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2437. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2438. .set_sysclk = wm8994_set_dai_sysclk,
  2439. .set_fmt = wm8994_set_dai_fmt,
  2440. .hw_params = wm8994_hw_params,
  2441. .digital_mute = wm8994_aif_mute,
  2442. .set_pll = wm8994_set_fll,
  2443. .set_tristate = wm8994_set_tristate,
  2444. };
  2445. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2446. .set_sysclk = wm8994_set_dai_sysclk,
  2447. .set_fmt = wm8994_set_dai_fmt,
  2448. .hw_params = wm8994_hw_params,
  2449. .digital_mute = wm8994_aif_mute,
  2450. .set_pll = wm8994_set_fll,
  2451. .set_tristate = wm8994_set_tristate,
  2452. };
  2453. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2454. .hw_params = wm8994_aif3_hw_params,
  2455. };
  2456. static struct snd_soc_dai_driver wm8994_dai[] = {
  2457. {
  2458. .name = "wm8994-aif1",
  2459. .id = 1,
  2460. .playback = {
  2461. .stream_name = "AIF1 Playback",
  2462. .channels_min = 1,
  2463. .channels_max = 2,
  2464. .rates = WM8994_RATES,
  2465. .formats = WM8994_FORMATS,
  2466. .sig_bits = 24,
  2467. },
  2468. .capture = {
  2469. .stream_name = "AIF1 Capture",
  2470. .channels_min = 1,
  2471. .channels_max = 2,
  2472. .rates = WM8994_RATES,
  2473. .formats = WM8994_FORMATS,
  2474. .sig_bits = 24,
  2475. },
  2476. .ops = &wm8994_aif1_dai_ops,
  2477. },
  2478. {
  2479. .name = "wm8994-aif2",
  2480. .id = 2,
  2481. .playback = {
  2482. .stream_name = "AIF2 Playback",
  2483. .channels_min = 1,
  2484. .channels_max = 2,
  2485. .rates = WM8994_RATES,
  2486. .formats = WM8994_FORMATS,
  2487. .sig_bits = 24,
  2488. },
  2489. .capture = {
  2490. .stream_name = "AIF2 Capture",
  2491. .channels_min = 1,
  2492. .channels_max = 2,
  2493. .rates = WM8994_RATES,
  2494. .formats = WM8994_FORMATS,
  2495. .sig_bits = 24,
  2496. },
  2497. .probe = wm8994_aif2_probe,
  2498. .ops = &wm8994_aif2_dai_ops,
  2499. },
  2500. {
  2501. .name = "wm8994-aif3",
  2502. .id = 3,
  2503. .playback = {
  2504. .stream_name = "AIF3 Playback",
  2505. .channels_min = 1,
  2506. .channels_max = 2,
  2507. .rates = WM8994_RATES,
  2508. .formats = WM8994_FORMATS,
  2509. .sig_bits = 24,
  2510. },
  2511. .capture = {
  2512. .stream_name = "AIF3 Capture",
  2513. .channels_min = 1,
  2514. .channels_max = 2,
  2515. .rates = WM8994_RATES,
  2516. .formats = WM8994_FORMATS,
  2517. .sig_bits = 24,
  2518. },
  2519. .ops = &wm8994_aif3_dai_ops,
  2520. }
  2521. };
  2522. #ifdef CONFIG_PM
  2523. static int wm8994_codec_suspend(struct snd_soc_codec *codec)
  2524. {
  2525. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2526. int i, ret;
  2527. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2528. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2529. sizeof(struct wm8994_fll_config));
  2530. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2531. if (ret < 0)
  2532. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2533. i + 1, ret);
  2534. }
  2535. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2536. return 0;
  2537. }
  2538. static int wm8994_codec_resume(struct snd_soc_codec *codec)
  2539. {
  2540. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2541. struct wm8994 *control = wm8994->wm8994;
  2542. int i, ret;
  2543. unsigned int val, mask;
  2544. if (wm8994->revision < 4) {
  2545. /* force a HW read */
  2546. ret = regmap_read(control->regmap,
  2547. WM8994_POWER_MANAGEMENT_5, &val);
  2548. /* modify the cache only */
  2549. codec->cache_only = 1;
  2550. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2551. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2552. val &= mask;
  2553. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2554. mask, val);
  2555. codec->cache_only = 0;
  2556. }
  2557. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2558. if (!wm8994->fll_suspend[i].out)
  2559. continue;
  2560. ret = _wm8994_set_fll(codec, i + 1,
  2561. wm8994->fll_suspend[i].src,
  2562. wm8994->fll_suspend[i].in,
  2563. wm8994->fll_suspend[i].out);
  2564. if (ret < 0)
  2565. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2566. i + 1, ret);
  2567. }
  2568. return 0;
  2569. }
  2570. #else
  2571. #define wm8994_codec_suspend NULL
  2572. #define wm8994_codec_resume NULL
  2573. #endif
  2574. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2575. {
  2576. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2577. struct wm8994_pdata *pdata = wm8994->pdata;
  2578. struct snd_kcontrol_new controls[] = {
  2579. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2580. wm8994->retune_mobile_enum,
  2581. wm8994_get_retune_mobile_enum,
  2582. wm8994_put_retune_mobile_enum),
  2583. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2584. wm8994->retune_mobile_enum,
  2585. wm8994_get_retune_mobile_enum,
  2586. wm8994_put_retune_mobile_enum),
  2587. SOC_ENUM_EXT("AIF2 EQ Mode",
  2588. wm8994->retune_mobile_enum,
  2589. wm8994_get_retune_mobile_enum,
  2590. wm8994_put_retune_mobile_enum),
  2591. };
  2592. int ret, i, j;
  2593. const char **t;
  2594. /* We need an array of texts for the enum API but the number
  2595. * of texts is likely to be less than the number of
  2596. * configurations due to the sample rate dependency of the
  2597. * configurations. */
  2598. wm8994->num_retune_mobile_texts = 0;
  2599. wm8994->retune_mobile_texts = NULL;
  2600. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2601. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2602. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2603. wm8994->retune_mobile_texts[j]) == 0)
  2604. break;
  2605. }
  2606. if (j != wm8994->num_retune_mobile_texts)
  2607. continue;
  2608. /* Expand the array... */
  2609. t = krealloc(wm8994->retune_mobile_texts,
  2610. sizeof(char *) *
  2611. (wm8994->num_retune_mobile_texts + 1),
  2612. GFP_KERNEL);
  2613. if (t == NULL)
  2614. continue;
  2615. /* ...store the new entry... */
  2616. t[wm8994->num_retune_mobile_texts] =
  2617. pdata->retune_mobile_cfgs[i].name;
  2618. /* ...and remember the new version. */
  2619. wm8994->num_retune_mobile_texts++;
  2620. wm8994->retune_mobile_texts = t;
  2621. }
  2622. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2623. wm8994->num_retune_mobile_texts);
  2624. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2625. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2626. ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
  2627. ARRAY_SIZE(controls));
  2628. if (ret != 0)
  2629. dev_err(wm8994->hubs.codec->dev,
  2630. "Failed to add ReTune Mobile controls: %d\n", ret);
  2631. }
  2632. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2633. {
  2634. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2635. struct wm8994_pdata *pdata = wm8994->pdata;
  2636. int ret, i;
  2637. if (!pdata)
  2638. return;
  2639. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2640. pdata->lineout2_diff,
  2641. pdata->lineout1fb,
  2642. pdata->lineout2fb,
  2643. pdata->jd_scthr,
  2644. pdata->jd_thr,
  2645. pdata->micb1_delay,
  2646. pdata->micb2_delay,
  2647. pdata->micbias1_lvl,
  2648. pdata->micbias2_lvl);
  2649. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2650. if (pdata->num_drc_cfgs) {
  2651. struct snd_kcontrol_new controls[] = {
  2652. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2653. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2654. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2655. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2656. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2657. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2658. };
  2659. /* We need an array of texts for the enum API */
  2660. wm8994->drc_texts = devm_kzalloc(wm8994->hubs.codec->dev,
  2661. sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
  2662. if (!wm8994->drc_texts) {
  2663. dev_err(wm8994->hubs.codec->dev,
  2664. "Failed to allocate %d DRC config texts\n",
  2665. pdata->num_drc_cfgs);
  2666. return;
  2667. }
  2668. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2669. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2670. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2671. wm8994->drc_enum.texts = wm8994->drc_texts;
  2672. ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
  2673. ARRAY_SIZE(controls));
  2674. for (i = 0; i < WM8994_NUM_DRC; i++)
  2675. wm8994_set_drc(codec, i);
  2676. } else {
  2677. ret = snd_soc_add_codec_controls(wm8994->hubs.codec,
  2678. wm8994_drc_controls,
  2679. ARRAY_SIZE(wm8994_drc_controls));
  2680. }
  2681. if (ret != 0)
  2682. dev_err(wm8994->hubs.codec->dev,
  2683. "Failed to add DRC mode controls: %d\n", ret);
  2684. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2685. pdata->num_retune_mobile_cfgs);
  2686. if (pdata->num_retune_mobile_cfgs)
  2687. wm8994_handle_retune_mobile_pdata(wm8994);
  2688. else
  2689. snd_soc_add_codec_controls(wm8994->hubs.codec, wm8994_eq_controls,
  2690. ARRAY_SIZE(wm8994_eq_controls));
  2691. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2692. if (pdata->micbias[i]) {
  2693. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2694. pdata->micbias[i] & 0xffff);
  2695. }
  2696. }
  2697. }
  2698. /**
  2699. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2700. *
  2701. * @codec: WM8994 codec
  2702. * @jack: jack to report detection events on
  2703. * @micbias: microphone bias to detect on
  2704. *
  2705. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2706. * being used to bring out signals to the processor then only platform
  2707. * data configuration is needed for WM8994 and processor GPIOs should
  2708. * be configured using snd_soc_jack_add_gpios() instead.
  2709. *
  2710. * Configuration of detection levels is available via the micbias1_lvl
  2711. * and micbias2_lvl platform data members.
  2712. */
  2713. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2714. int micbias)
  2715. {
  2716. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2717. struct wm8994_micdet *micdet;
  2718. struct wm8994 *control = wm8994->wm8994;
  2719. int reg, ret;
  2720. if (control->type != WM8994) {
  2721. dev_warn(codec->dev, "Not a WM8994\n");
  2722. return -EINVAL;
  2723. }
  2724. switch (micbias) {
  2725. case 1:
  2726. micdet = &wm8994->micdet[0];
  2727. if (jack)
  2728. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2729. "MICBIAS1");
  2730. else
  2731. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2732. "MICBIAS1");
  2733. break;
  2734. case 2:
  2735. micdet = &wm8994->micdet[1];
  2736. if (jack)
  2737. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2738. "MICBIAS1");
  2739. else
  2740. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2741. "MICBIAS1");
  2742. break;
  2743. default:
  2744. dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
  2745. return -EINVAL;
  2746. }
  2747. if (ret != 0)
  2748. dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
  2749. micbias, ret);
  2750. dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
  2751. micbias, jack);
  2752. /* Store the configuration */
  2753. micdet->jack = jack;
  2754. micdet->detecting = true;
  2755. /* If either of the jacks is set up then enable detection */
  2756. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2757. reg = WM8994_MICD_ENA;
  2758. else
  2759. reg = 0;
  2760. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2761. /* enable MICDET and MICSHRT deboune */
  2762. snd_soc_update_bits(codec, WM8994_IRQ_DEBOUNCE,
  2763. WM8994_MIC1_DET_DB_MASK | WM8994_MIC1_SHRT_DB_MASK |
  2764. WM8994_MIC2_DET_DB_MASK | WM8994_MIC2_SHRT_DB_MASK,
  2765. WM8994_MIC1_DET_DB | WM8994_MIC1_SHRT_DB);
  2766. snd_soc_dapm_sync(&codec->dapm);
  2767. return 0;
  2768. }
  2769. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2770. static void wm8994_mic_work(struct work_struct *work)
  2771. {
  2772. struct wm8994_priv *priv = container_of(work,
  2773. struct wm8994_priv,
  2774. mic_work.work);
  2775. struct regmap *regmap = priv->wm8994->regmap;
  2776. struct device *dev = priv->wm8994->dev;
  2777. unsigned int reg;
  2778. int ret;
  2779. int report;
  2780. pm_runtime_get_sync(dev);
  2781. ret = regmap_read(regmap, WM8994_INTERRUPT_RAW_STATUS_2, &reg);
  2782. if (ret < 0) {
  2783. dev_err(dev, "Failed to read microphone status: %d\n",
  2784. ret);
  2785. pm_runtime_put(dev);
  2786. return;
  2787. }
  2788. dev_dbg(dev, "Microphone status: %x\n", reg);
  2789. report = 0;
  2790. if (reg & WM8994_MIC1_DET_STS) {
  2791. if (priv->micdet[0].detecting)
  2792. report = SND_JACK_HEADSET;
  2793. }
  2794. if (reg & WM8994_MIC1_SHRT_STS) {
  2795. if (priv->micdet[0].detecting)
  2796. report = SND_JACK_HEADPHONE;
  2797. else
  2798. report |= SND_JACK_BTN_0;
  2799. }
  2800. if (report)
  2801. priv->micdet[0].detecting = false;
  2802. else
  2803. priv->micdet[0].detecting = true;
  2804. snd_soc_jack_report(priv->micdet[0].jack, report,
  2805. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2806. report = 0;
  2807. if (reg & WM8994_MIC2_DET_STS) {
  2808. if (priv->micdet[1].detecting)
  2809. report = SND_JACK_HEADSET;
  2810. }
  2811. if (reg & WM8994_MIC2_SHRT_STS) {
  2812. if (priv->micdet[1].detecting)
  2813. report = SND_JACK_HEADPHONE;
  2814. else
  2815. report |= SND_JACK_BTN_0;
  2816. }
  2817. if (report)
  2818. priv->micdet[1].detecting = false;
  2819. else
  2820. priv->micdet[1].detecting = true;
  2821. snd_soc_jack_report(priv->micdet[1].jack, report,
  2822. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2823. pm_runtime_put(dev);
  2824. }
  2825. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2826. {
  2827. struct wm8994_priv *priv = data;
  2828. struct snd_soc_codec *codec = priv->hubs.codec;
  2829. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2830. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2831. #endif
  2832. pm_wakeup_event(codec->dev, 300);
  2833. schedule_delayed_work(&priv->mic_work, msecs_to_jiffies(250));
  2834. return IRQ_HANDLED;
  2835. }
  2836. /* Default microphone detection handler for WM8958 - the user can
  2837. * override this if they wish.
  2838. */
  2839. static void wm8958_default_micdet(u16 status, void *data)
  2840. {
  2841. struct snd_soc_codec *codec = data;
  2842. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2843. int report;
  2844. dev_dbg(codec->dev, "MICDET %x\n", status);
  2845. /* Either nothing present or just starting detection */
  2846. if (!(status & WM8958_MICD_STS)) {
  2847. if (!wm8994->jackdet) {
  2848. /* If nothing present then clear our statuses */
  2849. dev_dbg(codec->dev, "Detected open circuit\n");
  2850. wm8994->jack_mic = false;
  2851. wm8994->mic_detecting = true;
  2852. wm8958_micd_set_rate(codec);
  2853. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2854. wm8994->btn_mask |
  2855. SND_JACK_HEADSET);
  2856. }
  2857. return;
  2858. }
  2859. /* If the measurement is showing a high impedence we've got a
  2860. * microphone.
  2861. */
  2862. if (wm8994->mic_detecting && (status & 0x600)) {
  2863. dev_dbg(codec->dev, "Detected microphone\n");
  2864. wm8994->mic_detecting = false;
  2865. wm8994->jack_mic = true;
  2866. wm8958_micd_set_rate(codec);
  2867. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2868. SND_JACK_HEADSET);
  2869. }
  2870. if (wm8994->mic_detecting && status & 0xfc) {
  2871. dev_dbg(codec->dev, "Detected headphone\n");
  2872. wm8994->mic_detecting = false;
  2873. wm8958_micd_set_rate(codec);
  2874. /* If we have jackdet that will detect removal */
  2875. if (wm8994->jackdet) {
  2876. mutex_lock(&wm8994->accdet_lock);
  2877. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2878. WM8958_MICD_ENA, 0);
  2879. wm1811_jackdet_set_mode(codec,
  2880. WM1811_JACKDET_MODE_JACK);
  2881. mutex_unlock(&wm8994->accdet_lock);
  2882. if (wm8994->pdata->jd_ext_cap)
  2883. snd_soc_dapm_disable_pin(&codec->dapm,
  2884. "MICBIAS2");
  2885. }
  2886. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  2887. SND_JACK_HEADSET);
  2888. }
  2889. /* Report short circuit as a button */
  2890. if (wm8994->jack_mic) {
  2891. report = 0;
  2892. if (status & 0x4)
  2893. report |= SND_JACK_BTN_0;
  2894. if (status & 0x8)
  2895. report |= SND_JACK_BTN_1;
  2896. if (status & 0x10)
  2897. report |= SND_JACK_BTN_2;
  2898. if (status & 0x20)
  2899. report |= SND_JACK_BTN_3;
  2900. if (status & 0x40)
  2901. report |= SND_JACK_BTN_4;
  2902. if (status & 0x80)
  2903. report |= SND_JACK_BTN_5;
  2904. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2905. wm8994->btn_mask);
  2906. }
  2907. }
  2908. /* Deferred mic detection to allow for extra settling time */
  2909. static void wm1811_mic_work(struct work_struct *work)
  2910. {
  2911. struct wm8994_priv *wm8994 = container_of(work, struct wm8994_priv,
  2912. mic_work.work);
  2913. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2914. pm_runtime_get_sync(codec->dev);
  2915. /* If required for an external cap force MICBIAS on */
  2916. if (wm8994->pdata->jd_ext_cap) {
  2917. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2918. "MICBIAS2");
  2919. snd_soc_dapm_sync(&codec->dapm);
  2920. }
  2921. mutex_lock(&wm8994->accdet_lock);
  2922. dev_dbg(codec->dev, "Starting mic detection\n");
  2923. /*
  2924. * Start off measument of microphone impedence to find out
  2925. * what's actually there.
  2926. */
  2927. wm8994->mic_detecting = true;
  2928. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  2929. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2930. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2931. mutex_unlock(&wm8994->accdet_lock);
  2932. pm_runtime_put(codec->dev);
  2933. }
  2934. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  2935. {
  2936. struct wm8994_priv *wm8994 = data;
  2937. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2938. int reg, delay;
  2939. bool present;
  2940. pm_runtime_get_sync(codec->dev);
  2941. mutex_lock(&wm8994->accdet_lock);
  2942. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  2943. if (reg < 0) {
  2944. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  2945. mutex_unlock(&wm8994->accdet_lock);
  2946. pm_runtime_put(codec->dev);
  2947. return IRQ_NONE;
  2948. }
  2949. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  2950. present = reg & WM1811_JACKDET_LVL;
  2951. if (present) {
  2952. dev_dbg(codec->dev, "Jack detected\n");
  2953. wm8958_micd_set_rate(codec);
  2954. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2955. WM8958_MICB2_DISCH, 0);
  2956. /* Disable debounce while inserted */
  2957. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2958. WM1811_JACKDET_DB, 0);
  2959. delay = wm8994->pdata->micdet_delay;
  2960. schedule_delayed_work(&wm8994->mic_work,
  2961. msecs_to_jiffies(delay));
  2962. } else {
  2963. dev_dbg(codec->dev, "Jack not detected\n");
  2964. cancel_delayed_work_sync(&wm8994->mic_work);
  2965. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2966. WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
  2967. /* Enable debounce while removed */
  2968. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2969. WM1811_JACKDET_DB, WM1811_JACKDET_DB);
  2970. wm8994->mic_detecting = false;
  2971. wm8994->jack_mic = false;
  2972. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2973. WM8958_MICD_ENA, 0);
  2974. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2975. }
  2976. mutex_unlock(&wm8994->accdet_lock);
  2977. /* Turn off MICBIAS if it was on for an external cap */
  2978. if (wm8994->pdata->jd_ext_cap && !present)
  2979. snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
  2980. if (present)
  2981. snd_soc_jack_report(wm8994->micdet[0].jack,
  2982. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  2983. else
  2984. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2985. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  2986. wm8994->btn_mask);
  2987. /* Since we only report deltas force an update, ensures we
  2988. * avoid bootstrapping issues with the core. */
  2989. snd_soc_jack_report(wm8994->micdet[0].jack, 0, 0);
  2990. pm_runtime_put(codec->dev);
  2991. return IRQ_HANDLED;
  2992. }
  2993. static void wm1811_jackdet_bootstrap(struct work_struct *work)
  2994. {
  2995. struct wm8994_priv *wm8994 = container_of(work,
  2996. struct wm8994_priv,
  2997. jackdet_bootstrap.work);
  2998. wm1811_jackdet_irq(0, wm8994);
  2999. }
  3000. /**
  3001. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  3002. *
  3003. * @codec: WM8958 codec
  3004. * @jack: jack to report detection events on
  3005. *
  3006. * Enable microphone detection functionality for the WM8958. By
  3007. * default simple detection which supports the detection of up to 6
  3008. * buttons plus video and microphone functionality is supported.
  3009. *
  3010. * The WM8958 has an advanced jack detection facility which is able to
  3011. * support complex accessory detection, especially when used in
  3012. * conjunction with external circuitry. In order to provide maximum
  3013. * flexiblity a callback is provided which allows a completely custom
  3014. * detection algorithm.
  3015. */
  3016. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  3017. wm8958_micdet_cb cb, void *cb_data)
  3018. {
  3019. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3020. struct wm8994 *control = wm8994->wm8994;
  3021. u16 micd_lvl_sel;
  3022. switch (control->type) {
  3023. case WM1811:
  3024. case WM8958:
  3025. break;
  3026. default:
  3027. return -EINVAL;
  3028. }
  3029. if (jack) {
  3030. if (!cb) {
  3031. dev_dbg(codec->dev, "Using default micdet callback\n");
  3032. cb = wm8958_default_micdet;
  3033. cb_data = codec;
  3034. }
  3035. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  3036. snd_soc_dapm_sync(&codec->dapm);
  3037. wm8994->micdet[0].jack = jack;
  3038. wm8994->jack_cb = cb;
  3039. wm8994->jack_cb_data = cb_data;
  3040. wm8994->mic_detecting = true;
  3041. wm8994->jack_mic = false;
  3042. wm8958_micd_set_rate(codec);
  3043. /* Detect microphones and short circuits by default */
  3044. if (wm8994->pdata->micd_lvl_sel)
  3045. micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
  3046. else
  3047. micd_lvl_sel = 0x41;
  3048. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  3049. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  3050. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  3051. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  3052. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  3053. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  3054. /*
  3055. * If we can use jack detection start off with that,
  3056. * otherwise jump straight to microphone detection.
  3057. */
  3058. if (wm8994->jackdet) {
  3059. /* Disable debounce for the initial detect */
  3060. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  3061. WM1811_JACKDET_DB, 0);
  3062. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3063. WM8958_MICB2_DISCH,
  3064. WM8958_MICB2_DISCH);
  3065. snd_soc_update_bits(codec, WM8994_LDO_1,
  3066. WM8994_LDO1_DISCH, 0);
  3067. wm1811_jackdet_set_mode(codec,
  3068. WM1811_JACKDET_MODE_JACK);
  3069. } else {
  3070. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3071. WM8958_MICD_ENA, WM8958_MICD_ENA);
  3072. }
  3073. } else {
  3074. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3075. WM8958_MICD_ENA, 0);
  3076. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
  3077. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  3078. snd_soc_dapm_sync(&codec->dapm);
  3079. }
  3080. return 0;
  3081. }
  3082. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  3083. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  3084. {
  3085. struct wm8994_priv *wm8994 = data;
  3086. struct snd_soc_codec *codec = wm8994->hubs.codec;
  3087. int reg, count;
  3088. /*
  3089. * Jack detection may have detected a removal simulataneously
  3090. * with an update of the MICDET status; if so it will have
  3091. * stopped detection and we can ignore this interrupt.
  3092. */
  3093. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
  3094. return IRQ_HANDLED;
  3095. pm_runtime_get_sync(codec->dev);
  3096. /* We may occasionally read a detection without an impedence
  3097. * range being provided - if that happens loop again.
  3098. */
  3099. count = 10;
  3100. do {
  3101. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  3102. if (reg < 0) {
  3103. dev_err(codec->dev,
  3104. "Failed to read mic detect status: %d\n",
  3105. reg);
  3106. pm_runtime_put(codec->dev);
  3107. return IRQ_NONE;
  3108. }
  3109. if (!(reg & WM8958_MICD_VALID)) {
  3110. dev_dbg(codec->dev, "Mic detect data not valid\n");
  3111. goto out;
  3112. }
  3113. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  3114. break;
  3115. msleep(1);
  3116. } while (count--);
  3117. if (count == 0)
  3118. dev_warn(codec->dev, "No impedence range reported for jack\n");
  3119. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  3120. trace_snd_soc_jack_irq(dev_name(codec->dev));
  3121. #endif
  3122. if (wm8994->jack_cb)
  3123. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  3124. else
  3125. dev_warn(codec->dev, "Accessory detection with no callback\n");
  3126. out:
  3127. pm_runtime_put(codec->dev);
  3128. return IRQ_HANDLED;
  3129. }
  3130. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  3131. {
  3132. struct snd_soc_codec *codec = data;
  3133. dev_err(codec->dev, "FIFO error\n");
  3134. return IRQ_HANDLED;
  3135. }
  3136. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  3137. {
  3138. struct snd_soc_codec *codec = data;
  3139. dev_err(codec->dev, "Thermal warning\n");
  3140. return IRQ_HANDLED;
  3141. }
  3142. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  3143. {
  3144. struct snd_soc_codec *codec = data;
  3145. dev_crit(codec->dev, "Thermal shutdown\n");
  3146. return IRQ_HANDLED;
  3147. }
  3148. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  3149. {
  3150. struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
  3151. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3152. struct snd_soc_dapm_context *dapm = &codec->dapm;
  3153. unsigned int reg;
  3154. int ret, i;
  3155. wm8994->hubs.codec = codec;
  3156. codec->control_data = control->regmap;
  3157. snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  3158. mutex_init(&wm8994->accdet_lock);
  3159. INIT_DELAYED_WORK(&wm8994->jackdet_bootstrap,
  3160. wm1811_jackdet_bootstrap);
  3161. switch (control->type) {
  3162. case WM8994:
  3163. INIT_DELAYED_WORK(&wm8994->mic_work, wm8994_mic_work);
  3164. break;
  3165. case WM1811:
  3166. INIT_DELAYED_WORK(&wm8994->mic_work, wm1811_mic_work);
  3167. break;
  3168. default:
  3169. break;
  3170. }
  3171. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3172. init_completion(&wm8994->fll_locked[i]);
  3173. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  3174. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  3175. pm_runtime_enable(codec->dev);
  3176. pm_runtime_idle(codec->dev);
  3177. /* By default use idle_bias_off, will override for WM8994 */
  3178. codec->dapm.idle_bias_off = 1;
  3179. /* Set revision-specific configuration */
  3180. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  3181. switch (control->type) {
  3182. case WM8994:
  3183. /* Single ended line outputs should have VMID on. */
  3184. if (!wm8994->pdata->lineout1_diff ||
  3185. !wm8994->pdata->lineout2_diff)
  3186. codec->dapm.idle_bias_off = 0;
  3187. switch (wm8994->revision) {
  3188. case 2:
  3189. case 3:
  3190. wm8994->hubs.dcs_codes_l = -5;
  3191. wm8994->hubs.dcs_codes_r = -5;
  3192. wm8994->hubs.hp_startup_mode = 1;
  3193. wm8994->hubs.dcs_readback_mode = 1;
  3194. wm8994->hubs.series_startup = 1;
  3195. break;
  3196. default:
  3197. wm8994->hubs.dcs_readback_mode = 2;
  3198. break;
  3199. }
  3200. break;
  3201. case WM8958:
  3202. wm8994->hubs.dcs_readback_mode = 1;
  3203. wm8994->hubs.hp_startup_mode = 1;
  3204. switch (wm8994->revision) {
  3205. case 0:
  3206. break;
  3207. default:
  3208. wm8994->fll_byp = true;
  3209. break;
  3210. }
  3211. break;
  3212. case WM1811:
  3213. wm8994->hubs.dcs_readback_mode = 2;
  3214. wm8994->hubs.no_series_update = 1;
  3215. wm8994->hubs.hp_startup_mode = 1;
  3216. wm8994->hubs.no_cache_dac_hp_direct = true;
  3217. wm8994->fll_byp = true;
  3218. switch (control->cust_id) {
  3219. case 0:
  3220. case 2:
  3221. wm8994->hubs.dcs_codes_l = -9;
  3222. wm8994->hubs.dcs_codes_r = -7;
  3223. break;
  3224. case 1:
  3225. case 3:
  3226. wm8994->hubs.dcs_codes_l = -8;
  3227. wm8994->hubs.dcs_codes_r = -7;
  3228. break;
  3229. default:
  3230. break;
  3231. }
  3232. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  3233. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  3234. break;
  3235. default:
  3236. break;
  3237. }
  3238. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  3239. wm8994_fifo_error, "FIFO error", codec);
  3240. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  3241. wm8994_temp_warn, "Thermal warning", codec);
  3242. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  3243. wm8994_temp_shut, "Thermal shutdown", codec);
  3244. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3245. wm_hubs_dcs_done, "DC servo done",
  3246. &wm8994->hubs);
  3247. if (ret == 0)
  3248. wm8994->hubs.dcs_done_irq = true;
  3249. switch (control->type) {
  3250. case WM8994:
  3251. if (wm8994->micdet_irq) {
  3252. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3253. wm8994_mic_irq,
  3254. IRQF_TRIGGER_RISING,
  3255. "Mic1 detect",
  3256. wm8994);
  3257. if (ret != 0)
  3258. dev_warn(codec->dev,
  3259. "Failed to request Mic1 detect IRQ: %d\n",
  3260. ret);
  3261. }
  3262. ret = wm8994_request_irq(wm8994->wm8994,
  3263. WM8994_IRQ_MIC1_SHRT,
  3264. wm8994_mic_irq, "Mic 1 short",
  3265. wm8994);
  3266. if (ret != 0)
  3267. dev_warn(codec->dev,
  3268. "Failed to request Mic1 short IRQ: %d\n",
  3269. ret);
  3270. ret = wm8994_request_irq(wm8994->wm8994,
  3271. WM8994_IRQ_MIC2_DET,
  3272. wm8994_mic_irq, "Mic 2 detect",
  3273. wm8994);
  3274. if (ret != 0)
  3275. dev_warn(codec->dev,
  3276. "Failed to request Mic2 detect IRQ: %d\n",
  3277. ret);
  3278. ret = wm8994_request_irq(wm8994->wm8994,
  3279. WM8994_IRQ_MIC2_SHRT,
  3280. wm8994_mic_irq, "Mic 2 short",
  3281. wm8994);
  3282. if (ret != 0)
  3283. dev_warn(codec->dev,
  3284. "Failed to request Mic2 short IRQ: %d\n",
  3285. ret);
  3286. break;
  3287. case WM8958:
  3288. case WM1811:
  3289. if (wm8994->micdet_irq) {
  3290. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3291. wm8958_mic_irq,
  3292. IRQF_TRIGGER_RISING,
  3293. "Mic detect",
  3294. wm8994);
  3295. if (ret != 0)
  3296. dev_warn(codec->dev,
  3297. "Failed to request Mic detect IRQ: %d\n",
  3298. ret);
  3299. } else {
  3300. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3301. wm8958_mic_irq, "Mic detect",
  3302. wm8994);
  3303. }
  3304. }
  3305. switch (control->type) {
  3306. case WM1811:
  3307. if (control->cust_id > 1 || wm8994->revision > 1) {
  3308. ret = wm8994_request_irq(wm8994->wm8994,
  3309. WM8994_IRQ_GPIO(6),
  3310. wm1811_jackdet_irq, "JACKDET",
  3311. wm8994);
  3312. if (ret == 0)
  3313. wm8994->jackdet = true;
  3314. }
  3315. break;
  3316. default:
  3317. break;
  3318. }
  3319. wm8994->fll_locked_irq = true;
  3320. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  3321. ret = wm8994_request_irq(wm8994->wm8994,
  3322. WM8994_IRQ_FLL1_LOCK + i,
  3323. wm8994_fll_locked_irq, "FLL lock",
  3324. &wm8994->fll_locked[i]);
  3325. if (ret != 0)
  3326. wm8994->fll_locked_irq = false;
  3327. }
  3328. /* Make sure we can read from the GPIOs if they're inputs */
  3329. pm_runtime_get_sync(codec->dev);
  3330. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  3331. * configured on init - if a system wants to do this dynamically
  3332. * at runtime we can deal with that then.
  3333. */
  3334. ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
  3335. if (ret < 0) {
  3336. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  3337. goto err_irq;
  3338. }
  3339. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3340. wm8994->lrclk_shared[0] = 1;
  3341. wm8994_dai[0].symmetric_rates = 1;
  3342. } else {
  3343. wm8994->lrclk_shared[0] = 0;
  3344. }
  3345. ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
  3346. if (ret < 0) {
  3347. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  3348. goto err_irq;
  3349. }
  3350. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3351. wm8994->lrclk_shared[1] = 1;
  3352. wm8994_dai[1].symmetric_rates = 1;
  3353. } else {
  3354. wm8994->lrclk_shared[1] = 0;
  3355. }
  3356. pm_runtime_put(codec->dev);
  3357. /* Latch volume update bits */
  3358. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  3359. snd_soc_update_bits(codec, wm8994_vu_bits[i].reg,
  3360. wm8994_vu_bits[i].mask,
  3361. wm8994_vu_bits[i].mask);
  3362. /* Set the low bit of the 3D stereo depth so TLV matches */
  3363. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3364. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3365. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3366. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3367. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3368. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3369. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3370. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3371. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3372. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3373. * use this; it only affects behaviour on idle TDM clock
  3374. * cycles. */
  3375. switch (control->type) {
  3376. case WM8994:
  3377. case WM8958:
  3378. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3379. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3380. break;
  3381. default:
  3382. break;
  3383. }
  3384. /* Put MICBIAS into bypass mode by default on newer devices */
  3385. switch (control->type) {
  3386. case WM8958:
  3387. case WM1811:
  3388. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3389. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3390. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3391. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3392. break;
  3393. default:
  3394. break;
  3395. }
  3396. wm8994->hubs.check_class_w_digital = wm8994_check_class_w_digital;
  3397. wm_hubs_update_class_w(codec);
  3398. wm8994_handle_pdata(wm8994);
  3399. wm_hubs_add_analogue_controls(codec);
  3400. snd_soc_add_codec_controls(codec, wm8994_snd_controls,
  3401. ARRAY_SIZE(wm8994_snd_controls));
  3402. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3403. ARRAY_SIZE(wm8994_dapm_widgets));
  3404. switch (control->type) {
  3405. case WM8994:
  3406. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3407. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3408. if (wm8994->revision < 4) {
  3409. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3410. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3411. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3412. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3413. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3414. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3415. } else {
  3416. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3417. ARRAY_SIZE(wm8994_lateclk_widgets));
  3418. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3419. ARRAY_SIZE(wm8994_adc_widgets));
  3420. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3421. ARRAY_SIZE(wm8994_dac_widgets));
  3422. }
  3423. break;
  3424. case WM8958:
  3425. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3426. ARRAY_SIZE(wm8958_snd_controls));
  3427. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3428. ARRAY_SIZE(wm8958_dapm_widgets));
  3429. if (wm8994->revision < 1) {
  3430. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3431. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3432. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3433. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3434. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3435. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3436. } else {
  3437. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3438. ARRAY_SIZE(wm8994_lateclk_widgets));
  3439. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3440. ARRAY_SIZE(wm8994_adc_widgets));
  3441. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3442. ARRAY_SIZE(wm8994_dac_widgets));
  3443. }
  3444. break;
  3445. case WM1811:
  3446. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3447. ARRAY_SIZE(wm8958_snd_controls));
  3448. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3449. ARRAY_SIZE(wm8958_dapm_widgets));
  3450. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3451. ARRAY_SIZE(wm8994_lateclk_widgets));
  3452. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3453. ARRAY_SIZE(wm8994_adc_widgets));
  3454. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3455. ARRAY_SIZE(wm8994_dac_widgets));
  3456. break;
  3457. }
  3458. wm_hubs_add_analogue_routes(codec, 0, 0);
  3459. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3460. switch (control->type) {
  3461. case WM8994:
  3462. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3463. ARRAY_SIZE(wm8994_intercon));
  3464. if (wm8994->revision < 4) {
  3465. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3466. ARRAY_SIZE(wm8994_revd_intercon));
  3467. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3468. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3469. } else {
  3470. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3471. ARRAY_SIZE(wm8994_lateclk_intercon));
  3472. }
  3473. break;
  3474. case WM8958:
  3475. if (wm8994->revision < 1) {
  3476. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3477. ARRAY_SIZE(wm8994_intercon));
  3478. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3479. ARRAY_SIZE(wm8994_revd_intercon));
  3480. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3481. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3482. } else {
  3483. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3484. ARRAY_SIZE(wm8994_lateclk_intercon));
  3485. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3486. ARRAY_SIZE(wm8958_intercon));
  3487. }
  3488. wm8958_dsp2_init(codec);
  3489. break;
  3490. case WM1811:
  3491. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3492. ARRAY_SIZE(wm8994_lateclk_intercon));
  3493. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3494. ARRAY_SIZE(wm8958_intercon));
  3495. break;
  3496. }
  3497. return 0;
  3498. err_irq:
  3499. if (wm8994->jackdet)
  3500. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3501. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3502. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3503. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3504. if (wm8994->micdet_irq)
  3505. free_irq(wm8994->micdet_irq, wm8994);
  3506. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3507. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3508. &wm8994->fll_locked[i]);
  3509. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3510. &wm8994->hubs);
  3511. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3512. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3513. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3514. return ret;
  3515. }
  3516. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3517. {
  3518. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3519. struct wm8994 *control = wm8994->wm8994;
  3520. int i;
  3521. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3522. pm_runtime_disable(codec->dev);
  3523. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3524. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3525. &wm8994->fll_locked[i]);
  3526. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3527. &wm8994->hubs);
  3528. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3529. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3530. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3531. if (wm8994->jackdet)
  3532. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3533. switch (control->type) {
  3534. case WM8994:
  3535. if (wm8994->micdet_irq)
  3536. free_irq(wm8994->micdet_irq, wm8994);
  3537. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3538. wm8994);
  3539. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3540. wm8994);
  3541. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3542. wm8994);
  3543. break;
  3544. case WM1811:
  3545. case WM8958:
  3546. if (wm8994->micdet_irq)
  3547. free_irq(wm8994->micdet_irq, wm8994);
  3548. break;
  3549. }
  3550. release_firmware(wm8994->mbc);
  3551. release_firmware(wm8994->mbc_vss);
  3552. release_firmware(wm8994->enh_eq);
  3553. kfree(wm8994->retune_mobile_texts);
  3554. return 0;
  3555. }
  3556. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3557. .probe = wm8994_codec_probe,
  3558. .remove = wm8994_codec_remove,
  3559. .suspend = wm8994_codec_suspend,
  3560. .resume = wm8994_codec_resume,
  3561. .set_bias_level = wm8994_set_bias_level,
  3562. };
  3563. static int __devinit wm8994_probe(struct platform_device *pdev)
  3564. {
  3565. struct wm8994_priv *wm8994;
  3566. wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
  3567. GFP_KERNEL);
  3568. if (wm8994 == NULL)
  3569. return -ENOMEM;
  3570. platform_set_drvdata(pdev, wm8994);
  3571. wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
  3572. wm8994->pdata = dev_get_platdata(pdev->dev.parent);
  3573. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3574. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3575. }
  3576. static int __devexit wm8994_remove(struct platform_device *pdev)
  3577. {
  3578. snd_soc_unregister_codec(&pdev->dev);
  3579. return 0;
  3580. }
  3581. #ifdef CONFIG_PM_SLEEP
  3582. static int wm8994_suspend(struct device *dev)
  3583. {
  3584. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3585. /* Drop down to power saving mode when system is suspended */
  3586. if (wm8994->jackdet && !wm8994->active_refcount)
  3587. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3588. WM1811_JACKDET_MODE_MASK,
  3589. wm8994->jackdet_mode);
  3590. return 0;
  3591. }
  3592. static int wm8994_resume(struct device *dev)
  3593. {
  3594. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3595. if (wm8994->jackdet && wm8994->jack_cb)
  3596. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3597. WM1811_JACKDET_MODE_MASK,
  3598. WM1811_JACKDET_MODE_AUDIO);
  3599. return 0;
  3600. }
  3601. #endif
  3602. static const struct dev_pm_ops wm8994_pm_ops = {
  3603. SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
  3604. };
  3605. static struct platform_driver wm8994_codec_driver = {
  3606. .driver = {
  3607. .name = "wm8994-codec",
  3608. .owner = THIS_MODULE,
  3609. .pm = &wm8994_pm_ops,
  3610. },
  3611. .probe = wm8994_probe,
  3612. .remove = __devexit_p(wm8994_remove),
  3613. };
  3614. module_platform_driver(wm8994_codec_driver);
  3615. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3616. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3617. MODULE_LICENSE("GPL");
  3618. MODULE_ALIAS("platform:wm8994-codec");