be_cmds.c 74 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  21. {
  22. return wrb->payload.embedded_payload;
  23. }
  24. static void be_mcc_notify(struct be_adapter *adapter)
  25. {
  26. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  27. u32 val = 0;
  28. if (be_error(adapter))
  29. return;
  30. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  31. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  32. wmb();
  33. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  34. }
  35. /* To check if valid bit is set, check the entire word as we don't know
  36. * the endianness of the data (old entry is host endian while a new entry is
  37. * little endian) */
  38. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  39. {
  40. if (compl->flags != 0) {
  41. compl->flags = le32_to_cpu(compl->flags);
  42. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  43. return true;
  44. } else {
  45. return false;
  46. }
  47. }
  48. /* Need to reset the entire word that houses the valid bit */
  49. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  50. {
  51. compl->flags = 0;
  52. }
  53. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  54. {
  55. unsigned long addr;
  56. addr = tag1;
  57. addr = ((addr << 16) << 16) | tag0;
  58. return (void *)addr;
  59. }
  60. static int be_mcc_compl_process(struct be_adapter *adapter,
  61. struct be_mcc_compl *compl)
  62. {
  63. u16 compl_status, extd_status;
  64. struct be_cmd_resp_hdr *resp_hdr;
  65. u8 opcode = 0, subsystem = 0;
  66. /* Just swap the status to host endian; mcc tag is opaquely copied
  67. * from mcc_wrb */
  68. be_dws_le_to_cpu(compl, 4);
  69. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  70. CQE_STATUS_COMPL_MASK;
  71. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  72. if (resp_hdr) {
  73. opcode = resp_hdr->opcode;
  74. subsystem = resp_hdr->subsystem;
  75. }
  76. if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
  77. (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
  78. (subsystem == CMD_SUBSYSTEM_COMMON)) {
  79. adapter->flash_status = compl_status;
  80. complete(&adapter->flash_compl);
  81. }
  82. if (compl_status == MCC_STATUS_SUCCESS) {
  83. if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
  84. (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
  85. (subsystem == CMD_SUBSYSTEM_ETH)) {
  86. be_parse_stats(adapter);
  87. adapter->stats_cmd_sent = false;
  88. }
  89. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  90. subsystem == CMD_SUBSYSTEM_COMMON) {
  91. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  92. (void *)resp_hdr;
  93. adapter->drv_stats.be_on_die_temperature =
  94. resp->on_die_temperature;
  95. }
  96. } else {
  97. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  98. adapter->be_get_temp_freq = 0;
  99. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  100. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  101. goto done;
  102. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  103. dev_warn(&adapter->pdev->dev,
  104. "VF is not privileged to issue opcode %d-%d\n",
  105. opcode, subsystem);
  106. } else {
  107. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  108. CQE_STATUS_EXTD_MASK;
  109. dev_err(&adapter->pdev->dev,
  110. "opcode %d-%d failed:status %d-%d\n",
  111. opcode, subsystem, compl_status, extd_status);
  112. }
  113. }
  114. done:
  115. return compl_status;
  116. }
  117. /* Link state evt is a string of bytes; no need for endian swapping */
  118. static void be_async_link_state_process(struct be_adapter *adapter,
  119. struct be_async_event_link_state *evt)
  120. {
  121. /* When link status changes, link speed must be re-queried from FW */
  122. adapter->phy.link_speed = -1;
  123. /* Ignore physical link event */
  124. if (lancer_chip(adapter) &&
  125. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  126. return;
  127. /* For the initial link status do not rely on the ASYNC event as
  128. * it may not be received in some cases.
  129. */
  130. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  131. be_link_status_update(adapter, evt->port_link_status);
  132. }
  133. /* Grp5 CoS Priority evt */
  134. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  135. struct be_async_event_grp5_cos_priority *evt)
  136. {
  137. if (evt->valid) {
  138. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  139. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  140. adapter->recommended_prio =
  141. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  142. }
  143. }
  144. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  145. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  146. struct be_async_event_grp5_qos_link_speed *evt)
  147. {
  148. if (adapter->phy.link_speed >= 0 &&
  149. evt->physical_port == adapter->port_num)
  150. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  151. }
  152. /*Grp5 PVID evt*/
  153. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  154. struct be_async_event_grp5_pvid_state *evt)
  155. {
  156. if (evt->enabled)
  157. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  158. else
  159. adapter->pvid = 0;
  160. }
  161. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  162. u32 trailer, struct be_mcc_compl *evt)
  163. {
  164. u8 event_type = 0;
  165. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  166. ASYNC_TRAILER_EVENT_TYPE_MASK;
  167. switch (event_type) {
  168. case ASYNC_EVENT_COS_PRIORITY:
  169. be_async_grp5_cos_priority_process(adapter,
  170. (struct be_async_event_grp5_cos_priority *)evt);
  171. break;
  172. case ASYNC_EVENT_QOS_SPEED:
  173. be_async_grp5_qos_speed_process(adapter,
  174. (struct be_async_event_grp5_qos_link_speed *)evt);
  175. break;
  176. case ASYNC_EVENT_PVID_STATE:
  177. be_async_grp5_pvid_state_process(adapter,
  178. (struct be_async_event_grp5_pvid_state *)evt);
  179. break;
  180. default:
  181. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  182. break;
  183. }
  184. }
  185. static inline bool is_link_state_evt(u32 trailer)
  186. {
  187. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  188. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  189. ASYNC_EVENT_CODE_LINK_STATE;
  190. }
  191. static inline bool is_grp5_evt(u32 trailer)
  192. {
  193. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  194. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  195. ASYNC_EVENT_CODE_GRP_5);
  196. }
  197. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  198. {
  199. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  200. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  201. if (be_mcc_compl_is_new(compl)) {
  202. queue_tail_inc(mcc_cq);
  203. return compl;
  204. }
  205. return NULL;
  206. }
  207. void be_async_mcc_enable(struct be_adapter *adapter)
  208. {
  209. spin_lock_bh(&adapter->mcc_cq_lock);
  210. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  211. adapter->mcc_obj.rearm_cq = true;
  212. spin_unlock_bh(&adapter->mcc_cq_lock);
  213. }
  214. void be_async_mcc_disable(struct be_adapter *adapter)
  215. {
  216. adapter->mcc_obj.rearm_cq = false;
  217. }
  218. int be_process_mcc(struct be_adapter *adapter)
  219. {
  220. struct be_mcc_compl *compl;
  221. int num = 0, status = 0;
  222. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  223. spin_lock(&adapter->mcc_cq_lock);
  224. while ((compl = be_mcc_compl_get(adapter))) {
  225. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  226. /* Interpret flags as an async trailer */
  227. if (is_link_state_evt(compl->flags))
  228. be_async_link_state_process(adapter,
  229. (struct be_async_event_link_state *) compl);
  230. else if (is_grp5_evt(compl->flags))
  231. be_async_grp5_evt_process(adapter,
  232. compl->flags, compl);
  233. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  234. status = be_mcc_compl_process(adapter, compl);
  235. atomic_dec(&mcc_obj->q.used);
  236. }
  237. be_mcc_compl_use(compl);
  238. num++;
  239. }
  240. if (num)
  241. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  242. spin_unlock(&adapter->mcc_cq_lock);
  243. return status;
  244. }
  245. /* Wait till no more pending mcc requests are present */
  246. static int be_mcc_wait_compl(struct be_adapter *adapter)
  247. {
  248. #define mcc_timeout 120000 /* 12s timeout */
  249. int i, status = 0;
  250. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  251. for (i = 0; i < mcc_timeout; i++) {
  252. if (be_error(adapter))
  253. return -EIO;
  254. local_bh_disable();
  255. status = be_process_mcc(adapter);
  256. local_bh_enable();
  257. if (atomic_read(&mcc_obj->q.used) == 0)
  258. break;
  259. udelay(100);
  260. }
  261. if (i == mcc_timeout) {
  262. dev_err(&adapter->pdev->dev, "FW not responding\n");
  263. adapter->fw_timeout = true;
  264. return -EIO;
  265. }
  266. return status;
  267. }
  268. /* Notify MCC requests and wait for completion */
  269. static int be_mcc_notify_wait(struct be_adapter *adapter)
  270. {
  271. int status;
  272. struct be_mcc_wrb *wrb;
  273. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  274. u16 index = mcc_obj->q.head;
  275. struct be_cmd_resp_hdr *resp;
  276. index_dec(&index, mcc_obj->q.len);
  277. wrb = queue_index_node(&mcc_obj->q, index);
  278. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  279. be_mcc_notify(adapter);
  280. status = be_mcc_wait_compl(adapter);
  281. if (status == -EIO)
  282. goto out;
  283. status = resp->status;
  284. out:
  285. return status;
  286. }
  287. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  288. {
  289. int msecs = 0;
  290. u32 ready;
  291. do {
  292. if (be_error(adapter))
  293. return -EIO;
  294. ready = ioread32(db);
  295. if (ready == 0xffffffff)
  296. return -1;
  297. ready &= MPU_MAILBOX_DB_RDY_MASK;
  298. if (ready)
  299. break;
  300. if (msecs > 4000) {
  301. dev_err(&adapter->pdev->dev, "FW not responding\n");
  302. adapter->fw_timeout = true;
  303. be_detect_error(adapter);
  304. return -1;
  305. }
  306. msleep(1);
  307. msecs++;
  308. } while (true);
  309. return 0;
  310. }
  311. /*
  312. * Insert the mailbox address into the doorbell in two steps
  313. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  314. */
  315. static int be_mbox_notify_wait(struct be_adapter *adapter)
  316. {
  317. int status;
  318. u32 val = 0;
  319. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  320. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  321. struct be_mcc_mailbox *mbox = mbox_mem->va;
  322. struct be_mcc_compl *compl = &mbox->compl;
  323. /* wait for ready to be set */
  324. status = be_mbox_db_ready_wait(adapter, db);
  325. if (status != 0)
  326. return status;
  327. val |= MPU_MAILBOX_DB_HI_MASK;
  328. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  329. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  330. iowrite32(val, db);
  331. /* wait for ready to be set */
  332. status = be_mbox_db_ready_wait(adapter, db);
  333. if (status != 0)
  334. return status;
  335. val = 0;
  336. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  337. val |= (u32)(mbox_mem->dma >> 4) << 2;
  338. iowrite32(val, db);
  339. status = be_mbox_db_ready_wait(adapter, db);
  340. if (status != 0)
  341. return status;
  342. /* A cq entry has been made now */
  343. if (be_mcc_compl_is_new(compl)) {
  344. status = be_mcc_compl_process(adapter, &mbox->compl);
  345. be_mcc_compl_use(compl);
  346. if (status)
  347. return status;
  348. } else {
  349. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  350. return -1;
  351. }
  352. return 0;
  353. }
  354. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  355. {
  356. u32 sem;
  357. if (lancer_chip(adapter))
  358. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  359. else
  360. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  361. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  362. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  363. return -1;
  364. else
  365. return 0;
  366. }
  367. int lancer_wait_ready(struct be_adapter *adapter)
  368. {
  369. #define SLIPORT_READY_TIMEOUT 30
  370. u32 sliport_status;
  371. int status = 0, i;
  372. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  373. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  374. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  375. break;
  376. msleep(1000);
  377. }
  378. if (i == SLIPORT_READY_TIMEOUT)
  379. status = -1;
  380. return status;
  381. }
  382. static bool lancer_provisioning_error(struct be_adapter *adapter)
  383. {
  384. u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
  385. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  386. if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
  387. sliport_err1 = ioread32(adapter->db +
  388. SLIPORT_ERROR1_OFFSET);
  389. sliport_err2 = ioread32(adapter->db +
  390. SLIPORT_ERROR2_OFFSET);
  391. if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
  392. sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
  393. return true;
  394. }
  395. return false;
  396. }
  397. int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
  398. {
  399. int status;
  400. u32 sliport_status, err, reset_needed;
  401. bool resource_error;
  402. resource_error = lancer_provisioning_error(adapter);
  403. if (resource_error)
  404. return -1;
  405. status = lancer_wait_ready(adapter);
  406. if (!status) {
  407. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  408. err = sliport_status & SLIPORT_STATUS_ERR_MASK;
  409. reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
  410. if (err && reset_needed) {
  411. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  412. adapter->db + SLIPORT_CONTROL_OFFSET);
  413. /* check adapter has corrected the error */
  414. status = lancer_wait_ready(adapter);
  415. sliport_status = ioread32(adapter->db +
  416. SLIPORT_STATUS_OFFSET);
  417. sliport_status &= (SLIPORT_STATUS_ERR_MASK |
  418. SLIPORT_STATUS_RN_MASK);
  419. if (status || sliport_status)
  420. status = -1;
  421. } else if (err || reset_needed) {
  422. status = -1;
  423. }
  424. }
  425. /* Stop error recovery if error is not recoverable.
  426. * No resource error is temporary errors and will go away
  427. * when PF provisions resources.
  428. */
  429. resource_error = lancer_provisioning_error(adapter);
  430. if (status == -1 && !resource_error)
  431. adapter->eeh_error = true;
  432. return status;
  433. }
  434. int be_fw_wait_ready(struct be_adapter *adapter)
  435. {
  436. u16 stage;
  437. int status, timeout = 0;
  438. struct device *dev = &adapter->pdev->dev;
  439. if (lancer_chip(adapter)) {
  440. status = lancer_wait_ready(adapter);
  441. return status;
  442. }
  443. do {
  444. status = be_POST_stage_get(adapter, &stage);
  445. if (status) {
  446. dev_err(dev, "POST error; stage=0x%x\n", stage);
  447. return -1;
  448. } else if (stage != POST_STAGE_ARMFW_RDY) {
  449. if (msleep_interruptible(2000)) {
  450. dev_err(dev, "Waiting for POST aborted\n");
  451. return -EINTR;
  452. }
  453. timeout += 2;
  454. } else {
  455. return 0;
  456. }
  457. } while (timeout < 60);
  458. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  459. return -1;
  460. }
  461. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  462. {
  463. return &wrb->payload.sgl[0];
  464. }
  465. /* Don't touch the hdr after it's prepared */
  466. /* mem will be NULL for embedded commands */
  467. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  468. u8 subsystem, u8 opcode, int cmd_len,
  469. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  470. {
  471. struct be_sge *sge;
  472. unsigned long addr = (unsigned long)req_hdr;
  473. u64 req_addr = addr;
  474. req_hdr->opcode = opcode;
  475. req_hdr->subsystem = subsystem;
  476. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  477. req_hdr->version = 0;
  478. wrb->tag0 = req_addr & 0xFFFFFFFF;
  479. wrb->tag1 = upper_32_bits(req_addr);
  480. wrb->payload_length = cmd_len;
  481. if (mem) {
  482. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  483. MCC_WRB_SGE_CNT_SHIFT;
  484. sge = nonembedded_sgl(wrb);
  485. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  486. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  487. sge->len = cpu_to_le32(mem->size);
  488. } else
  489. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  490. be_dws_cpu_to_le(wrb, 8);
  491. }
  492. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  493. struct be_dma_mem *mem)
  494. {
  495. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  496. u64 dma = (u64)mem->dma;
  497. for (i = 0; i < buf_pages; i++) {
  498. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  499. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  500. dma += PAGE_SIZE_4K;
  501. }
  502. }
  503. /* Converts interrupt delay in microseconds to multiplier value */
  504. static u32 eq_delay_to_mult(u32 usec_delay)
  505. {
  506. #define MAX_INTR_RATE 651042
  507. const u32 round = 10;
  508. u32 multiplier;
  509. if (usec_delay == 0)
  510. multiplier = 0;
  511. else {
  512. u32 interrupt_rate = 1000000 / usec_delay;
  513. /* Max delay, corresponding to the lowest interrupt rate */
  514. if (interrupt_rate == 0)
  515. multiplier = 1023;
  516. else {
  517. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  518. multiplier /= interrupt_rate;
  519. /* Round the multiplier to the closest value.*/
  520. multiplier = (multiplier + round/2) / round;
  521. multiplier = min(multiplier, (u32)1023);
  522. }
  523. }
  524. return multiplier;
  525. }
  526. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  527. {
  528. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  529. struct be_mcc_wrb *wrb
  530. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  531. memset(wrb, 0, sizeof(*wrb));
  532. return wrb;
  533. }
  534. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  535. {
  536. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  537. struct be_mcc_wrb *wrb;
  538. if (atomic_read(&mccq->used) >= mccq->len) {
  539. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  540. return NULL;
  541. }
  542. wrb = queue_head_node(mccq);
  543. queue_head_inc(mccq);
  544. atomic_inc(&mccq->used);
  545. memset(wrb, 0, sizeof(*wrb));
  546. return wrb;
  547. }
  548. /* Tell fw we're about to start firing cmds by writing a
  549. * special pattern across the wrb hdr; uses mbox
  550. */
  551. int be_cmd_fw_init(struct be_adapter *adapter)
  552. {
  553. u8 *wrb;
  554. int status;
  555. if (lancer_chip(adapter))
  556. return 0;
  557. if (mutex_lock_interruptible(&adapter->mbox_lock))
  558. return -1;
  559. wrb = (u8 *)wrb_from_mbox(adapter);
  560. *wrb++ = 0xFF;
  561. *wrb++ = 0x12;
  562. *wrb++ = 0x34;
  563. *wrb++ = 0xFF;
  564. *wrb++ = 0xFF;
  565. *wrb++ = 0x56;
  566. *wrb++ = 0x78;
  567. *wrb = 0xFF;
  568. status = be_mbox_notify_wait(adapter);
  569. mutex_unlock(&adapter->mbox_lock);
  570. return status;
  571. }
  572. /* Tell fw we're done with firing cmds by writing a
  573. * special pattern across the wrb hdr; uses mbox
  574. */
  575. int be_cmd_fw_clean(struct be_adapter *adapter)
  576. {
  577. u8 *wrb;
  578. int status;
  579. if (lancer_chip(adapter))
  580. return 0;
  581. if (mutex_lock_interruptible(&adapter->mbox_lock))
  582. return -1;
  583. wrb = (u8 *)wrb_from_mbox(adapter);
  584. *wrb++ = 0xFF;
  585. *wrb++ = 0xAA;
  586. *wrb++ = 0xBB;
  587. *wrb++ = 0xFF;
  588. *wrb++ = 0xFF;
  589. *wrb++ = 0xCC;
  590. *wrb++ = 0xDD;
  591. *wrb = 0xFF;
  592. status = be_mbox_notify_wait(adapter);
  593. mutex_unlock(&adapter->mbox_lock);
  594. return status;
  595. }
  596. int be_cmd_eq_create(struct be_adapter *adapter,
  597. struct be_queue_info *eq, int eq_delay)
  598. {
  599. struct be_mcc_wrb *wrb;
  600. struct be_cmd_req_eq_create *req;
  601. struct be_dma_mem *q_mem = &eq->dma_mem;
  602. int status;
  603. if (mutex_lock_interruptible(&adapter->mbox_lock))
  604. return -1;
  605. wrb = wrb_from_mbox(adapter);
  606. req = embedded_payload(wrb);
  607. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  608. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  609. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  610. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  611. /* 4byte eqe*/
  612. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  613. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  614. __ilog2_u32(eq->len/256));
  615. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  616. eq_delay_to_mult(eq_delay));
  617. be_dws_cpu_to_le(req->context, sizeof(req->context));
  618. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  619. status = be_mbox_notify_wait(adapter);
  620. if (!status) {
  621. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  622. eq->id = le16_to_cpu(resp->eq_id);
  623. eq->created = true;
  624. }
  625. mutex_unlock(&adapter->mbox_lock);
  626. return status;
  627. }
  628. /* Use MCC */
  629. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  630. bool permanent, u32 if_handle, u32 pmac_id)
  631. {
  632. struct be_mcc_wrb *wrb;
  633. struct be_cmd_req_mac_query *req;
  634. int status;
  635. spin_lock_bh(&adapter->mcc_lock);
  636. wrb = wrb_from_mccq(adapter);
  637. if (!wrb) {
  638. status = -EBUSY;
  639. goto err;
  640. }
  641. req = embedded_payload(wrb);
  642. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  643. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  644. req->type = MAC_ADDRESS_TYPE_NETWORK;
  645. if (permanent) {
  646. req->permanent = 1;
  647. } else {
  648. req->if_id = cpu_to_le16((u16) if_handle);
  649. req->pmac_id = cpu_to_le32(pmac_id);
  650. req->permanent = 0;
  651. }
  652. status = be_mcc_notify_wait(adapter);
  653. if (!status) {
  654. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  655. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  656. }
  657. err:
  658. spin_unlock_bh(&adapter->mcc_lock);
  659. return status;
  660. }
  661. /* Uses synchronous MCCQ */
  662. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  663. u32 if_id, u32 *pmac_id, u32 domain)
  664. {
  665. struct be_mcc_wrb *wrb;
  666. struct be_cmd_req_pmac_add *req;
  667. int status;
  668. spin_lock_bh(&adapter->mcc_lock);
  669. wrb = wrb_from_mccq(adapter);
  670. if (!wrb) {
  671. status = -EBUSY;
  672. goto err;
  673. }
  674. req = embedded_payload(wrb);
  675. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  676. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  677. req->hdr.domain = domain;
  678. req->if_id = cpu_to_le32(if_id);
  679. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  680. status = be_mcc_notify_wait(adapter);
  681. if (!status) {
  682. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  683. *pmac_id = le32_to_cpu(resp->pmac_id);
  684. }
  685. err:
  686. spin_unlock_bh(&adapter->mcc_lock);
  687. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  688. status = -EPERM;
  689. return status;
  690. }
  691. /* Uses synchronous MCCQ */
  692. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  693. {
  694. struct be_mcc_wrb *wrb;
  695. struct be_cmd_req_pmac_del *req;
  696. int status;
  697. if (pmac_id == -1)
  698. return 0;
  699. spin_lock_bh(&adapter->mcc_lock);
  700. wrb = wrb_from_mccq(adapter);
  701. if (!wrb) {
  702. status = -EBUSY;
  703. goto err;
  704. }
  705. req = embedded_payload(wrb);
  706. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  707. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  708. req->hdr.domain = dom;
  709. req->if_id = cpu_to_le32(if_id);
  710. req->pmac_id = cpu_to_le32(pmac_id);
  711. status = be_mcc_notify_wait(adapter);
  712. err:
  713. spin_unlock_bh(&adapter->mcc_lock);
  714. return status;
  715. }
  716. /* Uses Mbox */
  717. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  718. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  719. {
  720. struct be_mcc_wrb *wrb;
  721. struct be_cmd_req_cq_create *req;
  722. struct be_dma_mem *q_mem = &cq->dma_mem;
  723. void *ctxt;
  724. int status;
  725. if (mutex_lock_interruptible(&adapter->mbox_lock))
  726. return -1;
  727. wrb = wrb_from_mbox(adapter);
  728. req = embedded_payload(wrb);
  729. ctxt = &req->context;
  730. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  731. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  732. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  733. if (lancer_chip(adapter)) {
  734. req->hdr.version = 2;
  735. req->page_size = 1; /* 1 for 4K */
  736. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  737. no_delay);
  738. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  739. __ilog2_u32(cq->len/256));
  740. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  741. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  742. ctxt, 1);
  743. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  744. ctxt, eq->id);
  745. } else {
  746. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  747. coalesce_wm);
  748. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  749. ctxt, no_delay);
  750. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  751. __ilog2_u32(cq->len/256));
  752. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  753. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  754. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  755. }
  756. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  757. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  758. status = be_mbox_notify_wait(adapter);
  759. if (!status) {
  760. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  761. cq->id = le16_to_cpu(resp->cq_id);
  762. cq->created = true;
  763. }
  764. mutex_unlock(&adapter->mbox_lock);
  765. return status;
  766. }
  767. static u32 be_encoded_q_len(int q_len)
  768. {
  769. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  770. if (len_encoded == 16)
  771. len_encoded = 0;
  772. return len_encoded;
  773. }
  774. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  775. struct be_queue_info *mccq,
  776. struct be_queue_info *cq)
  777. {
  778. struct be_mcc_wrb *wrb;
  779. struct be_cmd_req_mcc_ext_create *req;
  780. struct be_dma_mem *q_mem = &mccq->dma_mem;
  781. void *ctxt;
  782. int status;
  783. if (mutex_lock_interruptible(&adapter->mbox_lock))
  784. return -1;
  785. wrb = wrb_from_mbox(adapter);
  786. req = embedded_payload(wrb);
  787. ctxt = &req->context;
  788. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  789. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  790. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  791. if (lancer_chip(adapter)) {
  792. req->hdr.version = 1;
  793. req->cq_id = cpu_to_le16(cq->id);
  794. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  795. be_encoded_q_len(mccq->len));
  796. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  797. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  798. ctxt, cq->id);
  799. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  800. ctxt, 1);
  801. } else {
  802. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  803. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  804. be_encoded_q_len(mccq->len));
  805. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  806. }
  807. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  808. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  809. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  810. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  811. status = be_mbox_notify_wait(adapter);
  812. if (!status) {
  813. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  814. mccq->id = le16_to_cpu(resp->id);
  815. mccq->created = true;
  816. }
  817. mutex_unlock(&adapter->mbox_lock);
  818. return status;
  819. }
  820. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  821. struct be_queue_info *mccq,
  822. struct be_queue_info *cq)
  823. {
  824. struct be_mcc_wrb *wrb;
  825. struct be_cmd_req_mcc_create *req;
  826. struct be_dma_mem *q_mem = &mccq->dma_mem;
  827. void *ctxt;
  828. int status;
  829. if (mutex_lock_interruptible(&adapter->mbox_lock))
  830. return -1;
  831. wrb = wrb_from_mbox(adapter);
  832. req = embedded_payload(wrb);
  833. ctxt = &req->context;
  834. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  835. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  836. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  837. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  838. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  839. be_encoded_q_len(mccq->len));
  840. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  841. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  842. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  843. status = be_mbox_notify_wait(adapter);
  844. if (!status) {
  845. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  846. mccq->id = le16_to_cpu(resp->id);
  847. mccq->created = true;
  848. }
  849. mutex_unlock(&adapter->mbox_lock);
  850. return status;
  851. }
  852. int be_cmd_mccq_create(struct be_adapter *adapter,
  853. struct be_queue_info *mccq,
  854. struct be_queue_info *cq)
  855. {
  856. int status;
  857. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  858. if (status && !lancer_chip(adapter)) {
  859. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  860. "or newer to avoid conflicting priorities between NIC "
  861. "and FCoE traffic");
  862. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  863. }
  864. return status;
  865. }
  866. int be_cmd_txq_create(struct be_adapter *adapter,
  867. struct be_queue_info *txq,
  868. struct be_queue_info *cq)
  869. {
  870. struct be_mcc_wrb *wrb;
  871. struct be_cmd_req_eth_tx_create *req;
  872. struct be_dma_mem *q_mem = &txq->dma_mem;
  873. void *ctxt;
  874. int status;
  875. spin_lock_bh(&adapter->mcc_lock);
  876. wrb = wrb_from_mccq(adapter);
  877. if (!wrb) {
  878. status = -EBUSY;
  879. goto err;
  880. }
  881. req = embedded_payload(wrb);
  882. ctxt = &req->context;
  883. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  884. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  885. if (lancer_chip(adapter)) {
  886. req->hdr.version = 1;
  887. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  888. adapter->if_handle);
  889. }
  890. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  891. req->ulp_num = BE_ULP1_NUM;
  892. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  893. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  894. be_encoded_q_len(txq->len));
  895. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  896. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  897. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  898. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  899. status = be_mcc_notify_wait(adapter);
  900. if (!status) {
  901. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  902. txq->id = le16_to_cpu(resp->cid);
  903. txq->created = true;
  904. }
  905. err:
  906. spin_unlock_bh(&adapter->mcc_lock);
  907. return status;
  908. }
  909. /* Uses MCC */
  910. int be_cmd_rxq_create(struct be_adapter *adapter,
  911. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  912. u32 if_id, u32 rss, u8 *rss_id)
  913. {
  914. struct be_mcc_wrb *wrb;
  915. struct be_cmd_req_eth_rx_create *req;
  916. struct be_dma_mem *q_mem = &rxq->dma_mem;
  917. int status;
  918. spin_lock_bh(&adapter->mcc_lock);
  919. wrb = wrb_from_mccq(adapter);
  920. if (!wrb) {
  921. status = -EBUSY;
  922. goto err;
  923. }
  924. req = embedded_payload(wrb);
  925. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  926. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  927. req->cq_id = cpu_to_le16(cq_id);
  928. req->frag_size = fls(frag_size) - 1;
  929. req->num_pages = 2;
  930. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  931. req->interface_id = cpu_to_le32(if_id);
  932. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  933. req->rss_queue = cpu_to_le32(rss);
  934. status = be_mcc_notify_wait(adapter);
  935. if (!status) {
  936. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  937. rxq->id = le16_to_cpu(resp->id);
  938. rxq->created = true;
  939. *rss_id = resp->rss_id;
  940. }
  941. err:
  942. spin_unlock_bh(&adapter->mcc_lock);
  943. return status;
  944. }
  945. /* Generic destroyer function for all types of queues
  946. * Uses Mbox
  947. */
  948. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  949. int queue_type)
  950. {
  951. struct be_mcc_wrb *wrb;
  952. struct be_cmd_req_q_destroy *req;
  953. u8 subsys = 0, opcode = 0;
  954. int status;
  955. if (mutex_lock_interruptible(&adapter->mbox_lock))
  956. return -1;
  957. wrb = wrb_from_mbox(adapter);
  958. req = embedded_payload(wrb);
  959. switch (queue_type) {
  960. case QTYPE_EQ:
  961. subsys = CMD_SUBSYSTEM_COMMON;
  962. opcode = OPCODE_COMMON_EQ_DESTROY;
  963. break;
  964. case QTYPE_CQ:
  965. subsys = CMD_SUBSYSTEM_COMMON;
  966. opcode = OPCODE_COMMON_CQ_DESTROY;
  967. break;
  968. case QTYPE_TXQ:
  969. subsys = CMD_SUBSYSTEM_ETH;
  970. opcode = OPCODE_ETH_TX_DESTROY;
  971. break;
  972. case QTYPE_RXQ:
  973. subsys = CMD_SUBSYSTEM_ETH;
  974. opcode = OPCODE_ETH_RX_DESTROY;
  975. break;
  976. case QTYPE_MCCQ:
  977. subsys = CMD_SUBSYSTEM_COMMON;
  978. opcode = OPCODE_COMMON_MCC_DESTROY;
  979. break;
  980. default:
  981. BUG();
  982. }
  983. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  984. NULL);
  985. req->id = cpu_to_le16(q->id);
  986. status = be_mbox_notify_wait(adapter);
  987. if (!status)
  988. q->created = false;
  989. mutex_unlock(&adapter->mbox_lock);
  990. return status;
  991. }
  992. /* Uses MCC */
  993. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  994. {
  995. struct be_mcc_wrb *wrb;
  996. struct be_cmd_req_q_destroy *req;
  997. int status;
  998. spin_lock_bh(&adapter->mcc_lock);
  999. wrb = wrb_from_mccq(adapter);
  1000. if (!wrb) {
  1001. status = -EBUSY;
  1002. goto err;
  1003. }
  1004. req = embedded_payload(wrb);
  1005. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1006. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1007. req->id = cpu_to_le16(q->id);
  1008. status = be_mcc_notify_wait(adapter);
  1009. if (!status)
  1010. q->created = false;
  1011. err:
  1012. spin_unlock_bh(&adapter->mcc_lock);
  1013. return status;
  1014. }
  1015. /* Create an rx filtering policy configuration on an i/f
  1016. * Uses MCCQ
  1017. */
  1018. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1019. u32 *if_handle, u32 domain)
  1020. {
  1021. struct be_mcc_wrb *wrb;
  1022. struct be_cmd_req_if_create *req;
  1023. int status;
  1024. spin_lock_bh(&adapter->mcc_lock);
  1025. wrb = wrb_from_mccq(adapter);
  1026. if (!wrb) {
  1027. status = -EBUSY;
  1028. goto err;
  1029. }
  1030. req = embedded_payload(wrb);
  1031. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1032. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
  1033. req->hdr.domain = domain;
  1034. req->capability_flags = cpu_to_le32(cap_flags);
  1035. req->enable_flags = cpu_to_le32(en_flags);
  1036. req->pmac_invalid = true;
  1037. status = be_mcc_notify_wait(adapter);
  1038. if (!status) {
  1039. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  1040. *if_handle = le32_to_cpu(resp->interface_id);
  1041. }
  1042. err:
  1043. spin_unlock_bh(&adapter->mcc_lock);
  1044. return status;
  1045. }
  1046. /* Uses MCCQ */
  1047. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1048. {
  1049. struct be_mcc_wrb *wrb;
  1050. struct be_cmd_req_if_destroy *req;
  1051. int status;
  1052. if (interface_id == -1)
  1053. return 0;
  1054. spin_lock_bh(&adapter->mcc_lock);
  1055. wrb = wrb_from_mccq(adapter);
  1056. if (!wrb) {
  1057. status = -EBUSY;
  1058. goto err;
  1059. }
  1060. req = embedded_payload(wrb);
  1061. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1062. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  1063. req->hdr.domain = domain;
  1064. req->interface_id = cpu_to_le32(interface_id);
  1065. status = be_mcc_notify_wait(adapter);
  1066. err:
  1067. spin_unlock_bh(&adapter->mcc_lock);
  1068. return status;
  1069. }
  1070. /* Get stats is a non embedded command: the request is not embedded inside
  1071. * WRB but is a separate dma memory block
  1072. * Uses asynchronous MCC
  1073. */
  1074. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1075. {
  1076. struct be_mcc_wrb *wrb;
  1077. struct be_cmd_req_hdr *hdr;
  1078. int status = 0;
  1079. spin_lock_bh(&adapter->mcc_lock);
  1080. wrb = wrb_from_mccq(adapter);
  1081. if (!wrb) {
  1082. status = -EBUSY;
  1083. goto err;
  1084. }
  1085. hdr = nonemb_cmd->va;
  1086. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1087. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  1088. if (adapter->generation == BE_GEN3)
  1089. hdr->version = 1;
  1090. be_mcc_notify(adapter);
  1091. adapter->stats_cmd_sent = true;
  1092. err:
  1093. spin_unlock_bh(&adapter->mcc_lock);
  1094. return status;
  1095. }
  1096. /* Lancer Stats */
  1097. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1098. struct be_dma_mem *nonemb_cmd)
  1099. {
  1100. struct be_mcc_wrb *wrb;
  1101. struct lancer_cmd_req_pport_stats *req;
  1102. int status = 0;
  1103. spin_lock_bh(&adapter->mcc_lock);
  1104. wrb = wrb_from_mccq(adapter);
  1105. if (!wrb) {
  1106. status = -EBUSY;
  1107. goto err;
  1108. }
  1109. req = nonemb_cmd->va;
  1110. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1111. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1112. nonemb_cmd);
  1113. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1114. req->cmd_params.params.reset_stats = 0;
  1115. be_mcc_notify(adapter);
  1116. adapter->stats_cmd_sent = true;
  1117. err:
  1118. spin_unlock_bh(&adapter->mcc_lock);
  1119. return status;
  1120. }
  1121. static int be_mac_to_link_speed(int mac_speed)
  1122. {
  1123. switch (mac_speed) {
  1124. case PHY_LINK_SPEED_ZERO:
  1125. return 0;
  1126. case PHY_LINK_SPEED_10MBPS:
  1127. return 10;
  1128. case PHY_LINK_SPEED_100MBPS:
  1129. return 100;
  1130. case PHY_LINK_SPEED_1GBPS:
  1131. return 1000;
  1132. case PHY_LINK_SPEED_10GBPS:
  1133. return 10000;
  1134. }
  1135. return 0;
  1136. }
  1137. /* Uses synchronous mcc
  1138. * Returns link_speed in Mbps
  1139. */
  1140. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1141. u8 *link_status, u32 dom)
  1142. {
  1143. struct be_mcc_wrb *wrb;
  1144. struct be_cmd_req_link_status *req;
  1145. int status;
  1146. spin_lock_bh(&adapter->mcc_lock);
  1147. if (link_status)
  1148. *link_status = LINK_DOWN;
  1149. wrb = wrb_from_mccq(adapter);
  1150. if (!wrb) {
  1151. status = -EBUSY;
  1152. goto err;
  1153. }
  1154. req = embedded_payload(wrb);
  1155. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1156. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1157. if (adapter->generation == BE_GEN3 || lancer_chip(adapter))
  1158. req->hdr.version = 1;
  1159. req->hdr.domain = dom;
  1160. status = be_mcc_notify_wait(adapter);
  1161. if (!status) {
  1162. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1163. if (link_speed) {
  1164. *link_speed = resp->link_speed ?
  1165. le16_to_cpu(resp->link_speed) * 10 :
  1166. be_mac_to_link_speed(resp->mac_speed);
  1167. if (!resp->logical_link_status)
  1168. *link_speed = 0;
  1169. }
  1170. if (link_status)
  1171. *link_status = resp->logical_link_status;
  1172. }
  1173. err:
  1174. spin_unlock_bh(&adapter->mcc_lock);
  1175. return status;
  1176. }
  1177. /* Uses synchronous mcc */
  1178. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1179. {
  1180. struct be_mcc_wrb *wrb;
  1181. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1182. int status;
  1183. spin_lock_bh(&adapter->mcc_lock);
  1184. wrb = wrb_from_mccq(adapter);
  1185. if (!wrb) {
  1186. status = -EBUSY;
  1187. goto err;
  1188. }
  1189. req = embedded_payload(wrb);
  1190. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1191. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1192. wrb, NULL);
  1193. be_mcc_notify(adapter);
  1194. err:
  1195. spin_unlock_bh(&adapter->mcc_lock);
  1196. return status;
  1197. }
  1198. /* Uses synchronous mcc */
  1199. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1200. {
  1201. struct be_mcc_wrb *wrb;
  1202. struct be_cmd_req_get_fat *req;
  1203. int status;
  1204. spin_lock_bh(&adapter->mcc_lock);
  1205. wrb = wrb_from_mccq(adapter);
  1206. if (!wrb) {
  1207. status = -EBUSY;
  1208. goto err;
  1209. }
  1210. req = embedded_payload(wrb);
  1211. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1212. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1213. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1214. status = be_mcc_notify_wait(adapter);
  1215. if (!status) {
  1216. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1217. if (log_size && resp->log_size)
  1218. *log_size = le32_to_cpu(resp->log_size) -
  1219. sizeof(u32);
  1220. }
  1221. err:
  1222. spin_unlock_bh(&adapter->mcc_lock);
  1223. return status;
  1224. }
  1225. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1226. {
  1227. struct be_dma_mem get_fat_cmd;
  1228. struct be_mcc_wrb *wrb;
  1229. struct be_cmd_req_get_fat *req;
  1230. u32 offset = 0, total_size, buf_size,
  1231. log_offset = sizeof(u32), payload_len;
  1232. int status;
  1233. if (buf_len == 0)
  1234. return;
  1235. total_size = buf_len;
  1236. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1237. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1238. get_fat_cmd.size,
  1239. &get_fat_cmd.dma);
  1240. if (!get_fat_cmd.va) {
  1241. status = -ENOMEM;
  1242. dev_err(&adapter->pdev->dev,
  1243. "Memory allocation failure while retrieving FAT data\n");
  1244. return;
  1245. }
  1246. spin_lock_bh(&adapter->mcc_lock);
  1247. while (total_size) {
  1248. buf_size = min(total_size, (u32)60*1024);
  1249. total_size -= buf_size;
  1250. wrb = wrb_from_mccq(adapter);
  1251. if (!wrb) {
  1252. status = -EBUSY;
  1253. goto err;
  1254. }
  1255. req = get_fat_cmd.va;
  1256. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1257. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1258. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1259. &get_fat_cmd);
  1260. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1261. req->read_log_offset = cpu_to_le32(log_offset);
  1262. req->read_log_length = cpu_to_le32(buf_size);
  1263. req->data_buffer_size = cpu_to_le32(buf_size);
  1264. status = be_mcc_notify_wait(adapter);
  1265. if (!status) {
  1266. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1267. memcpy(buf + offset,
  1268. resp->data_buffer,
  1269. le32_to_cpu(resp->read_log_length));
  1270. } else {
  1271. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1272. goto err;
  1273. }
  1274. offset += buf_size;
  1275. log_offset += buf_size;
  1276. }
  1277. err:
  1278. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1279. get_fat_cmd.va,
  1280. get_fat_cmd.dma);
  1281. spin_unlock_bh(&adapter->mcc_lock);
  1282. }
  1283. /* Uses synchronous mcc */
  1284. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1285. char *fw_on_flash)
  1286. {
  1287. struct be_mcc_wrb *wrb;
  1288. struct be_cmd_req_get_fw_version *req;
  1289. int status;
  1290. spin_lock_bh(&adapter->mcc_lock);
  1291. wrb = wrb_from_mccq(adapter);
  1292. if (!wrb) {
  1293. status = -EBUSY;
  1294. goto err;
  1295. }
  1296. req = embedded_payload(wrb);
  1297. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1298. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1299. status = be_mcc_notify_wait(adapter);
  1300. if (!status) {
  1301. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1302. strcpy(fw_ver, resp->firmware_version_string);
  1303. if (fw_on_flash)
  1304. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1305. }
  1306. err:
  1307. spin_unlock_bh(&adapter->mcc_lock);
  1308. return status;
  1309. }
  1310. /* set the EQ delay interval of an EQ to specified value
  1311. * Uses async mcc
  1312. */
  1313. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1314. {
  1315. struct be_mcc_wrb *wrb;
  1316. struct be_cmd_req_modify_eq_delay *req;
  1317. int status = 0;
  1318. spin_lock_bh(&adapter->mcc_lock);
  1319. wrb = wrb_from_mccq(adapter);
  1320. if (!wrb) {
  1321. status = -EBUSY;
  1322. goto err;
  1323. }
  1324. req = embedded_payload(wrb);
  1325. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1326. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1327. req->num_eq = cpu_to_le32(1);
  1328. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1329. req->delay[0].phase = 0;
  1330. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1331. be_mcc_notify(adapter);
  1332. err:
  1333. spin_unlock_bh(&adapter->mcc_lock);
  1334. return status;
  1335. }
  1336. /* Uses sycnhronous mcc */
  1337. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1338. u32 num, bool untagged, bool promiscuous)
  1339. {
  1340. struct be_mcc_wrb *wrb;
  1341. struct be_cmd_req_vlan_config *req;
  1342. int status;
  1343. spin_lock_bh(&adapter->mcc_lock);
  1344. wrb = wrb_from_mccq(adapter);
  1345. if (!wrb) {
  1346. status = -EBUSY;
  1347. goto err;
  1348. }
  1349. req = embedded_payload(wrb);
  1350. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1351. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1352. req->interface_id = if_id;
  1353. req->promiscuous = promiscuous;
  1354. req->untagged = untagged;
  1355. req->num_vlan = num;
  1356. if (!promiscuous) {
  1357. memcpy(req->normal_vlan, vtag_array,
  1358. req->num_vlan * sizeof(vtag_array[0]));
  1359. }
  1360. status = be_mcc_notify_wait(adapter);
  1361. err:
  1362. spin_unlock_bh(&adapter->mcc_lock);
  1363. return status;
  1364. }
  1365. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1366. {
  1367. struct be_mcc_wrb *wrb;
  1368. struct be_dma_mem *mem = &adapter->rx_filter;
  1369. struct be_cmd_req_rx_filter *req = mem->va;
  1370. int status;
  1371. spin_lock_bh(&adapter->mcc_lock);
  1372. wrb = wrb_from_mccq(adapter);
  1373. if (!wrb) {
  1374. status = -EBUSY;
  1375. goto err;
  1376. }
  1377. memset(req, 0, sizeof(*req));
  1378. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1379. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1380. wrb, mem);
  1381. req->if_id = cpu_to_le32(adapter->if_handle);
  1382. if (flags & IFF_PROMISC) {
  1383. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1384. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1385. if (value == ON)
  1386. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1387. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1388. } else if (flags & IFF_ALLMULTI) {
  1389. req->if_flags_mask = req->if_flags =
  1390. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1391. } else {
  1392. struct netdev_hw_addr *ha;
  1393. int i = 0;
  1394. req->if_flags_mask = req->if_flags =
  1395. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1396. /* Reset mcast promisc mode if already set by setting mask
  1397. * and not setting flags field
  1398. */
  1399. req->if_flags_mask |=
  1400. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1401. adapter->if_cap_flags);
  1402. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1403. netdev_for_each_mc_addr(ha, adapter->netdev)
  1404. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1405. }
  1406. status = be_mcc_notify_wait(adapter);
  1407. err:
  1408. spin_unlock_bh(&adapter->mcc_lock);
  1409. return status;
  1410. }
  1411. /* Uses synchrounous mcc */
  1412. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1413. {
  1414. struct be_mcc_wrb *wrb;
  1415. struct be_cmd_req_set_flow_control *req;
  1416. int status;
  1417. spin_lock_bh(&adapter->mcc_lock);
  1418. wrb = wrb_from_mccq(adapter);
  1419. if (!wrb) {
  1420. status = -EBUSY;
  1421. goto err;
  1422. }
  1423. req = embedded_payload(wrb);
  1424. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1425. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1426. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1427. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1428. status = be_mcc_notify_wait(adapter);
  1429. err:
  1430. spin_unlock_bh(&adapter->mcc_lock);
  1431. return status;
  1432. }
  1433. /* Uses sycn mcc */
  1434. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1435. {
  1436. struct be_mcc_wrb *wrb;
  1437. struct be_cmd_req_get_flow_control *req;
  1438. int status;
  1439. spin_lock_bh(&adapter->mcc_lock);
  1440. wrb = wrb_from_mccq(adapter);
  1441. if (!wrb) {
  1442. status = -EBUSY;
  1443. goto err;
  1444. }
  1445. req = embedded_payload(wrb);
  1446. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1447. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1448. status = be_mcc_notify_wait(adapter);
  1449. if (!status) {
  1450. struct be_cmd_resp_get_flow_control *resp =
  1451. embedded_payload(wrb);
  1452. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1453. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1454. }
  1455. err:
  1456. spin_unlock_bh(&adapter->mcc_lock);
  1457. return status;
  1458. }
  1459. /* Uses mbox */
  1460. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1461. u32 *mode, u32 *caps)
  1462. {
  1463. struct be_mcc_wrb *wrb;
  1464. struct be_cmd_req_query_fw_cfg *req;
  1465. int status;
  1466. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1467. return -1;
  1468. wrb = wrb_from_mbox(adapter);
  1469. req = embedded_payload(wrb);
  1470. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1471. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1472. status = be_mbox_notify_wait(adapter);
  1473. if (!status) {
  1474. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1475. *port_num = le32_to_cpu(resp->phys_port);
  1476. *mode = le32_to_cpu(resp->function_mode);
  1477. *caps = le32_to_cpu(resp->function_caps);
  1478. }
  1479. mutex_unlock(&adapter->mbox_lock);
  1480. return status;
  1481. }
  1482. /* Uses mbox */
  1483. int be_cmd_reset_function(struct be_adapter *adapter)
  1484. {
  1485. struct be_mcc_wrb *wrb;
  1486. struct be_cmd_req_hdr *req;
  1487. int status;
  1488. if (lancer_chip(adapter)) {
  1489. status = lancer_wait_ready(adapter);
  1490. if (!status) {
  1491. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1492. adapter->db + SLIPORT_CONTROL_OFFSET);
  1493. status = lancer_test_and_set_rdy_state(adapter);
  1494. }
  1495. if (status) {
  1496. dev_err(&adapter->pdev->dev,
  1497. "Adapter in non recoverable error\n");
  1498. }
  1499. return status;
  1500. }
  1501. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1502. return -1;
  1503. wrb = wrb_from_mbox(adapter);
  1504. req = embedded_payload(wrb);
  1505. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1506. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1507. status = be_mbox_notify_wait(adapter);
  1508. mutex_unlock(&adapter->mbox_lock);
  1509. return status;
  1510. }
  1511. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1512. {
  1513. struct be_mcc_wrb *wrb;
  1514. struct be_cmd_req_rss_config *req;
  1515. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1516. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1517. 0x3ea83c02, 0x4a110304};
  1518. int status;
  1519. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1520. return -1;
  1521. wrb = wrb_from_mbox(adapter);
  1522. req = embedded_payload(wrb);
  1523. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1524. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1525. req->if_id = cpu_to_le32(adapter->if_handle);
  1526. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4 |
  1527. RSS_ENABLE_TCP_IPV6 | RSS_ENABLE_IPV6);
  1528. if (lancer_chip(adapter) || skyhawk_chip(adapter)) {
  1529. req->hdr.version = 1;
  1530. req->enable_rss |= cpu_to_le16(RSS_ENABLE_UDP_IPV4 |
  1531. RSS_ENABLE_UDP_IPV6);
  1532. }
  1533. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1534. memcpy(req->cpu_table, rsstable, table_size);
  1535. memcpy(req->hash, myhash, sizeof(myhash));
  1536. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1537. status = be_mbox_notify_wait(adapter);
  1538. mutex_unlock(&adapter->mbox_lock);
  1539. return status;
  1540. }
  1541. /* Uses sync mcc */
  1542. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1543. u8 bcn, u8 sts, u8 state)
  1544. {
  1545. struct be_mcc_wrb *wrb;
  1546. struct be_cmd_req_enable_disable_beacon *req;
  1547. int status;
  1548. spin_lock_bh(&adapter->mcc_lock);
  1549. wrb = wrb_from_mccq(adapter);
  1550. if (!wrb) {
  1551. status = -EBUSY;
  1552. goto err;
  1553. }
  1554. req = embedded_payload(wrb);
  1555. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1556. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1557. req->port_num = port_num;
  1558. req->beacon_state = state;
  1559. req->beacon_duration = bcn;
  1560. req->status_duration = sts;
  1561. status = be_mcc_notify_wait(adapter);
  1562. err:
  1563. spin_unlock_bh(&adapter->mcc_lock);
  1564. return status;
  1565. }
  1566. /* Uses sync mcc */
  1567. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1568. {
  1569. struct be_mcc_wrb *wrb;
  1570. struct be_cmd_req_get_beacon_state *req;
  1571. int status;
  1572. spin_lock_bh(&adapter->mcc_lock);
  1573. wrb = wrb_from_mccq(adapter);
  1574. if (!wrb) {
  1575. status = -EBUSY;
  1576. goto err;
  1577. }
  1578. req = embedded_payload(wrb);
  1579. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1580. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1581. req->port_num = port_num;
  1582. status = be_mcc_notify_wait(adapter);
  1583. if (!status) {
  1584. struct be_cmd_resp_get_beacon_state *resp =
  1585. embedded_payload(wrb);
  1586. *state = resp->beacon_state;
  1587. }
  1588. err:
  1589. spin_unlock_bh(&adapter->mcc_lock);
  1590. return status;
  1591. }
  1592. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1593. u32 data_size, u32 data_offset,
  1594. const char *obj_name, u32 *data_written,
  1595. u8 *change_status, u8 *addn_status)
  1596. {
  1597. struct be_mcc_wrb *wrb;
  1598. struct lancer_cmd_req_write_object *req;
  1599. struct lancer_cmd_resp_write_object *resp;
  1600. void *ctxt = NULL;
  1601. int status;
  1602. spin_lock_bh(&adapter->mcc_lock);
  1603. adapter->flash_status = 0;
  1604. wrb = wrb_from_mccq(adapter);
  1605. if (!wrb) {
  1606. status = -EBUSY;
  1607. goto err_unlock;
  1608. }
  1609. req = embedded_payload(wrb);
  1610. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1611. OPCODE_COMMON_WRITE_OBJECT,
  1612. sizeof(struct lancer_cmd_req_write_object), wrb,
  1613. NULL);
  1614. ctxt = &req->context;
  1615. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1616. write_length, ctxt, data_size);
  1617. if (data_size == 0)
  1618. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1619. eof, ctxt, 1);
  1620. else
  1621. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1622. eof, ctxt, 0);
  1623. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1624. req->write_offset = cpu_to_le32(data_offset);
  1625. strcpy(req->object_name, obj_name);
  1626. req->descriptor_count = cpu_to_le32(1);
  1627. req->buf_len = cpu_to_le32(data_size);
  1628. req->addr_low = cpu_to_le32((cmd->dma +
  1629. sizeof(struct lancer_cmd_req_write_object))
  1630. & 0xFFFFFFFF);
  1631. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1632. sizeof(struct lancer_cmd_req_write_object)));
  1633. be_mcc_notify(adapter);
  1634. spin_unlock_bh(&adapter->mcc_lock);
  1635. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1636. msecs_to_jiffies(30000)))
  1637. status = -1;
  1638. else
  1639. status = adapter->flash_status;
  1640. resp = embedded_payload(wrb);
  1641. if (!status) {
  1642. *data_written = le32_to_cpu(resp->actual_write_len);
  1643. *change_status = resp->change_status;
  1644. } else {
  1645. *addn_status = resp->additional_status;
  1646. }
  1647. return status;
  1648. err_unlock:
  1649. spin_unlock_bh(&adapter->mcc_lock);
  1650. return status;
  1651. }
  1652. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1653. u32 data_size, u32 data_offset, const char *obj_name,
  1654. u32 *data_read, u32 *eof, u8 *addn_status)
  1655. {
  1656. struct be_mcc_wrb *wrb;
  1657. struct lancer_cmd_req_read_object *req;
  1658. struct lancer_cmd_resp_read_object *resp;
  1659. int status;
  1660. spin_lock_bh(&adapter->mcc_lock);
  1661. wrb = wrb_from_mccq(adapter);
  1662. if (!wrb) {
  1663. status = -EBUSY;
  1664. goto err_unlock;
  1665. }
  1666. req = embedded_payload(wrb);
  1667. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1668. OPCODE_COMMON_READ_OBJECT,
  1669. sizeof(struct lancer_cmd_req_read_object), wrb,
  1670. NULL);
  1671. req->desired_read_len = cpu_to_le32(data_size);
  1672. req->read_offset = cpu_to_le32(data_offset);
  1673. strcpy(req->object_name, obj_name);
  1674. req->descriptor_count = cpu_to_le32(1);
  1675. req->buf_len = cpu_to_le32(data_size);
  1676. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1677. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1678. status = be_mcc_notify_wait(adapter);
  1679. resp = embedded_payload(wrb);
  1680. if (!status) {
  1681. *data_read = le32_to_cpu(resp->actual_read_len);
  1682. *eof = le32_to_cpu(resp->eof);
  1683. } else {
  1684. *addn_status = resp->additional_status;
  1685. }
  1686. err_unlock:
  1687. spin_unlock_bh(&adapter->mcc_lock);
  1688. return status;
  1689. }
  1690. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1691. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1692. {
  1693. struct be_mcc_wrb *wrb;
  1694. struct be_cmd_write_flashrom *req;
  1695. int status;
  1696. spin_lock_bh(&adapter->mcc_lock);
  1697. adapter->flash_status = 0;
  1698. wrb = wrb_from_mccq(adapter);
  1699. if (!wrb) {
  1700. status = -EBUSY;
  1701. goto err_unlock;
  1702. }
  1703. req = cmd->va;
  1704. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1705. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1706. req->params.op_type = cpu_to_le32(flash_type);
  1707. req->params.op_code = cpu_to_le32(flash_opcode);
  1708. req->params.data_buf_size = cpu_to_le32(buf_size);
  1709. be_mcc_notify(adapter);
  1710. spin_unlock_bh(&adapter->mcc_lock);
  1711. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1712. msecs_to_jiffies(40000)))
  1713. status = -1;
  1714. else
  1715. status = adapter->flash_status;
  1716. return status;
  1717. err_unlock:
  1718. spin_unlock_bh(&adapter->mcc_lock);
  1719. return status;
  1720. }
  1721. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1722. int offset)
  1723. {
  1724. struct be_mcc_wrb *wrb;
  1725. struct be_cmd_write_flashrom *req;
  1726. int status;
  1727. spin_lock_bh(&adapter->mcc_lock);
  1728. wrb = wrb_from_mccq(adapter);
  1729. if (!wrb) {
  1730. status = -EBUSY;
  1731. goto err;
  1732. }
  1733. req = embedded_payload(wrb);
  1734. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1735. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
  1736. req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
  1737. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1738. req->params.offset = cpu_to_le32(offset);
  1739. req->params.data_buf_size = cpu_to_le32(0x4);
  1740. status = be_mcc_notify_wait(adapter);
  1741. if (!status)
  1742. memcpy(flashed_crc, req->params.data_buf, 4);
  1743. err:
  1744. spin_unlock_bh(&adapter->mcc_lock);
  1745. return status;
  1746. }
  1747. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1748. struct be_dma_mem *nonemb_cmd)
  1749. {
  1750. struct be_mcc_wrb *wrb;
  1751. struct be_cmd_req_acpi_wol_magic_config *req;
  1752. int status;
  1753. spin_lock_bh(&adapter->mcc_lock);
  1754. wrb = wrb_from_mccq(adapter);
  1755. if (!wrb) {
  1756. status = -EBUSY;
  1757. goto err;
  1758. }
  1759. req = nonemb_cmd->va;
  1760. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1761. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1762. nonemb_cmd);
  1763. memcpy(req->magic_mac, mac, ETH_ALEN);
  1764. status = be_mcc_notify_wait(adapter);
  1765. err:
  1766. spin_unlock_bh(&adapter->mcc_lock);
  1767. return status;
  1768. }
  1769. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1770. u8 loopback_type, u8 enable)
  1771. {
  1772. struct be_mcc_wrb *wrb;
  1773. struct be_cmd_req_set_lmode *req;
  1774. int status;
  1775. spin_lock_bh(&adapter->mcc_lock);
  1776. wrb = wrb_from_mccq(adapter);
  1777. if (!wrb) {
  1778. status = -EBUSY;
  1779. goto err;
  1780. }
  1781. req = embedded_payload(wrb);
  1782. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1783. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1784. NULL);
  1785. req->src_port = port_num;
  1786. req->dest_port = port_num;
  1787. req->loopback_type = loopback_type;
  1788. req->loopback_state = enable;
  1789. status = be_mcc_notify_wait(adapter);
  1790. err:
  1791. spin_unlock_bh(&adapter->mcc_lock);
  1792. return status;
  1793. }
  1794. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1795. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1796. {
  1797. struct be_mcc_wrb *wrb;
  1798. struct be_cmd_req_loopback_test *req;
  1799. int status;
  1800. spin_lock_bh(&adapter->mcc_lock);
  1801. wrb = wrb_from_mccq(adapter);
  1802. if (!wrb) {
  1803. status = -EBUSY;
  1804. goto err;
  1805. }
  1806. req = embedded_payload(wrb);
  1807. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1808. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1809. req->hdr.timeout = cpu_to_le32(4);
  1810. req->pattern = cpu_to_le64(pattern);
  1811. req->src_port = cpu_to_le32(port_num);
  1812. req->dest_port = cpu_to_le32(port_num);
  1813. req->pkt_size = cpu_to_le32(pkt_size);
  1814. req->num_pkts = cpu_to_le32(num_pkts);
  1815. req->loopback_type = cpu_to_le32(loopback_type);
  1816. status = be_mcc_notify_wait(adapter);
  1817. if (!status) {
  1818. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1819. status = le32_to_cpu(resp->status);
  1820. }
  1821. err:
  1822. spin_unlock_bh(&adapter->mcc_lock);
  1823. return status;
  1824. }
  1825. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1826. u32 byte_cnt, struct be_dma_mem *cmd)
  1827. {
  1828. struct be_mcc_wrb *wrb;
  1829. struct be_cmd_req_ddrdma_test *req;
  1830. int status;
  1831. int i, j = 0;
  1832. spin_lock_bh(&adapter->mcc_lock);
  1833. wrb = wrb_from_mccq(adapter);
  1834. if (!wrb) {
  1835. status = -EBUSY;
  1836. goto err;
  1837. }
  1838. req = cmd->va;
  1839. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1840. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1841. req->pattern = cpu_to_le64(pattern);
  1842. req->byte_count = cpu_to_le32(byte_cnt);
  1843. for (i = 0; i < byte_cnt; i++) {
  1844. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1845. j++;
  1846. if (j > 7)
  1847. j = 0;
  1848. }
  1849. status = be_mcc_notify_wait(adapter);
  1850. if (!status) {
  1851. struct be_cmd_resp_ddrdma_test *resp;
  1852. resp = cmd->va;
  1853. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1854. resp->snd_err) {
  1855. status = -1;
  1856. }
  1857. }
  1858. err:
  1859. spin_unlock_bh(&adapter->mcc_lock);
  1860. return status;
  1861. }
  1862. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1863. struct be_dma_mem *nonemb_cmd)
  1864. {
  1865. struct be_mcc_wrb *wrb;
  1866. struct be_cmd_req_seeprom_read *req;
  1867. struct be_sge *sge;
  1868. int status;
  1869. spin_lock_bh(&adapter->mcc_lock);
  1870. wrb = wrb_from_mccq(adapter);
  1871. if (!wrb) {
  1872. status = -EBUSY;
  1873. goto err;
  1874. }
  1875. req = nonemb_cmd->va;
  1876. sge = nonembedded_sgl(wrb);
  1877. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1878. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  1879. nonemb_cmd);
  1880. status = be_mcc_notify_wait(adapter);
  1881. err:
  1882. spin_unlock_bh(&adapter->mcc_lock);
  1883. return status;
  1884. }
  1885. int be_cmd_get_phy_info(struct be_adapter *adapter)
  1886. {
  1887. struct be_mcc_wrb *wrb;
  1888. struct be_cmd_req_get_phy_info *req;
  1889. struct be_dma_mem cmd;
  1890. int status;
  1891. spin_lock_bh(&adapter->mcc_lock);
  1892. wrb = wrb_from_mccq(adapter);
  1893. if (!wrb) {
  1894. status = -EBUSY;
  1895. goto err;
  1896. }
  1897. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1898. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1899. &cmd.dma);
  1900. if (!cmd.va) {
  1901. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1902. status = -ENOMEM;
  1903. goto err;
  1904. }
  1905. req = cmd.va;
  1906. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1907. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  1908. wrb, &cmd);
  1909. status = be_mcc_notify_wait(adapter);
  1910. if (!status) {
  1911. struct be_phy_info *resp_phy_info =
  1912. cmd.va + sizeof(struct be_cmd_req_hdr);
  1913. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  1914. adapter->phy.interface_type =
  1915. le16_to_cpu(resp_phy_info->interface_type);
  1916. adapter->phy.auto_speeds_supported =
  1917. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  1918. adapter->phy.fixed_speeds_supported =
  1919. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  1920. adapter->phy.misc_params =
  1921. le32_to_cpu(resp_phy_info->misc_params);
  1922. }
  1923. pci_free_consistent(adapter->pdev, cmd.size,
  1924. cmd.va, cmd.dma);
  1925. err:
  1926. spin_unlock_bh(&adapter->mcc_lock);
  1927. return status;
  1928. }
  1929. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1930. {
  1931. struct be_mcc_wrb *wrb;
  1932. struct be_cmd_req_set_qos *req;
  1933. int status;
  1934. spin_lock_bh(&adapter->mcc_lock);
  1935. wrb = wrb_from_mccq(adapter);
  1936. if (!wrb) {
  1937. status = -EBUSY;
  1938. goto err;
  1939. }
  1940. req = embedded_payload(wrb);
  1941. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1942. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  1943. req->hdr.domain = domain;
  1944. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1945. req->max_bps_nic = cpu_to_le32(bps);
  1946. status = be_mcc_notify_wait(adapter);
  1947. err:
  1948. spin_unlock_bh(&adapter->mcc_lock);
  1949. return status;
  1950. }
  1951. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1952. {
  1953. struct be_mcc_wrb *wrb;
  1954. struct be_cmd_req_cntl_attribs *req;
  1955. struct be_cmd_resp_cntl_attribs *resp;
  1956. int status;
  1957. int payload_len = max(sizeof(*req), sizeof(*resp));
  1958. struct mgmt_controller_attrib *attribs;
  1959. struct be_dma_mem attribs_cmd;
  1960. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1961. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1962. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1963. &attribs_cmd.dma);
  1964. if (!attribs_cmd.va) {
  1965. dev_err(&adapter->pdev->dev,
  1966. "Memory allocation failure\n");
  1967. return -ENOMEM;
  1968. }
  1969. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1970. return -1;
  1971. wrb = wrb_from_mbox(adapter);
  1972. if (!wrb) {
  1973. status = -EBUSY;
  1974. goto err;
  1975. }
  1976. req = attribs_cmd.va;
  1977. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1978. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  1979. &attribs_cmd);
  1980. status = be_mbox_notify_wait(adapter);
  1981. if (!status) {
  1982. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  1983. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1984. }
  1985. err:
  1986. mutex_unlock(&adapter->mbox_lock);
  1987. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1988. attribs_cmd.dma);
  1989. return status;
  1990. }
  1991. /* Uses mbox */
  1992. int be_cmd_req_native_mode(struct be_adapter *adapter)
  1993. {
  1994. struct be_mcc_wrb *wrb;
  1995. struct be_cmd_req_set_func_cap *req;
  1996. int status;
  1997. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1998. return -1;
  1999. wrb = wrb_from_mbox(adapter);
  2000. if (!wrb) {
  2001. status = -EBUSY;
  2002. goto err;
  2003. }
  2004. req = embedded_payload(wrb);
  2005. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2006. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  2007. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2008. CAPABILITY_BE3_NATIVE_ERX_API);
  2009. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2010. status = be_mbox_notify_wait(adapter);
  2011. if (!status) {
  2012. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2013. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2014. CAPABILITY_BE3_NATIVE_ERX_API;
  2015. if (!adapter->be3_native)
  2016. dev_warn(&adapter->pdev->dev,
  2017. "adapter not in advanced mode\n");
  2018. }
  2019. err:
  2020. mutex_unlock(&adapter->mbox_lock);
  2021. return status;
  2022. }
  2023. /* Uses synchronous MCCQ */
  2024. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  2025. bool *pmac_id_active, u32 *pmac_id, u8 domain)
  2026. {
  2027. struct be_mcc_wrb *wrb;
  2028. struct be_cmd_req_get_mac_list *req;
  2029. int status;
  2030. int mac_count;
  2031. struct be_dma_mem get_mac_list_cmd;
  2032. int i;
  2033. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  2034. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  2035. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  2036. get_mac_list_cmd.size,
  2037. &get_mac_list_cmd.dma);
  2038. if (!get_mac_list_cmd.va) {
  2039. dev_err(&adapter->pdev->dev,
  2040. "Memory allocation failure during GET_MAC_LIST\n");
  2041. return -ENOMEM;
  2042. }
  2043. spin_lock_bh(&adapter->mcc_lock);
  2044. wrb = wrb_from_mccq(adapter);
  2045. if (!wrb) {
  2046. status = -EBUSY;
  2047. goto out;
  2048. }
  2049. req = get_mac_list_cmd.va;
  2050. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2051. OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
  2052. wrb, &get_mac_list_cmd);
  2053. req->hdr.domain = domain;
  2054. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2055. req->perm_override = 1;
  2056. status = be_mcc_notify_wait(adapter);
  2057. if (!status) {
  2058. struct be_cmd_resp_get_mac_list *resp =
  2059. get_mac_list_cmd.va;
  2060. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2061. /* Mac list returned could contain one or more active mac_ids
  2062. * or one or more true or pseudo permanant mac addresses.
  2063. * If an active mac_id is present, return first active mac_id
  2064. * found.
  2065. */
  2066. for (i = 0; i < mac_count; i++) {
  2067. struct get_list_macaddr *mac_entry;
  2068. u16 mac_addr_size;
  2069. u32 mac_id;
  2070. mac_entry = &resp->macaddr_list[i];
  2071. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2072. /* mac_id is a 32 bit value and mac_addr size
  2073. * is 6 bytes
  2074. */
  2075. if (mac_addr_size == sizeof(u32)) {
  2076. *pmac_id_active = true;
  2077. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2078. *pmac_id = le32_to_cpu(mac_id);
  2079. goto out;
  2080. }
  2081. }
  2082. /* If no active mac_id found, return first mac addr */
  2083. *pmac_id_active = false;
  2084. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2085. ETH_ALEN);
  2086. }
  2087. out:
  2088. spin_unlock_bh(&adapter->mcc_lock);
  2089. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  2090. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2091. return status;
  2092. }
  2093. /* Uses synchronous MCCQ */
  2094. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2095. u8 mac_count, u32 domain)
  2096. {
  2097. struct be_mcc_wrb *wrb;
  2098. struct be_cmd_req_set_mac_list *req;
  2099. int status;
  2100. struct be_dma_mem cmd;
  2101. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2102. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2103. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  2104. &cmd.dma, GFP_KERNEL);
  2105. if (!cmd.va) {
  2106. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2107. return -ENOMEM;
  2108. }
  2109. spin_lock_bh(&adapter->mcc_lock);
  2110. wrb = wrb_from_mccq(adapter);
  2111. if (!wrb) {
  2112. status = -EBUSY;
  2113. goto err;
  2114. }
  2115. req = cmd.va;
  2116. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2117. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2118. wrb, &cmd);
  2119. req->hdr.domain = domain;
  2120. req->mac_count = mac_count;
  2121. if (mac_count)
  2122. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2123. status = be_mcc_notify_wait(adapter);
  2124. err:
  2125. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  2126. cmd.va, cmd.dma);
  2127. spin_unlock_bh(&adapter->mcc_lock);
  2128. return status;
  2129. }
  2130. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2131. u32 domain, u16 intf_id)
  2132. {
  2133. struct be_mcc_wrb *wrb;
  2134. struct be_cmd_req_set_hsw_config *req;
  2135. void *ctxt;
  2136. int status;
  2137. spin_lock_bh(&adapter->mcc_lock);
  2138. wrb = wrb_from_mccq(adapter);
  2139. if (!wrb) {
  2140. status = -EBUSY;
  2141. goto err;
  2142. }
  2143. req = embedded_payload(wrb);
  2144. ctxt = &req->context;
  2145. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2146. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2147. req->hdr.domain = domain;
  2148. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2149. if (pvid) {
  2150. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2151. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2152. }
  2153. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2154. status = be_mcc_notify_wait(adapter);
  2155. err:
  2156. spin_unlock_bh(&adapter->mcc_lock);
  2157. return status;
  2158. }
  2159. /* Get Hyper switch config */
  2160. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2161. u32 domain, u16 intf_id)
  2162. {
  2163. struct be_mcc_wrb *wrb;
  2164. struct be_cmd_req_get_hsw_config *req;
  2165. void *ctxt;
  2166. int status;
  2167. u16 vid;
  2168. spin_lock_bh(&adapter->mcc_lock);
  2169. wrb = wrb_from_mccq(adapter);
  2170. if (!wrb) {
  2171. status = -EBUSY;
  2172. goto err;
  2173. }
  2174. req = embedded_payload(wrb);
  2175. ctxt = &req->context;
  2176. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2177. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2178. req->hdr.domain = domain;
  2179. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
  2180. intf_id);
  2181. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2182. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2183. status = be_mcc_notify_wait(adapter);
  2184. if (!status) {
  2185. struct be_cmd_resp_get_hsw_config *resp =
  2186. embedded_payload(wrb);
  2187. be_dws_le_to_cpu(&resp->context,
  2188. sizeof(resp->context));
  2189. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2190. pvid, &resp->context);
  2191. *pvid = le16_to_cpu(vid);
  2192. }
  2193. err:
  2194. spin_unlock_bh(&adapter->mcc_lock);
  2195. return status;
  2196. }
  2197. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2198. {
  2199. struct be_mcc_wrb *wrb;
  2200. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2201. int status;
  2202. int payload_len = sizeof(*req);
  2203. struct be_dma_mem cmd;
  2204. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2205. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2206. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2207. &cmd.dma);
  2208. if (!cmd.va) {
  2209. dev_err(&adapter->pdev->dev,
  2210. "Memory allocation failure\n");
  2211. return -ENOMEM;
  2212. }
  2213. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2214. return -1;
  2215. wrb = wrb_from_mbox(adapter);
  2216. if (!wrb) {
  2217. status = -EBUSY;
  2218. goto err;
  2219. }
  2220. req = cmd.va;
  2221. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2222. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2223. payload_len, wrb, &cmd);
  2224. req->hdr.version = 1;
  2225. req->query_options = BE_GET_WOL_CAP;
  2226. status = be_mbox_notify_wait(adapter);
  2227. if (!status) {
  2228. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2229. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2230. /* the command could succeed misleadingly on old f/w
  2231. * which is not aware of the V1 version. fake an error. */
  2232. if (resp->hdr.response_length < payload_len) {
  2233. status = -1;
  2234. goto err;
  2235. }
  2236. adapter->wol_cap = resp->wol_settings;
  2237. }
  2238. err:
  2239. mutex_unlock(&adapter->mbox_lock);
  2240. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2241. return status;
  2242. }
  2243. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2244. struct be_dma_mem *cmd)
  2245. {
  2246. struct be_mcc_wrb *wrb;
  2247. struct be_cmd_req_get_ext_fat_caps *req;
  2248. int status;
  2249. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2250. return -1;
  2251. wrb = wrb_from_mbox(adapter);
  2252. if (!wrb) {
  2253. status = -EBUSY;
  2254. goto err;
  2255. }
  2256. req = cmd->va;
  2257. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2258. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2259. cmd->size, wrb, cmd);
  2260. req->parameter_type = cpu_to_le32(1);
  2261. status = be_mbox_notify_wait(adapter);
  2262. err:
  2263. mutex_unlock(&adapter->mbox_lock);
  2264. return status;
  2265. }
  2266. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2267. struct be_dma_mem *cmd,
  2268. struct be_fat_conf_params *configs)
  2269. {
  2270. struct be_mcc_wrb *wrb;
  2271. struct be_cmd_req_set_ext_fat_caps *req;
  2272. int status;
  2273. spin_lock_bh(&adapter->mcc_lock);
  2274. wrb = wrb_from_mccq(adapter);
  2275. if (!wrb) {
  2276. status = -EBUSY;
  2277. goto err;
  2278. }
  2279. req = cmd->va;
  2280. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2281. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2282. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2283. cmd->size, wrb, cmd);
  2284. status = be_mcc_notify_wait(adapter);
  2285. err:
  2286. spin_unlock_bh(&adapter->mcc_lock);
  2287. return status;
  2288. }
  2289. int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
  2290. {
  2291. struct be_mcc_wrb *wrb;
  2292. struct be_cmd_req_get_port_name *req;
  2293. int status;
  2294. if (!lancer_chip(adapter)) {
  2295. *port_name = adapter->hba_port_num + '0';
  2296. return 0;
  2297. }
  2298. spin_lock_bh(&adapter->mcc_lock);
  2299. wrb = wrb_from_mccq(adapter);
  2300. if (!wrb) {
  2301. status = -EBUSY;
  2302. goto err;
  2303. }
  2304. req = embedded_payload(wrb);
  2305. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2306. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2307. NULL);
  2308. req->hdr.version = 1;
  2309. status = be_mcc_notify_wait(adapter);
  2310. if (!status) {
  2311. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2312. *port_name = resp->port_name[adapter->hba_port_num];
  2313. } else {
  2314. *port_name = adapter->hba_port_num + '0';
  2315. }
  2316. err:
  2317. spin_unlock_bh(&adapter->mcc_lock);
  2318. return status;
  2319. }
  2320. static struct be_nic_resource_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
  2321. u32 max_buf_size)
  2322. {
  2323. struct be_nic_resource_desc *desc = (struct be_nic_resource_desc *)buf;
  2324. int i;
  2325. for (i = 0; i < desc_count; i++) {
  2326. desc->desc_len = RESOURCE_DESC_SIZE;
  2327. if (((void *)desc + desc->desc_len) >
  2328. (void *)(buf + max_buf_size)) {
  2329. desc = NULL;
  2330. break;
  2331. }
  2332. if (desc->desc_type == NIC_RESOURCE_DESC_TYPE_ID)
  2333. break;
  2334. desc = (void *)desc + desc->desc_len;
  2335. }
  2336. if (!desc || i == MAX_RESOURCE_DESC)
  2337. return NULL;
  2338. return desc;
  2339. }
  2340. /* Uses Mbox */
  2341. int be_cmd_get_func_config(struct be_adapter *adapter)
  2342. {
  2343. struct be_mcc_wrb *wrb;
  2344. struct be_cmd_req_get_func_config *req;
  2345. int status;
  2346. struct be_dma_mem cmd;
  2347. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2348. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  2349. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2350. &cmd.dma);
  2351. if (!cmd.va) {
  2352. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2353. return -ENOMEM;
  2354. }
  2355. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2356. return -1;
  2357. wrb = wrb_from_mbox(adapter);
  2358. if (!wrb) {
  2359. status = -EBUSY;
  2360. goto err;
  2361. }
  2362. req = cmd.va;
  2363. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2364. OPCODE_COMMON_GET_FUNC_CONFIG,
  2365. cmd.size, wrb, &cmd);
  2366. status = be_mbox_notify_wait(adapter);
  2367. if (!status) {
  2368. struct be_cmd_resp_get_func_config *resp = cmd.va;
  2369. u32 desc_count = le32_to_cpu(resp->desc_count);
  2370. struct be_nic_resource_desc *desc;
  2371. desc = be_get_nic_desc(resp->func_param, desc_count,
  2372. sizeof(resp->func_param));
  2373. if (!desc) {
  2374. status = -EINVAL;
  2375. goto err;
  2376. }
  2377. adapter->pf_number = desc->pf_num;
  2378. adapter->max_pmac_cnt = le16_to_cpu(desc->unicast_mac_count);
  2379. adapter->max_vlans = le16_to_cpu(desc->vlan_count);
  2380. adapter->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  2381. adapter->max_tx_queues = le16_to_cpu(desc->txq_count);
  2382. adapter->max_rss_queues = le16_to_cpu(desc->rssq_count);
  2383. adapter->max_rx_queues = le16_to_cpu(desc->rq_count);
  2384. adapter->max_event_queues = le16_to_cpu(desc->eq_count);
  2385. adapter->if_cap_flags = le32_to_cpu(desc->cap_flags);
  2386. }
  2387. err:
  2388. mutex_unlock(&adapter->mbox_lock);
  2389. pci_free_consistent(adapter->pdev, cmd.size,
  2390. cmd.va, cmd.dma);
  2391. return status;
  2392. }
  2393. /* Uses sync mcc */
  2394. int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
  2395. u8 domain)
  2396. {
  2397. struct be_mcc_wrb *wrb;
  2398. struct be_cmd_req_get_profile_config *req;
  2399. int status;
  2400. struct be_dma_mem cmd;
  2401. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2402. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  2403. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2404. &cmd.dma);
  2405. if (!cmd.va) {
  2406. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2407. return -ENOMEM;
  2408. }
  2409. spin_lock_bh(&adapter->mcc_lock);
  2410. wrb = wrb_from_mccq(adapter);
  2411. if (!wrb) {
  2412. status = -EBUSY;
  2413. goto err;
  2414. }
  2415. req = cmd.va;
  2416. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2417. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2418. cmd.size, wrb, &cmd);
  2419. req->type = ACTIVE_PROFILE_TYPE;
  2420. req->hdr.domain = domain;
  2421. status = be_mcc_notify_wait(adapter);
  2422. if (!status) {
  2423. struct be_cmd_resp_get_profile_config *resp = cmd.va;
  2424. u32 desc_count = le32_to_cpu(resp->desc_count);
  2425. struct be_nic_resource_desc *desc;
  2426. desc = be_get_nic_desc(resp->func_param, desc_count,
  2427. sizeof(resp->func_param));
  2428. if (!desc) {
  2429. status = -EINVAL;
  2430. goto err;
  2431. }
  2432. *cap_flags = le32_to_cpu(desc->cap_flags);
  2433. }
  2434. err:
  2435. spin_unlock_bh(&adapter->mcc_lock);
  2436. pci_free_consistent(adapter->pdev, cmd.size,
  2437. cmd.va, cmd.dma);
  2438. return status;
  2439. }
  2440. /* Uses sync mcc */
  2441. int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
  2442. u8 domain)
  2443. {
  2444. struct be_mcc_wrb *wrb;
  2445. struct be_cmd_req_set_profile_config *req;
  2446. int status;
  2447. spin_lock_bh(&adapter->mcc_lock);
  2448. wrb = wrb_from_mccq(adapter);
  2449. if (!wrb) {
  2450. status = -EBUSY;
  2451. goto err;
  2452. }
  2453. req = embedded_payload(wrb);
  2454. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2455. OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
  2456. wrb, NULL);
  2457. req->hdr.domain = domain;
  2458. req->desc_count = cpu_to_le32(1);
  2459. req->nic_desc.desc_type = NIC_RESOURCE_DESC_TYPE_ID;
  2460. req->nic_desc.desc_len = RESOURCE_DESC_SIZE;
  2461. req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
  2462. req->nic_desc.pf_num = adapter->pf_number;
  2463. req->nic_desc.vf_num = domain;
  2464. /* Mark fields invalid */
  2465. req->nic_desc.unicast_mac_count = 0xFFFF;
  2466. req->nic_desc.mcc_count = 0xFFFF;
  2467. req->nic_desc.vlan_count = 0xFFFF;
  2468. req->nic_desc.mcast_mac_count = 0xFFFF;
  2469. req->nic_desc.txq_count = 0xFFFF;
  2470. req->nic_desc.rq_count = 0xFFFF;
  2471. req->nic_desc.rssq_count = 0xFFFF;
  2472. req->nic_desc.lro_count = 0xFFFF;
  2473. req->nic_desc.cq_count = 0xFFFF;
  2474. req->nic_desc.toe_conn_count = 0xFFFF;
  2475. req->nic_desc.eq_count = 0xFFFF;
  2476. req->nic_desc.link_param = 0xFF;
  2477. req->nic_desc.bw_min = 0xFFFFFFFF;
  2478. req->nic_desc.acpi_params = 0xFF;
  2479. req->nic_desc.wol_param = 0x0F;
  2480. /* Change BW */
  2481. req->nic_desc.bw_min = cpu_to_le32(bps);
  2482. req->nic_desc.bw_max = cpu_to_le32(bps);
  2483. status = be_mcc_notify_wait(adapter);
  2484. err:
  2485. spin_unlock_bh(&adapter->mcc_lock);
  2486. return status;
  2487. }
  2488. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  2489. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  2490. {
  2491. struct be_adapter *adapter = netdev_priv(netdev_handle);
  2492. struct be_mcc_wrb *wrb;
  2493. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
  2494. struct be_cmd_req_hdr *req;
  2495. struct be_cmd_resp_hdr *resp;
  2496. int status;
  2497. spin_lock_bh(&adapter->mcc_lock);
  2498. wrb = wrb_from_mccq(adapter);
  2499. if (!wrb) {
  2500. status = -EBUSY;
  2501. goto err;
  2502. }
  2503. req = embedded_payload(wrb);
  2504. resp = embedded_payload(wrb);
  2505. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  2506. hdr->opcode, wrb_payload_size, wrb, NULL);
  2507. memcpy(req, wrb_payload, wrb_payload_size);
  2508. be_dws_cpu_to_le(req, wrb_payload_size);
  2509. status = be_mcc_notify_wait(adapter);
  2510. if (cmd_status)
  2511. *cmd_status = (status & 0xffff);
  2512. if (ext_status)
  2513. *ext_status = 0;
  2514. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  2515. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  2516. err:
  2517. spin_unlock_bh(&adapter->mcc_lock);
  2518. return status;
  2519. }
  2520. EXPORT_SYMBOL(be_roce_mcc_cmd);