omap-aes.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP AES HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. */
  15. #define pr_fmt(fmt) "%20s: " fmt, __func__
  16. #define prn(num) pr_debug(#num "=%d\n", num)
  17. #define prx(num) pr_debug(#num "=%x\n", num)
  18. #include <linux/err.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/kernel.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/scatterlist.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/dmaengine.h>
  27. #include <linux/omap-dma.h>
  28. #include <linux/pm_runtime.h>
  29. #include <linux/of.h>
  30. #include <linux/of_device.h>
  31. #include <linux/of_address.h>
  32. #include <linux/io.h>
  33. #include <linux/crypto.h>
  34. #include <linux/interrupt.h>
  35. #include <crypto/scatterwalk.h>
  36. #include <crypto/aes.h>
  37. #define DST_MAXBURST 4
  38. #define DMA_MIN (DST_MAXBURST * sizeof(u32))
  39. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  40. number. For example 7:0 */
  41. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  42. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  43. #define AES_REG_KEY(dd, x) ((dd)->pdata->key_ofs - \
  44. ((x ^ 0x01) * 0x04))
  45. #define AES_REG_IV(dd, x) ((dd)->pdata->iv_ofs + ((x) * 0x04))
  46. #define AES_REG_CTRL(dd) ((dd)->pdata->ctrl_ofs)
  47. #define AES_REG_CTRL_CTR_WIDTH_MASK (3 << 7)
  48. #define AES_REG_CTRL_CTR_WIDTH_32 (0 << 7)
  49. #define AES_REG_CTRL_CTR_WIDTH_64 (1 << 7)
  50. #define AES_REG_CTRL_CTR_WIDTH_96 (2 << 7)
  51. #define AES_REG_CTRL_CTR_WIDTH_128 (3 << 7)
  52. #define AES_REG_CTRL_CTR (1 << 6)
  53. #define AES_REG_CTRL_CBC (1 << 5)
  54. #define AES_REG_CTRL_KEY_SIZE (3 << 3)
  55. #define AES_REG_CTRL_DIRECTION (1 << 2)
  56. #define AES_REG_CTRL_INPUT_READY (1 << 1)
  57. #define AES_REG_CTRL_OUTPUT_READY (1 << 0)
  58. #define AES_REG_DATA_N(dd, x) ((dd)->pdata->data_ofs + ((x) * 0x04))
  59. #define AES_REG_REV(dd) ((dd)->pdata->rev_ofs)
  60. #define AES_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  61. #define AES_REG_MASK_SIDLE (1 << 6)
  62. #define AES_REG_MASK_START (1 << 5)
  63. #define AES_REG_MASK_DMA_OUT_EN (1 << 3)
  64. #define AES_REG_MASK_DMA_IN_EN (1 << 2)
  65. #define AES_REG_MASK_SOFTRESET (1 << 1)
  66. #define AES_REG_AUTOIDLE (1 << 0)
  67. #define AES_REG_LENGTH_N(x) (0x54 + ((x) * 0x04))
  68. #define AES_REG_IRQ_STATUS(dd) ((dd)->pdata->irq_status_ofs)
  69. #define AES_REG_IRQ_ENABLE(dd) ((dd)->pdata->irq_enable_ofs)
  70. #define AES_REG_IRQ_DATA_IN BIT(1)
  71. #define AES_REG_IRQ_DATA_OUT BIT(2)
  72. #define DEFAULT_TIMEOUT (5*HZ)
  73. #define FLAGS_MODE_MASK 0x000f
  74. #define FLAGS_ENCRYPT BIT(0)
  75. #define FLAGS_CBC BIT(1)
  76. #define FLAGS_GIV BIT(2)
  77. #define FLAGS_CTR BIT(3)
  78. #define FLAGS_INIT BIT(4)
  79. #define FLAGS_FAST BIT(5)
  80. #define FLAGS_BUSY BIT(6)
  81. struct omap_aes_ctx {
  82. struct omap_aes_dev *dd;
  83. int keylen;
  84. u32 key[AES_KEYSIZE_256 / sizeof(u32)];
  85. unsigned long flags;
  86. };
  87. struct omap_aes_reqctx {
  88. unsigned long mode;
  89. };
  90. #define OMAP_AES_QUEUE_LENGTH 1
  91. #define OMAP_AES_CACHE_SIZE 0
  92. struct omap_aes_algs_info {
  93. struct crypto_alg *algs_list;
  94. unsigned int size;
  95. unsigned int registered;
  96. };
  97. struct omap_aes_pdata {
  98. struct omap_aes_algs_info *algs_info;
  99. unsigned int algs_info_size;
  100. void (*trigger)(struct omap_aes_dev *dd, int length);
  101. u32 key_ofs;
  102. u32 iv_ofs;
  103. u32 ctrl_ofs;
  104. u32 data_ofs;
  105. u32 rev_ofs;
  106. u32 mask_ofs;
  107. u32 irq_enable_ofs;
  108. u32 irq_status_ofs;
  109. u32 dma_enable_in;
  110. u32 dma_enable_out;
  111. u32 dma_start;
  112. u32 major_mask;
  113. u32 major_shift;
  114. u32 minor_mask;
  115. u32 minor_shift;
  116. };
  117. struct omap_aes_dev {
  118. struct list_head list;
  119. unsigned long phys_base;
  120. void __iomem *io_base;
  121. struct omap_aes_ctx *ctx;
  122. struct device *dev;
  123. unsigned long flags;
  124. int err;
  125. spinlock_t lock;
  126. struct crypto_queue queue;
  127. struct tasklet_struct done_task;
  128. struct tasklet_struct queue_task;
  129. struct ablkcipher_request *req;
  130. size_t total;
  131. struct scatterlist *in_sg;
  132. struct scatterlist *out_sg;
  133. int dma_in;
  134. struct dma_chan *dma_lch_in;
  135. int dma_out;
  136. struct dma_chan *dma_lch_out;
  137. int in_sg_len;
  138. int out_sg_len;
  139. const struct omap_aes_pdata *pdata;
  140. };
  141. /* keep registered devices data here */
  142. static LIST_HEAD(dev_list);
  143. static DEFINE_SPINLOCK(list_lock);
  144. #ifdef DEBUG
  145. #define omap_aes_read(dd, offset) \
  146. ({ \
  147. int _read_ret; \
  148. _read_ret = __raw_readl(dd->io_base + offset); \
  149. pr_debug("omap_aes_read(" #offset "=%#x)= %#x\n", \
  150. offset, _read_ret); \
  151. _read_ret; \
  152. })
  153. #else
  154. static inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
  155. {
  156. return __raw_readl(dd->io_base + offset);
  157. }
  158. #endif
  159. #ifdef DEBUG
  160. #define omap_aes_write(dd, offset, value) \
  161. do { \
  162. pr_debug("omap_aes_write(" #offset "=%#x) value=%#x\n", \
  163. offset, value); \
  164. __raw_writel(value, dd->io_base + offset); \
  165. } while (0)
  166. #else
  167. static inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
  168. u32 value)
  169. {
  170. __raw_writel(value, dd->io_base + offset);
  171. }
  172. #endif
  173. static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
  174. u32 value, u32 mask)
  175. {
  176. u32 val;
  177. val = omap_aes_read(dd, offset);
  178. val &= ~mask;
  179. val |= value;
  180. omap_aes_write(dd, offset, val);
  181. }
  182. static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
  183. u32 *value, int count)
  184. {
  185. for (; count--; value++, offset += 4)
  186. omap_aes_write(dd, offset, *value);
  187. }
  188. static int omap_aes_hw_init(struct omap_aes_dev *dd)
  189. {
  190. if (!(dd->flags & FLAGS_INIT)) {
  191. dd->flags |= FLAGS_INIT;
  192. dd->err = 0;
  193. }
  194. return 0;
  195. }
  196. static int omap_aes_write_ctrl(struct omap_aes_dev *dd)
  197. {
  198. unsigned int key32;
  199. int i, err;
  200. u32 val, mask = 0;
  201. err = omap_aes_hw_init(dd);
  202. if (err)
  203. return err;
  204. key32 = dd->ctx->keylen / sizeof(u32);
  205. /* it seems a key should always be set even if it has not changed */
  206. for (i = 0; i < key32; i++) {
  207. omap_aes_write(dd, AES_REG_KEY(dd, i),
  208. __le32_to_cpu(dd->ctx->key[i]));
  209. }
  210. if ((dd->flags & (FLAGS_CBC | FLAGS_CTR)) && dd->req->info)
  211. omap_aes_write_n(dd, AES_REG_IV(dd, 0), dd->req->info, 4);
  212. val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
  213. if (dd->flags & FLAGS_CBC)
  214. val |= AES_REG_CTRL_CBC;
  215. if (dd->flags & FLAGS_CTR) {
  216. val |= AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_32;
  217. mask = AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_MASK;
  218. }
  219. if (dd->flags & FLAGS_ENCRYPT)
  220. val |= AES_REG_CTRL_DIRECTION;
  221. mask |= AES_REG_CTRL_CBC | AES_REG_CTRL_DIRECTION |
  222. AES_REG_CTRL_KEY_SIZE;
  223. omap_aes_write_mask(dd, AES_REG_CTRL(dd), val, mask);
  224. return 0;
  225. }
  226. static void omap_aes_dma_trigger_omap2(struct omap_aes_dev *dd, int length)
  227. {
  228. u32 mask, val;
  229. val = dd->pdata->dma_start;
  230. if (dd->dma_lch_out != NULL)
  231. val |= dd->pdata->dma_enable_out;
  232. if (dd->dma_lch_in != NULL)
  233. val |= dd->pdata->dma_enable_in;
  234. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  235. dd->pdata->dma_start;
  236. omap_aes_write_mask(dd, AES_REG_MASK(dd), val, mask);
  237. }
  238. static void omap_aes_dma_trigger_omap4(struct omap_aes_dev *dd, int length)
  239. {
  240. omap_aes_write(dd, AES_REG_LENGTH_N(0), length);
  241. omap_aes_write(dd, AES_REG_LENGTH_N(1), 0);
  242. omap_aes_dma_trigger_omap2(dd, length);
  243. }
  244. static void omap_aes_dma_stop(struct omap_aes_dev *dd)
  245. {
  246. u32 mask;
  247. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  248. dd->pdata->dma_start;
  249. omap_aes_write_mask(dd, AES_REG_MASK(dd), 0, mask);
  250. }
  251. static struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_ctx *ctx)
  252. {
  253. struct omap_aes_dev *dd = NULL, *tmp;
  254. spin_lock_bh(&list_lock);
  255. if (!ctx->dd) {
  256. list_for_each_entry(tmp, &dev_list, list) {
  257. /* FIXME: take fist available aes core */
  258. dd = tmp;
  259. break;
  260. }
  261. ctx->dd = dd;
  262. } else {
  263. /* already found before */
  264. dd = ctx->dd;
  265. }
  266. spin_unlock_bh(&list_lock);
  267. return dd;
  268. }
  269. static void omap_aes_dma_out_callback(void *data)
  270. {
  271. struct omap_aes_dev *dd = data;
  272. /* dma_lch_out - completed */
  273. tasklet_schedule(&dd->done_task);
  274. }
  275. static int omap_aes_dma_init(struct omap_aes_dev *dd)
  276. {
  277. int err = -ENOMEM;
  278. dma_cap_mask_t mask;
  279. dd->dma_lch_out = NULL;
  280. dd->dma_lch_in = NULL;
  281. dma_cap_zero(mask);
  282. dma_cap_set(DMA_SLAVE, mask);
  283. dd->dma_lch_in = dma_request_slave_channel_compat(mask,
  284. omap_dma_filter_fn,
  285. &dd->dma_in,
  286. dd->dev, "rx");
  287. if (!dd->dma_lch_in) {
  288. dev_err(dd->dev, "Unable to request in DMA channel\n");
  289. goto err_dma_in;
  290. }
  291. dd->dma_lch_out = dma_request_slave_channel_compat(mask,
  292. omap_dma_filter_fn,
  293. &dd->dma_out,
  294. dd->dev, "tx");
  295. if (!dd->dma_lch_out) {
  296. dev_err(dd->dev, "Unable to request out DMA channel\n");
  297. goto err_dma_out;
  298. }
  299. return 0;
  300. err_dma_out:
  301. dma_release_channel(dd->dma_lch_in);
  302. err_dma_in:
  303. if (err)
  304. pr_err("error: %d\n", err);
  305. return err;
  306. }
  307. static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
  308. {
  309. dma_release_channel(dd->dma_lch_out);
  310. dma_release_channel(dd->dma_lch_in);
  311. }
  312. static void sg_copy_buf(void *buf, struct scatterlist *sg,
  313. unsigned int start, unsigned int nbytes, int out)
  314. {
  315. struct scatter_walk walk;
  316. if (!nbytes)
  317. return;
  318. scatterwalk_start(&walk, sg);
  319. scatterwalk_advance(&walk, start);
  320. scatterwalk_copychunks(buf, &walk, nbytes, out);
  321. scatterwalk_done(&walk, out, 0);
  322. }
  323. static int omap_aes_crypt_dma(struct crypto_tfm *tfm,
  324. struct scatterlist *in_sg, struct scatterlist *out_sg,
  325. int in_sg_len, int out_sg_len)
  326. {
  327. struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm);
  328. struct omap_aes_dev *dd = ctx->dd;
  329. struct dma_async_tx_descriptor *tx_in, *tx_out;
  330. struct dma_slave_config cfg;
  331. int ret;
  332. dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);
  333. memset(&cfg, 0, sizeof(cfg));
  334. cfg.src_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  335. cfg.dst_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  336. cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  337. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  338. cfg.src_maxburst = DST_MAXBURST;
  339. cfg.dst_maxburst = DST_MAXBURST;
  340. /* IN */
  341. ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
  342. if (ret) {
  343. dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
  344. ret);
  345. return ret;
  346. }
  347. tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
  348. DMA_MEM_TO_DEV,
  349. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  350. if (!tx_in) {
  351. dev_err(dd->dev, "IN prep_slave_sg() failed\n");
  352. return -EINVAL;
  353. }
  354. /* No callback necessary */
  355. tx_in->callback_param = dd;
  356. /* OUT */
  357. ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
  358. if (ret) {
  359. dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
  360. ret);
  361. return ret;
  362. }
  363. tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, out_sg_len,
  364. DMA_DEV_TO_MEM,
  365. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  366. if (!tx_out) {
  367. dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
  368. return -EINVAL;
  369. }
  370. tx_out->callback = omap_aes_dma_out_callback;
  371. tx_out->callback_param = dd;
  372. dmaengine_submit(tx_in);
  373. dmaengine_submit(tx_out);
  374. dma_async_issue_pending(dd->dma_lch_in);
  375. dma_async_issue_pending(dd->dma_lch_out);
  376. /* start DMA */
  377. dd->pdata->trigger(dd, dd->total);
  378. return 0;
  379. }
  380. static int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
  381. {
  382. struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
  383. crypto_ablkcipher_reqtfm(dd->req));
  384. int err;
  385. pr_debug("total: %d\n", dd->total);
  386. err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  387. if (!err) {
  388. dev_err(dd->dev, "dma_map_sg() error\n");
  389. return -EINVAL;
  390. }
  391. err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len, DMA_FROM_DEVICE);
  392. if (!err) {
  393. dev_err(dd->dev, "dma_map_sg() error\n");
  394. return -EINVAL;
  395. }
  396. err = omap_aes_crypt_dma(tfm, dd->in_sg, dd->out_sg, dd->in_sg_len,
  397. dd->out_sg_len);
  398. if (err) {
  399. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  400. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  401. DMA_FROM_DEVICE);
  402. }
  403. return err;
  404. }
  405. static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
  406. {
  407. struct ablkcipher_request *req = dd->req;
  408. pr_debug("err: %d\n", err);
  409. dd->flags &= ~FLAGS_BUSY;
  410. req->base.complete(&req->base, err);
  411. }
  412. static int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
  413. {
  414. int err = 0;
  415. pr_debug("total: %d\n", dd->total);
  416. omap_aes_dma_stop(dd);
  417. dmaengine_terminate_all(dd->dma_lch_in);
  418. dmaengine_terminate_all(dd->dma_lch_out);
  419. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  420. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len, DMA_FROM_DEVICE);
  421. return err;
  422. }
  423. static int omap_aes_handle_queue(struct omap_aes_dev *dd,
  424. struct ablkcipher_request *req)
  425. {
  426. struct crypto_async_request *async_req, *backlog;
  427. struct omap_aes_ctx *ctx;
  428. struct omap_aes_reqctx *rctx;
  429. unsigned long flags;
  430. int err, ret = 0;
  431. spin_lock_irqsave(&dd->lock, flags);
  432. if (req)
  433. ret = ablkcipher_enqueue_request(&dd->queue, req);
  434. if (dd->flags & FLAGS_BUSY) {
  435. spin_unlock_irqrestore(&dd->lock, flags);
  436. return ret;
  437. }
  438. backlog = crypto_get_backlog(&dd->queue);
  439. async_req = crypto_dequeue_request(&dd->queue);
  440. if (async_req)
  441. dd->flags |= FLAGS_BUSY;
  442. spin_unlock_irqrestore(&dd->lock, flags);
  443. if (!async_req)
  444. return ret;
  445. if (backlog)
  446. backlog->complete(backlog, -EINPROGRESS);
  447. req = ablkcipher_request_cast(async_req);
  448. /* assign new request to device */
  449. dd->req = req;
  450. dd->total = req->nbytes;
  451. dd->in_sg = req->src;
  452. dd->out_sg = req->dst;
  453. dd->in_sg_len = scatterwalk_bytes_sglen(dd->in_sg, dd->total);
  454. dd->out_sg_len = scatterwalk_bytes_sglen(dd->out_sg, dd->total);
  455. BUG_ON(dd->in_sg_len < 0 || dd->out_sg_len < 0);
  456. rctx = ablkcipher_request_ctx(req);
  457. ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
  458. rctx->mode &= FLAGS_MODE_MASK;
  459. dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
  460. dd->ctx = ctx;
  461. ctx->dd = dd;
  462. err = omap_aes_write_ctrl(dd);
  463. if (!err)
  464. err = omap_aes_crypt_dma_start(dd);
  465. if (err) {
  466. /* aes_task will not finish it, so do it here */
  467. omap_aes_finish_req(dd, err);
  468. tasklet_schedule(&dd->queue_task);
  469. }
  470. return ret; /* return ret, which is enqueue return value */
  471. }
  472. static void omap_aes_done_task(unsigned long data)
  473. {
  474. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  475. pr_debug("enter done_task\n");
  476. dma_sync_sg_for_cpu(dd->dev, dd->in_sg, dd->in_sg_len, DMA_FROM_DEVICE);
  477. omap_aes_crypt_dma_stop(dd);
  478. omap_aes_finish_req(dd, 0);
  479. omap_aes_handle_queue(dd, NULL);
  480. pr_debug("exit\n");
  481. }
  482. static void omap_aes_queue_task(unsigned long data)
  483. {
  484. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  485. omap_aes_handle_queue(dd, NULL);
  486. }
  487. static int omap_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
  488. {
  489. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  490. crypto_ablkcipher_reqtfm(req));
  491. struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  492. struct omap_aes_dev *dd;
  493. pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
  494. !!(mode & FLAGS_ENCRYPT),
  495. !!(mode & FLAGS_CBC));
  496. if (!IS_ALIGNED(req->nbytes, AES_BLOCK_SIZE)) {
  497. pr_err("request size is not exact amount of AES blocks\n");
  498. return -EINVAL;
  499. }
  500. dd = omap_aes_find_dev(ctx);
  501. if (!dd)
  502. return -ENODEV;
  503. rctx->mode = mode;
  504. return omap_aes_handle_queue(dd, req);
  505. }
  506. /* ********************** ALG API ************************************ */
  507. static int omap_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  508. unsigned int keylen)
  509. {
  510. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  511. if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
  512. keylen != AES_KEYSIZE_256)
  513. return -EINVAL;
  514. pr_debug("enter, keylen: %d\n", keylen);
  515. memcpy(ctx->key, key, keylen);
  516. ctx->keylen = keylen;
  517. return 0;
  518. }
  519. static int omap_aes_ecb_encrypt(struct ablkcipher_request *req)
  520. {
  521. return omap_aes_crypt(req, FLAGS_ENCRYPT);
  522. }
  523. static int omap_aes_ecb_decrypt(struct ablkcipher_request *req)
  524. {
  525. return omap_aes_crypt(req, 0);
  526. }
  527. static int omap_aes_cbc_encrypt(struct ablkcipher_request *req)
  528. {
  529. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
  530. }
  531. static int omap_aes_cbc_decrypt(struct ablkcipher_request *req)
  532. {
  533. return omap_aes_crypt(req, FLAGS_CBC);
  534. }
  535. static int omap_aes_ctr_encrypt(struct ablkcipher_request *req)
  536. {
  537. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CTR);
  538. }
  539. static int omap_aes_ctr_decrypt(struct ablkcipher_request *req)
  540. {
  541. return omap_aes_crypt(req, FLAGS_CTR);
  542. }
  543. static int omap_aes_cra_init(struct crypto_tfm *tfm)
  544. {
  545. struct omap_aes_dev *dd = NULL;
  546. /* Find AES device, currently picks the first device */
  547. spin_lock_bh(&list_lock);
  548. list_for_each_entry(dd, &dev_list, list) {
  549. break;
  550. }
  551. spin_unlock_bh(&list_lock);
  552. pm_runtime_get_sync(dd->dev);
  553. tfm->crt_ablkcipher.reqsize = sizeof(struct omap_aes_reqctx);
  554. return 0;
  555. }
  556. static void omap_aes_cra_exit(struct crypto_tfm *tfm)
  557. {
  558. struct omap_aes_dev *dd = NULL;
  559. /* Find AES device, currently picks the first device */
  560. spin_lock_bh(&list_lock);
  561. list_for_each_entry(dd, &dev_list, list) {
  562. break;
  563. }
  564. spin_unlock_bh(&list_lock);
  565. pm_runtime_put_sync(dd->dev);
  566. }
  567. /* ********************** ALGS ************************************ */
  568. static struct crypto_alg algs_ecb_cbc[] = {
  569. {
  570. .cra_name = "ecb(aes)",
  571. .cra_driver_name = "ecb-aes-omap",
  572. .cra_priority = 100,
  573. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  574. CRYPTO_ALG_KERN_DRIVER_ONLY |
  575. CRYPTO_ALG_ASYNC,
  576. .cra_blocksize = AES_BLOCK_SIZE,
  577. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  578. .cra_alignmask = 0,
  579. .cra_type = &crypto_ablkcipher_type,
  580. .cra_module = THIS_MODULE,
  581. .cra_init = omap_aes_cra_init,
  582. .cra_exit = omap_aes_cra_exit,
  583. .cra_u.ablkcipher = {
  584. .min_keysize = AES_MIN_KEY_SIZE,
  585. .max_keysize = AES_MAX_KEY_SIZE,
  586. .setkey = omap_aes_setkey,
  587. .encrypt = omap_aes_ecb_encrypt,
  588. .decrypt = omap_aes_ecb_decrypt,
  589. }
  590. },
  591. {
  592. .cra_name = "cbc(aes)",
  593. .cra_driver_name = "cbc-aes-omap",
  594. .cra_priority = 100,
  595. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  596. CRYPTO_ALG_KERN_DRIVER_ONLY |
  597. CRYPTO_ALG_ASYNC,
  598. .cra_blocksize = AES_BLOCK_SIZE,
  599. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  600. .cra_alignmask = 0,
  601. .cra_type = &crypto_ablkcipher_type,
  602. .cra_module = THIS_MODULE,
  603. .cra_init = omap_aes_cra_init,
  604. .cra_exit = omap_aes_cra_exit,
  605. .cra_u.ablkcipher = {
  606. .min_keysize = AES_MIN_KEY_SIZE,
  607. .max_keysize = AES_MAX_KEY_SIZE,
  608. .ivsize = AES_BLOCK_SIZE,
  609. .setkey = omap_aes_setkey,
  610. .encrypt = omap_aes_cbc_encrypt,
  611. .decrypt = omap_aes_cbc_decrypt,
  612. }
  613. }
  614. };
  615. static struct crypto_alg algs_ctr[] = {
  616. {
  617. .cra_name = "ctr(aes)",
  618. .cra_driver_name = "ctr-aes-omap",
  619. .cra_priority = 100,
  620. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  621. CRYPTO_ALG_KERN_DRIVER_ONLY |
  622. CRYPTO_ALG_ASYNC,
  623. .cra_blocksize = AES_BLOCK_SIZE,
  624. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  625. .cra_alignmask = 0,
  626. .cra_type = &crypto_ablkcipher_type,
  627. .cra_module = THIS_MODULE,
  628. .cra_init = omap_aes_cra_init,
  629. .cra_exit = omap_aes_cra_exit,
  630. .cra_u.ablkcipher = {
  631. .min_keysize = AES_MIN_KEY_SIZE,
  632. .max_keysize = AES_MAX_KEY_SIZE,
  633. .geniv = "eseqiv",
  634. .ivsize = AES_BLOCK_SIZE,
  635. .setkey = omap_aes_setkey,
  636. .encrypt = omap_aes_ctr_encrypt,
  637. .decrypt = omap_aes_ctr_decrypt,
  638. }
  639. } ,
  640. };
  641. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc[] = {
  642. {
  643. .algs_list = algs_ecb_cbc,
  644. .size = ARRAY_SIZE(algs_ecb_cbc),
  645. },
  646. };
  647. static const struct omap_aes_pdata omap_aes_pdata_omap2 = {
  648. .algs_info = omap_aes_algs_info_ecb_cbc,
  649. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc),
  650. .trigger = omap_aes_dma_trigger_omap2,
  651. .key_ofs = 0x1c,
  652. .iv_ofs = 0x20,
  653. .ctrl_ofs = 0x30,
  654. .data_ofs = 0x34,
  655. .rev_ofs = 0x44,
  656. .mask_ofs = 0x48,
  657. .dma_enable_in = BIT(2),
  658. .dma_enable_out = BIT(3),
  659. .dma_start = BIT(5),
  660. .major_mask = 0xf0,
  661. .major_shift = 4,
  662. .minor_mask = 0x0f,
  663. .minor_shift = 0,
  664. };
  665. #ifdef CONFIG_OF
  666. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc_ctr[] = {
  667. {
  668. .algs_list = algs_ecb_cbc,
  669. .size = ARRAY_SIZE(algs_ecb_cbc),
  670. },
  671. {
  672. .algs_list = algs_ctr,
  673. .size = ARRAY_SIZE(algs_ctr),
  674. },
  675. };
  676. static const struct omap_aes_pdata omap_aes_pdata_omap3 = {
  677. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  678. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  679. .trigger = omap_aes_dma_trigger_omap2,
  680. .key_ofs = 0x1c,
  681. .iv_ofs = 0x20,
  682. .ctrl_ofs = 0x30,
  683. .data_ofs = 0x34,
  684. .rev_ofs = 0x44,
  685. .mask_ofs = 0x48,
  686. .dma_enable_in = BIT(2),
  687. .dma_enable_out = BIT(3),
  688. .dma_start = BIT(5),
  689. .major_mask = 0xf0,
  690. .major_shift = 4,
  691. .minor_mask = 0x0f,
  692. .minor_shift = 0,
  693. };
  694. static const struct omap_aes_pdata omap_aes_pdata_omap4 = {
  695. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  696. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  697. .trigger = omap_aes_dma_trigger_omap4,
  698. .key_ofs = 0x3c,
  699. .iv_ofs = 0x40,
  700. .ctrl_ofs = 0x50,
  701. .data_ofs = 0x60,
  702. .rev_ofs = 0x80,
  703. .mask_ofs = 0x84,
  704. .irq_status_ofs = 0x8c,
  705. .irq_enable_ofs = 0x90,
  706. .dma_enable_in = BIT(5),
  707. .dma_enable_out = BIT(6),
  708. .major_mask = 0x0700,
  709. .major_shift = 8,
  710. .minor_mask = 0x003f,
  711. .minor_shift = 0,
  712. };
  713. static const struct of_device_id omap_aes_of_match[] = {
  714. {
  715. .compatible = "ti,omap2-aes",
  716. .data = &omap_aes_pdata_omap2,
  717. },
  718. {
  719. .compatible = "ti,omap3-aes",
  720. .data = &omap_aes_pdata_omap3,
  721. },
  722. {
  723. .compatible = "ti,omap4-aes",
  724. .data = &omap_aes_pdata_omap4,
  725. },
  726. {},
  727. };
  728. MODULE_DEVICE_TABLE(of, omap_aes_of_match);
  729. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  730. struct device *dev, struct resource *res)
  731. {
  732. struct device_node *node = dev->of_node;
  733. const struct of_device_id *match;
  734. int err = 0;
  735. match = of_match_device(of_match_ptr(omap_aes_of_match), dev);
  736. if (!match) {
  737. dev_err(dev, "no compatible OF match\n");
  738. err = -EINVAL;
  739. goto err;
  740. }
  741. err = of_address_to_resource(node, 0, res);
  742. if (err < 0) {
  743. dev_err(dev, "can't translate OF node address\n");
  744. err = -EINVAL;
  745. goto err;
  746. }
  747. dd->dma_out = -1; /* Dummy value that's unused */
  748. dd->dma_in = -1; /* Dummy value that's unused */
  749. dd->pdata = match->data;
  750. err:
  751. return err;
  752. }
  753. #else
  754. static const struct of_device_id omap_aes_of_match[] = {
  755. {},
  756. };
  757. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  758. struct device *dev, struct resource *res)
  759. {
  760. return -EINVAL;
  761. }
  762. #endif
  763. static int omap_aes_get_res_pdev(struct omap_aes_dev *dd,
  764. struct platform_device *pdev, struct resource *res)
  765. {
  766. struct device *dev = &pdev->dev;
  767. struct resource *r;
  768. int err = 0;
  769. /* Get the base address */
  770. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  771. if (!r) {
  772. dev_err(dev, "no MEM resource info\n");
  773. err = -ENODEV;
  774. goto err;
  775. }
  776. memcpy(res, r, sizeof(*res));
  777. /* Get the DMA out channel */
  778. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  779. if (!r) {
  780. dev_err(dev, "no DMA out resource info\n");
  781. err = -ENODEV;
  782. goto err;
  783. }
  784. dd->dma_out = r->start;
  785. /* Get the DMA in channel */
  786. r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  787. if (!r) {
  788. dev_err(dev, "no DMA in resource info\n");
  789. err = -ENODEV;
  790. goto err;
  791. }
  792. dd->dma_in = r->start;
  793. /* Only OMAP2/3 can be non-DT */
  794. dd->pdata = &omap_aes_pdata_omap2;
  795. err:
  796. return err;
  797. }
  798. static int omap_aes_probe(struct platform_device *pdev)
  799. {
  800. struct device *dev = &pdev->dev;
  801. struct omap_aes_dev *dd;
  802. struct crypto_alg *algp;
  803. struct resource res;
  804. int err = -ENOMEM, i, j;
  805. u32 reg;
  806. dd = kzalloc(sizeof(struct omap_aes_dev), GFP_KERNEL);
  807. if (dd == NULL) {
  808. dev_err(dev, "unable to alloc data struct.\n");
  809. goto err_data;
  810. }
  811. dd->dev = dev;
  812. platform_set_drvdata(pdev, dd);
  813. spin_lock_init(&dd->lock);
  814. crypto_init_queue(&dd->queue, OMAP_AES_QUEUE_LENGTH);
  815. err = (dev->of_node) ? omap_aes_get_res_of(dd, dev, &res) :
  816. omap_aes_get_res_pdev(dd, pdev, &res);
  817. if (err)
  818. goto err_res;
  819. dd->io_base = devm_ioremap_resource(dev, &res);
  820. if (IS_ERR(dd->io_base)) {
  821. err = PTR_ERR(dd->io_base);
  822. goto err_res;
  823. }
  824. dd->phys_base = res.start;
  825. pm_runtime_enable(dev);
  826. pm_runtime_get_sync(dev);
  827. omap_aes_dma_stop(dd);
  828. reg = omap_aes_read(dd, AES_REG_REV(dd));
  829. pm_runtime_put_sync(dev);
  830. dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
  831. (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
  832. (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  833. tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
  834. tasklet_init(&dd->queue_task, omap_aes_queue_task, (unsigned long)dd);
  835. err = omap_aes_dma_init(dd);
  836. if (err)
  837. goto err_dma;
  838. INIT_LIST_HEAD(&dd->list);
  839. spin_lock(&list_lock);
  840. list_add_tail(&dd->list, &dev_list);
  841. spin_unlock(&list_lock);
  842. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  843. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  844. algp = &dd->pdata->algs_info[i].algs_list[j];
  845. pr_debug("reg alg: %s\n", algp->cra_name);
  846. INIT_LIST_HEAD(&algp->cra_list);
  847. err = crypto_register_alg(algp);
  848. if (err)
  849. goto err_algs;
  850. dd->pdata->algs_info[i].registered++;
  851. }
  852. }
  853. return 0;
  854. err_algs:
  855. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  856. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  857. crypto_unregister_alg(
  858. &dd->pdata->algs_info[i].algs_list[j]);
  859. omap_aes_dma_cleanup(dd);
  860. err_dma:
  861. tasklet_kill(&dd->done_task);
  862. tasklet_kill(&dd->queue_task);
  863. pm_runtime_disable(dev);
  864. err_res:
  865. kfree(dd);
  866. dd = NULL;
  867. err_data:
  868. dev_err(dev, "initialization failed.\n");
  869. return err;
  870. }
  871. static int omap_aes_remove(struct platform_device *pdev)
  872. {
  873. struct omap_aes_dev *dd = platform_get_drvdata(pdev);
  874. int i, j;
  875. if (!dd)
  876. return -ENODEV;
  877. spin_lock(&list_lock);
  878. list_del(&dd->list);
  879. spin_unlock(&list_lock);
  880. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  881. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  882. crypto_unregister_alg(
  883. &dd->pdata->algs_info[i].algs_list[j]);
  884. tasklet_kill(&dd->done_task);
  885. tasklet_kill(&dd->queue_task);
  886. omap_aes_dma_cleanup(dd);
  887. pm_runtime_disable(dd->dev);
  888. kfree(dd);
  889. dd = NULL;
  890. return 0;
  891. }
  892. #ifdef CONFIG_PM_SLEEP
  893. static int omap_aes_suspend(struct device *dev)
  894. {
  895. pm_runtime_put_sync(dev);
  896. return 0;
  897. }
  898. static int omap_aes_resume(struct device *dev)
  899. {
  900. pm_runtime_get_sync(dev);
  901. return 0;
  902. }
  903. #endif
  904. static const struct dev_pm_ops omap_aes_pm_ops = {
  905. SET_SYSTEM_SLEEP_PM_OPS(omap_aes_suspend, omap_aes_resume)
  906. };
  907. static struct platform_driver omap_aes_driver = {
  908. .probe = omap_aes_probe,
  909. .remove = omap_aes_remove,
  910. .driver = {
  911. .name = "omap-aes",
  912. .owner = THIS_MODULE,
  913. .pm = &omap_aes_pm_ops,
  914. .of_match_table = omap_aes_of_match,
  915. },
  916. };
  917. module_platform_driver(omap_aes_driver);
  918. MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
  919. MODULE_LICENSE("GPL v2");
  920. MODULE_AUTHOR("Dmitry Kasatkin");