shpchp.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342
  1. /*
  2. * Standard Hot Plug Controller Driver
  3. *
  4. * Copyright (C) 1995,2001 Compaq Computer Corporation
  5. * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
  6. * Copyright (C) 2001 IBM
  7. * Copyright (C) 2003-2004 Intel Corporation
  8. *
  9. * All rights reserved.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  19. * NON INFRINGEMENT. See the GNU General Public License for more
  20. * details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
  27. *
  28. */
  29. #ifndef _SHPCHP_H
  30. #define _SHPCHP_H
  31. #include <linux/types.h>
  32. #include <linux/pci.h>
  33. #include <linux/pci_hotplug.h>
  34. #include <linux/delay.h>
  35. #include <linux/sched.h> /* signal_pending(), struct timer_list */
  36. #include <linux/mutex.h>
  37. #if !defined(MODULE)
  38. #define MY_NAME "shpchp"
  39. #else
  40. #define MY_NAME THIS_MODULE->name
  41. #endif
  42. extern int shpchp_poll_mode;
  43. extern int shpchp_poll_time;
  44. extern int shpchp_debug;
  45. extern struct workqueue_struct *shpchp_wq;
  46. #define dbg(format, arg...) \
  47. do { \
  48. if (shpchp_debug) \
  49. printk("%s: " format, MY_NAME , ## arg); \
  50. } while (0)
  51. #define err(format, arg...) \
  52. printk(KERN_ERR "%s: " format, MY_NAME , ## arg)
  53. #define info(format, arg...) \
  54. printk(KERN_INFO "%s: " format, MY_NAME , ## arg)
  55. #define warn(format, arg...) \
  56. printk(KERN_WARNING "%s: " format, MY_NAME , ## arg)
  57. #define SLOT_NAME_SIZE 10
  58. struct slot {
  59. u8 bus;
  60. u8 device;
  61. u16 status;
  62. u32 number;
  63. u8 is_a_board;
  64. u8 state;
  65. u8 presence_save;
  66. u8 pwr_save;
  67. struct controller *ctrl;
  68. struct hpc_ops *hpc_ops;
  69. struct hotplug_slot *hotplug_slot;
  70. struct list_head slot_list;
  71. struct delayed_work work; /* work for button event */
  72. struct mutex lock;
  73. u8 hp_slot;
  74. };
  75. struct event_info {
  76. u32 event_type;
  77. struct slot *p_slot;
  78. struct work_struct work;
  79. };
  80. struct controller {
  81. struct mutex crit_sect; /* critical section mutex */
  82. struct mutex cmd_lock; /* command lock */
  83. int num_slots; /* Number of slots on ctlr */
  84. int slot_num_inc; /* 1 or -1 */
  85. struct pci_dev *pci_dev;
  86. struct list_head slot_list;
  87. struct hpc_ops *hpc_ops;
  88. wait_queue_head_t queue; /* sleep & wake process */
  89. u8 slot_device_offset;
  90. u32 pcix_misc2_reg; /* for amd pogo errata */
  91. u32 first_slot; /* First physical slot number */
  92. u32 cap_offset;
  93. unsigned long mmio_base;
  94. unsigned long mmio_size;
  95. void __iomem *creg;
  96. struct timer_list poll_timer;
  97. };
  98. /* Define AMD SHPC ID */
  99. #define PCI_DEVICE_ID_AMD_GOLAM_7450 0x7450
  100. #define PCI_DEVICE_ID_AMD_POGO_7458 0x7458
  101. /* AMD PCIX bridge registers */
  102. #define PCIX_MEM_BASE_LIMIT_OFFSET 0x1C
  103. #define PCIX_MISCII_OFFSET 0x48
  104. #define PCIX_MISC_BRIDGE_ERRORS_OFFSET 0x80
  105. /* AMD PCIX_MISCII masks and offsets */
  106. #define PERRNONFATALENABLE_MASK 0x00040000
  107. #define PERRFATALENABLE_MASK 0x00080000
  108. #define PERRFLOODENABLE_MASK 0x00100000
  109. #define SERRNONFATALENABLE_MASK 0x00200000
  110. #define SERRFATALENABLE_MASK 0x00400000
  111. /* AMD PCIX_MISC_BRIDGE_ERRORS masks and offsets */
  112. #define PERR_OBSERVED_MASK 0x00000001
  113. /* AMD PCIX_MEM_BASE_LIMIT masks */
  114. #define RSE_MASK 0x40000000
  115. #define INT_BUTTON_IGNORE 0
  116. #define INT_PRESENCE_ON 1
  117. #define INT_PRESENCE_OFF 2
  118. #define INT_SWITCH_CLOSE 3
  119. #define INT_SWITCH_OPEN 4
  120. #define INT_POWER_FAULT 5
  121. #define INT_POWER_FAULT_CLEAR 6
  122. #define INT_BUTTON_PRESS 7
  123. #define INT_BUTTON_RELEASE 8
  124. #define INT_BUTTON_CANCEL 9
  125. #define STATIC_STATE 0
  126. #define BLINKINGON_STATE 1
  127. #define BLINKINGOFF_STATE 2
  128. #define POWERON_STATE 3
  129. #define POWEROFF_STATE 4
  130. /* Error messages */
  131. #define INTERLOCK_OPEN 0x00000002
  132. #define ADD_NOT_SUPPORTED 0x00000003
  133. #define CARD_FUNCTIONING 0x00000005
  134. #define ADAPTER_NOT_SAME 0x00000006
  135. #define NO_ADAPTER_PRESENT 0x00000009
  136. #define NOT_ENOUGH_RESOURCES 0x0000000B
  137. #define DEVICE_TYPE_NOT_SUPPORTED 0x0000000C
  138. #define WRONG_BUS_FREQUENCY 0x0000000D
  139. #define POWER_FAILURE 0x0000000E
  140. extern int __must_check shpchp_create_ctrl_files(struct controller *ctrl);
  141. extern void shpchp_remove_ctrl_files(struct controller *ctrl);
  142. extern int shpchp_sysfs_enable_slot(struct slot *slot);
  143. extern int shpchp_sysfs_disable_slot(struct slot *slot);
  144. extern u8 shpchp_handle_attention_button(u8 hp_slot, struct controller *ctrl);
  145. extern u8 shpchp_handle_switch_change(u8 hp_slot, struct controller *ctrl);
  146. extern u8 shpchp_handle_presence_change(u8 hp_slot, struct controller *ctrl);
  147. extern u8 shpchp_handle_power_fault(u8 hp_slot, struct controller *ctrl);
  148. extern int shpchp_configure_device(struct slot *p_slot);
  149. extern int shpchp_unconfigure_device(struct slot *p_slot);
  150. extern void cleanup_slots(struct controller *ctrl);
  151. extern void shpchp_queue_pushbutton_work(struct work_struct *work);
  152. extern int shpc_init( struct controller *ctrl, struct pci_dev *pdev);
  153. static inline const char *slot_name(struct slot *slot)
  154. {
  155. return hotplug_slot_name(slot->hotplug_slot);
  156. }
  157. #ifdef CONFIG_ACPI
  158. #include <linux/pci-acpi.h>
  159. static inline int get_hp_params_from_firmware(struct pci_dev *dev,
  160. struct hotplug_params *hpp)
  161. {
  162. if (ACPI_FAILURE(acpi_get_hp_params_from_firmware(dev->bus, hpp)))
  163. return -ENODEV;
  164. return 0;
  165. }
  166. static inline int get_hp_hw_control_from_firmware(struct pci_dev *dev)
  167. {
  168. u32 flags = OSC_SHPC_NATIVE_HP_CONTROL;
  169. return acpi_get_hp_hw_control_from_firmware(dev, flags);
  170. }
  171. #else
  172. #define get_hp_params_from_firmware(dev, hpp) (-ENODEV)
  173. #define get_hp_hw_control_from_firmware(dev) (0)
  174. #endif
  175. struct ctrl_reg {
  176. volatile u32 base_offset;
  177. volatile u32 slot_avail1;
  178. volatile u32 slot_avail2;
  179. volatile u32 slot_config;
  180. volatile u16 sec_bus_config;
  181. volatile u8 msi_ctrl;
  182. volatile u8 prog_interface;
  183. volatile u16 cmd;
  184. volatile u16 cmd_status;
  185. volatile u32 intr_loc;
  186. volatile u32 serr_loc;
  187. volatile u32 serr_intr_enable;
  188. volatile u32 slot1;
  189. } __attribute__ ((packed));
  190. /* offsets to the controller registers based on the above structure layout */
  191. enum ctrl_offsets {
  192. BASE_OFFSET = offsetof(struct ctrl_reg, base_offset),
  193. SLOT_AVAIL1 = offsetof(struct ctrl_reg, slot_avail1),
  194. SLOT_AVAIL2 = offsetof(struct ctrl_reg, slot_avail2),
  195. SLOT_CONFIG = offsetof(struct ctrl_reg, slot_config),
  196. SEC_BUS_CONFIG = offsetof(struct ctrl_reg, sec_bus_config),
  197. MSI_CTRL = offsetof(struct ctrl_reg, msi_ctrl),
  198. PROG_INTERFACE = offsetof(struct ctrl_reg, prog_interface),
  199. CMD = offsetof(struct ctrl_reg, cmd),
  200. CMD_STATUS = offsetof(struct ctrl_reg, cmd_status),
  201. INTR_LOC = offsetof(struct ctrl_reg, intr_loc),
  202. SERR_LOC = offsetof(struct ctrl_reg, serr_loc),
  203. SERR_INTR_ENABLE = offsetof(struct ctrl_reg, serr_intr_enable),
  204. SLOT1 = offsetof(struct ctrl_reg, slot1),
  205. };
  206. static inline struct slot *get_slot(struct hotplug_slot *hotplug_slot)
  207. {
  208. return hotplug_slot->private;
  209. }
  210. static inline struct slot *shpchp_find_slot(struct controller *ctrl, u8 device)
  211. {
  212. struct slot *slot;
  213. list_for_each_entry(slot, &ctrl->slot_list, slot_list) {
  214. if (slot->device == device)
  215. return slot;
  216. }
  217. err("%s: slot (device=0x%x) not found\n", __func__, device);
  218. return NULL;
  219. }
  220. static inline void amd_pogo_errata_save_misc_reg(struct slot *p_slot)
  221. {
  222. u32 pcix_misc2_temp;
  223. /* save MiscII register */
  224. pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, &pcix_misc2_temp);
  225. p_slot->ctrl->pcix_misc2_reg = pcix_misc2_temp;
  226. /* clear SERR/PERR enable bits */
  227. pcix_misc2_temp &= ~SERRFATALENABLE_MASK;
  228. pcix_misc2_temp &= ~SERRNONFATALENABLE_MASK;
  229. pcix_misc2_temp &= ~PERRFLOODENABLE_MASK;
  230. pcix_misc2_temp &= ~PERRFATALENABLE_MASK;
  231. pcix_misc2_temp &= ~PERRNONFATALENABLE_MASK;
  232. pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, pcix_misc2_temp);
  233. }
  234. static inline void amd_pogo_errata_restore_misc_reg(struct slot *p_slot)
  235. {
  236. u32 pcix_misc2_temp;
  237. u32 pcix_bridge_errors_reg;
  238. u32 pcix_mem_base_reg;
  239. u8 perr_set;
  240. u8 rse_set;
  241. /* write-one-to-clear Bridge_Errors[ PERR_OBSERVED ] */
  242. pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MISC_BRIDGE_ERRORS_OFFSET, &pcix_bridge_errors_reg);
  243. perr_set = pcix_bridge_errors_reg & PERR_OBSERVED_MASK;
  244. if (perr_set) {
  245. dbg ("%s W1C: Bridge_Errors[ PERR_OBSERVED = %08X]\n",__func__ , perr_set);
  246. pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISC_BRIDGE_ERRORS_OFFSET, perr_set);
  247. }
  248. /* write-one-to-clear Memory_Base_Limit[ RSE ] */
  249. pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MEM_BASE_LIMIT_OFFSET, &pcix_mem_base_reg);
  250. rse_set = pcix_mem_base_reg & RSE_MASK;
  251. if (rse_set) {
  252. dbg ("%s W1C: Memory_Base_Limit[ RSE ]\n",__func__ );
  253. pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MEM_BASE_LIMIT_OFFSET, rse_set);
  254. }
  255. /* restore MiscII register */
  256. pci_read_config_dword( p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, &pcix_misc2_temp );
  257. if (p_slot->ctrl->pcix_misc2_reg & SERRFATALENABLE_MASK)
  258. pcix_misc2_temp |= SERRFATALENABLE_MASK;
  259. else
  260. pcix_misc2_temp &= ~SERRFATALENABLE_MASK;
  261. if (p_slot->ctrl->pcix_misc2_reg & SERRNONFATALENABLE_MASK)
  262. pcix_misc2_temp |= SERRNONFATALENABLE_MASK;
  263. else
  264. pcix_misc2_temp &= ~SERRNONFATALENABLE_MASK;
  265. if (p_slot->ctrl->pcix_misc2_reg & PERRFLOODENABLE_MASK)
  266. pcix_misc2_temp |= PERRFLOODENABLE_MASK;
  267. else
  268. pcix_misc2_temp &= ~PERRFLOODENABLE_MASK;
  269. if (p_slot->ctrl->pcix_misc2_reg & PERRFATALENABLE_MASK)
  270. pcix_misc2_temp |= PERRFATALENABLE_MASK;
  271. else
  272. pcix_misc2_temp &= ~PERRFATALENABLE_MASK;
  273. if (p_slot->ctrl->pcix_misc2_reg & PERRNONFATALENABLE_MASK)
  274. pcix_misc2_temp |= PERRNONFATALENABLE_MASK;
  275. else
  276. pcix_misc2_temp &= ~PERRNONFATALENABLE_MASK;
  277. pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, pcix_misc2_temp);
  278. }
  279. struct hpc_ops {
  280. int (*power_on_slot)(struct slot *slot);
  281. int (*slot_enable)(struct slot *slot);
  282. int (*slot_disable)(struct slot *slot);
  283. int (*set_bus_speed_mode)(struct slot *slot, enum pci_bus_speed speed);
  284. int (*get_power_status)(struct slot *slot, u8 *status);
  285. int (*get_attention_status)(struct slot *slot, u8 *status);
  286. int (*set_attention_status)(struct slot *slot, u8 status);
  287. int (*get_latch_status)(struct slot *slot, u8 *status);
  288. int (*get_adapter_status)(struct slot *slot, u8 *status);
  289. int (*get_max_bus_speed)(struct slot *slot, enum pci_bus_speed *speed);
  290. int (*get_cur_bus_speed)(struct slot *slot, enum pci_bus_speed *speed);
  291. int (*get_adapter_speed)(struct slot *slot, enum pci_bus_speed *speed);
  292. int (*get_mode1_ECC_cap)(struct slot *slot, u8 *mode);
  293. int (*get_prog_int)(struct slot *slot, u8 *prog_int);
  294. int (*query_power_fault)(struct slot *slot);
  295. void (*green_led_on)(struct slot *slot);
  296. void (*green_led_off)(struct slot *slot);
  297. void (*green_led_blink)(struct slot *slot);
  298. void (*release_ctlr)(struct controller *ctrl);
  299. int (*check_cmd_status)(struct controller *ctrl);
  300. };
  301. #endif /* _SHPCHP_H */