intel_display.c 274 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/module.h>
  28. #include <linux/input.h>
  29. #include <linux/i2c.h>
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/drm_edid.h>
  34. #include <drm/drmP.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. #include "i915_trace.h"
  39. #include <drm/drm_dp_helper.h>
  40. #include <drm/drm_crtc_helper.h>
  41. #include <linux/dma_remapping.h>
  42. bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
  43. static void intel_increase_pllclock(struct drm_crtc *crtc);
  44. static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
  45. typedef struct {
  46. int min, max;
  47. } intel_range_t;
  48. typedef struct {
  49. int dot_limit;
  50. int p2_slow, p2_fast;
  51. } intel_p2_t;
  52. #define INTEL_P2_NUM 2
  53. typedef struct intel_limit intel_limit_t;
  54. struct intel_limit {
  55. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  56. intel_p2_t p2;
  57. };
  58. /* FDI */
  59. #define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
  60. int
  61. intel_pch_rawclk(struct drm_device *dev)
  62. {
  63. struct drm_i915_private *dev_priv = dev->dev_private;
  64. WARN_ON(!HAS_PCH_SPLIT(dev));
  65. return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
  66. }
  67. static inline u32 /* units of 100MHz */
  68. intel_fdi_link_freq(struct drm_device *dev)
  69. {
  70. if (IS_GEN5(dev)) {
  71. struct drm_i915_private *dev_priv = dev->dev_private;
  72. return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
  73. } else
  74. return 27;
  75. }
  76. static const intel_limit_t intel_limits_i8xx_dvo = {
  77. .dot = { .min = 25000, .max = 350000 },
  78. .vco = { .min = 930000, .max = 1400000 },
  79. .n = { .min = 3, .max = 16 },
  80. .m = { .min = 96, .max = 140 },
  81. .m1 = { .min = 18, .max = 26 },
  82. .m2 = { .min = 6, .max = 16 },
  83. .p = { .min = 4, .max = 128 },
  84. .p1 = { .min = 2, .max = 33 },
  85. .p2 = { .dot_limit = 165000,
  86. .p2_slow = 4, .p2_fast = 2 },
  87. };
  88. static const intel_limit_t intel_limits_i8xx_lvds = {
  89. .dot = { .min = 25000, .max = 350000 },
  90. .vco = { .min = 930000, .max = 1400000 },
  91. .n = { .min = 3, .max = 16 },
  92. .m = { .min = 96, .max = 140 },
  93. .m1 = { .min = 18, .max = 26 },
  94. .m2 = { .min = 6, .max = 16 },
  95. .p = { .min = 4, .max = 128 },
  96. .p1 = { .min = 1, .max = 6 },
  97. .p2 = { .dot_limit = 165000,
  98. .p2_slow = 14, .p2_fast = 7 },
  99. };
  100. static const intel_limit_t intel_limits_i9xx_sdvo = {
  101. .dot = { .min = 20000, .max = 400000 },
  102. .vco = { .min = 1400000, .max = 2800000 },
  103. .n = { .min = 1, .max = 6 },
  104. .m = { .min = 70, .max = 120 },
  105. .m1 = { .min = 8, .max = 18 },
  106. .m2 = { .min = 3, .max = 7 },
  107. .p = { .min = 5, .max = 80 },
  108. .p1 = { .min = 1, .max = 8 },
  109. .p2 = { .dot_limit = 200000,
  110. .p2_slow = 10, .p2_fast = 5 },
  111. };
  112. static const intel_limit_t intel_limits_i9xx_lvds = {
  113. .dot = { .min = 20000, .max = 400000 },
  114. .vco = { .min = 1400000, .max = 2800000 },
  115. .n = { .min = 1, .max = 6 },
  116. .m = { .min = 70, .max = 120 },
  117. .m1 = { .min = 8, .max = 18 },
  118. .m2 = { .min = 3, .max = 7 },
  119. .p = { .min = 7, .max = 98 },
  120. .p1 = { .min = 1, .max = 8 },
  121. .p2 = { .dot_limit = 112000,
  122. .p2_slow = 14, .p2_fast = 7 },
  123. };
  124. static const intel_limit_t intel_limits_g4x_sdvo = {
  125. .dot = { .min = 25000, .max = 270000 },
  126. .vco = { .min = 1750000, .max = 3500000},
  127. .n = { .min = 1, .max = 4 },
  128. .m = { .min = 104, .max = 138 },
  129. .m1 = { .min = 17, .max = 23 },
  130. .m2 = { .min = 5, .max = 11 },
  131. .p = { .min = 10, .max = 30 },
  132. .p1 = { .min = 1, .max = 3},
  133. .p2 = { .dot_limit = 270000,
  134. .p2_slow = 10,
  135. .p2_fast = 10
  136. },
  137. };
  138. static const intel_limit_t intel_limits_g4x_hdmi = {
  139. .dot = { .min = 22000, .max = 400000 },
  140. .vco = { .min = 1750000, .max = 3500000},
  141. .n = { .min = 1, .max = 4 },
  142. .m = { .min = 104, .max = 138 },
  143. .m1 = { .min = 16, .max = 23 },
  144. .m2 = { .min = 5, .max = 11 },
  145. .p = { .min = 5, .max = 80 },
  146. .p1 = { .min = 1, .max = 8},
  147. .p2 = { .dot_limit = 165000,
  148. .p2_slow = 10, .p2_fast = 5 },
  149. };
  150. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  151. .dot = { .min = 20000, .max = 115000 },
  152. .vco = { .min = 1750000, .max = 3500000 },
  153. .n = { .min = 1, .max = 3 },
  154. .m = { .min = 104, .max = 138 },
  155. .m1 = { .min = 17, .max = 23 },
  156. .m2 = { .min = 5, .max = 11 },
  157. .p = { .min = 28, .max = 112 },
  158. .p1 = { .min = 2, .max = 8 },
  159. .p2 = { .dot_limit = 0,
  160. .p2_slow = 14, .p2_fast = 14
  161. },
  162. };
  163. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  164. .dot = { .min = 80000, .max = 224000 },
  165. .vco = { .min = 1750000, .max = 3500000 },
  166. .n = { .min = 1, .max = 3 },
  167. .m = { .min = 104, .max = 138 },
  168. .m1 = { .min = 17, .max = 23 },
  169. .m2 = { .min = 5, .max = 11 },
  170. .p = { .min = 14, .max = 42 },
  171. .p1 = { .min = 2, .max = 6 },
  172. .p2 = { .dot_limit = 0,
  173. .p2_slow = 7, .p2_fast = 7
  174. },
  175. };
  176. static const intel_limit_t intel_limits_pineview_sdvo = {
  177. .dot = { .min = 20000, .max = 400000},
  178. .vco = { .min = 1700000, .max = 3500000 },
  179. /* Pineview's Ncounter is a ring counter */
  180. .n = { .min = 3, .max = 6 },
  181. .m = { .min = 2, .max = 256 },
  182. /* Pineview only has one combined m divider, which we treat as m2. */
  183. .m1 = { .min = 0, .max = 0 },
  184. .m2 = { .min = 0, .max = 254 },
  185. .p = { .min = 5, .max = 80 },
  186. .p1 = { .min = 1, .max = 8 },
  187. .p2 = { .dot_limit = 200000,
  188. .p2_slow = 10, .p2_fast = 5 },
  189. };
  190. static const intel_limit_t intel_limits_pineview_lvds = {
  191. .dot = { .min = 20000, .max = 400000 },
  192. .vco = { .min = 1700000, .max = 3500000 },
  193. .n = { .min = 3, .max = 6 },
  194. .m = { .min = 2, .max = 256 },
  195. .m1 = { .min = 0, .max = 0 },
  196. .m2 = { .min = 0, .max = 254 },
  197. .p = { .min = 7, .max = 112 },
  198. .p1 = { .min = 1, .max = 8 },
  199. .p2 = { .dot_limit = 112000,
  200. .p2_slow = 14, .p2_fast = 14 },
  201. };
  202. /* Ironlake / Sandybridge
  203. *
  204. * We calculate clock using (register_value + 2) for N/M1/M2, so here
  205. * the range value for them is (actual_value - 2).
  206. */
  207. static const intel_limit_t intel_limits_ironlake_dac = {
  208. .dot = { .min = 25000, .max = 350000 },
  209. .vco = { .min = 1760000, .max = 3510000 },
  210. .n = { .min = 1, .max = 5 },
  211. .m = { .min = 79, .max = 127 },
  212. .m1 = { .min = 12, .max = 22 },
  213. .m2 = { .min = 5, .max = 9 },
  214. .p = { .min = 5, .max = 80 },
  215. .p1 = { .min = 1, .max = 8 },
  216. .p2 = { .dot_limit = 225000,
  217. .p2_slow = 10, .p2_fast = 5 },
  218. };
  219. static const intel_limit_t intel_limits_ironlake_single_lvds = {
  220. .dot = { .min = 25000, .max = 350000 },
  221. .vco = { .min = 1760000, .max = 3510000 },
  222. .n = { .min = 1, .max = 3 },
  223. .m = { .min = 79, .max = 118 },
  224. .m1 = { .min = 12, .max = 22 },
  225. .m2 = { .min = 5, .max = 9 },
  226. .p = { .min = 28, .max = 112 },
  227. .p1 = { .min = 2, .max = 8 },
  228. .p2 = { .dot_limit = 225000,
  229. .p2_slow = 14, .p2_fast = 14 },
  230. };
  231. static const intel_limit_t intel_limits_ironlake_dual_lvds = {
  232. .dot = { .min = 25000, .max = 350000 },
  233. .vco = { .min = 1760000, .max = 3510000 },
  234. .n = { .min = 1, .max = 3 },
  235. .m = { .min = 79, .max = 127 },
  236. .m1 = { .min = 12, .max = 22 },
  237. .m2 = { .min = 5, .max = 9 },
  238. .p = { .min = 14, .max = 56 },
  239. .p1 = { .min = 2, .max = 8 },
  240. .p2 = { .dot_limit = 225000,
  241. .p2_slow = 7, .p2_fast = 7 },
  242. };
  243. /* LVDS 100mhz refclk limits. */
  244. static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
  245. .dot = { .min = 25000, .max = 350000 },
  246. .vco = { .min = 1760000, .max = 3510000 },
  247. .n = { .min = 1, .max = 2 },
  248. .m = { .min = 79, .max = 126 },
  249. .m1 = { .min = 12, .max = 22 },
  250. .m2 = { .min = 5, .max = 9 },
  251. .p = { .min = 28, .max = 112 },
  252. .p1 = { .min = 2, .max = 8 },
  253. .p2 = { .dot_limit = 225000,
  254. .p2_slow = 14, .p2_fast = 14 },
  255. };
  256. static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
  257. .dot = { .min = 25000, .max = 350000 },
  258. .vco = { .min = 1760000, .max = 3510000 },
  259. .n = { .min = 1, .max = 3 },
  260. .m = { .min = 79, .max = 126 },
  261. .m1 = { .min = 12, .max = 22 },
  262. .m2 = { .min = 5, .max = 9 },
  263. .p = { .min = 14, .max = 42 },
  264. .p1 = { .min = 2, .max = 6 },
  265. .p2 = { .dot_limit = 225000,
  266. .p2_slow = 7, .p2_fast = 7 },
  267. };
  268. static const intel_limit_t intel_limits_vlv_dac = {
  269. .dot = { .min = 25000, .max = 270000 },
  270. .vco = { .min = 4000000, .max = 6000000 },
  271. .n = { .min = 1, .max = 7 },
  272. .m = { .min = 22, .max = 450 }, /* guess */
  273. .m1 = { .min = 2, .max = 3 },
  274. .m2 = { .min = 11, .max = 156 },
  275. .p = { .min = 10, .max = 30 },
  276. .p1 = { .min = 1, .max = 3 },
  277. .p2 = { .dot_limit = 270000,
  278. .p2_slow = 2, .p2_fast = 20 },
  279. };
  280. static const intel_limit_t intel_limits_vlv_hdmi = {
  281. .dot = { .min = 25000, .max = 270000 },
  282. .vco = { .min = 4000000, .max = 6000000 },
  283. .n = { .min = 1, .max = 7 },
  284. .m = { .min = 60, .max = 300 }, /* guess */
  285. .m1 = { .min = 2, .max = 3 },
  286. .m2 = { .min = 11, .max = 156 },
  287. .p = { .min = 10, .max = 30 },
  288. .p1 = { .min = 2, .max = 3 },
  289. .p2 = { .dot_limit = 270000,
  290. .p2_slow = 2, .p2_fast = 20 },
  291. };
  292. static const intel_limit_t intel_limits_vlv_dp = {
  293. .dot = { .min = 25000, .max = 270000 },
  294. .vco = { .min = 4000000, .max = 6000000 },
  295. .n = { .min = 1, .max = 7 },
  296. .m = { .min = 22, .max = 450 },
  297. .m1 = { .min = 2, .max = 3 },
  298. .m2 = { .min = 11, .max = 156 },
  299. .p = { .min = 10, .max = 30 },
  300. .p1 = { .min = 1, .max = 3 },
  301. .p2 = { .dot_limit = 270000,
  302. .p2_slow = 2, .p2_fast = 20 },
  303. };
  304. static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
  305. int refclk)
  306. {
  307. struct drm_device *dev = crtc->dev;
  308. const intel_limit_t *limit;
  309. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  310. if (intel_is_dual_link_lvds(dev)) {
  311. if (refclk == 100000)
  312. limit = &intel_limits_ironlake_dual_lvds_100m;
  313. else
  314. limit = &intel_limits_ironlake_dual_lvds;
  315. } else {
  316. if (refclk == 100000)
  317. limit = &intel_limits_ironlake_single_lvds_100m;
  318. else
  319. limit = &intel_limits_ironlake_single_lvds;
  320. }
  321. } else
  322. limit = &intel_limits_ironlake_dac;
  323. return limit;
  324. }
  325. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  326. {
  327. struct drm_device *dev = crtc->dev;
  328. const intel_limit_t *limit;
  329. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  330. if (intel_is_dual_link_lvds(dev))
  331. limit = &intel_limits_g4x_dual_channel_lvds;
  332. else
  333. limit = &intel_limits_g4x_single_channel_lvds;
  334. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  335. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  336. limit = &intel_limits_g4x_hdmi;
  337. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  338. limit = &intel_limits_g4x_sdvo;
  339. } else /* The option is for other outputs */
  340. limit = &intel_limits_i9xx_sdvo;
  341. return limit;
  342. }
  343. static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
  344. {
  345. struct drm_device *dev = crtc->dev;
  346. const intel_limit_t *limit;
  347. if (HAS_PCH_SPLIT(dev))
  348. limit = intel_ironlake_limit(crtc, refclk);
  349. else if (IS_G4X(dev)) {
  350. limit = intel_g4x_limit(crtc);
  351. } else if (IS_PINEVIEW(dev)) {
  352. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  353. limit = &intel_limits_pineview_lvds;
  354. else
  355. limit = &intel_limits_pineview_sdvo;
  356. } else if (IS_VALLEYVIEW(dev)) {
  357. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
  358. limit = &intel_limits_vlv_dac;
  359. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
  360. limit = &intel_limits_vlv_hdmi;
  361. else
  362. limit = &intel_limits_vlv_dp;
  363. } else if (!IS_GEN2(dev)) {
  364. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  365. limit = &intel_limits_i9xx_lvds;
  366. else
  367. limit = &intel_limits_i9xx_sdvo;
  368. } else {
  369. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  370. limit = &intel_limits_i8xx_lvds;
  371. else
  372. limit = &intel_limits_i8xx_dvo;
  373. }
  374. return limit;
  375. }
  376. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  377. static void pineview_clock(int refclk, intel_clock_t *clock)
  378. {
  379. clock->m = clock->m2 + 2;
  380. clock->p = clock->p1 * clock->p2;
  381. clock->vco = refclk * clock->m / clock->n;
  382. clock->dot = clock->vco / clock->p;
  383. }
  384. static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
  385. {
  386. return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
  387. }
  388. static void i9xx_clock(int refclk, intel_clock_t *clock)
  389. {
  390. clock->m = i9xx_dpll_compute_m(clock);
  391. clock->p = clock->p1 * clock->p2;
  392. clock->vco = refclk * clock->m / (clock->n + 2);
  393. clock->dot = clock->vco / clock->p;
  394. }
  395. /**
  396. * Returns whether any output on the specified pipe is of the specified type
  397. */
  398. bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
  399. {
  400. struct drm_device *dev = crtc->dev;
  401. struct intel_encoder *encoder;
  402. for_each_encoder_on_crtc(dev, crtc, encoder)
  403. if (encoder->type == type)
  404. return true;
  405. return false;
  406. }
  407. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  408. /**
  409. * Returns whether the given set of divisors are valid for a given refclk with
  410. * the given connectors.
  411. */
  412. static bool intel_PLL_is_valid(struct drm_device *dev,
  413. const intel_limit_t *limit,
  414. const intel_clock_t *clock)
  415. {
  416. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  417. INTELPllInvalid("p1 out of range\n");
  418. if (clock->p < limit->p.min || limit->p.max < clock->p)
  419. INTELPllInvalid("p out of range\n");
  420. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  421. INTELPllInvalid("m2 out of range\n");
  422. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  423. INTELPllInvalid("m1 out of range\n");
  424. if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
  425. INTELPllInvalid("m1 <= m2\n");
  426. if (clock->m < limit->m.min || limit->m.max < clock->m)
  427. INTELPllInvalid("m out of range\n");
  428. if (clock->n < limit->n.min || limit->n.max < clock->n)
  429. INTELPllInvalid("n out of range\n");
  430. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  431. INTELPllInvalid("vco out of range\n");
  432. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  433. * connector, etc., rather than just a single range.
  434. */
  435. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  436. INTELPllInvalid("dot out of range\n");
  437. return true;
  438. }
  439. static bool
  440. i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  441. int target, int refclk, intel_clock_t *match_clock,
  442. intel_clock_t *best_clock)
  443. {
  444. struct drm_device *dev = crtc->dev;
  445. intel_clock_t clock;
  446. int err = target;
  447. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  448. /*
  449. * For LVDS just rely on its current settings for dual-channel.
  450. * We haven't figured out how to reliably set up different
  451. * single/dual channel state, if we even can.
  452. */
  453. if (intel_is_dual_link_lvds(dev))
  454. clock.p2 = limit->p2.p2_fast;
  455. else
  456. clock.p2 = limit->p2.p2_slow;
  457. } else {
  458. if (target < limit->p2.dot_limit)
  459. clock.p2 = limit->p2.p2_slow;
  460. else
  461. clock.p2 = limit->p2.p2_fast;
  462. }
  463. memset(best_clock, 0, sizeof(*best_clock));
  464. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  465. clock.m1++) {
  466. for (clock.m2 = limit->m2.min;
  467. clock.m2 <= limit->m2.max; clock.m2++) {
  468. if (clock.m2 >= clock.m1)
  469. break;
  470. for (clock.n = limit->n.min;
  471. clock.n <= limit->n.max; clock.n++) {
  472. for (clock.p1 = limit->p1.min;
  473. clock.p1 <= limit->p1.max; clock.p1++) {
  474. int this_err;
  475. i9xx_clock(refclk, &clock);
  476. if (!intel_PLL_is_valid(dev, limit,
  477. &clock))
  478. continue;
  479. if (match_clock &&
  480. clock.p != match_clock->p)
  481. continue;
  482. this_err = abs(clock.dot - target);
  483. if (this_err < err) {
  484. *best_clock = clock;
  485. err = this_err;
  486. }
  487. }
  488. }
  489. }
  490. }
  491. return (err != target);
  492. }
  493. static bool
  494. pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  495. int target, int refclk, intel_clock_t *match_clock,
  496. intel_clock_t *best_clock)
  497. {
  498. struct drm_device *dev = crtc->dev;
  499. intel_clock_t clock;
  500. int err = target;
  501. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  502. /*
  503. * For LVDS just rely on its current settings for dual-channel.
  504. * We haven't figured out how to reliably set up different
  505. * single/dual channel state, if we even can.
  506. */
  507. if (intel_is_dual_link_lvds(dev))
  508. clock.p2 = limit->p2.p2_fast;
  509. else
  510. clock.p2 = limit->p2.p2_slow;
  511. } else {
  512. if (target < limit->p2.dot_limit)
  513. clock.p2 = limit->p2.p2_slow;
  514. else
  515. clock.p2 = limit->p2.p2_fast;
  516. }
  517. memset(best_clock, 0, sizeof(*best_clock));
  518. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  519. clock.m1++) {
  520. for (clock.m2 = limit->m2.min;
  521. clock.m2 <= limit->m2.max; clock.m2++) {
  522. for (clock.n = limit->n.min;
  523. clock.n <= limit->n.max; clock.n++) {
  524. for (clock.p1 = limit->p1.min;
  525. clock.p1 <= limit->p1.max; clock.p1++) {
  526. int this_err;
  527. pineview_clock(refclk, &clock);
  528. if (!intel_PLL_is_valid(dev, limit,
  529. &clock))
  530. continue;
  531. if (match_clock &&
  532. clock.p != match_clock->p)
  533. continue;
  534. this_err = abs(clock.dot - target);
  535. if (this_err < err) {
  536. *best_clock = clock;
  537. err = this_err;
  538. }
  539. }
  540. }
  541. }
  542. }
  543. return (err != target);
  544. }
  545. static bool
  546. g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  547. int target, int refclk, intel_clock_t *match_clock,
  548. intel_clock_t *best_clock)
  549. {
  550. struct drm_device *dev = crtc->dev;
  551. intel_clock_t clock;
  552. int max_n;
  553. bool found;
  554. /* approximately equals target * 0.00585 */
  555. int err_most = (target >> 8) + (target >> 9);
  556. found = false;
  557. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  558. if (intel_is_dual_link_lvds(dev))
  559. clock.p2 = limit->p2.p2_fast;
  560. else
  561. clock.p2 = limit->p2.p2_slow;
  562. } else {
  563. if (target < limit->p2.dot_limit)
  564. clock.p2 = limit->p2.p2_slow;
  565. else
  566. clock.p2 = limit->p2.p2_fast;
  567. }
  568. memset(best_clock, 0, sizeof(*best_clock));
  569. max_n = limit->n.max;
  570. /* based on hardware requirement, prefer smaller n to precision */
  571. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  572. /* based on hardware requirement, prefere larger m1,m2 */
  573. for (clock.m1 = limit->m1.max;
  574. clock.m1 >= limit->m1.min; clock.m1--) {
  575. for (clock.m2 = limit->m2.max;
  576. clock.m2 >= limit->m2.min; clock.m2--) {
  577. for (clock.p1 = limit->p1.max;
  578. clock.p1 >= limit->p1.min; clock.p1--) {
  579. int this_err;
  580. i9xx_clock(refclk, &clock);
  581. if (!intel_PLL_is_valid(dev, limit,
  582. &clock))
  583. continue;
  584. this_err = abs(clock.dot - target);
  585. if (this_err < err_most) {
  586. *best_clock = clock;
  587. err_most = this_err;
  588. max_n = clock.n;
  589. found = true;
  590. }
  591. }
  592. }
  593. }
  594. }
  595. return found;
  596. }
  597. static bool
  598. vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  599. int target, int refclk, intel_clock_t *match_clock,
  600. intel_clock_t *best_clock)
  601. {
  602. u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
  603. u32 m, n, fastclk;
  604. u32 updrate, minupdate, fracbits, p;
  605. unsigned long bestppm, ppm, absppm;
  606. int dotclk, flag;
  607. flag = 0;
  608. dotclk = target * 1000;
  609. bestppm = 1000000;
  610. ppm = absppm = 0;
  611. fastclk = dotclk / (2*100);
  612. updrate = 0;
  613. minupdate = 19200;
  614. fracbits = 1;
  615. n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
  616. bestm1 = bestm2 = bestp1 = bestp2 = 0;
  617. /* based on hardware requirement, prefer smaller n to precision */
  618. for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
  619. updrate = refclk / n;
  620. for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
  621. for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
  622. if (p2 > 10)
  623. p2 = p2 - 1;
  624. p = p1 * p2;
  625. /* based on hardware requirement, prefer bigger m1,m2 values */
  626. for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
  627. m2 = (((2*(fastclk * p * n / m1 )) +
  628. refclk) / (2*refclk));
  629. m = m1 * m2;
  630. vco = updrate * m;
  631. if (vco >= limit->vco.min && vco < limit->vco.max) {
  632. ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
  633. absppm = (ppm > 0) ? ppm : (-ppm);
  634. if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
  635. bestppm = 0;
  636. flag = 1;
  637. }
  638. if (absppm < bestppm - 10) {
  639. bestppm = absppm;
  640. flag = 1;
  641. }
  642. if (flag) {
  643. bestn = n;
  644. bestm1 = m1;
  645. bestm2 = m2;
  646. bestp1 = p1;
  647. bestp2 = p2;
  648. flag = 0;
  649. }
  650. }
  651. }
  652. }
  653. }
  654. }
  655. best_clock->n = bestn;
  656. best_clock->m1 = bestm1;
  657. best_clock->m2 = bestm2;
  658. best_clock->p1 = bestp1;
  659. best_clock->p2 = bestp2;
  660. return true;
  661. }
  662. enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
  663. enum pipe pipe)
  664. {
  665. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  666. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  667. return intel_crtc->config.cpu_transcoder;
  668. }
  669. static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
  670. {
  671. struct drm_i915_private *dev_priv = dev->dev_private;
  672. u32 frame, frame_reg = PIPEFRAME(pipe);
  673. frame = I915_READ(frame_reg);
  674. if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
  675. DRM_DEBUG_KMS("vblank wait timed out\n");
  676. }
  677. /**
  678. * intel_wait_for_vblank - wait for vblank on a given pipe
  679. * @dev: drm device
  680. * @pipe: pipe to wait for
  681. *
  682. * Wait for vblank to occur on a given pipe. Needed for various bits of
  683. * mode setting code.
  684. */
  685. void intel_wait_for_vblank(struct drm_device *dev, int pipe)
  686. {
  687. struct drm_i915_private *dev_priv = dev->dev_private;
  688. int pipestat_reg = PIPESTAT(pipe);
  689. if (INTEL_INFO(dev)->gen >= 5) {
  690. ironlake_wait_for_vblank(dev, pipe);
  691. return;
  692. }
  693. /* Clear existing vblank status. Note this will clear any other
  694. * sticky status fields as well.
  695. *
  696. * This races with i915_driver_irq_handler() with the result
  697. * that either function could miss a vblank event. Here it is not
  698. * fatal, as we will either wait upon the next vblank interrupt or
  699. * timeout. Generally speaking intel_wait_for_vblank() is only
  700. * called during modeset at which time the GPU should be idle and
  701. * should *not* be performing page flips and thus not waiting on
  702. * vblanks...
  703. * Currently, the result of us stealing a vblank from the irq
  704. * handler is that a single frame will be skipped during swapbuffers.
  705. */
  706. I915_WRITE(pipestat_reg,
  707. I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
  708. /* Wait for vblank interrupt bit to set */
  709. if (wait_for(I915_READ(pipestat_reg) &
  710. PIPE_VBLANK_INTERRUPT_STATUS,
  711. 50))
  712. DRM_DEBUG_KMS("vblank wait timed out\n");
  713. }
  714. /*
  715. * intel_wait_for_pipe_off - wait for pipe to turn off
  716. * @dev: drm device
  717. * @pipe: pipe to wait for
  718. *
  719. * After disabling a pipe, we can't wait for vblank in the usual way,
  720. * spinning on the vblank interrupt status bit, since we won't actually
  721. * see an interrupt when the pipe is disabled.
  722. *
  723. * On Gen4 and above:
  724. * wait for the pipe register state bit to turn off
  725. *
  726. * Otherwise:
  727. * wait for the display line value to settle (it usually
  728. * ends up stopping at the start of the next frame).
  729. *
  730. */
  731. void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
  732. {
  733. struct drm_i915_private *dev_priv = dev->dev_private;
  734. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  735. pipe);
  736. if (INTEL_INFO(dev)->gen >= 4) {
  737. int reg = PIPECONF(cpu_transcoder);
  738. /* Wait for the Pipe State to go off */
  739. if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
  740. 100))
  741. WARN(1, "pipe_off wait timed out\n");
  742. } else {
  743. u32 last_line, line_mask;
  744. int reg = PIPEDSL(pipe);
  745. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  746. if (IS_GEN2(dev))
  747. line_mask = DSL_LINEMASK_GEN2;
  748. else
  749. line_mask = DSL_LINEMASK_GEN3;
  750. /* Wait for the display line to settle */
  751. do {
  752. last_line = I915_READ(reg) & line_mask;
  753. mdelay(5);
  754. } while (((I915_READ(reg) & line_mask) != last_line) &&
  755. time_after(timeout, jiffies));
  756. if (time_after(jiffies, timeout))
  757. WARN(1, "pipe_off wait timed out\n");
  758. }
  759. }
  760. /*
  761. * ibx_digital_port_connected - is the specified port connected?
  762. * @dev_priv: i915 private structure
  763. * @port: the port to test
  764. *
  765. * Returns true if @port is connected, false otherwise.
  766. */
  767. bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
  768. struct intel_digital_port *port)
  769. {
  770. u32 bit;
  771. if (HAS_PCH_IBX(dev_priv->dev)) {
  772. switch(port->port) {
  773. case PORT_B:
  774. bit = SDE_PORTB_HOTPLUG;
  775. break;
  776. case PORT_C:
  777. bit = SDE_PORTC_HOTPLUG;
  778. break;
  779. case PORT_D:
  780. bit = SDE_PORTD_HOTPLUG;
  781. break;
  782. default:
  783. return true;
  784. }
  785. } else {
  786. switch(port->port) {
  787. case PORT_B:
  788. bit = SDE_PORTB_HOTPLUG_CPT;
  789. break;
  790. case PORT_C:
  791. bit = SDE_PORTC_HOTPLUG_CPT;
  792. break;
  793. case PORT_D:
  794. bit = SDE_PORTD_HOTPLUG_CPT;
  795. break;
  796. default:
  797. return true;
  798. }
  799. }
  800. return I915_READ(SDEISR) & bit;
  801. }
  802. static const char *state_string(bool enabled)
  803. {
  804. return enabled ? "on" : "off";
  805. }
  806. /* Only for pre-ILK configs */
  807. void assert_pll(struct drm_i915_private *dev_priv,
  808. enum pipe pipe, bool state)
  809. {
  810. int reg;
  811. u32 val;
  812. bool cur_state;
  813. reg = DPLL(pipe);
  814. val = I915_READ(reg);
  815. cur_state = !!(val & DPLL_VCO_ENABLE);
  816. WARN(cur_state != state,
  817. "PLL state assertion failure (expected %s, current %s)\n",
  818. state_string(state), state_string(cur_state));
  819. }
  820. struct intel_shared_dpll *
  821. intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
  822. {
  823. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  824. if (crtc->config.shared_dpll < 0)
  825. return NULL;
  826. return &dev_priv->shared_dplls[crtc->config.shared_dpll];
  827. }
  828. /* For ILK+ */
  829. void assert_shared_dpll(struct drm_i915_private *dev_priv,
  830. struct intel_shared_dpll *pll,
  831. bool state)
  832. {
  833. bool cur_state;
  834. struct intel_dpll_hw_state hw_state;
  835. if (HAS_PCH_LPT(dev_priv->dev)) {
  836. DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
  837. return;
  838. }
  839. if (WARN (!pll,
  840. "asserting DPLL %s with no DPLL\n", state_string(state)))
  841. return;
  842. cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
  843. WARN(cur_state != state,
  844. "%s assertion failure (expected %s, current %s)\n",
  845. pll->name, state_string(state), state_string(cur_state));
  846. }
  847. static void assert_fdi_tx(struct drm_i915_private *dev_priv,
  848. enum pipe pipe, bool state)
  849. {
  850. int reg;
  851. u32 val;
  852. bool cur_state;
  853. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  854. pipe);
  855. if (HAS_DDI(dev_priv->dev)) {
  856. /* DDI does not have a specific FDI_TX register */
  857. reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  858. val = I915_READ(reg);
  859. cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
  860. } else {
  861. reg = FDI_TX_CTL(pipe);
  862. val = I915_READ(reg);
  863. cur_state = !!(val & FDI_TX_ENABLE);
  864. }
  865. WARN(cur_state != state,
  866. "FDI TX state assertion failure (expected %s, current %s)\n",
  867. state_string(state), state_string(cur_state));
  868. }
  869. #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
  870. #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
  871. static void assert_fdi_rx(struct drm_i915_private *dev_priv,
  872. enum pipe pipe, bool state)
  873. {
  874. int reg;
  875. u32 val;
  876. bool cur_state;
  877. reg = FDI_RX_CTL(pipe);
  878. val = I915_READ(reg);
  879. cur_state = !!(val & FDI_RX_ENABLE);
  880. WARN(cur_state != state,
  881. "FDI RX state assertion failure (expected %s, current %s)\n",
  882. state_string(state), state_string(cur_state));
  883. }
  884. #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
  885. #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
  886. static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
  887. enum pipe pipe)
  888. {
  889. int reg;
  890. u32 val;
  891. /* ILK FDI PLL is always enabled */
  892. if (dev_priv->info->gen == 5)
  893. return;
  894. /* On Haswell, DDI ports are responsible for the FDI PLL setup */
  895. if (HAS_DDI(dev_priv->dev))
  896. return;
  897. reg = FDI_TX_CTL(pipe);
  898. val = I915_READ(reg);
  899. WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
  900. }
  901. void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
  902. enum pipe pipe, bool state)
  903. {
  904. int reg;
  905. u32 val;
  906. bool cur_state;
  907. reg = FDI_RX_CTL(pipe);
  908. val = I915_READ(reg);
  909. cur_state = !!(val & FDI_RX_PLL_ENABLE);
  910. WARN(cur_state != state,
  911. "FDI RX PLL assertion failure (expected %s, current %s)\n",
  912. state_string(state), state_string(cur_state));
  913. }
  914. static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
  915. enum pipe pipe)
  916. {
  917. int pp_reg, lvds_reg;
  918. u32 val;
  919. enum pipe panel_pipe = PIPE_A;
  920. bool locked = true;
  921. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  922. pp_reg = PCH_PP_CONTROL;
  923. lvds_reg = PCH_LVDS;
  924. } else {
  925. pp_reg = PP_CONTROL;
  926. lvds_reg = LVDS;
  927. }
  928. val = I915_READ(pp_reg);
  929. if (!(val & PANEL_POWER_ON) ||
  930. ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
  931. locked = false;
  932. if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
  933. panel_pipe = PIPE_B;
  934. WARN(panel_pipe == pipe && locked,
  935. "panel assertion failure, pipe %c regs locked\n",
  936. pipe_name(pipe));
  937. }
  938. void assert_pipe(struct drm_i915_private *dev_priv,
  939. enum pipe pipe, bool state)
  940. {
  941. int reg;
  942. u32 val;
  943. bool cur_state;
  944. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  945. pipe);
  946. /* if we need the pipe A quirk it must be always on */
  947. if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  948. state = true;
  949. if (!intel_display_power_enabled(dev_priv->dev,
  950. POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
  951. cur_state = false;
  952. } else {
  953. reg = PIPECONF(cpu_transcoder);
  954. val = I915_READ(reg);
  955. cur_state = !!(val & PIPECONF_ENABLE);
  956. }
  957. WARN(cur_state != state,
  958. "pipe %c assertion failure (expected %s, current %s)\n",
  959. pipe_name(pipe), state_string(state), state_string(cur_state));
  960. }
  961. static void assert_plane(struct drm_i915_private *dev_priv,
  962. enum plane plane, bool state)
  963. {
  964. int reg;
  965. u32 val;
  966. bool cur_state;
  967. reg = DSPCNTR(plane);
  968. val = I915_READ(reg);
  969. cur_state = !!(val & DISPLAY_PLANE_ENABLE);
  970. WARN(cur_state != state,
  971. "plane %c assertion failure (expected %s, current %s)\n",
  972. plane_name(plane), state_string(state), state_string(cur_state));
  973. }
  974. #define assert_plane_enabled(d, p) assert_plane(d, p, true)
  975. #define assert_plane_disabled(d, p) assert_plane(d, p, false)
  976. static void assert_planes_disabled(struct drm_i915_private *dev_priv,
  977. enum pipe pipe)
  978. {
  979. struct drm_device *dev = dev_priv->dev;
  980. int reg, i;
  981. u32 val;
  982. int cur_pipe;
  983. /* Primary planes are fixed to pipes on gen4+ */
  984. if (INTEL_INFO(dev)->gen >= 4) {
  985. reg = DSPCNTR(pipe);
  986. val = I915_READ(reg);
  987. WARN((val & DISPLAY_PLANE_ENABLE),
  988. "plane %c assertion failure, should be disabled but not\n",
  989. plane_name(pipe));
  990. return;
  991. }
  992. /* Need to check both planes against the pipe */
  993. for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
  994. reg = DSPCNTR(i);
  995. val = I915_READ(reg);
  996. cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
  997. DISPPLANE_SEL_PIPE_SHIFT;
  998. WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
  999. "plane %c assertion failure, should be off on pipe %c but is still active\n",
  1000. plane_name(i), pipe_name(pipe));
  1001. }
  1002. }
  1003. static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
  1004. enum pipe pipe)
  1005. {
  1006. struct drm_device *dev = dev_priv->dev;
  1007. int reg, i;
  1008. u32 val;
  1009. if (IS_VALLEYVIEW(dev)) {
  1010. for (i = 0; i < dev_priv->num_plane; i++) {
  1011. reg = SPCNTR(pipe, i);
  1012. val = I915_READ(reg);
  1013. WARN((val & SP_ENABLE),
  1014. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1015. sprite_name(pipe, i), pipe_name(pipe));
  1016. }
  1017. } else if (INTEL_INFO(dev)->gen >= 7) {
  1018. reg = SPRCTL(pipe);
  1019. val = I915_READ(reg);
  1020. WARN((val & SPRITE_ENABLE),
  1021. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1022. plane_name(pipe), pipe_name(pipe));
  1023. } else if (INTEL_INFO(dev)->gen >= 5) {
  1024. reg = DVSCNTR(pipe);
  1025. val = I915_READ(reg);
  1026. WARN((val & DVS_ENABLE),
  1027. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1028. plane_name(pipe), pipe_name(pipe));
  1029. }
  1030. }
  1031. static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
  1032. {
  1033. u32 val;
  1034. bool enabled;
  1035. if (HAS_PCH_LPT(dev_priv->dev)) {
  1036. DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
  1037. return;
  1038. }
  1039. val = I915_READ(PCH_DREF_CONTROL);
  1040. enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
  1041. DREF_SUPERSPREAD_SOURCE_MASK));
  1042. WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
  1043. }
  1044. static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
  1045. enum pipe pipe)
  1046. {
  1047. int reg;
  1048. u32 val;
  1049. bool enabled;
  1050. reg = PCH_TRANSCONF(pipe);
  1051. val = I915_READ(reg);
  1052. enabled = !!(val & TRANS_ENABLE);
  1053. WARN(enabled,
  1054. "transcoder assertion failed, should be off on pipe %c but is still active\n",
  1055. pipe_name(pipe));
  1056. }
  1057. static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
  1058. enum pipe pipe, u32 port_sel, u32 val)
  1059. {
  1060. if ((val & DP_PORT_EN) == 0)
  1061. return false;
  1062. if (HAS_PCH_CPT(dev_priv->dev)) {
  1063. u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
  1064. u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
  1065. if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
  1066. return false;
  1067. } else {
  1068. if ((val & DP_PIPE_MASK) != (pipe << 30))
  1069. return false;
  1070. }
  1071. return true;
  1072. }
  1073. static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
  1074. enum pipe pipe, u32 val)
  1075. {
  1076. if ((val & SDVO_ENABLE) == 0)
  1077. return false;
  1078. if (HAS_PCH_CPT(dev_priv->dev)) {
  1079. if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
  1080. return false;
  1081. } else {
  1082. if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
  1083. return false;
  1084. }
  1085. return true;
  1086. }
  1087. static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
  1088. enum pipe pipe, u32 val)
  1089. {
  1090. if ((val & LVDS_PORT_EN) == 0)
  1091. return false;
  1092. if (HAS_PCH_CPT(dev_priv->dev)) {
  1093. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1094. return false;
  1095. } else {
  1096. if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
  1097. return false;
  1098. }
  1099. return true;
  1100. }
  1101. static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
  1102. enum pipe pipe, u32 val)
  1103. {
  1104. if ((val & ADPA_DAC_ENABLE) == 0)
  1105. return false;
  1106. if (HAS_PCH_CPT(dev_priv->dev)) {
  1107. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1108. return false;
  1109. } else {
  1110. if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
  1111. return false;
  1112. }
  1113. return true;
  1114. }
  1115. static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
  1116. enum pipe pipe, int reg, u32 port_sel)
  1117. {
  1118. u32 val = I915_READ(reg);
  1119. WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
  1120. "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
  1121. reg, pipe_name(pipe));
  1122. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
  1123. && (val & DP_PIPEB_SELECT),
  1124. "IBX PCH dp port still using transcoder B\n");
  1125. }
  1126. static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
  1127. enum pipe pipe, int reg)
  1128. {
  1129. u32 val = I915_READ(reg);
  1130. WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
  1131. "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
  1132. reg, pipe_name(pipe));
  1133. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
  1134. && (val & SDVO_PIPE_B_SELECT),
  1135. "IBX PCH hdmi port still using transcoder B\n");
  1136. }
  1137. static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
  1138. enum pipe pipe)
  1139. {
  1140. int reg;
  1141. u32 val;
  1142. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
  1143. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
  1144. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
  1145. reg = PCH_ADPA;
  1146. val = I915_READ(reg);
  1147. WARN(adpa_pipe_enabled(dev_priv, pipe, val),
  1148. "PCH VGA enabled on transcoder %c, should be disabled\n",
  1149. pipe_name(pipe));
  1150. reg = PCH_LVDS;
  1151. val = I915_READ(reg);
  1152. WARN(lvds_pipe_enabled(dev_priv, pipe, val),
  1153. "PCH LVDS enabled on transcoder %c, should be disabled\n",
  1154. pipe_name(pipe));
  1155. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
  1156. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
  1157. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
  1158. }
  1159. static void vlv_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1160. {
  1161. int reg;
  1162. u32 val;
  1163. assert_pipe_disabled(dev_priv, pipe);
  1164. /* No really, not for ILK+ */
  1165. BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
  1166. /* PLL is protected by panel, make sure we can write it */
  1167. if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
  1168. assert_panel_unlocked(dev_priv, pipe);
  1169. reg = DPLL(pipe);
  1170. val = I915_READ(reg);
  1171. val |= DPLL_VCO_ENABLE;
  1172. /* We do this three times for luck */
  1173. I915_WRITE(reg, val);
  1174. POSTING_READ(reg);
  1175. udelay(150); /* wait for warmup */
  1176. I915_WRITE(reg, val);
  1177. POSTING_READ(reg);
  1178. udelay(150); /* wait for warmup */
  1179. I915_WRITE(reg, val);
  1180. POSTING_READ(reg);
  1181. udelay(150); /* wait for warmup */
  1182. }
  1183. static void i9xx_enable_pll(struct intel_crtc *crtc)
  1184. {
  1185. struct drm_device *dev = crtc->base.dev;
  1186. struct drm_i915_private *dev_priv = dev->dev_private;
  1187. int reg = DPLL(crtc->pipe);
  1188. u32 dpll = crtc->config.dpll_hw_state.dpll;
  1189. assert_pipe_disabled(dev_priv, crtc->pipe);
  1190. /* No really, not for ILK+ */
  1191. BUG_ON(dev_priv->info->gen >= 5);
  1192. /* PLL is protected by panel, make sure we can write it */
  1193. if (IS_MOBILE(dev) && !IS_I830(dev))
  1194. assert_panel_unlocked(dev_priv, crtc->pipe);
  1195. I915_WRITE(reg, dpll);
  1196. /* Wait for the clocks to stabilize. */
  1197. POSTING_READ(reg);
  1198. udelay(150);
  1199. if (INTEL_INFO(dev)->gen >= 4) {
  1200. I915_WRITE(DPLL_MD(crtc->pipe),
  1201. crtc->config.dpll_hw_state.dpll_md);
  1202. } else {
  1203. /* The pixel multiplier can only be updated once the
  1204. * DPLL is enabled and the clocks are stable.
  1205. *
  1206. * So write it again.
  1207. */
  1208. I915_WRITE(reg, dpll);
  1209. }
  1210. /* We do this three times for luck */
  1211. I915_WRITE(reg, dpll);
  1212. POSTING_READ(reg);
  1213. udelay(150); /* wait for warmup */
  1214. I915_WRITE(reg, dpll);
  1215. POSTING_READ(reg);
  1216. udelay(150); /* wait for warmup */
  1217. I915_WRITE(reg, dpll);
  1218. POSTING_READ(reg);
  1219. udelay(150); /* wait for warmup */
  1220. }
  1221. /**
  1222. * intel_disable_pll - disable a PLL
  1223. * @dev_priv: i915 private structure
  1224. * @pipe: pipe PLL to disable
  1225. *
  1226. * Disable the PLL for @pipe, making sure the pipe is off first.
  1227. *
  1228. * Note! This is for pre-ILK only.
  1229. */
  1230. static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1231. {
  1232. int reg;
  1233. u32 val;
  1234. /* Don't disable pipe A or pipe A PLLs if needed */
  1235. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1236. return;
  1237. /* Make sure the pipe isn't still relying on us */
  1238. assert_pipe_disabled(dev_priv, pipe);
  1239. reg = DPLL(pipe);
  1240. val = I915_READ(reg);
  1241. val &= ~DPLL_VCO_ENABLE;
  1242. I915_WRITE(reg, val);
  1243. POSTING_READ(reg);
  1244. }
  1245. void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
  1246. {
  1247. u32 port_mask;
  1248. if (!port)
  1249. port_mask = DPLL_PORTB_READY_MASK;
  1250. else
  1251. port_mask = DPLL_PORTC_READY_MASK;
  1252. if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
  1253. WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
  1254. 'B' + port, I915_READ(DPLL(0)));
  1255. }
  1256. /**
  1257. * ironlake_enable_shared_dpll - enable PCH PLL
  1258. * @dev_priv: i915 private structure
  1259. * @pipe: pipe PLL to enable
  1260. *
  1261. * The PCH PLL needs to be enabled before the PCH transcoder, since it
  1262. * drives the transcoder clock.
  1263. */
  1264. static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
  1265. {
  1266. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1267. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1268. /* PCH PLLs only available on ILK, SNB and IVB */
  1269. BUG_ON(dev_priv->info->gen < 5);
  1270. if (WARN_ON(pll == NULL))
  1271. return;
  1272. if (WARN_ON(pll->refcount == 0))
  1273. return;
  1274. DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
  1275. pll->name, pll->active, pll->on,
  1276. crtc->base.base.id);
  1277. if (pll->active++) {
  1278. WARN_ON(!pll->on);
  1279. assert_shared_dpll_enabled(dev_priv, pll);
  1280. return;
  1281. }
  1282. WARN_ON(pll->on);
  1283. DRM_DEBUG_KMS("enabling %s\n", pll->name);
  1284. pll->enable(dev_priv, pll);
  1285. pll->on = true;
  1286. }
  1287. static void intel_disable_shared_dpll(struct intel_crtc *crtc)
  1288. {
  1289. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1290. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1291. /* PCH only available on ILK+ */
  1292. BUG_ON(dev_priv->info->gen < 5);
  1293. if (WARN_ON(pll == NULL))
  1294. return;
  1295. if (WARN_ON(pll->refcount == 0))
  1296. return;
  1297. DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
  1298. pll->name, pll->active, pll->on,
  1299. crtc->base.base.id);
  1300. if (WARN_ON(pll->active == 0)) {
  1301. assert_shared_dpll_disabled(dev_priv, pll);
  1302. return;
  1303. }
  1304. assert_shared_dpll_enabled(dev_priv, pll);
  1305. WARN_ON(!pll->on);
  1306. if (--pll->active)
  1307. return;
  1308. DRM_DEBUG_KMS("disabling %s\n", pll->name);
  1309. pll->disable(dev_priv, pll);
  1310. pll->on = false;
  1311. }
  1312. static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1313. enum pipe pipe)
  1314. {
  1315. struct drm_device *dev = dev_priv->dev;
  1316. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1317. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1318. uint32_t reg, val, pipeconf_val;
  1319. /* PCH only available on ILK+ */
  1320. BUG_ON(dev_priv->info->gen < 5);
  1321. /* Make sure PCH DPLL is enabled */
  1322. assert_shared_dpll_enabled(dev_priv,
  1323. intel_crtc_to_shared_dpll(intel_crtc));
  1324. /* FDI must be feeding us bits for PCH ports */
  1325. assert_fdi_tx_enabled(dev_priv, pipe);
  1326. assert_fdi_rx_enabled(dev_priv, pipe);
  1327. if (HAS_PCH_CPT(dev)) {
  1328. /* Workaround: Set the timing override bit before enabling the
  1329. * pch transcoder. */
  1330. reg = TRANS_CHICKEN2(pipe);
  1331. val = I915_READ(reg);
  1332. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1333. I915_WRITE(reg, val);
  1334. }
  1335. reg = PCH_TRANSCONF(pipe);
  1336. val = I915_READ(reg);
  1337. pipeconf_val = I915_READ(PIPECONF(pipe));
  1338. if (HAS_PCH_IBX(dev_priv->dev)) {
  1339. /*
  1340. * make the BPC in transcoder be consistent with
  1341. * that in pipeconf reg.
  1342. */
  1343. val &= ~PIPECONF_BPC_MASK;
  1344. val |= pipeconf_val & PIPECONF_BPC_MASK;
  1345. }
  1346. val &= ~TRANS_INTERLACE_MASK;
  1347. if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
  1348. if (HAS_PCH_IBX(dev_priv->dev) &&
  1349. intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
  1350. val |= TRANS_LEGACY_INTERLACED_ILK;
  1351. else
  1352. val |= TRANS_INTERLACED;
  1353. else
  1354. val |= TRANS_PROGRESSIVE;
  1355. I915_WRITE(reg, val | TRANS_ENABLE);
  1356. if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
  1357. DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
  1358. }
  1359. static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1360. enum transcoder cpu_transcoder)
  1361. {
  1362. u32 val, pipeconf_val;
  1363. /* PCH only available on ILK+ */
  1364. BUG_ON(dev_priv->info->gen < 5);
  1365. /* FDI must be feeding us bits for PCH ports */
  1366. assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
  1367. assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
  1368. /* Workaround: set timing override bit. */
  1369. val = I915_READ(_TRANSA_CHICKEN2);
  1370. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1371. I915_WRITE(_TRANSA_CHICKEN2, val);
  1372. val = TRANS_ENABLE;
  1373. pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
  1374. if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
  1375. PIPECONF_INTERLACED_ILK)
  1376. val |= TRANS_INTERLACED;
  1377. else
  1378. val |= TRANS_PROGRESSIVE;
  1379. I915_WRITE(LPT_TRANSCONF, val);
  1380. if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
  1381. DRM_ERROR("Failed to enable PCH transcoder\n");
  1382. }
  1383. static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
  1384. enum pipe pipe)
  1385. {
  1386. struct drm_device *dev = dev_priv->dev;
  1387. uint32_t reg, val;
  1388. /* FDI relies on the transcoder */
  1389. assert_fdi_tx_disabled(dev_priv, pipe);
  1390. assert_fdi_rx_disabled(dev_priv, pipe);
  1391. /* Ports must be off as well */
  1392. assert_pch_ports_disabled(dev_priv, pipe);
  1393. reg = PCH_TRANSCONF(pipe);
  1394. val = I915_READ(reg);
  1395. val &= ~TRANS_ENABLE;
  1396. I915_WRITE(reg, val);
  1397. /* wait for PCH transcoder off, transcoder state */
  1398. if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
  1399. DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
  1400. if (!HAS_PCH_IBX(dev)) {
  1401. /* Workaround: Clear the timing override chicken bit again. */
  1402. reg = TRANS_CHICKEN2(pipe);
  1403. val = I915_READ(reg);
  1404. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1405. I915_WRITE(reg, val);
  1406. }
  1407. }
  1408. static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
  1409. {
  1410. u32 val;
  1411. val = I915_READ(LPT_TRANSCONF);
  1412. val &= ~TRANS_ENABLE;
  1413. I915_WRITE(LPT_TRANSCONF, val);
  1414. /* wait for PCH transcoder off, transcoder state */
  1415. if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
  1416. DRM_ERROR("Failed to disable PCH transcoder\n");
  1417. /* Workaround: clear timing override bit. */
  1418. val = I915_READ(_TRANSA_CHICKEN2);
  1419. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1420. I915_WRITE(_TRANSA_CHICKEN2, val);
  1421. }
  1422. /**
  1423. * intel_enable_pipe - enable a pipe, asserting requirements
  1424. * @dev_priv: i915 private structure
  1425. * @pipe: pipe to enable
  1426. * @pch_port: on ILK+, is this pipe driving a PCH port or not
  1427. *
  1428. * Enable @pipe, making sure that various hardware specific requirements
  1429. * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
  1430. *
  1431. * @pipe should be %PIPE_A or %PIPE_B.
  1432. *
  1433. * Will wait until the pipe is actually running (i.e. first vblank) before
  1434. * returning.
  1435. */
  1436. static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  1437. bool pch_port)
  1438. {
  1439. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1440. pipe);
  1441. enum pipe pch_transcoder;
  1442. int reg;
  1443. u32 val;
  1444. assert_planes_disabled(dev_priv, pipe);
  1445. assert_sprites_disabled(dev_priv, pipe);
  1446. if (HAS_PCH_LPT(dev_priv->dev))
  1447. pch_transcoder = TRANSCODER_A;
  1448. else
  1449. pch_transcoder = pipe;
  1450. /*
  1451. * A pipe without a PLL won't actually be able to drive bits from
  1452. * a plane. On ILK+ the pipe PLLs are integrated, so we don't
  1453. * need the check.
  1454. */
  1455. if (!HAS_PCH_SPLIT(dev_priv->dev))
  1456. assert_pll_enabled(dev_priv, pipe);
  1457. else {
  1458. if (pch_port) {
  1459. /* if driving the PCH, we need FDI enabled */
  1460. assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
  1461. assert_fdi_tx_pll_enabled(dev_priv,
  1462. (enum pipe) cpu_transcoder);
  1463. }
  1464. /* FIXME: assert CPU port conditions for SNB+ */
  1465. }
  1466. reg = PIPECONF(cpu_transcoder);
  1467. val = I915_READ(reg);
  1468. if (val & PIPECONF_ENABLE)
  1469. return;
  1470. I915_WRITE(reg, val | PIPECONF_ENABLE);
  1471. intel_wait_for_vblank(dev_priv->dev, pipe);
  1472. }
  1473. /**
  1474. * intel_disable_pipe - disable a pipe, asserting requirements
  1475. * @dev_priv: i915 private structure
  1476. * @pipe: pipe to disable
  1477. *
  1478. * Disable @pipe, making sure that various hardware specific requirements
  1479. * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
  1480. *
  1481. * @pipe should be %PIPE_A or %PIPE_B.
  1482. *
  1483. * Will wait until the pipe has shut down before returning.
  1484. */
  1485. static void intel_disable_pipe(struct drm_i915_private *dev_priv,
  1486. enum pipe pipe)
  1487. {
  1488. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1489. pipe);
  1490. int reg;
  1491. u32 val;
  1492. /*
  1493. * Make sure planes won't keep trying to pump pixels to us,
  1494. * or we might hang the display.
  1495. */
  1496. assert_planes_disabled(dev_priv, pipe);
  1497. assert_sprites_disabled(dev_priv, pipe);
  1498. /* Don't disable pipe A or pipe A PLLs if needed */
  1499. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1500. return;
  1501. reg = PIPECONF(cpu_transcoder);
  1502. val = I915_READ(reg);
  1503. if ((val & PIPECONF_ENABLE) == 0)
  1504. return;
  1505. I915_WRITE(reg, val & ~PIPECONF_ENABLE);
  1506. intel_wait_for_pipe_off(dev_priv->dev, pipe);
  1507. }
  1508. /*
  1509. * Plane regs are double buffered, going from enabled->disabled needs a
  1510. * trigger in order to latch. The display address reg provides this.
  1511. */
  1512. void intel_flush_display_plane(struct drm_i915_private *dev_priv,
  1513. enum plane plane)
  1514. {
  1515. if (dev_priv->info->gen >= 4)
  1516. I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
  1517. else
  1518. I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
  1519. }
  1520. /**
  1521. * intel_enable_plane - enable a display plane on a given pipe
  1522. * @dev_priv: i915 private structure
  1523. * @plane: plane to enable
  1524. * @pipe: pipe being fed
  1525. *
  1526. * Enable @plane on @pipe, making sure that @pipe is running first.
  1527. */
  1528. static void intel_enable_plane(struct drm_i915_private *dev_priv,
  1529. enum plane plane, enum pipe pipe)
  1530. {
  1531. int reg;
  1532. u32 val;
  1533. /* If the pipe isn't enabled, we can't pump pixels and may hang */
  1534. assert_pipe_enabled(dev_priv, pipe);
  1535. reg = DSPCNTR(plane);
  1536. val = I915_READ(reg);
  1537. if (val & DISPLAY_PLANE_ENABLE)
  1538. return;
  1539. I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
  1540. intel_flush_display_plane(dev_priv, plane);
  1541. intel_wait_for_vblank(dev_priv->dev, pipe);
  1542. }
  1543. /**
  1544. * intel_disable_plane - disable a display plane
  1545. * @dev_priv: i915 private structure
  1546. * @plane: plane to disable
  1547. * @pipe: pipe consuming the data
  1548. *
  1549. * Disable @plane; should be an independent operation.
  1550. */
  1551. static void intel_disable_plane(struct drm_i915_private *dev_priv,
  1552. enum plane plane, enum pipe pipe)
  1553. {
  1554. int reg;
  1555. u32 val;
  1556. reg = DSPCNTR(plane);
  1557. val = I915_READ(reg);
  1558. if ((val & DISPLAY_PLANE_ENABLE) == 0)
  1559. return;
  1560. I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
  1561. intel_flush_display_plane(dev_priv, plane);
  1562. intel_wait_for_vblank(dev_priv->dev, pipe);
  1563. }
  1564. static bool need_vtd_wa(struct drm_device *dev)
  1565. {
  1566. #ifdef CONFIG_INTEL_IOMMU
  1567. if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
  1568. return true;
  1569. #endif
  1570. return false;
  1571. }
  1572. int
  1573. intel_pin_and_fence_fb_obj(struct drm_device *dev,
  1574. struct drm_i915_gem_object *obj,
  1575. struct intel_ring_buffer *pipelined)
  1576. {
  1577. struct drm_i915_private *dev_priv = dev->dev_private;
  1578. u32 alignment;
  1579. int ret;
  1580. switch (obj->tiling_mode) {
  1581. case I915_TILING_NONE:
  1582. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1583. alignment = 128 * 1024;
  1584. else if (INTEL_INFO(dev)->gen >= 4)
  1585. alignment = 4 * 1024;
  1586. else
  1587. alignment = 64 * 1024;
  1588. break;
  1589. case I915_TILING_X:
  1590. /* pin() will align the object as required by fence */
  1591. alignment = 0;
  1592. break;
  1593. case I915_TILING_Y:
  1594. /* Despite that we check this in framebuffer_init userspace can
  1595. * screw us over and change the tiling after the fact. Only
  1596. * pinned buffers can't change their tiling. */
  1597. DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
  1598. return -EINVAL;
  1599. default:
  1600. BUG();
  1601. }
  1602. /* Note that the w/a also requires 64 PTE of padding following the
  1603. * bo. We currently fill all unused PTE with the shadow page and so
  1604. * we should always have valid PTE following the scanout preventing
  1605. * the VT-d warning.
  1606. */
  1607. if (need_vtd_wa(dev) && alignment < 256 * 1024)
  1608. alignment = 256 * 1024;
  1609. dev_priv->mm.interruptible = false;
  1610. ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
  1611. if (ret)
  1612. goto err_interruptible;
  1613. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1614. * fence, whereas 965+ only requires a fence if using
  1615. * framebuffer compression. For simplicity, we always install
  1616. * a fence as the cost is not that onerous.
  1617. */
  1618. ret = i915_gem_object_get_fence(obj);
  1619. if (ret)
  1620. goto err_unpin;
  1621. i915_gem_object_pin_fence(obj);
  1622. dev_priv->mm.interruptible = true;
  1623. return 0;
  1624. err_unpin:
  1625. i915_gem_object_unpin(obj);
  1626. err_interruptible:
  1627. dev_priv->mm.interruptible = true;
  1628. return ret;
  1629. }
  1630. void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
  1631. {
  1632. i915_gem_object_unpin_fence(obj);
  1633. i915_gem_object_unpin(obj);
  1634. }
  1635. /* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
  1636. * is assumed to be a power-of-two. */
  1637. unsigned long intel_gen4_compute_page_offset(int *x, int *y,
  1638. unsigned int tiling_mode,
  1639. unsigned int cpp,
  1640. unsigned int pitch)
  1641. {
  1642. if (tiling_mode != I915_TILING_NONE) {
  1643. unsigned int tile_rows, tiles;
  1644. tile_rows = *y / 8;
  1645. *y %= 8;
  1646. tiles = *x / (512/cpp);
  1647. *x %= 512/cpp;
  1648. return tile_rows * pitch * 8 + tiles * 4096;
  1649. } else {
  1650. unsigned int offset;
  1651. offset = *y * pitch + *x * cpp;
  1652. *y = 0;
  1653. *x = (offset & 4095) / cpp;
  1654. return offset & -4096;
  1655. }
  1656. }
  1657. static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1658. int x, int y)
  1659. {
  1660. struct drm_device *dev = crtc->dev;
  1661. struct drm_i915_private *dev_priv = dev->dev_private;
  1662. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1663. struct intel_framebuffer *intel_fb;
  1664. struct drm_i915_gem_object *obj;
  1665. int plane = intel_crtc->plane;
  1666. unsigned long linear_offset;
  1667. u32 dspcntr;
  1668. u32 reg;
  1669. switch (plane) {
  1670. case 0:
  1671. case 1:
  1672. break;
  1673. default:
  1674. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1675. return -EINVAL;
  1676. }
  1677. intel_fb = to_intel_framebuffer(fb);
  1678. obj = intel_fb->obj;
  1679. reg = DSPCNTR(plane);
  1680. dspcntr = I915_READ(reg);
  1681. /* Mask out pixel format bits in case we change it */
  1682. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1683. switch (fb->pixel_format) {
  1684. case DRM_FORMAT_C8:
  1685. dspcntr |= DISPPLANE_8BPP;
  1686. break;
  1687. case DRM_FORMAT_XRGB1555:
  1688. case DRM_FORMAT_ARGB1555:
  1689. dspcntr |= DISPPLANE_BGRX555;
  1690. break;
  1691. case DRM_FORMAT_RGB565:
  1692. dspcntr |= DISPPLANE_BGRX565;
  1693. break;
  1694. case DRM_FORMAT_XRGB8888:
  1695. case DRM_FORMAT_ARGB8888:
  1696. dspcntr |= DISPPLANE_BGRX888;
  1697. break;
  1698. case DRM_FORMAT_XBGR8888:
  1699. case DRM_FORMAT_ABGR8888:
  1700. dspcntr |= DISPPLANE_RGBX888;
  1701. break;
  1702. case DRM_FORMAT_XRGB2101010:
  1703. case DRM_FORMAT_ARGB2101010:
  1704. dspcntr |= DISPPLANE_BGRX101010;
  1705. break;
  1706. case DRM_FORMAT_XBGR2101010:
  1707. case DRM_FORMAT_ABGR2101010:
  1708. dspcntr |= DISPPLANE_RGBX101010;
  1709. break;
  1710. default:
  1711. BUG();
  1712. }
  1713. if (INTEL_INFO(dev)->gen >= 4) {
  1714. if (obj->tiling_mode != I915_TILING_NONE)
  1715. dspcntr |= DISPPLANE_TILED;
  1716. else
  1717. dspcntr &= ~DISPPLANE_TILED;
  1718. }
  1719. if (IS_G4X(dev))
  1720. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1721. I915_WRITE(reg, dspcntr);
  1722. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1723. if (INTEL_INFO(dev)->gen >= 4) {
  1724. intel_crtc->dspaddr_offset =
  1725. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1726. fb->bits_per_pixel / 8,
  1727. fb->pitches[0]);
  1728. linear_offset -= intel_crtc->dspaddr_offset;
  1729. } else {
  1730. intel_crtc->dspaddr_offset = linear_offset;
  1731. }
  1732. DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
  1733. obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
  1734. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1735. if (INTEL_INFO(dev)->gen >= 4) {
  1736. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1737. obj->gtt_offset + intel_crtc->dspaddr_offset);
  1738. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1739. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1740. } else
  1741. I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
  1742. POSTING_READ(reg);
  1743. return 0;
  1744. }
  1745. static int ironlake_update_plane(struct drm_crtc *crtc,
  1746. struct drm_framebuffer *fb, int x, int y)
  1747. {
  1748. struct drm_device *dev = crtc->dev;
  1749. struct drm_i915_private *dev_priv = dev->dev_private;
  1750. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1751. struct intel_framebuffer *intel_fb;
  1752. struct drm_i915_gem_object *obj;
  1753. int plane = intel_crtc->plane;
  1754. unsigned long linear_offset;
  1755. u32 dspcntr;
  1756. u32 reg;
  1757. switch (plane) {
  1758. case 0:
  1759. case 1:
  1760. case 2:
  1761. break;
  1762. default:
  1763. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1764. return -EINVAL;
  1765. }
  1766. intel_fb = to_intel_framebuffer(fb);
  1767. obj = intel_fb->obj;
  1768. reg = DSPCNTR(plane);
  1769. dspcntr = I915_READ(reg);
  1770. /* Mask out pixel format bits in case we change it */
  1771. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1772. switch (fb->pixel_format) {
  1773. case DRM_FORMAT_C8:
  1774. dspcntr |= DISPPLANE_8BPP;
  1775. break;
  1776. case DRM_FORMAT_RGB565:
  1777. dspcntr |= DISPPLANE_BGRX565;
  1778. break;
  1779. case DRM_FORMAT_XRGB8888:
  1780. case DRM_FORMAT_ARGB8888:
  1781. dspcntr |= DISPPLANE_BGRX888;
  1782. break;
  1783. case DRM_FORMAT_XBGR8888:
  1784. case DRM_FORMAT_ABGR8888:
  1785. dspcntr |= DISPPLANE_RGBX888;
  1786. break;
  1787. case DRM_FORMAT_XRGB2101010:
  1788. case DRM_FORMAT_ARGB2101010:
  1789. dspcntr |= DISPPLANE_BGRX101010;
  1790. break;
  1791. case DRM_FORMAT_XBGR2101010:
  1792. case DRM_FORMAT_ABGR2101010:
  1793. dspcntr |= DISPPLANE_RGBX101010;
  1794. break;
  1795. default:
  1796. BUG();
  1797. }
  1798. if (obj->tiling_mode != I915_TILING_NONE)
  1799. dspcntr |= DISPPLANE_TILED;
  1800. else
  1801. dspcntr &= ~DISPPLANE_TILED;
  1802. /* must disable */
  1803. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1804. I915_WRITE(reg, dspcntr);
  1805. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1806. intel_crtc->dspaddr_offset =
  1807. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1808. fb->bits_per_pixel / 8,
  1809. fb->pitches[0]);
  1810. linear_offset -= intel_crtc->dspaddr_offset;
  1811. DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
  1812. obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
  1813. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1814. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1815. obj->gtt_offset + intel_crtc->dspaddr_offset);
  1816. if (IS_HASWELL(dev)) {
  1817. I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
  1818. } else {
  1819. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1820. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1821. }
  1822. POSTING_READ(reg);
  1823. return 0;
  1824. }
  1825. /* Assume fb object is pinned & idle & fenced and just update base pointers */
  1826. static int
  1827. intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1828. int x, int y, enum mode_set_atomic state)
  1829. {
  1830. struct drm_device *dev = crtc->dev;
  1831. struct drm_i915_private *dev_priv = dev->dev_private;
  1832. if (dev_priv->display.disable_fbc)
  1833. dev_priv->display.disable_fbc(dev);
  1834. intel_increase_pllclock(crtc);
  1835. return dev_priv->display.update_plane(crtc, fb, x, y);
  1836. }
  1837. void intel_display_handle_reset(struct drm_device *dev)
  1838. {
  1839. struct drm_i915_private *dev_priv = dev->dev_private;
  1840. struct drm_crtc *crtc;
  1841. /*
  1842. * Flips in the rings have been nuked by the reset,
  1843. * so complete all pending flips so that user space
  1844. * will get its events and not get stuck.
  1845. *
  1846. * Also update the base address of all primary
  1847. * planes to the the last fb to make sure we're
  1848. * showing the correct fb after a reset.
  1849. *
  1850. * Need to make two loops over the crtcs so that we
  1851. * don't try to grab a crtc mutex before the
  1852. * pending_flip_queue really got woken up.
  1853. */
  1854. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1855. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1856. enum plane plane = intel_crtc->plane;
  1857. intel_prepare_page_flip(dev, plane);
  1858. intel_finish_page_flip_plane(dev, plane);
  1859. }
  1860. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1861. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1862. mutex_lock(&crtc->mutex);
  1863. if (intel_crtc->active)
  1864. dev_priv->display.update_plane(crtc, crtc->fb,
  1865. crtc->x, crtc->y);
  1866. mutex_unlock(&crtc->mutex);
  1867. }
  1868. }
  1869. static int
  1870. intel_finish_fb(struct drm_framebuffer *old_fb)
  1871. {
  1872. struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
  1873. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1874. bool was_interruptible = dev_priv->mm.interruptible;
  1875. int ret;
  1876. /* Big Hammer, we also need to ensure that any pending
  1877. * MI_WAIT_FOR_EVENT inside a user batch buffer on the
  1878. * current scanout is retired before unpinning the old
  1879. * framebuffer.
  1880. *
  1881. * This should only fail upon a hung GPU, in which case we
  1882. * can safely continue.
  1883. */
  1884. dev_priv->mm.interruptible = false;
  1885. ret = i915_gem_object_finish_gpu(obj);
  1886. dev_priv->mm.interruptible = was_interruptible;
  1887. return ret;
  1888. }
  1889. static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
  1890. {
  1891. struct drm_device *dev = crtc->dev;
  1892. struct drm_i915_master_private *master_priv;
  1893. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1894. if (!dev->primary->master)
  1895. return;
  1896. master_priv = dev->primary->master->driver_priv;
  1897. if (!master_priv->sarea_priv)
  1898. return;
  1899. switch (intel_crtc->pipe) {
  1900. case 0:
  1901. master_priv->sarea_priv->pipeA_x = x;
  1902. master_priv->sarea_priv->pipeA_y = y;
  1903. break;
  1904. case 1:
  1905. master_priv->sarea_priv->pipeB_x = x;
  1906. master_priv->sarea_priv->pipeB_y = y;
  1907. break;
  1908. default:
  1909. break;
  1910. }
  1911. }
  1912. static int
  1913. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1914. struct drm_framebuffer *fb)
  1915. {
  1916. struct drm_device *dev = crtc->dev;
  1917. struct drm_i915_private *dev_priv = dev->dev_private;
  1918. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1919. struct drm_framebuffer *old_fb;
  1920. int ret;
  1921. /* no fb bound */
  1922. if (!fb) {
  1923. DRM_ERROR("No FB bound\n");
  1924. return 0;
  1925. }
  1926. if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
  1927. DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
  1928. plane_name(intel_crtc->plane),
  1929. INTEL_INFO(dev)->num_pipes);
  1930. return -EINVAL;
  1931. }
  1932. mutex_lock(&dev->struct_mutex);
  1933. ret = intel_pin_and_fence_fb_obj(dev,
  1934. to_intel_framebuffer(fb)->obj,
  1935. NULL);
  1936. if (ret != 0) {
  1937. mutex_unlock(&dev->struct_mutex);
  1938. DRM_ERROR("pin & fence failed\n");
  1939. return ret;
  1940. }
  1941. ret = dev_priv->display.update_plane(crtc, fb, x, y);
  1942. if (ret) {
  1943. intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
  1944. mutex_unlock(&dev->struct_mutex);
  1945. DRM_ERROR("failed to update base address\n");
  1946. return ret;
  1947. }
  1948. old_fb = crtc->fb;
  1949. crtc->fb = fb;
  1950. crtc->x = x;
  1951. crtc->y = y;
  1952. if (old_fb) {
  1953. if (intel_crtc->active && old_fb != fb)
  1954. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1955. intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
  1956. }
  1957. intel_update_fbc(dev);
  1958. mutex_unlock(&dev->struct_mutex);
  1959. intel_crtc_update_sarea_pos(crtc, x, y);
  1960. return 0;
  1961. }
  1962. static void intel_fdi_normal_train(struct drm_crtc *crtc)
  1963. {
  1964. struct drm_device *dev = crtc->dev;
  1965. struct drm_i915_private *dev_priv = dev->dev_private;
  1966. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1967. int pipe = intel_crtc->pipe;
  1968. u32 reg, temp;
  1969. /* enable normal train */
  1970. reg = FDI_TX_CTL(pipe);
  1971. temp = I915_READ(reg);
  1972. if (IS_IVYBRIDGE(dev)) {
  1973. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  1974. temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
  1975. } else {
  1976. temp &= ~FDI_LINK_TRAIN_NONE;
  1977. temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
  1978. }
  1979. I915_WRITE(reg, temp);
  1980. reg = FDI_RX_CTL(pipe);
  1981. temp = I915_READ(reg);
  1982. if (HAS_PCH_CPT(dev)) {
  1983. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  1984. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  1985. } else {
  1986. temp &= ~FDI_LINK_TRAIN_NONE;
  1987. temp |= FDI_LINK_TRAIN_NONE;
  1988. }
  1989. I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  1990. /* wait one idle pattern time */
  1991. POSTING_READ(reg);
  1992. udelay(1000);
  1993. /* IVB wants error correction enabled */
  1994. if (IS_IVYBRIDGE(dev))
  1995. I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
  1996. FDI_FE_ERRC_ENABLE);
  1997. }
  1998. static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
  1999. {
  2000. return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
  2001. }
  2002. static void ivb_modeset_global_resources(struct drm_device *dev)
  2003. {
  2004. struct drm_i915_private *dev_priv = dev->dev_private;
  2005. struct intel_crtc *pipe_B_crtc =
  2006. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  2007. struct intel_crtc *pipe_C_crtc =
  2008. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
  2009. uint32_t temp;
  2010. /*
  2011. * When everything is off disable fdi C so that we could enable fdi B
  2012. * with all lanes. Note that we don't care about enabled pipes without
  2013. * an enabled pch encoder.
  2014. */
  2015. if (!pipe_has_enabled_pch(pipe_B_crtc) &&
  2016. !pipe_has_enabled_pch(pipe_C_crtc)) {
  2017. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  2018. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  2019. temp = I915_READ(SOUTH_CHICKEN1);
  2020. temp &= ~FDI_BC_BIFURCATION_SELECT;
  2021. DRM_DEBUG_KMS("disabling fdi C rx\n");
  2022. I915_WRITE(SOUTH_CHICKEN1, temp);
  2023. }
  2024. }
  2025. /* The FDI link training functions for ILK/Ibexpeak. */
  2026. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  2027. {
  2028. struct drm_device *dev = crtc->dev;
  2029. struct drm_i915_private *dev_priv = dev->dev_private;
  2030. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2031. int pipe = intel_crtc->pipe;
  2032. int plane = intel_crtc->plane;
  2033. u32 reg, temp, tries;
  2034. /* FDI needs bits from pipe & plane first */
  2035. assert_pipe_enabled(dev_priv, pipe);
  2036. assert_plane_enabled(dev_priv, plane);
  2037. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2038. for train result */
  2039. reg = FDI_RX_IMR(pipe);
  2040. temp = I915_READ(reg);
  2041. temp &= ~FDI_RX_SYMBOL_LOCK;
  2042. temp &= ~FDI_RX_BIT_LOCK;
  2043. I915_WRITE(reg, temp);
  2044. I915_READ(reg);
  2045. udelay(150);
  2046. /* enable CPU FDI TX and PCH FDI RX */
  2047. reg = FDI_TX_CTL(pipe);
  2048. temp = I915_READ(reg);
  2049. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2050. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2051. temp &= ~FDI_LINK_TRAIN_NONE;
  2052. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2053. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2054. reg = FDI_RX_CTL(pipe);
  2055. temp = I915_READ(reg);
  2056. temp &= ~FDI_LINK_TRAIN_NONE;
  2057. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2058. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2059. POSTING_READ(reg);
  2060. udelay(150);
  2061. /* Ironlake workaround, enable clock pointer after FDI enable*/
  2062. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2063. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
  2064. FDI_RX_PHASE_SYNC_POINTER_EN);
  2065. reg = FDI_RX_IIR(pipe);
  2066. for (tries = 0; tries < 5; tries++) {
  2067. temp = I915_READ(reg);
  2068. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2069. if ((temp & FDI_RX_BIT_LOCK)) {
  2070. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2071. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2072. break;
  2073. }
  2074. }
  2075. if (tries == 5)
  2076. DRM_ERROR("FDI train 1 fail!\n");
  2077. /* Train 2 */
  2078. reg = FDI_TX_CTL(pipe);
  2079. temp = I915_READ(reg);
  2080. temp &= ~FDI_LINK_TRAIN_NONE;
  2081. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2082. I915_WRITE(reg, temp);
  2083. reg = FDI_RX_CTL(pipe);
  2084. temp = I915_READ(reg);
  2085. temp &= ~FDI_LINK_TRAIN_NONE;
  2086. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2087. I915_WRITE(reg, temp);
  2088. POSTING_READ(reg);
  2089. udelay(150);
  2090. reg = FDI_RX_IIR(pipe);
  2091. for (tries = 0; tries < 5; tries++) {
  2092. temp = I915_READ(reg);
  2093. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2094. if (temp & FDI_RX_SYMBOL_LOCK) {
  2095. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2096. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2097. break;
  2098. }
  2099. }
  2100. if (tries == 5)
  2101. DRM_ERROR("FDI train 2 fail!\n");
  2102. DRM_DEBUG_KMS("FDI train done\n");
  2103. }
  2104. static const int snb_b_fdi_train_param[] = {
  2105. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  2106. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  2107. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  2108. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  2109. };
  2110. /* The FDI link training functions for SNB/Cougarpoint. */
  2111. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  2112. {
  2113. struct drm_device *dev = crtc->dev;
  2114. struct drm_i915_private *dev_priv = dev->dev_private;
  2115. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2116. int pipe = intel_crtc->pipe;
  2117. u32 reg, temp, i, retry;
  2118. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2119. for train result */
  2120. reg = FDI_RX_IMR(pipe);
  2121. temp = I915_READ(reg);
  2122. temp &= ~FDI_RX_SYMBOL_LOCK;
  2123. temp &= ~FDI_RX_BIT_LOCK;
  2124. I915_WRITE(reg, temp);
  2125. POSTING_READ(reg);
  2126. udelay(150);
  2127. /* enable CPU FDI TX and PCH FDI RX */
  2128. reg = FDI_TX_CTL(pipe);
  2129. temp = I915_READ(reg);
  2130. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2131. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2132. temp &= ~FDI_LINK_TRAIN_NONE;
  2133. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2134. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2135. /* SNB-B */
  2136. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2137. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2138. I915_WRITE(FDI_RX_MISC(pipe),
  2139. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2140. reg = FDI_RX_CTL(pipe);
  2141. temp = I915_READ(reg);
  2142. if (HAS_PCH_CPT(dev)) {
  2143. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2144. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2145. } else {
  2146. temp &= ~FDI_LINK_TRAIN_NONE;
  2147. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2148. }
  2149. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2150. POSTING_READ(reg);
  2151. udelay(150);
  2152. for (i = 0; i < 4; i++) {
  2153. reg = FDI_TX_CTL(pipe);
  2154. temp = I915_READ(reg);
  2155. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2156. temp |= snb_b_fdi_train_param[i];
  2157. I915_WRITE(reg, temp);
  2158. POSTING_READ(reg);
  2159. udelay(500);
  2160. for (retry = 0; retry < 5; retry++) {
  2161. reg = FDI_RX_IIR(pipe);
  2162. temp = I915_READ(reg);
  2163. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2164. if (temp & FDI_RX_BIT_LOCK) {
  2165. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2166. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2167. break;
  2168. }
  2169. udelay(50);
  2170. }
  2171. if (retry < 5)
  2172. break;
  2173. }
  2174. if (i == 4)
  2175. DRM_ERROR("FDI train 1 fail!\n");
  2176. /* Train 2 */
  2177. reg = FDI_TX_CTL(pipe);
  2178. temp = I915_READ(reg);
  2179. temp &= ~FDI_LINK_TRAIN_NONE;
  2180. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2181. if (IS_GEN6(dev)) {
  2182. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2183. /* SNB-B */
  2184. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2185. }
  2186. I915_WRITE(reg, temp);
  2187. reg = FDI_RX_CTL(pipe);
  2188. temp = I915_READ(reg);
  2189. if (HAS_PCH_CPT(dev)) {
  2190. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2191. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2192. } else {
  2193. temp &= ~FDI_LINK_TRAIN_NONE;
  2194. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2195. }
  2196. I915_WRITE(reg, temp);
  2197. POSTING_READ(reg);
  2198. udelay(150);
  2199. for (i = 0; i < 4; i++) {
  2200. reg = FDI_TX_CTL(pipe);
  2201. temp = I915_READ(reg);
  2202. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2203. temp |= snb_b_fdi_train_param[i];
  2204. I915_WRITE(reg, temp);
  2205. POSTING_READ(reg);
  2206. udelay(500);
  2207. for (retry = 0; retry < 5; retry++) {
  2208. reg = FDI_RX_IIR(pipe);
  2209. temp = I915_READ(reg);
  2210. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2211. if (temp & FDI_RX_SYMBOL_LOCK) {
  2212. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2213. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2214. break;
  2215. }
  2216. udelay(50);
  2217. }
  2218. if (retry < 5)
  2219. break;
  2220. }
  2221. if (i == 4)
  2222. DRM_ERROR("FDI train 2 fail!\n");
  2223. DRM_DEBUG_KMS("FDI train done.\n");
  2224. }
  2225. /* Manual link training for Ivy Bridge A0 parts */
  2226. static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
  2227. {
  2228. struct drm_device *dev = crtc->dev;
  2229. struct drm_i915_private *dev_priv = dev->dev_private;
  2230. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2231. int pipe = intel_crtc->pipe;
  2232. u32 reg, temp, i;
  2233. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2234. for train result */
  2235. reg = FDI_RX_IMR(pipe);
  2236. temp = I915_READ(reg);
  2237. temp &= ~FDI_RX_SYMBOL_LOCK;
  2238. temp &= ~FDI_RX_BIT_LOCK;
  2239. I915_WRITE(reg, temp);
  2240. POSTING_READ(reg);
  2241. udelay(150);
  2242. DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
  2243. I915_READ(FDI_RX_IIR(pipe)));
  2244. /* enable CPU FDI TX and PCH FDI RX */
  2245. reg = FDI_TX_CTL(pipe);
  2246. temp = I915_READ(reg);
  2247. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2248. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2249. temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
  2250. temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
  2251. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2252. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2253. temp |= FDI_COMPOSITE_SYNC;
  2254. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2255. I915_WRITE(FDI_RX_MISC(pipe),
  2256. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2257. reg = FDI_RX_CTL(pipe);
  2258. temp = I915_READ(reg);
  2259. temp &= ~FDI_LINK_TRAIN_AUTO;
  2260. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2261. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2262. temp |= FDI_COMPOSITE_SYNC;
  2263. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2264. POSTING_READ(reg);
  2265. udelay(150);
  2266. for (i = 0; i < 4; i++) {
  2267. reg = FDI_TX_CTL(pipe);
  2268. temp = I915_READ(reg);
  2269. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2270. temp |= snb_b_fdi_train_param[i];
  2271. I915_WRITE(reg, temp);
  2272. POSTING_READ(reg);
  2273. udelay(500);
  2274. reg = FDI_RX_IIR(pipe);
  2275. temp = I915_READ(reg);
  2276. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2277. if (temp & FDI_RX_BIT_LOCK ||
  2278. (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
  2279. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2280. DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
  2281. break;
  2282. }
  2283. }
  2284. if (i == 4)
  2285. DRM_ERROR("FDI train 1 fail!\n");
  2286. /* Train 2 */
  2287. reg = FDI_TX_CTL(pipe);
  2288. temp = I915_READ(reg);
  2289. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2290. temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
  2291. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2292. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2293. I915_WRITE(reg, temp);
  2294. reg = FDI_RX_CTL(pipe);
  2295. temp = I915_READ(reg);
  2296. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2297. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2298. I915_WRITE(reg, temp);
  2299. POSTING_READ(reg);
  2300. udelay(150);
  2301. for (i = 0; i < 4; i++) {
  2302. reg = FDI_TX_CTL(pipe);
  2303. temp = I915_READ(reg);
  2304. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2305. temp |= snb_b_fdi_train_param[i];
  2306. I915_WRITE(reg, temp);
  2307. POSTING_READ(reg);
  2308. udelay(500);
  2309. reg = FDI_RX_IIR(pipe);
  2310. temp = I915_READ(reg);
  2311. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2312. if (temp & FDI_RX_SYMBOL_LOCK) {
  2313. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2314. DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
  2315. break;
  2316. }
  2317. }
  2318. if (i == 4)
  2319. DRM_ERROR("FDI train 2 fail!\n");
  2320. DRM_DEBUG_KMS("FDI train done.\n");
  2321. }
  2322. static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
  2323. {
  2324. struct drm_device *dev = intel_crtc->base.dev;
  2325. struct drm_i915_private *dev_priv = dev->dev_private;
  2326. int pipe = intel_crtc->pipe;
  2327. u32 reg, temp;
  2328. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  2329. reg = FDI_RX_CTL(pipe);
  2330. temp = I915_READ(reg);
  2331. temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
  2332. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2333. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2334. I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
  2335. POSTING_READ(reg);
  2336. udelay(200);
  2337. /* Switch from Rawclk to PCDclk */
  2338. temp = I915_READ(reg);
  2339. I915_WRITE(reg, temp | FDI_PCDCLK);
  2340. POSTING_READ(reg);
  2341. udelay(200);
  2342. /* Enable CPU FDI TX PLL, always on for Ironlake */
  2343. reg = FDI_TX_CTL(pipe);
  2344. temp = I915_READ(reg);
  2345. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  2346. I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
  2347. POSTING_READ(reg);
  2348. udelay(100);
  2349. }
  2350. }
  2351. static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
  2352. {
  2353. struct drm_device *dev = intel_crtc->base.dev;
  2354. struct drm_i915_private *dev_priv = dev->dev_private;
  2355. int pipe = intel_crtc->pipe;
  2356. u32 reg, temp;
  2357. /* Switch from PCDclk to Rawclk */
  2358. reg = FDI_RX_CTL(pipe);
  2359. temp = I915_READ(reg);
  2360. I915_WRITE(reg, temp & ~FDI_PCDCLK);
  2361. /* Disable CPU FDI TX PLL */
  2362. reg = FDI_TX_CTL(pipe);
  2363. temp = I915_READ(reg);
  2364. I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
  2365. POSTING_READ(reg);
  2366. udelay(100);
  2367. reg = FDI_RX_CTL(pipe);
  2368. temp = I915_READ(reg);
  2369. I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
  2370. /* Wait for the clocks to turn off. */
  2371. POSTING_READ(reg);
  2372. udelay(100);
  2373. }
  2374. static void ironlake_fdi_disable(struct drm_crtc *crtc)
  2375. {
  2376. struct drm_device *dev = crtc->dev;
  2377. struct drm_i915_private *dev_priv = dev->dev_private;
  2378. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2379. int pipe = intel_crtc->pipe;
  2380. u32 reg, temp;
  2381. /* disable CPU FDI tx and PCH FDI rx */
  2382. reg = FDI_TX_CTL(pipe);
  2383. temp = I915_READ(reg);
  2384. I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
  2385. POSTING_READ(reg);
  2386. reg = FDI_RX_CTL(pipe);
  2387. temp = I915_READ(reg);
  2388. temp &= ~(0x7 << 16);
  2389. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2390. I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
  2391. POSTING_READ(reg);
  2392. udelay(100);
  2393. /* Ironlake workaround, disable clock pointer after downing FDI */
  2394. if (HAS_PCH_IBX(dev)) {
  2395. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2396. }
  2397. /* still set train pattern 1 */
  2398. reg = FDI_TX_CTL(pipe);
  2399. temp = I915_READ(reg);
  2400. temp &= ~FDI_LINK_TRAIN_NONE;
  2401. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2402. I915_WRITE(reg, temp);
  2403. reg = FDI_RX_CTL(pipe);
  2404. temp = I915_READ(reg);
  2405. if (HAS_PCH_CPT(dev)) {
  2406. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2407. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2408. } else {
  2409. temp &= ~FDI_LINK_TRAIN_NONE;
  2410. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2411. }
  2412. /* BPC in FDI rx is consistent with that in PIPECONF */
  2413. temp &= ~(0x07 << 16);
  2414. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2415. I915_WRITE(reg, temp);
  2416. POSTING_READ(reg);
  2417. udelay(100);
  2418. }
  2419. static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
  2420. {
  2421. struct drm_device *dev = crtc->dev;
  2422. struct drm_i915_private *dev_priv = dev->dev_private;
  2423. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2424. unsigned long flags;
  2425. bool pending;
  2426. if (i915_reset_in_progress(&dev_priv->gpu_error) ||
  2427. intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
  2428. return false;
  2429. spin_lock_irqsave(&dev->event_lock, flags);
  2430. pending = to_intel_crtc(crtc)->unpin_work != NULL;
  2431. spin_unlock_irqrestore(&dev->event_lock, flags);
  2432. return pending;
  2433. }
  2434. static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
  2435. {
  2436. struct drm_device *dev = crtc->dev;
  2437. struct drm_i915_private *dev_priv = dev->dev_private;
  2438. if (crtc->fb == NULL)
  2439. return;
  2440. WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
  2441. wait_event(dev_priv->pending_flip_queue,
  2442. !intel_crtc_has_pending_flip(crtc));
  2443. mutex_lock(&dev->struct_mutex);
  2444. intel_finish_fb(crtc->fb);
  2445. mutex_unlock(&dev->struct_mutex);
  2446. }
  2447. /* Program iCLKIP clock to the desired frequency */
  2448. static void lpt_program_iclkip(struct drm_crtc *crtc)
  2449. {
  2450. struct drm_device *dev = crtc->dev;
  2451. struct drm_i915_private *dev_priv = dev->dev_private;
  2452. u32 divsel, phaseinc, auxdiv, phasedir = 0;
  2453. u32 temp;
  2454. mutex_lock(&dev_priv->dpio_lock);
  2455. /* It is necessary to ungate the pixclk gate prior to programming
  2456. * the divisors, and gate it back when it is done.
  2457. */
  2458. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
  2459. /* Disable SSCCTL */
  2460. intel_sbi_write(dev_priv, SBI_SSCCTL6,
  2461. intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
  2462. SBI_SSCCTL_DISABLE,
  2463. SBI_ICLK);
  2464. /* 20MHz is a corner case which is out of range for the 7-bit divisor */
  2465. if (crtc->mode.clock == 20000) {
  2466. auxdiv = 1;
  2467. divsel = 0x41;
  2468. phaseinc = 0x20;
  2469. } else {
  2470. /* The iCLK virtual clock root frequency is in MHz,
  2471. * but the crtc->mode.clock in in KHz. To get the divisors,
  2472. * it is necessary to divide one by another, so we
  2473. * convert the virtual clock precision to KHz here for higher
  2474. * precision.
  2475. */
  2476. u32 iclk_virtual_root_freq = 172800 * 1000;
  2477. u32 iclk_pi_range = 64;
  2478. u32 desired_divisor, msb_divisor_value, pi_value;
  2479. desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
  2480. msb_divisor_value = desired_divisor / iclk_pi_range;
  2481. pi_value = desired_divisor % iclk_pi_range;
  2482. auxdiv = 0;
  2483. divsel = msb_divisor_value - 2;
  2484. phaseinc = pi_value;
  2485. }
  2486. /* This should not happen with any sane values */
  2487. WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
  2488. ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
  2489. WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
  2490. ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
  2491. DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
  2492. crtc->mode.clock,
  2493. auxdiv,
  2494. divsel,
  2495. phasedir,
  2496. phaseinc);
  2497. /* Program SSCDIVINTPHASE6 */
  2498. temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
  2499. temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
  2500. temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
  2501. temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
  2502. temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
  2503. temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
  2504. temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
  2505. intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
  2506. /* Program SSCAUXDIV */
  2507. temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
  2508. temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
  2509. temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
  2510. intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
  2511. /* Enable modulator and associated divider */
  2512. temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
  2513. temp &= ~SBI_SSCCTL_DISABLE;
  2514. intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
  2515. /* Wait for initialization time */
  2516. udelay(24);
  2517. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
  2518. mutex_unlock(&dev_priv->dpio_lock);
  2519. }
  2520. static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
  2521. enum pipe pch_transcoder)
  2522. {
  2523. struct drm_device *dev = crtc->base.dev;
  2524. struct drm_i915_private *dev_priv = dev->dev_private;
  2525. enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
  2526. I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
  2527. I915_READ(HTOTAL(cpu_transcoder)));
  2528. I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
  2529. I915_READ(HBLANK(cpu_transcoder)));
  2530. I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
  2531. I915_READ(HSYNC(cpu_transcoder)));
  2532. I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
  2533. I915_READ(VTOTAL(cpu_transcoder)));
  2534. I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
  2535. I915_READ(VBLANK(cpu_transcoder)));
  2536. I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
  2537. I915_READ(VSYNC(cpu_transcoder)));
  2538. I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
  2539. I915_READ(VSYNCSHIFT(cpu_transcoder)));
  2540. }
  2541. /*
  2542. * Enable PCH resources required for PCH ports:
  2543. * - PCH PLLs
  2544. * - FDI training & RX/TX
  2545. * - update transcoder timings
  2546. * - DP transcoding bits
  2547. * - transcoder
  2548. */
  2549. static void ironlake_pch_enable(struct drm_crtc *crtc)
  2550. {
  2551. struct drm_device *dev = crtc->dev;
  2552. struct drm_i915_private *dev_priv = dev->dev_private;
  2553. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2554. int pipe = intel_crtc->pipe;
  2555. u32 reg, temp;
  2556. assert_pch_transcoder_disabled(dev_priv, pipe);
  2557. /* Write the TU size bits before fdi link training, so that error
  2558. * detection works. */
  2559. I915_WRITE(FDI_RX_TUSIZE1(pipe),
  2560. I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
  2561. /* For PCH output, training FDI link */
  2562. dev_priv->display.fdi_link_train(crtc);
  2563. /* XXX: pch pll's can be enabled any time before we enable the PCH
  2564. * transcoder, and we actually should do this to not upset any PCH
  2565. * transcoder that already use the clock when we share it.
  2566. *
  2567. * Note that enable_shared_dpll tries to do the right thing, but
  2568. * get_shared_dpll unconditionally resets the pll - we need that to have
  2569. * the right LVDS enable sequence. */
  2570. ironlake_enable_shared_dpll(intel_crtc);
  2571. if (HAS_PCH_CPT(dev)) {
  2572. u32 sel;
  2573. temp = I915_READ(PCH_DPLL_SEL);
  2574. temp |= TRANS_DPLL_ENABLE(pipe);
  2575. sel = TRANS_DPLLB_SEL(pipe);
  2576. if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
  2577. temp |= sel;
  2578. else
  2579. temp &= ~sel;
  2580. I915_WRITE(PCH_DPLL_SEL, temp);
  2581. }
  2582. /* set transcoder timing, panel must allow it */
  2583. assert_panel_unlocked(dev_priv, pipe);
  2584. ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
  2585. intel_fdi_normal_train(crtc);
  2586. /* For PCH DP, enable TRANS_DP_CTL */
  2587. if (HAS_PCH_CPT(dev) &&
  2588. (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  2589. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  2590. u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
  2591. reg = TRANS_DP_CTL(pipe);
  2592. temp = I915_READ(reg);
  2593. temp &= ~(TRANS_DP_PORT_SEL_MASK |
  2594. TRANS_DP_SYNC_MASK |
  2595. TRANS_DP_BPC_MASK);
  2596. temp |= (TRANS_DP_OUTPUT_ENABLE |
  2597. TRANS_DP_ENH_FRAMING);
  2598. temp |= bpc << 9; /* same format but at 11:9 */
  2599. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  2600. temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
  2601. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  2602. temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
  2603. switch (intel_trans_dp_port_sel(crtc)) {
  2604. case PCH_DP_B:
  2605. temp |= TRANS_DP_PORT_SEL_B;
  2606. break;
  2607. case PCH_DP_C:
  2608. temp |= TRANS_DP_PORT_SEL_C;
  2609. break;
  2610. case PCH_DP_D:
  2611. temp |= TRANS_DP_PORT_SEL_D;
  2612. break;
  2613. default:
  2614. BUG();
  2615. }
  2616. I915_WRITE(reg, temp);
  2617. }
  2618. ironlake_enable_pch_transcoder(dev_priv, pipe);
  2619. }
  2620. static void lpt_pch_enable(struct drm_crtc *crtc)
  2621. {
  2622. struct drm_device *dev = crtc->dev;
  2623. struct drm_i915_private *dev_priv = dev->dev_private;
  2624. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2625. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  2626. assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
  2627. lpt_program_iclkip(crtc);
  2628. /* Set transcoder timing. */
  2629. ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
  2630. lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
  2631. }
  2632. static void intel_put_shared_dpll(struct intel_crtc *crtc)
  2633. {
  2634. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2635. if (pll == NULL)
  2636. return;
  2637. if (pll->refcount == 0) {
  2638. WARN(1, "bad %s refcount\n", pll->name);
  2639. return;
  2640. }
  2641. if (--pll->refcount == 0) {
  2642. WARN_ON(pll->on);
  2643. WARN_ON(pll->active);
  2644. }
  2645. crtc->config.shared_dpll = DPLL_ID_PRIVATE;
  2646. }
  2647. static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
  2648. {
  2649. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2650. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2651. enum intel_dpll_id i;
  2652. if (pll) {
  2653. DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
  2654. crtc->base.base.id, pll->name);
  2655. intel_put_shared_dpll(crtc);
  2656. }
  2657. if (HAS_PCH_IBX(dev_priv->dev)) {
  2658. /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
  2659. i = crtc->pipe;
  2660. pll = &dev_priv->shared_dplls[i];
  2661. DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
  2662. crtc->base.base.id, pll->name);
  2663. goto found;
  2664. }
  2665. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2666. pll = &dev_priv->shared_dplls[i];
  2667. /* Only want to check enabled timings first */
  2668. if (pll->refcount == 0)
  2669. continue;
  2670. if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
  2671. sizeof(pll->hw_state)) == 0) {
  2672. DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
  2673. crtc->base.base.id,
  2674. pll->name, pll->refcount, pll->active);
  2675. goto found;
  2676. }
  2677. }
  2678. /* Ok no matching timings, maybe there's a free one? */
  2679. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2680. pll = &dev_priv->shared_dplls[i];
  2681. if (pll->refcount == 0) {
  2682. DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
  2683. crtc->base.base.id, pll->name);
  2684. goto found;
  2685. }
  2686. }
  2687. return NULL;
  2688. found:
  2689. crtc->config.shared_dpll = i;
  2690. DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
  2691. pipe_name(crtc->pipe));
  2692. if (pll->active == 0) {
  2693. memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
  2694. sizeof(pll->hw_state));
  2695. DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
  2696. WARN_ON(pll->on);
  2697. assert_shared_dpll_disabled(dev_priv, pll);
  2698. pll->mode_set(dev_priv, pll);
  2699. }
  2700. pll->refcount++;
  2701. return pll;
  2702. }
  2703. static void cpt_verify_modeset(struct drm_device *dev, int pipe)
  2704. {
  2705. struct drm_i915_private *dev_priv = dev->dev_private;
  2706. int dslreg = PIPEDSL(pipe);
  2707. u32 temp;
  2708. temp = I915_READ(dslreg);
  2709. udelay(500);
  2710. if (wait_for(I915_READ(dslreg) != temp, 5)) {
  2711. if (wait_for(I915_READ(dslreg) != temp, 5))
  2712. DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
  2713. }
  2714. }
  2715. static void ironlake_pfit_enable(struct intel_crtc *crtc)
  2716. {
  2717. struct drm_device *dev = crtc->base.dev;
  2718. struct drm_i915_private *dev_priv = dev->dev_private;
  2719. int pipe = crtc->pipe;
  2720. if (crtc->config.pch_pfit.size) {
  2721. /* Force use of hard-coded filter coefficients
  2722. * as some pre-programmed values are broken,
  2723. * e.g. x201.
  2724. */
  2725. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  2726. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
  2727. PF_PIPE_SEL_IVB(pipe));
  2728. else
  2729. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
  2730. I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
  2731. I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
  2732. }
  2733. }
  2734. static void intel_enable_planes(struct drm_crtc *crtc)
  2735. {
  2736. struct drm_device *dev = crtc->dev;
  2737. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2738. struct intel_plane *intel_plane;
  2739. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2740. if (intel_plane->pipe == pipe)
  2741. intel_plane_restore(&intel_plane->base);
  2742. }
  2743. static void intel_disable_planes(struct drm_crtc *crtc)
  2744. {
  2745. struct drm_device *dev = crtc->dev;
  2746. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2747. struct intel_plane *intel_plane;
  2748. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2749. if (intel_plane->pipe == pipe)
  2750. intel_plane_disable(&intel_plane->base);
  2751. }
  2752. static void ironlake_crtc_enable(struct drm_crtc *crtc)
  2753. {
  2754. struct drm_device *dev = crtc->dev;
  2755. struct drm_i915_private *dev_priv = dev->dev_private;
  2756. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2757. struct intel_encoder *encoder;
  2758. int pipe = intel_crtc->pipe;
  2759. int plane = intel_crtc->plane;
  2760. WARN_ON(!crtc->enabled);
  2761. if (intel_crtc->active)
  2762. return;
  2763. intel_crtc->active = true;
  2764. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2765. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2766. intel_update_watermarks(dev);
  2767. for_each_encoder_on_crtc(dev, crtc, encoder) {
  2768. if (encoder->pre_pll_enable)
  2769. encoder->pre_pll_enable(encoder);
  2770. if (encoder->pre_enable)
  2771. encoder->pre_enable(encoder);
  2772. }
  2773. if (intel_crtc->config.has_pch_encoder) {
  2774. /* Note: FDI PLL enabling _must_ be done before we enable the
  2775. * cpu pipes, hence this is separate from all the other fdi/pch
  2776. * enabling. */
  2777. ironlake_fdi_pll_enable(intel_crtc);
  2778. } else {
  2779. assert_fdi_tx_disabled(dev_priv, pipe);
  2780. assert_fdi_rx_disabled(dev_priv, pipe);
  2781. }
  2782. ironlake_pfit_enable(intel_crtc);
  2783. /*
  2784. * On ILK+ LUT must be loaded before the pipe is running but with
  2785. * clocks enabled
  2786. */
  2787. intel_crtc_load_lut(crtc);
  2788. intel_enable_pipe(dev_priv, pipe,
  2789. intel_crtc->config.has_pch_encoder);
  2790. intel_enable_plane(dev_priv, plane, pipe);
  2791. intel_enable_planes(crtc);
  2792. intel_crtc_update_cursor(crtc, true);
  2793. if (intel_crtc->config.has_pch_encoder)
  2794. ironlake_pch_enable(crtc);
  2795. mutex_lock(&dev->struct_mutex);
  2796. intel_update_fbc(dev);
  2797. mutex_unlock(&dev->struct_mutex);
  2798. for_each_encoder_on_crtc(dev, crtc, encoder)
  2799. encoder->enable(encoder);
  2800. if (HAS_PCH_CPT(dev))
  2801. cpt_verify_modeset(dev, intel_crtc->pipe);
  2802. /*
  2803. * There seems to be a race in PCH platform hw (at least on some
  2804. * outputs) where an enabled pipe still completes any pageflip right
  2805. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2806. * as the first vblank happend, everything works as expected. Hence just
  2807. * wait for one vblank before returning to avoid strange things
  2808. * happening.
  2809. */
  2810. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2811. }
  2812. /* IPS only exists on ULT machines and is tied to pipe A. */
  2813. static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
  2814. {
  2815. return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
  2816. }
  2817. static void hsw_enable_ips(struct intel_crtc *crtc)
  2818. {
  2819. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2820. if (!crtc->config.ips_enabled)
  2821. return;
  2822. /* We can only enable IPS after we enable a plane and wait for a vblank.
  2823. * We guarantee that the plane is enabled by calling intel_enable_ips
  2824. * only after intel_enable_plane. And intel_enable_plane already waits
  2825. * for a vblank, so all we need to do here is to enable the IPS bit. */
  2826. assert_plane_enabled(dev_priv, crtc->plane);
  2827. I915_WRITE(IPS_CTL, IPS_ENABLE);
  2828. }
  2829. static void hsw_disable_ips(struct intel_crtc *crtc)
  2830. {
  2831. struct drm_device *dev = crtc->base.dev;
  2832. struct drm_i915_private *dev_priv = dev->dev_private;
  2833. if (!crtc->config.ips_enabled)
  2834. return;
  2835. assert_plane_enabled(dev_priv, crtc->plane);
  2836. I915_WRITE(IPS_CTL, 0);
  2837. /* We need to wait for a vblank before we can disable the plane. */
  2838. intel_wait_for_vblank(dev, crtc->pipe);
  2839. }
  2840. static void haswell_crtc_enable(struct drm_crtc *crtc)
  2841. {
  2842. struct drm_device *dev = crtc->dev;
  2843. struct drm_i915_private *dev_priv = dev->dev_private;
  2844. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2845. struct intel_encoder *encoder;
  2846. int pipe = intel_crtc->pipe;
  2847. int plane = intel_crtc->plane;
  2848. WARN_ON(!crtc->enabled);
  2849. if (intel_crtc->active)
  2850. return;
  2851. intel_crtc->active = true;
  2852. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2853. if (intel_crtc->config.has_pch_encoder)
  2854. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  2855. intel_update_watermarks(dev);
  2856. if (intel_crtc->config.has_pch_encoder)
  2857. dev_priv->display.fdi_link_train(crtc);
  2858. for_each_encoder_on_crtc(dev, crtc, encoder)
  2859. if (encoder->pre_enable)
  2860. encoder->pre_enable(encoder);
  2861. intel_ddi_enable_pipe_clock(intel_crtc);
  2862. ironlake_pfit_enable(intel_crtc);
  2863. /*
  2864. * On ILK+ LUT must be loaded before the pipe is running but with
  2865. * clocks enabled
  2866. */
  2867. intel_crtc_load_lut(crtc);
  2868. intel_ddi_set_pipe_settings(crtc);
  2869. intel_ddi_enable_transcoder_func(crtc);
  2870. intel_enable_pipe(dev_priv, pipe,
  2871. intel_crtc->config.has_pch_encoder);
  2872. intel_enable_plane(dev_priv, plane, pipe);
  2873. intel_enable_planes(crtc);
  2874. intel_crtc_update_cursor(crtc, true);
  2875. hsw_enable_ips(intel_crtc);
  2876. if (intel_crtc->config.has_pch_encoder)
  2877. lpt_pch_enable(crtc);
  2878. mutex_lock(&dev->struct_mutex);
  2879. intel_update_fbc(dev);
  2880. mutex_unlock(&dev->struct_mutex);
  2881. for_each_encoder_on_crtc(dev, crtc, encoder)
  2882. encoder->enable(encoder);
  2883. /*
  2884. * There seems to be a race in PCH platform hw (at least on some
  2885. * outputs) where an enabled pipe still completes any pageflip right
  2886. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2887. * as the first vblank happend, everything works as expected. Hence just
  2888. * wait for one vblank before returning to avoid strange things
  2889. * happening.
  2890. */
  2891. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2892. }
  2893. static void ironlake_pfit_disable(struct intel_crtc *crtc)
  2894. {
  2895. struct drm_device *dev = crtc->base.dev;
  2896. struct drm_i915_private *dev_priv = dev->dev_private;
  2897. int pipe = crtc->pipe;
  2898. /* To avoid upsetting the power well on haswell only disable the pfit if
  2899. * it's in use. The hw state code will make sure we get this right. */
  2900. if (crtc->config.pch_pfit.size) {
  2901. I915_WRITE(PF_CTL(pipe), 0);
  2902. I915_WRITE(PF_WIN_POS(pipe), 0);
  2903. I915_WRITE(PF_WIN_SZ(pipe), 0);
  2904. }
  2905. }
  2906. static void ironlake_crtc_disable(struct drm_crtc *crtc)
  2907. {
  2908. struct drm_device *dev = crtc->dev;
  2909. struct drm_i915_private *dev_priv = dev->dev_private;
  2910. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2911. struct intel_encoder *encoder;
  2912. int pipe = intel_crtc->pipe;
  2913. int plane = intel_crtc->plane;
  2914. u32 reg, temp;
  2915. if (!intel_crtc->active)
  2916. return;
  2917. for_each_encoder_on_crtc(dev, crtc, encoder)
  2918. encoder->disable(encoder);
  2919. intel_crtc_wait_for_pending_flips(crtc);
  2920. drm_vblank_off(dev, pipe);
  2921. if (dev_priv->cfb_plane == plane)
  2922. intel_disable_fbc(dev);
  2923. intel_crtc_update_cursor(crtc, false);
  2924. intel_disable_planes(crtc);
  2925. intel_disable_plane(dev_priv, plane, pipe);
  2926. if (intel_crtc->config.has_pch_encoder)
  2927. intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
  2928. intel_disable_pipe(dev_priv, pipe);
  2929. ironlake_pfit_disable(intel_crtc);
  2930. for_each_encoder_on_crtc(dev, crtc, encoder)
  2931. if (encoder->post_disable)
  2932. encoder->post_disable(encoder);
  2933. if (intel_crtc->config.has_pch_encoder) {
  2934. ironlake_fdi_disable(crtc);
  2935. ironlake_disable_pch_transcoder(dev_priv, pipe);
  2936. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2937. if (HAS_PCH_CPT(dev)) {
  2938. /* disable TRANS_DP_CTL */
  2939. reg = TRANS_DP_CTL(pipe);
  2940. temp = I915_READ(reg);
  2941. temp &= ~(TRANS_DP_OUTPUT_ENABLE |
  2942. TRANS_DP_PORT_SEL_MASK);
  2943. temp |= TRANS_DP_PORT_SEL_NONE;
  2944. I915_WRITE(reg, temp);
  2945. /* disable DPLL_SEL */
  2946. temp = I915_READ(PCH_DPLL_SEL);
  2947. temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
  2948. I915_WRITE(PCH_DPLL_SEL, temp);
  2949. }
  2950. /* disable PCH DPLL */
  2951. intel_disable_shared_dpll(intel_crtc);
  2952. ironlake_fdi_pll_disable(intel_crtc);
  2953. }
  2954. intel_crtc->active = false;
  2955. intel_update_watermarks(dev);
  2956. mutex_lock(&dev->struct_mutex);
  2957. intel_update_fbc(dev);
  2958. mutex_unlock(&dev->struct_mutex);
  2959. }
  2960. static void haswell_crtc_disable(struct drm_crtc *crtc)
  2961. {
  2962. struct drm_device *dev = crtc->dev;
  2963. struct drm_i915_private *dev_priv = dev->dev_private;
  2964. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2965. struct intel_encoder *encoder;
  2966. int pipe = intel_crtc->pipe;
  2967. int plane = intel_crtc->plane;
  2968. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  2969. if (!intel_crtc->active)
  2970. return;
  2971. for_each_encoder_on_crtc(dev, crtc, encoder)
  2972. encoder->disable(encoder);
  2973. intel_crtc_wait_for_pending_flips(crtc);
  2974. drm_vblank_off(dev, pipe);
  2975. /* FBC must be disabled before disabling the plane on HSW. */
  2976. if (dev_priv->cfb_plane == plane)
  2977. intel_disable_fbc(dev);
  2978. hsw_disable_ips(intel_crtc);
  2979. intel_crtc_update_cursor(crtc, false);
  2980. intel_disable_planes(crtc);
  2981. intel_disable_plane(dev_priv, plane, pipe);
  2982. if (intel_crtc->config.has_pch_encoder)
  2983. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
  2984. intel_disable_pipe(dev_priv, pipe);
  2985. intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
  2986. ironlake_pfit_disable(intel_crtc);
  2987. intel_ddi_disable_pipe_clock(intel_crtc);
  2988. for_each_encoder_on_crtc(dev, crtc, encoder)
  2989. if (encoder->post_disable)
  2990. encoder->post_disable(encoder);
  2991. if (intel_crtc->config.has_pch_encoder) {
  2992. lpt_disable_pch_transcoder(dev_priv);
  2993. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  2994. intel_ddi_fdi_disable(crtc);
  2995. }
  2996. intel_crtc->active = false;
  2997. intel_update_watermarks(dev);
  2998. mutex_lock(&dev->struct_mutex);
  2999. intel_update_fbc(dev);
  3000. mutex_unlock(&dev->struct_mutex);
  3001. }
  3002. static void ironlake_crtc_off(struct drm_crtc *crtc)
  3003. {
  3004. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3005. intel_put_shared_dpll(intel_crtc);
  3006. }
  3007. static void haswell_crtc_off(struct drm_crtc *crtc)
  3008. {
  3009. intel_ddi_put_crtc_pll(crtc);
  3010. }
  3011. static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
  3012. {
  3013. if (!enable && intel_crtc->overlay) {
  3014. struct drm_device *dev = intel_crtc->base.dev;
  3015. struct drm_i915_private *dev_priv = dev->dev_private;
  3016. mutex_lock(&dev->struct_mutex);
  3017. dev_priv->mm.interruptible = false;
  3018. (void) intel_overlay_switch_off(intel_crtc->overlay);
  3019. dev_priv->mm.interruptible = true;
  3020. mutex_unlock(&dev->struct_mutex);
  3021. }
  3022. /* Let userspace switch the overlay on again. In most cases userspace
  3023. * has to recompute where to put it anyway.
  3024. */
  3025. }
  3026. /**
  3027. * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
  3028. * cursor plane briefly if not already running after enabling the display
  3029. * plane.
  3030. * This workaround avoids occasional blank screens when self refresh is
  3031. * enabled.
  3032. */
  3033. static void
  3034. g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
  3035. {
  3036. u32 cntl = I915_READ(CURCNTR(pipe));
  3037. if ((cntl & CURSOR_MODE) == 0) {
  3038. u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
  3039. I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
  3040. I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
  3041. intel_wait_for_vblank(dev_priv->dev, pipe);
  3042. I915_WRITE(CURCNTR(pipe), cntl);
  3043. I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
  3044. I915_WRITE(FW_BLC_SELF, fw_bcl_self);
  3045. }
  3046. }
  3047. static void i9xx_pfit_enable(struct intel_crtc *crtc)
  3048. {
  3049. struct drm_device *dev = crtc->base.dev;
  3050. struct drm_i915_private *dev_priv = dev->dev_private;
  3051. struct intel_crtc_config *pipe_config = &crtc->config;
  3052. if (!crtc->config.gmch_pfit.control)
  3053. return;
  3054. /*
  3055. * The panel fitter should only be adjusted whilst the pipe is disabled,
  3056. * according to register description and PRM.
  3057. */
  3058. WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
  3059. assert_pipe_disabled(dev_priv, crtc->pipe);
  3060. I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
  3061. I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
  3062. /* Border color in case we don't scale up to the full screen. Black by
  3063. * default, change to something else for debugging. */
  3064. I915_WRITE(BCLRPAT(crtc->pipe), 0);
  3065. }
  3066. static void valleyview_crtc_enable(struct drm_crtc *crtc)
  3067. {
  3068. struct drm_device *dev = crtc->dev;
  3069. struct drm_i915_private *dev_priv = dev->dev_private;
  3070. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3071. struct intel_encoder *encoder;
  3072. int pipe = intel_crtc->pipe;
  3073. int plane = intel_crtc->plane;
  3074. WARN_ON(!crtc->enabled);
  3075. if (intel_crtc->active)
  3076. return;
  3077. intel_crtc->active = true;
  3078. intel_update_watermarks(dev);
  3079. mutex_lock(&dev_priv->dpio_lock);
  3080. for_each_encoder_on_crtc(dev, crtc, encoder)
  3081. if (encoder->pre_pll_enable)
  3082. encoder->pre_pll_enable(encoder);
  3083. vlv_enable_pll(dev_priv, pipe);
  3084. for_each_encoder_on_crtc(dev, crtc, encoder)
  3085. if (encoder->pre_enable)
  3086. encoder->pre_enable(encoder);
  3087. /* VLV wants encoder enabling _before_ the pipe is up. */
  3088. for_each_encoder_on_crtc(dev, crtc, encoder)
  3089. encoder->enable(encoder);
  3090. i9xx_pfit_enable(intel_crtc);
  3091. intel_crtc_load_lut(crtc);
  3092. intel_enable_pipe(dev_priv, pipe, false);
  3093. intel_enable_plane(dev_priv, plane, pipe);
  3094. intel_enable_planes(crtc);
  3095. intel_crtc_update_cursor(crtc, true);
  3096. intel_update_fbc(dev);
  3097. mutex_unlock(&dev_priv->dpio_lock);
  3098. }
  3099. static void i9xx_crtc_enable(struct drm_crtc *crtc)
  3100. {
  3101. struct drm_device *dev = crtc->dev;
  3102. struct drm_i915_private *dev_priv = dev->dev_private;
  3103. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3104. struct intel_encoder *encoder;
  3105. int pipe = intel_crtc->pipe;
  3106. int plane = intel_crtc->plane;
  3107. WARN_ON(!crtc->enabled);
  3108. if (intel_crtc->active)
  3109. return;
  3110. intel_crtc->active = true;
  3111. intel_update_watermarks(dev);
  3112. for_each_encoder_on_crtc(dev, crtc, encoder)
  3113. if (encoder->pre_pll_enable)
  3114. encoder->pre_pll_enable(encoder);
  3115. i9xx_enable_pll(intel_crtc);
  3116. for_each_encoder_on_crtc(dev, crtc, encoder)
  3117. if (encoder->pre_enable)
  3118. encoder->pre_enable(encoder);
  3119. i9xx_pfit_enable(intel_crtc);
  3120. intel_crtc_load_lut(crtc);
  3121. intel_enable_pipe(dev_priv, pipe, false);
  3122. intel_enable_plane(dev_priv, plane, pipe);
  3123. intel_enable_planes(crtc);
  3124. /* The fixup needs to happen before cursor is enabled */
  3125. if (IS_G4X(dev))
  3126. g4x_fixup_plane(dev_priv, pipe);
  3127. intel_crtc_update_cursor(crtc, true);
  3128. /* Give the overlay scaler a chance to enable if it's on this pipe */
  3129. intel_crtc_dpms_overlay(intel_crtc, true);
  3130. intel_update_fbc(dev);
  3131. for_each_encoder_on_crtc(dev, crtc, encoder)
  3132. encoder->enable(encoder);
  3133. }
  3134. static void i9xx_pfit_disable(struct intel_crtc *crtc)
  3135. {
  3136. struct drm_device *dev = crtc->base.dev;
  3137. struct drm_i915_private *dev_priv = dev->dev_private;
  3138. if (!crtc->config.gmch_pfit.control)
  3139. return;
  3140. assert_pipe_disabled(dev_priv, crtc->pipe);
  3141. DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
  3142. I915_READ(PFIT_CONTROL));
  3143. I915_WRITE(PFIT_CONTROL, 0);
  3144. }
  3145. static void i9xx_crtc_disable(struct drm_crtc *crtc)
  3146. {
  3147. struct drm_device *dev = crtc->dev;
  3148. struct drm_i915_private *dev_priv = dev->dev_private;
  3149. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3150. struct intel_encoder *encoder;
  3151. int pipe = intel_crtc->pipe;
  3152. int plane = intel_crtc->plane;
  3153. if (!intel_crtc->active)
  3154. return;
  3155. for_each_encoder_on_crtc(dev, crtc, encoder)
  3156. encoder->disable(encoder);
  3157. /* Give the overlay scaler a chance to disable if it's on this pipe */
  3158. intel_crtc_wait_for_pending_flips(crtc);
  3159. drm_vblank_off(dev, pipe);
  3160. if (dev_priv->cfb_plane == plane)
  3161. intel_disable_fbc(dev);
  3162. intel_crtc_dpms_overlay(intel_crtc, false);
  3163. intel_crtc_update_cursor(crtc, false);
  3164. intel_disable_planes(crtc);
  3165. intel_disable_plane(dev_priv, plane, pipe);
  3166. intel_disable_pipe(dev_priv, pipe);
  3167. i9xx_pfit_disable(intel_crtc);
  3168. for_each_encoder_on_crtc(dev, crtc, encoder)
  3169. if (encoder->post_disable)
  3170. encoder->post_disable(encoder);
  3171. intel_disable_pll(dev_priv, pipe);
  3172. intel_crtc->active = false;
  3173. intel_update_fbc(dev);
  3174. intel_update_watermarks(dev);
  3175. }
  3176. static void i9xx_crtc_off(struct drm_crtc *crtc)
  3177. {
  3178. }
  3179. static void intel_crtc_update_sarea(struct drm_crtc *crtc,
  3180. bool enabled)
  3181. {
  3182. struct drm_device *dev = crtc->dev;
  3183. struct drm_i915_master_private *master_priv;
  3184. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3185. int pipe = intel_crtc->pipe;
  3186. if (!dev->primary->master)
  3187. return;
  3188. master_priv = dev->primary->master->driver_priv;
  3189. if (!master_priv->sarea_priv)
  3190. return;
  3191. switch (pipe) {
  3192. case 0:
  3193. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  3194. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  3195. break;
  3196. case 1:
  3197. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  3198. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  3199. break;
  3200. default:
  3201. DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
  3202. break;
  3203. }
  3204. }
  3205. /**
  3206. * Sets the power management mode of the pipe and plane.
  3207. */
  3208. void intel_crtc_update_dpms(struct drm_crtc *crtc)
  3209. {
  3210. struct drm_device *dev = crtc->dev;
  3211. struct drm_i915_private *dev_priv = dev->dev_private;
  3212. struct intel_encoder *intel_encoder;
  3213. bool enable = false;
  3214. for_each_encoder_on_crtc(dev, crtc, intel_encoder)
  3215. enable |= intel_encoder->connectors_active;
  3216. if (enable)
  3217. dev_priv->display.crtc_enable(crtc);
  3218. else
  3219. dev_priv->display.crtc_disable(crtc);
  3220. intel_crtc_update_sarea(crtc, enable);
  3221. }
  3222. static void intel_crtc_disable(struct drm_crtc *crtc)
  3223. {
  3224. struct drm_device *dev = crtc->dev;
  3225. struct drm_connector *connector;
  3226. struct drm_i915_private *dev_priv = dev->dev_private;
  3227. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3228. /* crtc should still be enabled when we disable it. */
  3229. WARN_ON(!crtc->enabled);
  3230. dev_priv->display.crtc_disable(crtc);
  3231. intel_crtc->eld_vld = false;
  3232. intel_crtc_update_sarea(crtc, false);
  3233. dev_priv->display.off(crtc);
  3234. assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
  3235. assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
  3236. if (crtc->fb) {
  3237. mutex_lock(&dev->struct_mutex);
  3238. intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
  3239. mutex_unlock(&dev->struct_mutex);
  3240. crtc->fb = NULL;
  3241. }
  3242. /* Update computed state. */
  3243. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  3244. if (!connector->encoder || !connector->encoder->crtc)
  3245. continue;
  3246. if (connector->encoder->crtc != crtc)
  3247. continue;
  3248. connector->dpms = DRM_MODE_DPMS_OFF;
  3249. to_intel_encoder(connector->encoder)->connectors_active = false;
  3250. }
  3251. }
  3252. void intel_modeset_disable(struct drm_device *dev)
  3253. {
  3254. struct drm_crtc *crtc;
  3255. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3256. if (crtc->enabled)
  3257. intel_crtc_disable(crtc);
  3258. }
  3259. }
  3260. void intel_encoder_destroy(struct drm_encoder *encoder)
  3261. {
  3262. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  3263. drm_encoder_cleanup(encoder);
  3264. kfree(intel_encoder);
  3265. }
  3266. /* Simple dpms helper for encodres with just one connector, no cloning and only
  3267. * one kind of off state. It clamps all !ON modes to fully OFF and changes the
  3268. * state of the entire output pipe. */
  3269. void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
  3270. {
  3271. if (mode == DRM_MODE_DPMS_ON) {
  3272. encoder->connectors_active = true;
  3273. intel_crtc_update_dpms(encoder->base.crtc);
  3274. } else {
  3275. encoder->connectors_active = false;
  3276. intel_crtc_update_dpms(encoder->base.crtc);
  3277. }
  3278. }
  3279. /* Cross check the actual hw state with our own modeset state tracking (and it's
  3280. * internal consistency). */
  3281. static void intel_connector_check_state(struct intel_connector *connector)
  3282. {
  3283. if (connector->get_hw_state(connector)) {
  3284. struct intel_encoder *encoder = connector->encoder;
  3285. struct drm_crtc *crtc;
  3286. bool encoder_enabled;
  3287. enum pipe pipe;
  3288. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  3289. connector->base.base.id,
  3290. drm_get_connector_name(&connector->base));
  3291. WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
  3292. "wrong connector dpms state\n");
  3293. WARN(connector->base.encoder != &encoder->base,
  3294. "active connector not linked to encoder\n");
  3295. WARN(!encoder->connectors_active,
  3296. "encoder->connectors_active not set\n");
  3297. encoder_enabled = encoder->get_hw_state(encoder, &pipe);
  3298. WARN(!encoder_enabled, "encoder not enabled\n");
  3299. if (WARN_ON(!encoder->base.crtc))
  3300. return;
  3301. crtc = encoder->base.crtc;
  3302. WARN(!crtc->enabled, "crtc not enabled\n");
  3303. WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
  3304. WARN(pipe != to_intel_crtc(crtc)->pipe,
  3305. "encoder active on the wrong pipe\n");
  3306. }
  3307. }
  3308. /* Even simpler default implementation, if there's really no special case to
  3309. * consider. */
  3310. void intel_connector_dpms(struct drm_connector *connector, int mode)
  3311. {
  3312. struct intel_encoder *encoder = intel_attached_encoder(connector);
  3313. /* All the simple cases only support two dpms states. */
  3314. if (mode != DRM_MODE_DPMS_ON)
  3315. mode = DRM_MODE_DPMS_OFF;
  3316. if (mode == connector->dpms)
  3317. return;
  3318. connector->dpms = mode;
  3319. /* Only need to change hw state when actually enabled */
  3320. if (encoder->base.crtc)
  3321. intel_encoder_dpms(encoder, mode);
  3322. else
  3323. WARN_ON(encoder->connectors_active != false);
  3324. intel_modeset_check_state(connector->dev);
  3325. }
  3326. /* Simple connector->get_hw_state implementation for encoders that support only
  3327. * one connector and no cloning and hence the encoder state determines the state
  3328. * of the connector. */
  3329. bool intel_connector_get_hw_state(struct intel_connector *connector)
  3330. {
  3331. enum pipe pipe = 0;
  3332. struct intel_encoder *encoder = connector->encoder;
  3333. return encoder->get_hw_state(encoder, &pipe);
  3334. }
  3335. static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
  3336. struct intel_crtc_config *pipe_config)
  3337. {
  3338. struct drm_i915_private *dev_priv = dev->dev_private;
  3339. struct intel_crtc *pipe_B_crtc =
  3340. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  3341. DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
  3342. pipe_name(pipe), pipe_config->fdi_lanes);
  3343. if (pipe_config->fdi_lanes > 4) {
  3344. DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
  3345. pipe_name(pipe), pipe_config->fdi_lanes);
  3346. return false;
  3347. }
  3348. if (IS_HASWELL(dev)) {
  3349. if (pipe_config->fdi_lanes > 2) {
  3350. DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
  3351. pipe_config->fdi_lanes);
  3352. return false;
  3353. } else {
  3354. return true;
  3355. }
  3356. }
  3357. if (INTEL_INFO(dev)->num_pipes == 2)
  3358. return true;
  3359. /* Ivybridge 3 pipe is really complicated */
  3360. switch (pipe) {
  3361. case PIPE_A:
  3362. return true;
  3363. case PIPE_B:
  3364. if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
  3365. pipe_config->fdi_lanes > 2) {
  3366. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3367. pipe_name(pipe), pipe_config->fdi_lanes);
  3368. return false;
  3369. }
  3370. return true;
  3371. case PIPE_C:
  3372. if (!pipe_has_enabled_pch(pipe_B_crtc) ||
  3373. pipe_B_crtc->config.fdi_lanes <= 2) {
  3374. if (pipe_config->fdi_lanes > 2) {
  3375. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3376. pipe_name(pipe), pipe_config->fdi_lanes);
  3377. return false;
  3378. }
  3379. } else {
  3380. DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
  3381. return false;
  3382. }
  3383. return true;
  3384. default:
  3385. BUG();
  3386. }
  3387. }
  3388. #define RETRY 1
  3389. static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
  3390. struct intel_crtc_config *pipe_config)
  3391. {
  3392. struct drm_device *dev = intel_crtc->base.dev;
  3393. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3394. int lane, link_bw, fdi_dotclock;
  3395. bool setup_ok, needs_recompute = false;
  3396. retry:
  3397. /* FDI is a binary signal running at ~2.7GHz, encoding
  3398. * each output octet as 10 bits. The actual frequency
  3399. * is stored as a divider into a 100MHz clock, and the
  3400. * mode pixel clock is stored in units of 1KHz.
  3401. * Hence the bw of each lane in terms of the mode signal
  3402. * is:
  3403. */
  3404. link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
  3405. fdi_dotclock = adjusted_mode->clock;
  3406. fdi_dotclock /= pipe_config->pixel_multiplier;
  3407. lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
  3408. pipe_config->pipe_bpp);
  3409. pipe_config->fdi_lanes = lane;
  3410. intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
  3411. link_bw, &pipe_config->fdi_m_n);
  3412. setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
  3413. intel_crtc->pipe, pipe_config);
  3414. if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
  3415. pipe_config->pipe_bpp -= 2*3;
  3416. DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
  3417. pipe_config->pipe_bpp);
  3418. needs_recompute = true;
  3419. pipe_config->bw_constrained = true;
  3420. goto retry;
  3421. }
  3422. if (needs_recompute)
  3423. return RETRY;
  3424. return setup_ok ? 0 : -EINVAL;
  3425. }
  3426. static void hsw_compute_ips_config(struct intel_crtc *crtc,
  3427. struct intel_crtc_config *pipe_config)
  3428. {
  3429. pipe_config->ips_enabled = i915_enable_ips &&
  3430. hsw_crtc_supports_ips(crtc) &&
  3431. pipe_config->pipe_bpp == 24;
  3432. }
  3433. static int intel_crtc_compute_config(struct intel_crtc *crtc,
  3434. struct intel_crtc_config *pipe_config)
  3435. {
  3436. struct drm_device *dev = crtc->base.dev;
  3437. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3438. if (HAS_PCH_SPLIT(dev)) {
  3439. /* FDI link clock is fixed at 2.7G */
  3440. if (pipe_config->requested_mode.clock * 3
  3441. > IRONLAKE_FDI_FREQ * 4)
  3442. return -EINVAL;
  3443. }
  3444. /* All interlaced capable intel hw wants timings in frames. Note though
  3445. * that intel_lvds_mode_fixup does some funny tricks with the crtc
  3446. * timings, so we need to be careful not to clobber these.*/
  3447. if (!pipe_config->timings_set)
  3448. drm_mode_set_crtcinfo(adjusted_mode, 0);
  3449. /* Cantiga+ cannot handle modes with a hsync front porch of 0.
  3450. * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
  3451. */
  3452. if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
  3453. adjusted_mode->hsync_start == adjusted_mode->hdisplay)
  3454. return -EINVAL;
  3455. if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
  3456. pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
  3457. } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
  3458. /* only a 8bpc pipe, with 6bpc dither through the panel fitter
  3459. * for lvds. */
  3460. pipe_config->pipe_bpp = 8*3;
  3461. }
  3462. if (HAS_IPS(dev))
  3463. hsw_compute_ips_config(crtc, pipe_config);
  3464. /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
  3465. * clock survives for now. */
  3466. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  3467. pipe_config->shared_dpll = crtc->config.shared_dpll;
  3468. if (pipe_config->has_pch_encoder)
  3469. return ironlake_fdi_compute_config(crtc, pipe_config);
  3470. return 0;
  3471. }
  3472. static int valleyview_get_display_clock_speed(struct drm_device *dev)
  3473. {
  3474. return 400000; /* FIXME */
  3475. }
  3476. static int i945_get_display_clock_speed(struct drm_device *dev)
  3477. {
  3478. return 400000;
  3479. }
  3480. static int i915_get_display_clock_speed(struct drm_device *dev)
  3481. {
  3482. return 333000;
  3483. }
  3484. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  3485. {
  3486. return 200000;
  3487. }
  3488. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  3489. {
  3490. u16 gcfgc = 0;
  3491. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3492. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  3493. return 133000;
  3494. else {
  3495. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  3496. case GC_DISPLAY_CLOCK_333_MHZ:
  3497. return 333000;
  3498. default:
  3499. case GC_DISPLAY_CLOCK_190_200_MHZ:
  3500. return 190000;
  3501. }
  3502. }
  3503. }
  3504. static int i865_get_display_clock_speed(struct drm_device *dev)
  3505. {
  3506. return 266000;
  3507. }
  3508. static int i855_get_display_clock_speed(struct drm_device *dev)
  3509. {
  3510. u16 hpllcc = 0;
  3511. /* Assume that the hardware is in the high speed state. This
  3512. * should be the default.
  3513. */
  3514. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  3515. case GC_CLOCK_133_200:
  3516. case GC_CLOCK_100_200:
  3517. return 200000;
  3518. case GC_CLOCK_166_250:
  3519. return 250000;
  3520. case GC_CLOCK_100_133:
  3521. return 133000;
  3522. }
  3523. /* Shouldn't happen */
  3524. return 0;
  3525. }
  3526. static int i830_get_display_clock_speed(struct drm_device *dev)
  3527. {
  3528. return 133000;
  3529. }
  3530. static void
  3531. intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
  3532. {
  3533. while (*num > DATA_LINK_M_N_MASK ||
  3534. *den > DATA_LINK_M_N_MASK) {
  3535. *num >>= 1;
  3536. *den >>= 1;
  3537. }
  3538. }
  3539. static void compute_m_n(unsigned int m, unsigned int n,
  3540. uint32_t *ret_m, uint32_t *ret_n)
  3541. {
  3542. *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
  3543. *ret_m = div_u64((uint64_t) m * *ret_n, n);
  3544. intel_reduce_m_n_ratio(ret_m, ret_n);
  3545. }
  3546. void
  3547. intel_link_compute_m_n(int bits_per_pixel, int nlanes,
  3548. int pixel_clock, int link_clock,
  3549. struct intel_link_m_n *m_n)
  3550. {
  3551. m_n->tu = 64;
  3552. compute_m_n(bits_per_pixel * pixel_clock,
  3553. link_clock * nlanes * 8,
  3554. &m_n->gmch_m, &m_n->gmch_n);
  3555. compute_m_n(pixel_clock, link_clock,
  3556. &m_n->link_m, &m_n->link_n);
  3557. }
  3558. static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
  3559. {
  3560. if (i915_panel_use_ssc >= 0)
  3561. return i915_panel_use_ssc != 0;
  3562. return dev_priv->vbt.lvds_use_ssc
  3563. && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
  3564. }
  3565. static int vlv_get_refclk(struct drm_crtc *crtc)
  3566. {
  3567. struct drm_device *dev = crtc->dev;
  3568. struct drm_i915_private *dev_priv = dev->dev_private;
  3569. int refclk = 27000; /* for DP & HDMI */
  3570. return 100000; /* only one validated so far */
  3571. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  3572. refclk = 96000;
  3573. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  3574. if (intel_panel_use_ssc(dev_priv))
  3575. refclk = 100000;
  3576. else
  3577. refclk = 96000;
  3578. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
  3579. refclk = 100000;
  3580. }
  3581. return refclk;
  3582. }
  3583. static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
  3584. {
  3585. struct drm_device *dev = crtc->dev;
  3586. struct drm_i915_private *dev_priv = dev->dev_private;
  3587. int refclk;
  3588. if (IS_VALLEYVIEW(dev)) {
  3589. refclk = vlv_get_refclk(crtc);
  3590. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  3591. intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  3592. refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
  3593. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  3594. refclk / 1000);
  3595. } else if (!IS_GEN2(dev)) {
  3596. refclk = 96000;
  3597. } else {
  3598. refclk = 48000;
  3599. }
  3600. return refclk;
  3601. }
  3602. static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
  3603. {
  3604. return (1 << dpll->n) << 16 | dpll->m2;
  3605. }
  3606. static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
  3607. {
  3608. return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
  3609. }
  3610. static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
  3611. intel_clock_t *reduced_clock)
  3612. {
  3613. struct drm_device *dev = crtc->base.dev;
  3614. struct drm_i915_private *dev_priv = dev->dev_private;
  3615. int pipe = crtc->pipe;
  3616. u32 fp, fp2 = 0;
  3617. if (IS_PINEVIEW(dev)) {
  3618. fp = pnv_dpll_compute_fp(&crtc->config.dpll);
  3619. if (reduced_clock)
  3620. fp2 = pnv_dpll_compute_fp(reduced_clock);
  3621. } else {
  3622. fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
  3623. if (reduced_clock)
  3624. fp2 = i9xx_dpll_compute_fp(reduced_clock);
  3625. }
  3626. I915_WRITE(FP0(pipe), fp);
  3627. crtc->config.dpll_hw_state.fp0 = fp;
  3628. crtc->lowfreq_avail = false;
  3629. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3630. reduced_clock && i915_powersave) {
  3631. I915_WRITE(FP1(pipe), fp2);
  3632. crtc->config.dpll_hw_state.fp1 = fp2;
  3633. crtc->lowfreq_avail = true;
  3634. } else {
  3635. I915_WRITE(FP1(pipe), fp);
  3636. crtc->config.dpll_hw_state.fp1 = fp;
  3637. }
  3638. }
  3639. static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
  3640. {
  3641. u32 reg_val;
  3642. /*
  3643. * PLLB opamp always calibrates to max value of 0x3f, force enable it
  3644. * and set it to a reasonable value instead.
  3645. */
  3646. reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
  3647. reg_val &= 0xffffff00;
  3648. reg_val |= 0x00000030;
  3649. vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
  3650. reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
  3651. reg_val &= 0x8cffffff;
  3652. reg_val = 0x8c000000;
  3653. vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
  3654. reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
  3655. reg_val &= 0xffffff00;
  3656. vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
  3657. reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
  3658. reg_val &= 0x00ffffff;
  3659. reg_val |= 0xb0000000;
  3660. vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
  3661. }
  3662. static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
  3663. struct intel_link_m_n *m_n)
  3664. {
  3665. struct drm_device *dev = crtc->base.dev;
  3666. struct drm_i915_private *dev_priv = dev->dev_private;
  3667. int pipe = crtc->pipe;
  3668. I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3669. I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
  3670. I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
  3671. I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
  3672. }
  3673. static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
  3674. struct intel_link_m_n *m_n)
  3675. {
  3676. struct drm_device *dev = crtc->base.dev;
  3677. struct drm_i915_private *dev_priv = dev->dev_private;
  3678. int pipe = crtc->pipe;
  3679. enum transcoder transcoder = crtc->config.cpu_transcoder;
  3680. if (INTEL_INFO(dev)->gen >= 5) {
  3681. I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3682. I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
  3683. I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
  3684. I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
  3685. } else {
  3686. I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3687. I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
  3688. I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
  3689. I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
  3690. }
  3691. }
  3692. static void intel_dp_set_m_n(struct intel_crtc *crtc)
  3693. {
  3694. if (crtc->config.has_pch_encoder)
  3695. intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3696. else
  3697. intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3698. }
  3699. static void vlv_update_pll(struct intel_crtc *crtc)
  3700. {
  3701. struct drm_device *dev = crtc->base.dev;
  3702. struct drm_i915_private *dev_priv = dev->dev_private;
  3703. struct intel_encoder *encoder;
  3704. int pipe = crtc->pipe;
  3705. u32 dpll, mdiv;
  3706. u32 bestn, bestm1, bestm2, bestp1, bestp2;
  3707. bool is_hdmi;
  3708. u32 coreclk, reg_val, dpll_md;
  3709. mutex_lock(&dev_priv->dpio_lock);
  3710. is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
  3711. bestn = crtc->config.dpll.n;
  3712. bestm1 = crtc->config.dpll.m1;
  3713. bestm2 = crtc->config.dpll.m2;
  3714. bestp1 = crtc->config.dpll.p1;
  3715. bestp2 = crtc->config.dpll.p2;
  3716. /* See eDP HDMI DPIO driver vbios notes doc */
  3717. /* PLL B needs special handling */
  3718. if (pipe)
  3719. vlv_pllb_recal_opamp(dev_priv);
  3720. /* Set up Tx target for periodic Rcomp update */
  3721. vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
  3722. /* Disable target IRef on PLL */
  3723. reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
  3724. reg_val &= 0x00ffffff;
  3725. vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
  3726. /* Disable fast lock */
  3727. vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
  3728. /* Set idtafcrecal before PLL is enabled */
  3729. mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
  3730. mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
  3731. mdiv |= ((bestn << DPIO_N_SHIFT));
  3732. mdiv |= (1 << DPIO_K_SHIFT);
  3733. /*
  3734. * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
  3735. * but we don't support that).
  3736. * Note: don't use the DAC post divider as it seems unstable.
  3737. */
  3738. mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
  3739. vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
  3740. mdiv |= DPIO_ENABLE_CALIBRATION;
  3741. vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
  3742. /* Set HBR and RBR LPF coefficients */
  3743. if (crtc->config.port_clock == 162000 ||
  3744. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
  3745. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
  3746. vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
  3747. 0x005f0021);
  3748. else
  3749. vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
  3750. 0x00d0000f);
  3751. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
  3752. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
  3753. /* Use SSC source */
  3754. if (!pipe)
  3755. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3756. 0x0df40000);
  3757. else
  3758. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3759. 0x0df70000);
  3760. } else { /* HDMI or VGA */
  3761. /* Use bend source */
  3762. if (!pipe)
  3763. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3764. 0x0df70000);
  3765. else
  3766. vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3767. 0x0df40000);
  3768. }
  3769. coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
  3770. coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
  3771. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
  3772. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
  3773. coreclk |= 0x01000000;
  3774. vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
  3775. vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
  3776. for_each_encoder_on_crtc(dev, &crtc->base, encoder)
  3777. if (encoder->pre_pll_enable)
  3778. encoder->pre_pll_enable(encoder);
  3779. /* Enable DPIO clock input */
  3780. dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
  3781. DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
  3782. if (pipe)
  3783. dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
  3784. dpll |= DPLL_VCO_ENABLE;
  3785. crtc->config.dpll_hw_state.dpll = dpll;
  3786. I915_WRITE(DPLL(pipe), dpll);
  3787. POSTING_READ(DPLL(pipe));
  3788. udelay(150);
  3789. if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
  3790. DRM_ERROR("DPLL %d failed to lock\n", pipe);
  3791. dpll_md = (crtc->config.pixel_multiplier - 1)
  3792. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3793. crtc->config.dpll_hw_state.dpll_md = dpll_md;
  3794. I915_WRITE(DPLL_MD(pipe), dpll_md);
  3795. POSTING_READ(DPLL_MD(pipe));
  3796. if (crtc->config.has_dp_encoder)
  3797. intel_dp_set_m_n(crtc);
  3798. mutex_unlock(&dev_priv->dpio_lock);
  3799. }
  3800. static void i9xx_update_pll(struct intel_crtc *crtc,
  3801. intel_clock_t *reduced_clock,
  3802. int num_connectors)
  3803. {
  3804. struct drm_device *dev = crtc->base.dev;
  3805. struct drm_i915_private *dev_priv = dev->dev_private;
  3806. u32 dpll;
  3807. bool is_sdvo;
  3808. struct dpll *clock = &crtc->config.dpll;
  3809. i9xx_update_pll_dividers(crtc, reduced_clock);
  3810. is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
  3811. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
  3812. dpll = DPLL_VGA_MODE_DIS;
  3813. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
  3814. dpll |= DPLLB_MODE_LVDS;
  3815. else
  3816. dpll |= DPLLB_MODE_DAC_SERIAL;
  3817. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  3818. dpll |= (crtc->config.pixel_multiplier - 1)
  3819. << SDVO_MULTIPLIER_SHIFT_HIRES;
  3820. }
  3821. if (is_sdvo)
  3822. dpll |= DPLL_DVO_HIGH_SPEED;
  3823. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
  3824. dpll |= DPLL_DVO_HIGH_SPEED;
  3825. /* compute bitmask from p1 value */
  3826. if (IS_PINEVIEW(dev))
  3827. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  3828. else {
  3829. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3830. if (IS_G4X(dev) && reduced_clock)
  3831. dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  3832. }
  3833. switch (clock->p2) {
  3834. case 5:
  3835. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  3836. break;
  3837. case 7:
  3838. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  3839. break;
  3840. case 10:
  3841. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  3842. break;
  3843. case 14:
  3844. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  3845. break;
  3846. }
  3847. if (INTEL_INFO(dev)->gen >= 4)
  3848. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  3849. if (crtc->config.sdvo_tv_clock)
  3850. dpll |= PLL_REF_INPUT_TVCLKINBC;
  3851. else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3852. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3853. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3854. else
  3855. dpll |= PLL_REF_INPUT_DREFCLK;
  3856. dpll |= DPLL_VCO_ENABLE;
  3857. crtc->config.dpll_hw_state.dpll = dpll;
  3858. if (INTEL_INFO(dev)->gen >= 4) {
  3859. u32 dpll_md = (crtc->config.pixel_multiplier - 1)
  3860. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3861. crtc->config.dpll_hw_state.dpll_md = dpll_md;
  3862. }
  3863. if (crtc->config.has_dp_encoder)
  3864. intel_dp_set_m_n(crtc);
  3865. }
  3866. static void i8xx_update_pll(struct intel_crtc *crtc,
  3867. intel_clock_t *reduced_clock,
  3868. int num_connectors)
  3869. {
  3870. struct drm_device *dev = crtc->base.dev;
  3871. struct drm_i915_private *dev_priv = dev->dev_private;
  3872. u32 dpll;
  3873. struct dpll *clock = &crtc->config.dpll;
  3874. i9xx_update_pll_dividers(crtc, reduced_clock);
  3875. dpll = DPLL_VGA_MODE_DIS;
  3876. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
  3877. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3878. } else {
  3879. if (clock->p1 == 2)
  3880. dpll |= PLL_P1_DIVIDE_BY_TWO;
  3881. else
  3882. dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3883. if (clock->p2 == 4)
  3884. dpll |= PLL_P2_DIVIDE_BY_4;
  3885. }
  3886. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3887. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3888. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3889. else
  3890. dpll |= PLL_REF_INPUT_DREFCLK;
  3891. dpll |= DPLL_VCO_ENABLE;
  3892. crtc->config.dpll_hw_state.dpll = dpll;
  3893. }
  3894. static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
  3895. {
  3896. struct drm_device *dev = intel_crtc->base.dev;
  3897. struct drm_i915_private *dev_priv = dev->dev_private;
  3898. enum pipe pipe = intel_crtc->pipe;
  3899. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  3900. struct drm_display_mode *adjusted_mode =
  3901. &intel_crtc->config.adjusted_mode;
  3902. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  3903. uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
  3904. /* We need to be careful not to changed the adjusted mode, for otherwise
  3905. * the hw state checker will get angry at the mismatch. */
  3906. crtc_vtotal = adjusted_mode->crtc_vtotal;
  3907. crtc_vblank_end = adjusted_mode->crtc_vblank_end;
  3908. if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  3909. /* the chip adds 2 halflines automatically */
  3910. crtc_vtotal -= 1;
  3911. crtc_vblank_end -= 1;
  3912. vsyncshift = adjusted_mode->crtc_hsync_start
  3913. - adjusted_mode->crtc_htotal / 2;
  3914. } else {
  3915. vsyncshift = 0;
  3916. }
  3917. if (INTEL_INFO(dev)->gen > 3)
  3918. I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
  3919. I915_WRITE(HTOTAL(cpu_transcoder),
  3920. (adjusted_mode->crtc_hdisplay - 1) |
  3921. ((adjusted_mode->crtc_htotal - 1) << 16));
  3922. I915_WRITE(HBLANK(cpu_transcoder),
  3923. (adjusted_mode->crtc_hblank_start - 1) |
  3924. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  3925. I915_WRITE(HSYNC(cpu_transcoder),
  3926. (adjusted_mode->crtc_hsync_start - 1) |
  3927. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  3928. I915_WRITE(VTOTAL(cpu_transcoder),
  3929. (adjusted_mode->crtc_vdisplay - 1) |
  3930. ((crtc_vtotal - 1) << 16));
  3931. I915_WRITE(VBLANK(cpu_transcoder),
  3932. (adjusted_mode->crtc_vblank_start - 1) |
  3933. ((crtc_vblank_end - 1) << 16));
  3934. I915_WRITE(VSYNC(cpu_transcoder),
  3935. (adjusted_mode->crtc_vsync_start - 1) |
  3936. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  3937. /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
  3938. * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
  3939. * documented on the DDI_FUNC_CTL register description, EDP Input Select
  3940. * bits. */
  3941. if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
  3942. (pipe == PIPE_B || pipe == PIPE_C))
  3943. I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
  3944. /* pipesrc controls the size that is scaled from, which should
  3945. * always be the user's requested size.
  3946. */
  3947. I915_WRITE(PIPESRC(pipe),
  3948. ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
  3949. }
  3950. static void intel_get_pipe_timings(struct intel_crtc *crtc,
  3951. struct intel_crtc_config *pipe_config)
  3952. {
  3953. struct drm_device *dev = crtc->base.dev;
  3954. struct drm_i915_private *dev_priv = dev->dev_private;
  3955. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  3956. uint32_t tmp;
  3957. tmp = I915_READ(HTOTAL(cpu_transcoder));
  3958. pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
  3959. pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
  3960. tmp = I915_READ(HBLANK(cpu_transcoder));
  3961. pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
  3962. pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
  3963. tmp = I915_READ(HSYNC(cpu_transcoder));
  3964. pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
  3965. pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
  3966. tmp = I915_READ(VTOTAL(cpu_transcoder));
  3967. pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
  3968. pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
  3969. tmp = I915_READ(VBLANK(cpu_transcoder));
  3970. pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
  3971. pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
  3972. tmp = I915_READ(VSYNC(cpu_transcoder));
  3973. pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
  3974. pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
  3975. if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
  3976. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  3977. pipe_config->adjusted_mode.crtc_vtotal += 1;
  3978. pipe_config->adjusted_mode.crtc_vblank_end += 1;
  3979. }
  3980. tmp = I915_READ(PIPESRC(crtc->pipe));
  3981. pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
  3982. pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
  3983. }
  3984. static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
  3985. {
  3986. struct drm_device *dev = intel_crtc->base.dev;
  3987. struct drm_i915_private *dev_priv = dev->dev_private;
  3988. uint32_t pipeconf;
  3989. pipeconf = 0;
  3990. if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
  3991. /* Enable pixel doubling when the dot clock is > 90% of the (display)
  3992. * core speed.
  3993. *
  3994. * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
  3995. * pipe == 0 check?
  3996. */
  3997. if (intel_crtc->config.requested_mode.clock >
  3998. dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
  3999. pipeconf |= PIPECONF_DOUBLE_WIDE;
  4000. }
  4001. /* only g4x and later have fancy bpc/dither controls */
  4002. if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
  4003. /* Bspec claims that we can't use dithering for 30bpp pipes. */
  4004. if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
  4005. pipeconf |= PIPECONF_DITHER_EN |
  4006. PIPECONF_DITHER_TYPE_SP;
  4007. switch (intel_crtc->config.pipe_bpp) {
  4008. case 18:
  4009. pipeconf |= PIPECONF_6BPC;
  4010. break;
  4011. case 24:
  4012. pipeconf |= PIPECONF_8BPC;
  4013. break;
  4014. case 30:
  4015. pipeconf |= PIPECONF_10BPC;
  4016. break;
  4017. default:
  4018. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4019. BUG();
  4020. }
  4021. }
  4022. if (HAS_PIPE_CXSR(dev)) {
  4023. if (intel_crtc->lowfreq_avail) {
  4024. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  4025. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  4026. } else {
  4027. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  4028. }
  4029. }
  4030. if (!IS_GEN2(dev) &&
  4031. intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4032. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  4033. else
  4034. pipeconf |= PIPECONF_PROGRESSIVE;
  4035. if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
  4036. pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
  4037. I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
  4038. POSTING_READ(PIPECONF(intel_crtc->pipe));
  4039. }
  4040. static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
  4041. int x, int y,
  4042. struct drm_framebuffer *fb)
  4043. {
  4044. struct drm_device *dev = crtc->dev;
  4045. struct drm_i915_private *dev_priv = dev->dev_private;
  4046. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4047. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  4048. int pipe = intel_crtc->pipe;
  4049. int plane = intel_crtc->plane;
  4050. int refclk, num_connectors = 0;
  4051. intel_clock_t clock, reduced_clock;
  4052. u32 dspcntr;
  4053. bool ok, has_reduced_clock = false;
  4054. bool is_lvds = false;
  4055. struct intel_encoder *encoder;
  4056. const intel_limit_t *limit;
  4057. int ret;
  4058. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4059. switch (encoder->type) {
  4060. case INTEL_OUTPUT_LVDS:
  4061. is_lvds = true;
  4062. break;
  4063. }
  4064. num_connectors++;
  4065. }
  4066. refclk = i9xx_get_refclk(crtc, num_connectors);
  4067. /*
  4068. * Returns a set of divisors for the desired target clock with the given
  4069. * refclk, or FALSE. The returned values represent the clock equation:
  4070. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4071. */
  4072. limit = intel_limit(crtc, refclk);
  4073. ok = dev_priv->display.find_dpll(limit, crtc,
  4074. intel_crtc->config.port_clock,
  4075. refclk, NULL, &clock);
  4076. if (!ok && !intel_crtc->config.clock_set) {
  4077. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4078. return -EINVAL;
  4079. }
  4080. /* Ensure that the cursor is valid for the new mode before changing... */
  4081. intel_crtc_update_cursor(crtc, true);
  4082. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4083. /*
  4084. * Ensure we match the reduced clock's P to the target clock.
  4085. * If the clocks don't match, we can't switch the display clock
  4086. * by using the FP0/FP1. In such case we will disable the LVDS
  4087. * downclock feature.
  4088. */
  4089. has_reduced_clock =
  4090. dev_priv->display.find_dpll(limit, crtc,
  4091. dev_priv->lvds_downclock,
  4092. refclk, &clock,
  4093. &reduced_clock);
  4094. }
  4095. /* Compat-code for transition, will disappear. */
  4096. if (!intel_crtc->config.clock_set) {
  4097. intel_crtc->config.dpll.n = clock.n;
  4098. intel_crtc->config.dpll.m1 = clock.m1;
  4099. intel_crtc->config.dpll.m2 = clock.m2;
  4100. intel_crtc->config.dpll.p1 = clock.p1;
  4101. intel_crtc->config.dpll.p2 = clock.p2;
  4102. }
  4103. if (IS_GEN2(dev))
  4104. i8xx_update_pll(intel_crtc,
  4105. has_reduced_clock ? &reduced_clock : NULL,
  4106. num_connectors);
  4107. else if (IS_VALLEYVIEW(dev))
  4108. vlv_update_pll(intel_crtc);
  4109. else
  4110. i9xx_update_pll(intel_crtc,
  4111. has_reduced_clock ? &reduced_clock : NULL,
  4112. num_connectors);
  4113. /* Set up the display plane register */
  4114. dspcntr = DISPPLANE_GAMMA_ENABLE;
  4115. if (!IS_VALLEYVIEW(dev)) {
  4116. if (pipe == 0)
  4117. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  4118. else
  4119. dspcntr |= DISPPLANE_SEL_PIPE_B;
  4120. }
  4121. intel_set_pipe_timings(intel_crtc);
  4122. /* pipesrc and dspsize control the size that is scaled from,
  4123. * which should always be the user's requested size.
  4124. */
  4125. I915_WRITE(DSPSIZE(plane),
  4126. ((mode->vdisplay - 1) << 16) |
  4127. (mode->hdisplay - 1));
  4128. I915_WRITE(DSPPOS(plane), 0);
  4129. i9xx_set_pipeconf(intel_crtc);
  4130. I915_WRITE(DSPCNTR(plane), dspcntr);
  4131. POSTING_READ(DSPCNTR(plane));
  4132. ret = intel_pipe_set_base(crtc, x, y, fb);
  4133. intel_update_watermarks(dev);
  4134. return ret;
  4135. }
  4136. static void i9xx_get_pfit_config(struct intel_crtc *crtc,
  4137. struct intel_crtc_config *pipe_config)
  4138. {
  4139. struct drm_device *dev = crtc->base.dev;
  4140. struct drm_i915_private *dev_priv = dev->dev_private;
  4141. uint32_t tmp;
  4142. tmp = I915_READ(PFIT_CONTROL);
  4143. if (INTEL_INFO(dev)->gen < 4) {
  4144. if (crtc->pipe != PIPE_B)
  4145. return;
  4146. /* gen2/3 store dither state in pfit control, needs to match */
  4147. pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
  4148. } else {
  4149. if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
  4150. return;
  4151. }
  4152. if (!(tmp & PFIT_ENABLE))
  4153. return;
  4154. pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
  4155. pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
  4156. if (INTEL_INFO(dev)->gen < 5)
  4157. pipe_config->gmch_pfit.lvds_border_bits =
  4158. I915_READ(LVDS) & LVDS_BORDER_ENABLE;
  4159. }
  4160. static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
  4161. struct intel_crtc_config *pipe_config)
  4162. {
  4163. struct drm_device *dev = crtc->base.dev;
  4164. struct drm_i915_private *dev_priv = dev->dev_private;
  4165. uint32_t tmp;
  4166. pipe_config->cpu_transcoder = crtc->pipe;
  4167. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4168. tmp = I915_READ(PIPECONF(crtc->pipe));
  4169. if (!(tmp & PIPECONF_ENABLE))
  4170. return false;
  4171. intel_get_pipe_timings(crtc, pipe_config);
  4172. i9xx_get_pfit_config(crtc, pipe_config);
  4173. if (INTEL_INFO(dev)->gen >= 4) {
  4174. tmp = I915_READ(DPLL_MD(crtc->pipe));
  4175. pipe_config->pixel_multiplier =
  4176. ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
  4177. >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
  4178. pipe_config->dpll_hw_state.dpll_md = tmp;
  4179. } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  4180. tmp = I915_READ(DPLL(crtc->pipe));
  4181. pipe_config->pixel_multiplier =
  4182. ((tmp & SDVO_MULTIPLIER_MASK)
  4183. >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
  4184. } else {
  4185. /* Note that on i915G/GM the pixel multiplier is in the sdvo
  4186. * port and will be fixed up in the encoder->get_config
  4187. * function. */
  4188. pipe_config->pixel_multiplier = 1;
  4189. }
  4190. pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
  4191. if (!IS_VALLEYVIEW(dev)) {
  4192. pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
  4193. pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
  4194. }
  4195. return true;
  4196. }
  4197. static void ironlake_init_pch_refclk(struct drm_device *dev)
  4198. {
  4199. struct drm_i915_private *dev_priv = dev->dev_private;
  4200. struct drm_mode_config *mode_config = &dev->mode_config;
  4201. struct intel_encoder *encoder;
  4202. u32 val, final;
  4203. bool has_lvds = false;
  4204. bool has_cpu_edp = false;
  4205. bool has_panel = false;
  4206. bool has_ck505 = false;
  4207. bool can_ssc = false;
  4208. /* We need to take the global config into account */
  4209. list_for_each_entry(encoder, &mode_config->encoder_list,
  4210. base.head) {
  4211. switch (encoder->type) {
  4212. case INTEL_OUTPUT_LVDS:
  4213. has_panel = true;
  4214. has_lvds = true;
  4215. break;
  4216. case INTEL_OUTPUT_EDP:
  4217. has_panel = true;
  4218. if (enc_to_dig_port(&encoder->base)->port == PORT_A)
  4219. has_cpu_edp = true;
  4220. break;
  4221. }
  4222. }
  4223. if (HAS_PCH_IBX(dev)) {
  4224. has_ck505 = dev_priv->vbt.display_clock_mode;
  4225. can_ssc = has_ck505;
  4226. } else {
  4227. has_ck505 = false;
  4228. can_ssc = true;
  4229. }
  4230. DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
  4231. has_panel, has_lvds, has_ck505);
  4232. /* Ironlake: try to setup display ref clock before DPLL
  4233. * enabling. This is only under driver's control after
  4234. * PCH B stepping, previous chipset stepping should be
  4235. * ignoring this setting.
  4236. */
  4237. val = I915_READ(PCH_DREF_CONTROL);
  4238. /* As we must carefully and slowly disable/enable each source in turn,
  4239. * compute the final state we want first and check if we need to
  4240. * make any changes at all.
  4241. */
  4242. final = val;
  4243. final &= ~DREF_NONSPREAD_SOURCE_MASK;
  4244. if (has_ck505)
  4245. final |= DREF_NONSPREAD_CK505_ENABLE;
  4246. else
  4247. final |= DREF_NONSPREAD_SOURCE_ENABLE;
  4248. final &= ~DREF_SSC_SOURCE_MASK;
  4249. final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4250. final &= ~DREF_SSC1_ENABLE;
  4251. if (has_panel) {
  4252. final |= DREF_SSC_SOURCE_ENABLE;
  4253. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4254. final |= DREF_SSC1_ENABLE;
  4255. if (has_cpu_edp) {
  4256. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4257. final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4258. else
  4259. final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4260. } else
  4261. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4262. } else {
  4263. final |= DREF_SSC_SOURCE_DISABLE;
  4264. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4265. }
  4266. if (final == val)
  4267. return;
  4268. /* Always enable nonspread source */
  4269. val &= ~DREF_NONSPREAD_SOURCE_MASK;
  4270. if (has_ck505)
  4271. val |= DREF_NONSPREAD_CK505_ENABLE;
  4272. else
  4273. val |= DREF_NONSPREAD_SOURCE_ENABLE;
  4274. if (has_panel) {
  4275. val &= ~DREF_SSC_SOURCE_MASK;
  4276. val |= DREF_SSC_SOURCE_ENABLE;
  4277. /* SSC must be turned on before enabling the CPU output */
  4278. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4279. DRM_DEBUG_KMS("Using SSC on panel\n");
  4280. val |= DREF_SSC1_ENABLE;
  4281. } else
  4282. val &= ~DREF_SSC1_ENABLE;
  4283. /* Get SSC going before enabling the outputs */
  4284. I915_WRITE(PCH_DREF_CONTROL, val);
  4285. POSTING_READ(PCH_DREF_CONTROL);
  4286. udelay(200);
  4287. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4288. /* Enable CPU source on CPU attached eDP */
  4289. if (has_cpu_edp) {
  4290. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4291. DRM_DEBUG_KMS("Using SSC on eDP\n");
  4292. val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4293. }
  4294. else
  4295. val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4296. } else
  4297. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4298. I915_WRITE(PCH_DREF_CONTROL, val);
  4299. POSTING_READ(PCH_DREF_CONTROL);
  4300. udelay(200);
  4301. } else {
  4302. DRM_DEBUG_KMS("Disabling SSC entirely\n");
  4303. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4304. /* Turn off CPU output */
  4305. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4306. I915_WRITE(PCH_DREF_CONTROL, val);
  4307. POSTING_READ(PCH_DREF_CONTROL);
  4308. udelay(200);
  4309. /* Turn off the SSC source */
  4310. val &= ~DREF_SSC_SOURCE_MASK;
  4311. val |= DREF_SSC_SOURCE_DISABLE;
  4312. /* Turn off SSC1 */
  4313. val &= ~DREF_SSC1_ENABLE;
  4314. I915_WRITE(PCH_DREF_CONTROL, val);
  4315. POSTING_READ(PCH_DREF_CONTROL);
  4316. udelay(200);
  4317. }
  4318. BUG_ON(val != final);
  4319. }
  4320. /* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
  4321. static void lpt_init_pch_refclk(struct drm_device *dev)
  4322. {
  4323. struct drm_i915_private *dev_priv = dev->dev_private;
  4324. struct drm_mode_config *mode_config = &dev->mode_config;
  4325. struct intel_encoder *encoder;
  4326. bool has_vga = false;
  4327. bool is_sdv = false;
  4328. u32 tmp;
  4329. list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
  4330. switch (encoder->type) {
  4331. case INTEL_OUTPUT_ANALOG:
  4332. has_vga = true;
  4333. break;
  4334. }
  4335. }
  4336. if (!has_vga)
  4337. return;
  4338. mutex_lock(&dev_priv->dpio_lock);
  4339. /* XXX: Rip out SDV support once Haswell ships for real. */
  4340. if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
  4341. is_sdv = true;
  4342. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4343. tmp &= ~SBI_SSCCTL_DISABLE;
  4344. tmp |= SBI_SSCCTL_PATHALT;
  4345. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4346. udelay(24);
  4347. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4348. tmp &= ~SBI_SSCCTL_PATHALT;
  4349. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4350. if (!is_sdv) {
  4351. tmp = I915_READ(SOUTH_CHICKEN2);
  4352. tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
  4353. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4354. if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
  4355. FDI_MPHY_IOSFSB_RESET_STATUS, 100))
  4356. DRM_ERROR("FDI mPHY reset assert timeout\n");
  4357. tmp = I915_READ(SOUTH_CHICKEN2);
  4358. tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
  4359. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4360. if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
  4361. FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
  4362. 100))
  4363. DRM_ERROR("FDI mPHY reset de-assert timeout\n");
  4364. }
  4365. tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
  4366. tmp &= ~(0xFF << 24);
  4367. tmp |= (0x12 << 24);
  4368. intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
  4369. if (is_sdv) {
  4370. tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
  4371. tmp |= 0x7FFF;
  4372. intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
  4373. }
  4374. tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
  4375. tmp |= (1 << 11);
  4376. intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
  4377. tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
  4378. tmp |= (1 << 11);
  4379. intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
  4380. if (is_sdv) {
  4381. tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
  4382. tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
  4383. intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
  4384. tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
  4385. tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
  4386. intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
  4387. tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
  4388. tmp |= (0x3F << 8);
  4389. intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
  4390. tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
  4391. tmp |= (0x3F << 8);
  4392. intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
  4393. }
  4394. tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
  4395. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4396. intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
  4397. tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
  4398. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4399. intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
  4400. if (!is_sdv) {
  4401. tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
  4402. tmp &= ~(7 << 13);
  4403. tmp |= (5 << 13);
  4404. intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
  4405. tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
  4406. tmp &= ~(7 << 13);
  4407. tmp |= (5 << 13);
  4408. intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
  4409. }
  4410. tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
  4411. tmp &= ~0xFF;
  4412. tmp |= 0x1C;
  4413. intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
  4414. tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
  4415. tmp &= ~0xFF;
  4416. tmp |= 0x1C;
  4417. intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
  4418. tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
  4419. tmp &= ~(0xFF << 16);
  4420. tmp |= (0x1C << 16);
  4421. intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
  4422. tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
  4423. tmp &= ~(0xFF << 16);
  4424. tmp |= (0x1C << 16);
  4425. intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
  4426. if (!is_sdv) {
  4427. tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
  4428. tmp |= (1 << 27);
  4429. intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
  4430. tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
  4431. tmp |= (1 << 27);
  4432. intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
  4433. tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
  4434. tmp &= ~(0xF << 28);
  4435. tmp |= (4 << 28);
  4436. intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
  4437. tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
  4438. tmp &= ~(0xF << 28);
  4439. tmp |= (4 << 28);
  4440. intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
  4441. }
  4442. /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
  4443. tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
  4444. tmp |= SBI_DBUFF0_ENABLE;
  4445. intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
  4446. mutex_unlock(&dev_priv->dpio_lock);
  4447. }
  4448. /*
  4449. * Initialize reference clocks when the driver loads
  4450. */
  4451. void intel_init_pch_refclk(struct drm_device *dev)
  4452. {
  4453. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  4454. ironlake_init_pch_refclk(dev);
  4455. else if (HAS_PCH_LPT(dev))
  4456. lpt_init_pch_refclk(dev);
  4457. }
  4458. static int ironlake_get_refclk(struct drm_crtc *crtc)
  4459. {
  4460. struct drm_device *dev = crtc->dev;
  4461. struct drm_i915_private *dev_priv = dev->dev_private;
  4462. struct intel_encoder *encoder;
  4463. int num_connectors = 0;
  4464. bool is_lvds = false;
  4465. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4466. switch (encoder->type) {
  4467. case INTEL_OUTPUT_LVDS:
  4468. is_lvds = true;
  4469. break;
  4470. }
  4471. num_connectors++;
  4472. }
  4473. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  4474. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  4475. dev_priv->vbt.lvds_ssc_freq);
  4476. return dev_priv->vbt.lvds_ssc_freq * 1000;
  4477. }
  4478. return 120000;
  4479. }
  4480. static void ironlake_set_pipeconf(struct drm_crtc *crtc)
  4481. {
  4482. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4483. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4484. int pipe = intel_crtc->pipe;
  4485. uint32_t val;
  4486. val = 0;
  4487. switch (intel_crtc->config.pipe_bpp) {
  4488. case 18:
  4489. val |= PIPECONF_6BPC;
  4490. break;
  4491. case 24:
  4492. val |= PIPECONF_8BPC;
  4493. break;
  4494. case 30:
  4495. val |= PIPECONF_10BPC;
  4496. break;
  4497. case 36:
  4498. val |= PIPECONF_12BPC;
  4499. break;
  4500. default:
  4501. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4502. BUG();
  4503. }
  4504. if (intel_crtc->config.dither)
  4505. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4506. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4507. val |= PIPECONF_INTERLACED_ILK;
  4508. else
  4509. val |= PIPECONF_PROGRESSIVE;
  4510. if (intel_crtc->config.limited_color_range)
  4511. val |= PIPECONF_COLOR_RANGE_SELECT;
  4512. I915_WRITE(PIPECONF(pipe), val);
  4513. POSTING_READ(PIPECONF(pipe));
  4514. }
  4515. /*
  4516. * Set up the pipe CSC unit.
  4517. *
  4518. * Currently only full range RGB to limited range RGB conversion
  4519. * is supported, but eventually this should handle various
  4520. * RGB<->YCbCr scenarios as well.
  4521. */
  4522. static void intel_set_pipe_csc(struct drm_crtc *crtc)
  4523. {
  4524. struct drm_device *dev = crtc->dev;
  4525. struct drm_i915_private *dev_priv = dev->dev_private;
  4526. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4527. int pipe = intel_crtc->pipe;
  4528. uint16_t coeff = 0x7800; /* 1.0 */
  4529. /*
  4530. * TODO: Check what kind of values actually come out of the pipe
  4531. * with these coeff/postoff values and adjust to get the best
  4532. * accuracy. Perhaps we even need to take the bpc value into
  4533. * consideration.
  4534. */
  4535. if (intel_crtc->config.limited_color_range)
  4536. coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
  4537. /*
  4538. * GY/GU and RY/RU should be the other way around according
  4539. * to BSpec, but reality doesn't agree. Just set them up in
  4540. * a way that results in the correct picture.
  4541. */
  4542. I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
  4543. I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
  4544. I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
  4545. I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
  4546. I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
  4547. I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
  4548. I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
  4549. I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
  4550. I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
  4551. if (INTEL_INFO(dev)->gen > 6) {
  4552. uint16_t postoff = 0;
  4553. if (intel_crtc->config.limited_color_range)
  4554. postoff = (16 * (1 << 13) / 255) & 0x1fff;
  4555. I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
  4556. I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
  4557. I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
  4558. I915_WRITE(PIPE_CSC_MODE(pipe), 0);
  4559. } else {
  4560. uint32_t mode = CSC_MODE_YUV_TO_RGB;
  4561. if (intel_crtc->config.limited_color_range)
  4562. mode |= CSC_BLACK_SCREEN_OFFSET;
  4563. I915_WRITE(PIPE_CSC_MODE(pipe), mode);
  4564. }
  4565. }
  4566. static void haswell_set_pipeconf(struct drm_crtc *crtc)
  4567. {
  4568. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4569. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4570. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  4571. uint32_t val;
  4572. val = 0;
  4573. if (intel_crtc->config.dither)
  4574. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4575. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4576. val |= PIPECONF_INTERLACED_ILK;
  4577. else
  4578. val |= PIPECONF_PROGRESSIVE;
  4579. I915_WRITE(PIPECONF(cpu_transcoder), val);
  4580. POSTING_READ(PIPECONF(cpu_transcoder));
  4581. I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
  4582. POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
  4583. }
  4584. static bool ironlake_compute_clocks(struct drm_crtc *crtc,
  4585. intel_clock_t *clock,
  4586. bool *has_reduced_clock,
  4587. intel_clock_t *reduced_clock)
  4588. {
  4589. struct drm_device *dev = crtc->dev;
  4590. struct drm_i915_private *dev_priv = dev->dev_private;
  4591. struct intel_encoder *intel_encoder;
  4592. int refclk;
  4593. const intel_limit_t *limit;
  4594. bool ret, is_lvds = false;
  4595. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4596. switch (intel_encoder->type) {
  4597. case INTEL_OUTPUT_LVDS:
  4598. is_lvds = true;
  4599. break;
  4600. }
  4601. }
  4602. refclk = ironlake_get_refclk(crtc);
  4603. /*
  4604. * Returns a set of divisors for the desired target clock with the given
  4605. * refclk, or FALSE. The returned values represent the clock equation:
  4606. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4607. */
  4608. limit = intel_limit(crtc, refclk);
  4609. ret = dev_priv->display.find_dpll(limit, crtc,
  4610. to_intel_crtc(crtc)->config.port_clock,
  4611. refclk, NULL, clock);
  4612. if (!ret)
  4613. return false;
  4614. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4615. /*
  4616. * Ensure we match the reduced clock's P to the target clock.
  4617. * If the clocks don't match, we can't switch the display clock
  4618. * by using the FP0/FP1. In such case we will disable the LVDS
  4619. * downclock feature.
  4620. */
  4621. *has_reduced_clock =
  4622. dev_priv->display.find_dpll(limit, crtc,
  4623. dev_priv->lvds_downclock,
  4624. refclk, clock,
  4625. reduced_clock);
  4626. }
  4627. return true;
  4628. }
  4629. static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
  4630. {
  4631. struct drm_i915_private *dev_priv = dev->dev_private;
  4632. uint32_t temp;
  4633. temp = I915_READ(SOUTH_CHICKEN1);
  4634. if (temp & FDI_BC_BIFURCATION_SELECT)
  4635. return;
  4636. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  4637. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  4638. temp |= FDI_BC_BIFURCATION_SELECT;
  4639. DRM_DEBUG_KMS("enabling fdi C rx\n");
  4640. I915_WRITE(SOUTH_CHICKEN1, temp);
  4641. POSTING_READ(SOUTH_CHICKEN1);
  4642. }
  4643. static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
  4644. {
  4645. struct drm_device *dev = intel_crtc->base.dev;
  4646. struct drm_i915_private *dev_priv = dev->dev_private;
  4647. switch (intel_crtc->pipe) {
  4648. case PIPE_A:
  4649. break;
  4650. case PIPE_B:
  4651. if (intel_crtc->config.fdi_lanes > 2)
  4652. WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
  4653. else
  4654. cpt_enable_fdi_bc_bifurcation(dev);
  4655. break;
  4656. case PIPE_C:
  4657. cpt_enable_fdi_bc_bifurcation(dev);
  4658. break;
  4659. default:
  4660. BUG();
  4661. }
  4662. }
  4663. int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
  4664. {
  4665. /*
  4666. * Account for spread spectrum to avoid
  4667. * oversubscribing the link. Max center spread
  4668. * is 2.5%; use 5% for safety's sake.
  4669. */
  4670. u32 bps = target_clock * bpp * 21 / 20;
  4671. return bps / (link_bw * 8) + 1;
  4672. }
  4673. static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
  4674. {
  4675. return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
  4676. }
  4677. static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
  4678. u32 *fp,
  4679. intel_clock_t *reduced_clock, u32 *fp2)
  4680. {
  4681. struct drm_crtc *crtc = &intel_crtc->base;
  4682. struct drm_device *dev = crtc->dev;
  4683. struct drm_i915_private *dev_priv = dev->dev_private;
  4684. struct intel_encoder *intel_encoder;
  4685. uint32_t dpll;
  4686. int factor, num_connectors = 0;
  4687. bool is_lvds = false, is_sdvo = false;
  4688. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4689. switch (intel_encoder->type) {
  4690. case INTEL_OUTPUT_LVDS:
  4691. is_lvds = true;
  4692. break;
  4693. case INTEL_OUTPUT_SDVO:
  4694. case INTEL_OUTPUT_HDMI:
  4695. is_sdvo = true;
  4696. break;
  4697. }
  4698. num_connectors++;
  4699. }
  4700. /* Enable autotuning of the PLL clock (if permissible) */
  4701. factor = 21;
  4702. if (is_lvds) {
  4703. if ((intel_panel_use_ssc(dev_priv) &&
  4704. dev_priv->vbt.lvds_ssc_freq == 100) ||
  4705. (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
  4706. factor = 25;
  4707. } else if (intel_crtc->config.sdvo_tv_clock)
  4708. factor = 20;
  4709. if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
  4710. *fp |= FP_CB_TUNE;
  4711. if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
  4712. *fp2 |= FP_CB_TUNE;
  4713. dpll = 0;
  4714. if (is_lvds)
  4715. dpll |= DPLLB_MODE_LVDS;
  4716. else
  4717. dpll |= DPLLB_MODE_DAC_SERIAL;
  4718. dpll |= (intel_crtc->config.pixel_multiplier - 1)
  4719. << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  4720. if (is_sdvo)
  4721. dpll |= DPLL_DVO_HIGH_SPEED;
  4722. if (intel_crtc->config.has_dp_encoder)
  4723. dpll |= DPLL_DVO_HIGH_SPEED;
  4724. /* compute bitmask from p1 value */
  4725. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4726. /* also FPA1 */
  4727. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  4728. switch (intel_crtc->config.dpll.p2) {
  4729. case 5:
  4730. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  4731. break;
  4732. case 7:
  4733. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  4734. break;
  4735. case 10:
  4736. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  4737. break;
  4738. case 14:
  4739. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  4740. break;
  4741. }
  4742. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  4743. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  4744. else
  4745. dpll |= PLL_REF_INPUT_DREFCLK;
  4746. return dpll | DPLL_VCO_ENABLE;
  4747. }
  4748. static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
  4749. int x, int y,
  4750. struct drm_framebuffer *fb)
  4751. {
  4752. struct drm_device *dev = crtc->dev;
  4753. struct drm_i915_private *dev_priv = dev->dev_private;
  4754. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4755. int pipe = intel_crtc->pipe;
  4756. int plane = intel_crtc->plane;
  4757. int num_connectors = 0;
  4758. intel_clock_t clock, reduced_clock;
  4759. u32 dpll = 0, fp = 0, fp2 = 0;
  4760. bool ok, has_reduced_clock = false;
  4761. bool is_lvds = false;
  4762. struct intel_encoder *encoder;
  4763. struct intel_shared_dpll *pll;
  4764. int ret;
  4765. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4766. switch (encoder->type) {
  4767. case INTEL_OUTPUT_LVDS:
  4768. is_lvds = true;
  4769. break;
  4770. }
  4771. num_connectors++;
  4772. }
  4773. WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
  4774. "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
  4775. ok = ironlake_compute_clocks(crtc, &clock,
  4776. &has_reduced_clock, &reduced_clock);
  4777. if (!ok && !intel_crtc->config.clock_set) {
  4778. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4779. return -EINVAL;
  4780. }
  4781. /* Compat-code for transition, will disappear. */
  4782. if (!intel_crtc->config.clock_set) {
  4783. intel_crtc->config.dpll.n = clock.n;
  4784. intel_crtc->config.dpll.m1 = clock.m1;
  4785. intel_crtc->config.dpll.m2 = clock.m2;
  4786. intel_crtc->config.dpll.p1 = clock.p1;
  4787. intel_crtc->config.dpll.p2 = clock.p2;
  4788. }
  4789. /* Ensure that the cursor is valid for the new mode before changing... */
  4790. intel_crtc_update_cursor(crtc, true);
  4791. /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
  4792. if (intel_crtc->config.has_pch_encoder) {
  4793. fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
  4794. if (has_reduced_clock)
  4795. fp2 = i9xx_dpll_compute_fp(&reduced_clock);
  4796. dpll = ironlake_compute_dpll(intel_crtc,
  4797. &fp, &reduced_clock,
  4798. has_reduced_clock ? &fp2 : NULL);
  4799. intel_crtc->config.dpll_hw_state.dpll = dpll;
  4800. intel_crtc->config.dpll_hw_state.fp0 = fp;
  4801. if (has_reduced_clock)
  4802. intel_crtc->config.dpll_hw_state.fp1 = fp2;
  4803. else
  4804. intel_crtc->config.dpll_hw_state.fp1 = fp;
  4805. pll = intel_get_shared_dpll(intel_crtc);
  4806. if (pll == NULL) {
  4807. DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
  4808. pipe_name(pipe));
  4809. return -EINVAL;
  4810. }
  4811. } else
  4812. intel_put_shared_dpll(intel_crtc);
  4813. if (intel_crtc->config.has_dp_encoder)
  4814. intel_dp_set_m_n(intel_crtc);
  4815. if (is_lvds && has_reduced_clock && i915_powersave)
  4816. intel_crtc->lowfreq_avail = true;
  4817. else
  4818. intel_crtc->lowfreq_avail = false;
  4819. if (intel_crtc->config.has_pch_encoder) {
  4820. pll = intel_crtc_to_shared_dpll(intel_crtc);
  4821. }
  4822. intel_set_pipe_timings(intel_crtc);
  4823. if (intel_crtc->config.has_pch_encoder) {
  4824. intel_cpu_transcoder_set_m_n(intel_crtc,
  4825. &intel_crtc->config.fdi_m_n);
  4826. }
  4827. if (IS_IVYBRIDGE(dev))
  4828. ivybridge_update_fdi_bc_bifurcation(intel_crtc);
  4829. ironlake_set_pipeconf(crtc);
  4830. /* Set up the display plane register */
  4831. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
  4832. POSTING_READ(DSPCNTR(plane));
  4833. ret = intel_pipe_set_base(crtc, x, y, fb);
  4834. intel_update_watermarks(dev);
  4835. return ret;
  4836. }
  4837. static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
  4838. struct intel_crtc_config *pipe_config)
  4839. {
  4840. struct drm_device *dev = crtc->base.dev;
  4841. struct drm_i915_private *dev_priv = dev->dev_private;
  4842. enum transcoder transcoder = pipe_config->cpu_transcoder;
  4843. pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
  4844. pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
  4845. pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
  4846. & ~TU_SIZE_MASK;
  4847. pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
  4848. pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
  4849. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  4850. }
  4851. static void ironlake_get_pfit_config(struct intel_crtc *crtc,
  4852. struct intel_crtc_config *pipe_config)
  4853. {
  4854. struct drm_device *dev = crtc->base.dev;
  4855. struct drm_i915_private *dev_priv = dev->dev_private;
  4856. uint32_t tmp;
  4857. tmp = I915_READ(PF_CTL(crtc->pipe));
  4858. if (tmp & PF_ENABLE) {
  4859. pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
  4860. pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
  4861. /* We currently do not free assignements of panel fitters on
  4862. * ivb/hsw (since we don't use the higher upscaling modes which
  4863. * differentiates them) so just WARN about this case for now. */
  4864. if (IS_GEN7(dev)) {
  4865. WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
  4866. PF_PIPE_SEL_IVB(crtc->pipe));
  4867. }
  4868. }
  4869. }
  4870. static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
  4871. struct intel_crtc_config *pipe_config)
  4872. {
  4873. struct drm_device *dev = crtc->base.dev;
  4874. struct drm_i915_private *dev_priv = dev->dev_private;
  4875. uint32_t tmp;
  4876. pipe_config->cpu_transcoder = crtc->pipe;
  4877. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4878. tmp = I915_READ(PIPECONF(crtc->pipe));
  4879. if (!(tmp & PIPECONF_ENABLE))
  4880. return false;
  4881. if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
  4882. struct intel_shared_dpll *pll;
  4883. pipe_config->has_pch_encoder = true;
  4884. tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
  4885. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  4886. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  4887. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  4888. /* XXX: Can't properly read out the pch dpll pixel multiplier
  4889. * since we don't have state tracking for pch clocks yet. */
  4890. pipe_config->pixel_multiplier = 1;
  4891. if (HAS_PCH_IBX(dev_priv->dev)) {
  4892. pipe_config->shared_dpll = crtc->pipe;
  4893. } else {
  4894. tmp = I915_READ(PCH_DPLL_SEL);
  4895. if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
  4896. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
  4897. else
  4898. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
  4899. }
  4900. pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
  4901. WARN_ON(!pll->get_hw_state(dev_priv, pll,
  4902. &pipe_config->dpll_hw_state));
  4903. } else {
  4904. pipe_config->pixel_multiplier = 1;
  4905. }
  4906. intel_get_pipe_timings(crtc, pipe_config);
  4907. ironlake_get_pfit_config(crtc, pipe_config);
  4908. return true;
  4909. }
  4910. static void haswell_modeset_global_resources(struct drm_device *dev)
  4911. {
  4912. bool enable = false;
  4913. struct intel_crtc *crtc;
  4914. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  4915. if (!crtc->base.enabled)
  4916. continue;
  4917. if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
  4918. crtc->config.cpu_transcoder != TRANSCODER_EDP)
  4919. enable = true;
  4920. }
  4921. intel_set_power_well(dev, enable);
  4922. }
  4923. static int haswell_crtc_mode_set(struct drm_crtc *crtc,
  4924. int x, int y,
  4925. struct drm_framebuffer *fb)
  4926. {
  4927. struct drm_device *dev = crtc->dev;
  4928. struct drm_i915_private *dev_priv = dev->dev_private;
  4929. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4930. int plane = intel_crtc->plane;
  4931. int ret;
  4932. if (!intel_ddi_pll_mode_set(crtc))
  4933. return -EINVAL;
  4934. /* Ensure that the cursor is valid for the new mode before changing... */
  4935. intel_crtc_update_cursor(crtc, true);
  4936. if (intel_crtc->config.has_dp_encoder)
  4937. intel_dp_set_m_n(intel_crtc);
  4938. intel_crtc->lowfreq_avail = false;
  4939. intel_set_pipe_timings(intel_crtc);
  4940. if (intel_crtc->config.has_pch_encoder) {
  4941. intel_cpu_transcoder_set_m_n(intel_crtc,
  4942. &intel_crtc->config.fdi_m_n);
  4943. }
  4944. haswell_set_pipeconf(crtc);
  4945. intel_set_pipe_csc(crtc);
  4946. /* Set up the display plane register */
  4947. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
  4948. POSTING_READ(DSPCNTR(plane));
  4949. ret = intel_pipe_set_base(crtc, x, y, fb);
  4950. intel_update_watermarks(dev);
  4951. return ret;
  4952. }
  4953. static bool haswell_get_pipe_config(struct intel_crtc *crtc,
  4954. struct intel_crtc_config *pipe_config)
  4955. {
  4956. struct drm_device *dev = crtc->base.dev;
  4957. struct drm_i915_private *dev_priv = dev->dev_private;
  4958. enum intel_display_power_domain pfit_domain;
  4959. uint32_t tmp;
  4960. pipe_config->cpu_transcoder = crtc->pipe;
  4961. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4962. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  4963. if (tmp & TRANS_DDI_FUNC_ENABLE) {
  4964. enum pipe trans_edp_pipe;
  4965. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  4966. default:
  4967. WARN(1, "unknown pipe linked to edp transcoder\n");
  4968. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  4969. case TRANS_DDI_EDP_INPUT_A_ON:
  4970. trans_edp_pipe = PIPE_A;
  4971. break;
  4972. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  4973. trans_edp_pipe = PIPE_B;
  4974. break;
  4975. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  4976. trans_edp_pipe = PIPE_C;
  4977. break;
  4978. }
  4979. if (trans_edp_pipe == crtc->pipe)
  4980. pipe_config->cpu_transcoder = TRANSCODER_EDP;
  4981. }
  4982. if (!intel_display_power_enabled(dev,
  4983. POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
  4984. return false;
  4985. tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
  4986. if (!(tmp & PIPECONF_ENABLE))
  4987. return false;
  4988. /*
  4989. * Haswell has only FDI/PCH transcoder A. It is which is connected to
  4990. * DDI E. So just check whether this pipe is wired to DDI E and whether
  4991. * the PCH transcoder is on.
  4992. */
  4993. tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
  4994. if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
  4995. I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
  4996. pipe_config->has_pch_encoder = true;
  4997. tmp = I915_READ(FDI_RX_CTL(PIPE_A));
  4998. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  4999. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  5000. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  5001. }
  5002. intel_get_pipe_timings(crtc, pipe_config);
  5003. pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
  5004. if (intel_display_power_enabled(dev, pfit_domain))
  5005. ironlake_get_pfit_config(crtc, pipe_config);
  5006. pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
  5007. (I915_READ(IPS_CTL) & IPS_ENABLE);
  5008. pipe_config->pixel_multiplier = 1;
  5009. return true;
  5010. }
  5011. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  5012. int x, int y,
  5013. struct drm_framebuffer *fb)
  5014. {
  5015. struct drm_device *dev = crtc->dev;
  5016. struct drm_i915_private *dev_priv = dev->dev_private;
  5017. struct drm_encoder_helper_funcs *encoder_funcs;
  5018. struct intel_encoder *encoder;
  5019. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5020. struct drm_display_mode *adjusted_mode =
  5021. &intel_crtc->config.adjusted_mode;
  5022. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  5023. int pipe = intel_crtc->pipe;
  5024. int ret;
  5025. drm_vblank_pre_modeset(dev, pipe);
  5026. ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
  5027. drm_vblank_post_modeset(dev, pipe);
  5028. if (ret != 0)
  5029. return ret;
  5030. for_each_encoder_on_crtc(dev, crtc, encoder) {
  5031. DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
  5032. encoder->base.base.id,
  5033. drm_get_encoder_name(&encoder->base),
  5034. mode->base.id, mode->name);
  5035. if (encoder->mode_set) {
  5036. encoder->mode_set(encoder);
  5037. } else {
  5038. encoder_funcs = encoder->base.helper_private;
  5039. encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
  5040. }
  5041. }
  5042. return 0;
  5043. }
  5044. static bool intel_eld_uptodate(struct drm_connector *connector,
  5045. int reg_eldv, uint32_t bits_eldv,
  5046. int reg_elda, uint32_t bits_elda,
  5047. int reg_edid)
  5048. {
  5049. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5050. uint8_t *eld = connector->eld;
  5051. uint32_t i;
  5052. i = I915_READ(reg_eldv);
  5053. i &= bits_eldv;
  5054. if (!eld[0])
  5055. return !i;
  5056. if (!i)
  5057. return false;
  5058. i = I915_READ(reg_elda);
  5059. i &= ~bits_elda;
  5060. I915_WRITE(reg_elda, i);
  5061. for (i = 0; i < eld[2]; i++)
  5062. if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
  5063. return false;
  5064. return true;
  5065. }
  5066. static void g4x_write_eld(struct drm_connector *connector,
  5067. struct drm_crtc *crtc)
  5068. {
  5069. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5070. uint8_t *eld = connector->eld;
  5071. uint32_t eldv;
  5072. uint32_t len;
  5073. uint32_t i;
  5074. i = I915_READ(G4X_AUD_VID_DID);
  5075. if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
  5076. eldv = G4X_ELDV_DEVCL_DEVBLC;
  5077. else
  5078. eldv = G4X_ELDV_DEVCTG;
  5079. if (intel_eld_uptodate(connector,
  5080. G4X_AUD_CNTL_ST, eldv,
  5081. G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
  5082. G4X_HDMIW_HDMIEDID))
  5083. return;
  5084. i = I915_READ(G4X_AUD_CNTL_ST);
  5085. i &= ~(eldv | G4X_ELD_ADDR);
  5086. len = (i >> 9) & 0x1f; /* ELD buffer size */
  5087. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5088. if (!eld[0])
  5089. return;
  5090. len = min_t(uint8_t, eld[2], len);
  5091. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5092. for (i = 0; i < len; i++)
  5093. I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
  5094. i = I915_READ(G4X_AUD_CNTL_ST);
  5095. i |= eldv;
  5096. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5097. }
  5098. static void haswell_write_eld(struct drm_connector *connector,
  5099. struct drm_crtc *crtc)
  5100. {
  5101. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5102. uint8_t *eld = connector->eld;
  5103. struct drm_device *dev = crtc->dev;
  5104. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5105. uint32_t eldv;
  5106. uint32_t i;
  5107. int len;
  5108. int pipe = to_intel_crtc(crtc)->pipe;
  5109. int tmp;
  5110. int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
  5111. int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
  5112. int aud_config = HSW_AUD_CFG(pipe);
  5113. int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
  5114. DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
  5115. /* Audio output enable */
  5116. DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
  5117. tmp = I915_READ(aud_cntrl_st2);
  5118. tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
  5119. I915_WRITE(aud_cntrl_st2, tmp);
  5120. /* Wait for 1 vertical blank */
  5121. intel_wait_for_vblank(dev, pipe);
  5122. /* Set ELD valid state */
  5123. tmp = I915_READ(aud_cntrl_st2);
  5124. DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
  5125. tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
  5126. I915_WRITE(aud_cntrl_st2, tmp);
  5127. tmp = I915_READ(aud_cntrl_st2);
  5128. DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
  5129. /* Enable HDMI mode */
  5130. tmp = I915_READ(aud_config);
  5131. DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
  5132. /* clear N_programing_enable and N_value_index */
  5133. tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
  5134. I915_WRITE(aud_config, tmp);
  5135. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5136. eldv = AUDIO_ELD_VALID_A << (pipe * 4);
  5137. intel_crtc->eld_vld = true;
  5138. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5139. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5140. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5141. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5142. } else
  5143. I915_WRITE(aud_config, 0);
  5144. if (intel_eld_uptodate(connector,
  5145. aud_cntrl_st2, eldv,
  5146. aud_cntl_st, IBX_ELD_ADDRESS,
  5147. hdmiw_hdmiedid))
  5148. return;
  5149. i = I915_READ(aud_cntrl_st2);
  5150. i &= ~eldv;
  5151. I915_WRITE(aud_cntrl_st2, i);
  5152. if (!eld[0])
  5153. return;
  5154. i = I915_READ(aud_cntl_st);
  5155. i &= ~IBX_ELD_ADDRESS;
  5156. I915_WRITE(aud_cntl_st, i);
  5157. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5158. DRM_DEBUG_DRIVER("port num:%d\n", i);
  5159. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5160. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5161. for (i = 0; i < len; i++)
  5162. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5163. i = I915_READ(aud_cntrl_st2);
  5164. i |= eldv;
  5165. I915_WRITE(aud_cntrl_st2, i);
  5166. }
  5167. static void ironlake_write_eld(struct drm_connector *connector,
  5168. struct drm_crtc *crtc)
  5169. {
  5170. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5171. uint8_t *eld = connector->eld;
  5172. uint32_t eldv;
  5173. uint32_t i;
  5174. int len;
  5175. int hdmiw_hdmiedid;
  5176. int aud_config;
  5177. int aud_cntl_st;
  5178. int aud_cntrl_st2;
  5179. int pipe = to_intel_crtc(crtc)->pipe;
  5180. if (HAS_PCH_IBX(connector->dev)) {
  5181. hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
  5182. aud_config = IBX_AUD_CFG(pipe);
  5183. aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
  5184. aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
  5185. } else {
  5186. hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
  5187. aud_config = CPT_AUD_CFG(pipe);
  5188. aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
  5189. aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
  5190. }
  5191. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5192. i = I915_READ(aud_cntl_st);
  5193. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5194. if (!i) {
  5195. DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
  5196. /* operate blindly on all ports */
  5197. eldv = IBX_ELD_VALIDB;
  5198. eldv |= IBX_ELD_VALIDB << 4;
  5199. eldv |= IBX_ELD_VALIDB << 8;
  5200. } else {
  5201. DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
  5202. eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
  5203. }
  5204. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5205. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5206. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5207. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5208. } else
  5209. I915_WRITE(aud_config, 0);
  5210. if (intel_eld_uptodate(connector,
  5211. aud_cntrl_st2, eldv,
  5212. aud_cntl_st, IBX_ELD_ADDRESS,
  5213. hdmiw_hdmiedid))
  5214. return;
  5215. i = I915_READ(aud_cntrl_st2);
  5216. i &= ~eldv;
  5217. I915_WRITE(aud_cntrl_st2, i);
  5218. if (!eld[0])
  5219. return;
  5220. i = I915_READ(aud_cntl_st);
  5221. i &= ~IBX_ELD_ADDRESS;
  5222. I915_WRITE(aud_cntl_st, i);
  5223. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5224. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5225. for (i = 0; i < len; i++)
  5226. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5227. i = I915_READ(aud_cntrl_st2);
  5228. i |= eldv;
  5229. I915_WRITE(aud_cntrl_st2, i);
  5230. }
  5231. void intel_write_eld(struct drm_encoder *encoder,
  5232. struct drm_display_mode *mode)
  5233. {
  5234. struct drm_crtc *crtc = encoder->crtc;
  5235. struct drm_connector *connector;
  5236. struct drm_device *dev = encoder->dev;
  5237. struct drm_i915_private *dev_priv = dev->dev_private;
  5238. connector = drm_select_eld(encoder, mode);
  5239. if (!connector)
  5240. return;
  5241. DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5242. connector->base.id,
  5243. drm_get_connector_name(connector),
  5244. connector->encoder->base.id,
  5245. drm_get_encoder_name(connector->encoder));
  5246. connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
  5247. if (dev_priv->display.write_eld)
  5248. dev_priv->display.write_eld(connector, crtc);
  5249. }
  5250. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  5251. void intel_crtc_load_lut(struct drm_crtc *crtc)
  5252. {
  5253. struct drm_device *dev = crtc->dev;
  5254. struct drm_i915_private *dev_priv = dev->dev_private;
  5255. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5256. enum pipe pipe = intel_crtc->pipe;
  5257. int palreg = PALETTE(pipe);
  5258. int i;
  5259. bool reenable_ips = false;
  5260. /* The clocks have to be on to load the palette. */
  5261. if (!crtc->enabled || !intel_crtc->active)
  5262. return;
  5263. if (!HAS_PCH_SPLIT(dev_priv->dev))
  5264. assert_pll_enabled(dev_priv, pipe);
  5265. /* use legacy palette for Ironlake */
  5266. if (HAS_PCH_SPLIT(dev))
  5267. palreg = LGC_PALETTE(pipe);
  5268. /* Workaround : Do not read or write the pipe palette/gamma data while
  5269. * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
  5270. */
  5271. if (intel_crtc->config.ips_enabled &&
  5272. ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
  5273. GAMMA_MODE_MODE_SPLIT)) {
  5274. hsw_disable_ips(intel_crtc);
  5275. reenable_ips = true;
  5276. }
  5277. for (i = 0; i < 256; i++) {
  5278. I915_WRITE(palreg + 4 * i,
  5279. (intel_crtc->lut_r[i] << 16) |
  5280. (intel_crtc->lut_g[i] << 8) |
  5281. intel_crtc->lut_b[i]);
  5282. }
  5283. if (reenable_ips)
  5284. hsw_enable_ips(intel_crtc);
  5285. }
  5286. static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
  5287. {
  5288. struct drm_device *dev = crtc->dev;
  5289. struct drm_i915_private *dev_priv = dev->dev_private;
  5290. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5291. bool visible = base != 0;
  5292. u32 cntl;
  5293. if (intel_crtc->cursor_visible == visible)
  5294. return;
  5295. cntl = I915_READ(_CURACNTR);
  5296. if (visible) {
  5297. /* On these chipsets we can only modify the base whilst
  5298. * the cursor is disabled.
  5299. */
  5300. I915_WRITE(_CURABASE, base);
  5301. cntl &= ~(CURSOR_FORMAT_MASK);
  5302. /* XXX width must be 64, stride 256 => 0x00 << 28 */
  5303. cntl |= CURSOR_ENABLE |
  5304. CURSOR_GAMMA_ENABLE |
  5305. CURSOR_FORMAT_ARGB;
  5306. } else
  5307. cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  5308. I915_WRITE(_CURACNTR, cntl);
  5309. intel_crtc->cursor_visible = visible;
  5310. }
  5311. static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
  5312. {
  5313. struct drm_device *dev = crtc->dev;
  5314. struct drm_i915_private *dev_priv = dev->dev_private;
  5315. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5316. int pipe = intel_crtc->pipe;
  5317. bool visible = base != 0;
  5318. if (intel_crtc->cursor_visible != visible) {
  5319. uint32_t cntl = I915_READ(CURCNTR(pipe));
  5320. if (base) {
  5321. cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  5322. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5323. cntl |= pipe << 28; /* Connect to correct pipe */
  5324. } else {
  5325. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5326. cntl |= CURSOR_MODE_DISABLE;
  5327. }
  5328. I915_WRITE(CURCNTR(pipe), cntl);
  5329. intel_crtc->cursor_visible = visible;
  5330. }
  5331. /* and commit changes on next vblank */
  5332. I915_WRITE(CURBASE(pipe), base);
  5333. }
  5334. static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
  5335. {
  5336. struct drm_device *dev = crtc->dev;
  5337. struct drm_i915_private *dev_priv = dev->dev_private;
  5338. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5339. int pipe = intel_crtc->pipe;
  5340. bool visible = base != 0;
  5341. if (intel_crtc->cursor_visible != visible) {
  5342. uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
  5343. if (base) {
  5344. cntl &= ~CURSOR_MODE;
  5345. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5346. } else {
  5347. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5348. cntl |= CURSOR_MODE_DISABLE;
  5349. }
  5350. if (IS_HASWELL(dev))
  5351. cntl |= CURSOR_PIPE_CSC_ENABLE;
  5352. I915_WRITE(CURCNTR_IVB(pipe), cntl);
  5353. intel_crtc->cursor_visible = visible;
  5354. }
  5355. /* and commit changes on next vblank */
  5356. I915_WRITE(CURBASE_IVB(pipe), base);
  5357. }
  5358. /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
  5359. static void intel_crtc_update_cursor(struct drm_crtc *crtc,
  5360. bool on)
  5361. {
  5362. struct drm_device *dev = crtc->dev;
  5363. struct drm_i915_private *dev_priv = dev->dev_private;
  5364. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5365. int pipe = intel_crtc->pipe;
  5366. int x = intel_crtc->cursor_x;
  5367. int y = intel_crtc->cursor_y;
  5368. u32 base, pos;
  5369. bool visible;
  5370. pos = 0;
  5371. if (on && crtc->enabled && crtc->fb) {
  5372. base = intel_crtc->cursor_addr;
  5373. if (x > (int) crtc->fb->width)
  5374. base = 0;
  5375. if (y > (int) crtc->fb->height)
  5376. base = 0;
  5377. } else
  5378. base = 0;
  5379. if (x < 0) {
  5380. if (x + intel_crtc->cursor_width < 0)
  5381. base = 0;
  5382. pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  5383. x = -x;
  5384. }
  5385. pos |= x << CURSOR_X_SHIFT;
  5386. if (y < 0) {
  5387. if (y + intel_crtc->cursor_height < 0)
  5388. base = 0;
  5389. pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  5390. y = -y;
  5391. }
  5392. pos |= y << CURSOR_Y_SHIFT;
  5393. visible = base != 0;
  5394. if (!visible && !intel_crtc->cursor_visible)
  5395. return;
  5396. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  5397. I915_WRITE(CURPOS_IVB(pipe), pos);
  5398. ivb_update_cursor(crtc, base);
  5399. } else {
  5400. I915_WRITE(CURPOS(pipe), pos);
  5401. if (IS_845G(dev) || IS_I865G(dev))
  5402. i845_update_cursor(crtc, base);
  5403. else
  5404. i9xx_update_cursor(crtc, base);
  5405. }
  5406. }
  5407. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  5408. struct drm_file *file,
  5409. uint32_t handle,
  5410. uint32_t width, uint32_t height)
  5411. {
  5412. struct drm_device *dev = crtc->dev;
  5413. struct drm_i915_private *dev_priv = dev->dev_private;
  5414. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5415. struct drm_i915_gem_object *obj;
  5416. uint32_t addr;
  5417. int ret;
  5418. /* if we want to turn off the cursor ignore width and height */
  5419. if (!handle) {
  5420. DRM_DEBUG_KMS("cursor off\n");
  5421. addr = 0;
  5422. obj = NULL;
  5423. mutex_lock(&dev->struct_mutex);
  5424. goto finish;
  5425. }
  5426. /* Currently we only support 64x64 cursors */
  5427. if (width != 64 || height != 64) {
  5428. DRM_ERROR("we currently only support 64x64 cursors\n");
  5429. return -EINVAL;
  5430. }
  5431. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  5432. if (&obj->base == NULL)
  5433. return -ENOENT;
  5434. if (obj->base.size < width * height * 4) {
  5435. DRM_ERROR("buffer is to small\n");
  5436. ret = -ENOMEM;
  5437. goto fail;
  5438. }
  5439. /* we only need to pin inside GTT if cursor is non-phy */
  5440. mutex_lock(&dev->struct_mutex);
  5441. if (!dev_priv->info->cursor_needs_physical) {
  5442. unsigned alignment;
  5443. if (obj->tiling_mode) {
  5444. DRM_ERROR("cursor cannot be tiled\n");
  5445. ret = -EINVAL;
  5446. goto fail_locked;
  5447. }
  5448. /* Note that the w/a also requires 2 PTE of padding following
  5449. * the bo. We currently fill all unused PTE with the shadow
  5450. * page and so we should always have valid PTE following the
  5451. * cursor preventing the VT-d warning.
  5452. */
  5453. alignment = 0;
  5454. if (need_vtd_wa(dev))
  5455. alignment = 64*1024;
  5456. ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
  5457. if (ret) {
  5458. DRM_ERROR("failed to move cursor bo into the GTT\n");
  5459. goto fail_locked;
  5460. }
  5461. ret = i915_gem_object_put_fence(obj);
  5462. if (ret) {
  5463. DRM_ERROR("failed to release fence for cursor");
  5464. goto fail_unpin;
  5465. }
  5466. addr = obj->gtt_offset;
  5467. } else {
  5468. int align = IS_I830(dev) ? 16 * 1024 : 256;
  5469. ret = i915_gem_attach_phys_object(dev, obj,
  5470. (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
  5471. align);
  5472. if (ret) {
  5473. DRM_ERROR("failed to attach phys object\n");
  5474. goto fail_locked;
  5475. }
  5476. addr = obj->phys_obj->handle->busaddr;
  5477. }
  5478. if (IS_GEN2(dev))
  5479. I915_WRITE(CURSIZE, (height << 12) | width);
  5480. finish:
  5481. if (intel_crtc->cursor_bo) {
  5482. if (dev_priv->info->cursor_needs_physical) {
  5483. if (intel_crtc->cursor_bo != obj)
  5484. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  5485. } else
  5486. i915_gem_object_unpin(intel_crtc->cursor_bo);
  5487. drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
  5488. }
  5489. mutex_unlock(&dev->struct_mutex);
  5490. intel_crtc->cursor_addr = addr;
  5491. intel_crtc->cursor_bo = obj;
  5492. intel_crtc->cursor_width = width;
  5493. intel_crtc->cursor_height = height;
  5494. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  5495. return 0;
  5496. fail_unpin:
  5497. i915_gem_object_unpin(obj);
  5498. fail_locked:
  5499. mutex_unlock(&dev->struct_mutex);
  5500. fail:
  5501. drm_gem_object_unreference_unlocked(&obj->base);
  5502. return ret;
  5503. }
  5504. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  5505. {
  5506. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5507. intel_crtc->cursor_x = x;
  5508. intel_crtc->cursor_y = y;
  5509. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  5510. return 0;
  5511. }
  5512. /** Sets the color ramps on behalf of RandR */
  5513. void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  5514. u16 blue, int regno)
  5515. {
  5516. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5517. intel_crtc->lut_r[regno] = red >> 8;
  5518. intel_crtc->lut_g[regno] = green >> 8;
  5519. intel_crtc->lut_b[regno] = blue >> 8;
  5520. }
  5521. void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  5522. u16 *blue, int regno)
  5523. {
  5524. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5525. *red = intel_crtc->lut_r[regno] << 8;
  5526. *green = intel_crtc->lut_g[regno] << 8;
  5527. *blue = intel_crtc->lut_b[regno] << 8;
  5528. }
  5529. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  5530. u16 *blue, uint32_t start, uint32_t size)
  5531. {
  5532. int end = (start + size > 256) ? 256 : start + size, i;
  5533. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5534. for (i = start; i < end; i++) {
  5535. intel_crtc->lut_r[i] = red[i] >> 8;
  5536. intel_crtc->lut_g[i] = green[i] >> 8;
  5537. intel_crtc->lut_b[i] = blue[i] >> 8;
  5538. }
  5539. intel_crtc_load_lut(crtc);
  5540. }
  5541. /* VESA 640x480x72Hz mode to set on the pipe */
  5542. static struct drm_display_mode load_detect_mode = {
  5543. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  5544. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  5545. };
  5546. static struct drm_framebuffer *
  5547. intel_framebuffer_create(struct drm_device *dev,
  5548. struct drm_mode_fb_cmd2 *mode_cmd,
  5549. struct drm_i915_gem_object *obj)
  5550. {
  5551. struct intel_framebuffer *intel_fb;
  5552. int ret;
  5553. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  5554. if (!intel_fb) {
  5555. drm_gem_object_unreference_unlocked(&obj->base);
  5556. return ERR_PTR(-ENOMEM);
  5557. }
  5558. ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
  5559. if (ret) {
  5560. drm_gem_object_unreference_unlocked(&obj->base);
  5561. kfree(intel_fb);
  5562. return ERR_PTR(ret);
  5563. }
  5564. return &intel_fb->base;
  5565. }
  5566. static u32
  5567. intel_framebuffer_pitch_for_width(int width, int bpp)
  5568. {
  5569. u32 pitch = DIV_ROUND_UP(width * bpp, 8);
  5570. return ALIGN(pitch, 64);
  5571. }
  5572. static u32
  5573. intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
  5574. {
  5575. u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
  5576. return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
  5577. }
  5578. static struct drm_framebuffer *
  5579. intel_framebuffer_create_for_mode(struct drm_device *dev,
  5580. struct drm_display_mode *mode,
  5581. int depth, int bpp)
  5582. {
  5583. struct drm_i915_gem_object *obj;
  5584. struct drm_mode_fb_cmd2 mode_cmd = { 0 };
  5585. obj = i915_gem_alloc_object(dev,
  5586. intel_framebuffer_size_for_mode(mode, bpp));
  5587. if (obj == NULL)
  5588. return ERR_PTR(-ENOMEM);
  5589. mode_cmd.width = mode->hdisplay;
  5590. mode_cmd.height = mode->vdisplay;
  5591. mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
  5592. bpp);
  5593. mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
  5594. return intel_framebuffer_create(dev, &mode_cmd, obj);
  5595. }
  5596. static struct drm_framebuffer *
  5597. mode_fits_in_fbdev(struct drm_device *dev,
  5598. struct drm_display_mode *mode)
  5599. {
  5600. struct drm_i915_private *dev_priv = dev->dev_private;
  5601. struct drm_i915_gem_object *obj;
  5602. struct drm_framebuffer *fb;
  5603. if (dev_priv->fbdev == NULL)
  5604. return NULL;
  5605. obj = dev_priv->fbdev->ifb.obj;
  5606. if (obj == NULL)
  5607. return NULL;
  5608. fb = &dev_priv->fbdev->ifb.base;
  5609. if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
  5610. fb->bits_per_pixel))
  5611. return NULL;
  5612. if (obj->base.size < mode->vdisplay * fb->pitches[0])
  5613. return NULL;
  5614. return fb;
  5615. }
  5616. bool intel_get_load_detect_pipe(struct drm_connector *connector,
  5617. struct drm_display_mode *mode,
  5618. struct intel_load_detect_pipe *old)
  5619. {
  5620. struct intel_crtc *intel_crtc;
  5621. struct intel_encoder *intel_encoder =
  5622. intel_attached_encoder(connector);
  5623. struct drm_crtc *possible_crtc;
  5624. struct drm_encoder *encoder = &intel_encoder->base;
  5625. struct drm_crtc *crtc = NULL;
  5626. struct drm_device *dev = encoder->dev;
  5627. struct drm_framebuffer *fb;
  5628. int i = -1;
  5629. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5630. connector->base.id, drm_get_connector_name(connector),
  5631. encoder->base.id, drm_get_encoder_name(encoder));
  5632. /*
  5633. * Algorithm gets a little messy:
  5634. *
  5635. * - if the connector already has an assigned crtc, use it (but make
  5636. * sure it's on first)
  5637. *
  5638. * - try to find the first unused crtc that can drive this connector,
  5639. * and use that if we find one
  5640. */
  5641. /* See if we already have a CRTC for this connector */
  5642. if (encoder->crtc) {
  5643. crtc = encoder->crtc;
  5644. mutex_lock(&crtc->mutex);
  5645. old->dpms_mode = connector->dpms;
  5646. old->load_detect_temp = false;
  5647. /* Make sure the crtc and connector are running */
  5648. if (connector->dpms != DRM_MODE_DPMS_ON)
  5649. connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
  5650. return true;
  5651. }
  5652. /* Find an unused one (if possible) */
  5653. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  5654. i++;
  5655. if (!(encoder->possible_crtcs & (1 << i)))
  5656. continue;
  5657. if (!possible_crtc->enabled) {
  5658. crtc = possible_crtc;
  5659. break;
  5660. }
  5661. }
  5662. /*
  5663. * If we didn't find an unused CRTC, don't use any.
  5664. */
  5665. if (!crtc) {
  5666. DRM_DEBUG_KMS("no pipe available for load-detect\n");
  5667. return false;
  5668. }
  5669. mutex_lock(&crtc->mutex);
  5670. intel_encoder->new_crtc = to_intel_crtc(crtc);
  5671. to_intel_connector(connector)->new_encoder = intel_encoder;
  5672. intel_crtc = to_intel_crtc(crtc);
  5673. old->dpms_mode = connector->dpms;
  5674. old->load_detect_temp = true;
  5675. old->release_fb = NULL;
  5676. if (!mode)
  5677. mode = &load_detect_mode;
  5678. /* We need a framebuffer large enough to accommodate all accesses
  5679. * that the plane may generate whilst we perform load detection.
  5680. * We can not rely on the fbcon either being present (we get called
  5681. * during its initialisation to detect all boot displays, or it may
  5682. * not even exist) or that it is large enough to satisfy the
  5683. * requested mode.
  5684. */
  5685. fb = mode_fits_in_fbdev(dev, mode);
  5686. if (fb == NULL) {
  5687. DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
  5688. fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
  5689. old->release_fb = fb;
  5690. } else
  5691. DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
  5692. if (IS_ERR(fb)) {
  5693. DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
  5694. mutex_unlock(&crtc->mutex);
  5695. return false;
  5696. }
  5697. if (intel_set_mode(crtc, mode, 0, 0, fb)) {
  5698. DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
  5699. if (old->release_fb)
  5700. old->release_fb->funcs->destroy(old->release_fb);
  5701. mutex_unlock(&crtc->mutex);
  5702. return false;
  5703. }
  5704. /* let the connector get through one full cycle before testing */
  5705. intel_wait_for_vblank(dev, intel_crtc->pipe);
  5706. return true;
  5707. }
  5708. void intel_release_load_detect_pipe(struct drm_connector *connector,
  5709. struct intel_load_detect_pipe *old)
  5710. {
  5711. struct intel_encoder *intel_encoder =
  5712. intel_attached_encoder(connector);
  5713. struct drm_encoder *encoder = &intel_encoder->base;
  5714. struct drm_crtc *crtc = encoder->crtc;
  5715. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5716. connector->base.id, drm_get_connector_name(connector),
  5717. encoder->base.id, drm_get_encoder_name(encoder));
  5718. if (old->load_detect_temp) {
  5719. to_intel_connector(connector)->new_encoder = NULL;
  5720. intel_encoder->new_crtc = NULL;
  5721. intel_set_mode(crtc, NULL, 0, 0, NULL);
  5722. if (old->release_fb) {
  5723. drm_framebuffer_unregister_private(old->release_fb);
  5724. drm_framebuffer_unreference(old->release_fb);
  5725. }
  5726. mutex_unlock(&crtc->mutex);
  5727. return;
  5728. }
  5729. /* Switch crtc and encoder back off if necessary */
  5730. if (old->dpms_mode != DRM_MODE_DPMS_ON)
  5731. connector->funcs->dpms(connector, old->dpms_mode);
  5732. mutex_unlock(&crtc->mutex);
  5733. }
  5734. /* Returns the clock of the currently programmed mode of the given pipe. */
  5735. static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
  5736. {
  5737. struct drm_i915_private *dev_priv = dev->dev_private;
  5738. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5739. int pipe = intel_crtc->pipe;
  5740. u32 dpll = I915_READ(DPLL(pipe));
  5741. u32 fp;
  5742. intel_clock_t clock;
  5743. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  5744. fp = I915_READ(FP0(pipe));
  5745. else
  5746. fp = I915_READ(FP1(pipe));
  5747. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  5748. if (IS_PINEVIEW(dev)) {
  5749. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  5750. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  5751. } else {
  5752. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  5753. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  5754. }
  5755. if (!IS_GEN2(dev)) {
  5756. if (IS_PINEVIEW(dev))
  5757. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  5758. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  5759. else
  5760. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  5761. DPLL_FPA01_P1_POST_DIV_SHIFT);
  5762. switch (dpll & DPLL_MODE_MASK) {
  5763. case DPLLB_MODE_DAC_SERIAL:
  5764. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  5765. 5 : 10;
  5766. break;
  5767. case DPLLB_MODE_LVDS:
  5768. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  5769. 7 : 14;
  5770. break;
  5771. default:
  5772. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  5773. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  5774. return 0;
  5775. }
  5776. if (IS_PINEVIEW(dev))
  5777. pineview_clock(96000, &clock);
  5778. else
  5779. i9xx_clock(96000, &clock);
  5780. } else {
  5781. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  5782. if (is_lvds) {
  5783. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  5784. DPLL_FPA01_P1_POST_DIV_SHIFT);
  5785. clock.p2 = 14;
  5786. if ((dpll & PLL_REF_INPUT_MASK) ==
  5787. PLLB_REF_INPUT_SPREADSPECTRUMIN) {
  5788. /* XXX: might not be 66MHz */
  5789. i9xx_clock(66000, &clock);
  5790. } else
  5791. i9xx_clock(48000, &clock);
  5792. } else {
  5793. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  5794. clock.p1 = 2;
  5795. else {
  5796. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  5797. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  5798. }
  5799. if (dpll & PLL_P2_DIVIDE_BY_4)
  5800. clock.p2 = 4;
  5801. else
  5802. clock.p2 = 2;
  5803. i9xx_clock(48000, &clock);
  5804. }
  5805. }
  5806. /* XXX: It would be nice to validate the clocks, but we can't reuse
  5807. * i830PllIsValid() because it relies on the xf86_config connector
  5808. * configuration being accurate, which it isn't necessarily.
  5809. */
  5810. return clock.dot;
  5811. }
  5812. /** Returns the currently programmed mode of the given pipe. */
  5813. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  5814. struct drm_crtc *crtc)
  5815. {
  5816. struct drm_i915_private *dev_priv = dev->dev_private;
  5817. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5818. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  5819. struct drm_display_mode *mode;
  5820. int htot = I915_READ(HTOTAL(cpu_transcoder));
  5821. int hsync = I915_READ(HSYNC(cpu_transcoder));
  5822. int vtot = I915_READ(VTOTAL(cpu_transcoder));
  5823. int vsync = I915_READ(VSYNC(cpu_transcoder));
  5824. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  5825. if (!mode)
  5826. return NULL;
  5827. mode->clock = intel_crtc_clock_get(dev, crtc);
  5828. mode->hdisplay = (htot & 0xffff) + 1;
  5829. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  5830. mode->hsync_start = (hsync & 0xffff) + 1;
  5831. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  5832. mode->vdisplay = (vtot & 0xffff) + 1;
  5833. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  5834. mode->vsync_start = (vsync & 0xffff) + 1;
  5835. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  5836. drm_mode_set_name(mode);
  5837. return mode;
  5838. }
  5839. static void intel_increase_pllclock(struct drm_crtc *crtc)
  5840. {
  5841. struct drm_device *dev = crtc->dev;
  5842. drm_i915_private_t *dev_priv = dev->dev_private;
  5843. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5844. int pipe = intel_crtc->pipe;
  5845. int dpll_reg = DPLL(pipe);
  5846. int dpll;
  5847. if (HAS_PCH_SPLIT(dev))
  5848. return;
  5849. if (!dev_priv->lvds_downclock_avail)
  5850. return;
  5851. dpll = I915_READ(dpll_reg);
  5852. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  5853. DRM_DEBUG_DRIVER("upclocking LVDS\n");
  5854. assert_panel_unlocked(dev_priv, pipe);
  5855. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  5856. I915_WRITE(dpll_reg, dpll);
  5857. intel_wait_for_vblank(dev, pipe);
  5858. dpll = I915_READ(dpll_reg);
  5859. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  5860. DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
  5861. }
  5862. }
  5863. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  5864. {
  5865. struct drm_device *dev = crtc->dev;
  5866. drm_i915_private_t *dev_priv = dev->dev_private;
  5867. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5868. if (HAS_PCH_SPLIT(dev))
  5869. return;
  5870. if (!dev_priv->lvds_downclock_avail)
  5871. return;
  5872. /*
  5873. * Since this is called by a timer, we should never get here in
  5874. * the manual case.
  5875. */
  5876. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  5877. int pipe = intel_crtc->pipe;
  5878. int dpll_reg = DPLL(pipe);
  5879. int dpll;
  5880. DRM_DEBUG_DRIVER("downclocking LVDS\n");
  5881. assert_panel_unlocked(dev_priv, pipe);
  5882. dpll = I915_READ(dpll_reg);
  5883. dpll |= DISPLAY_RATE_SELECT_FPA1;
  5884. I915_WRITE(dpll_reg, dpll);
  5885. intel_wait_for_vblank(dev, pipe);
  5886. dpll = I915_READ(dpll_reg);
  5887. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  5888. DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
  5889. }
  5890. }
  5891. void intel_mark_busy(struct drm_device *dev)
  5892. {
  5893. i915_update_gfx_val(dev->dev_private);
  5894. }
  5895. void intel_mark_idle(struct drm_device *dev)
  5896. {
  5897. struct drm_crtc *crtc;
  5898. if (!i915_powersave)
  5899. return;
  5900. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5901. if (!crtc->fb)
  5902. continue;
  5903. intel_decrease_pllclock(crtc);
  5904. }
  5905. }
  5906. void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
  5907. struct intel_ring_buffer *ring)
  5908. {
  5909. struct drm_device *dev = obj->base.dev;
  5910. struct drm_crtc *crtc;
  5911. if (!i915_powersave)
  5912. return;
  5913. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5914. if (!crtc->fb)
  5915. continue;
  5916. if (to_intel_framebuffer(crtc->fb)->obj != obj)
  5917. continue;
  5918. intel_increase_pllclock(crtc);
  5919. if (ring && intel_fbc_enabled(dev))
  5920. ring->fbc_dirty = true;
  5921. }
  5922. }
  5923. static void intel_crtc_destroy(struct drm_crtc *crtc)
  5924. {
  5925. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5926. struct drm_device *dev = crtc->dev;
  5927. struct intel_unpin_work *work;
  5928. unsigned long flags;
  5929. spin_lock_irqsave(&dev->event_lock, flags);
  5930. work = intel_crtc->unpin_work;
  5931. intel_crtc->unpin_work = NULL;
  5932. spin_unlock_irqrestore(&dev->event_lock, flags);
  5933. if (work) {
  5934. cancel_work_sync(&work->work);
  5935. kfree(work);
  5936. }
  5937. intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
  5938. drm_crtc_cleanup(crtc);
  5939. kfree(intel_crtc);
  5940. }
  5941. static void intel_unpin_work_fn(struct work_struct *__work)
  5942. {
  5943. struct intel_unpin_work *work =
  5944. container_of(__work, struct intel_unpin_work, work);
  5945. struct drm_device *dev = work->crtc->dev;
  5946. mutex_lock(&dev->struct_mutex);
  5947. intel_unpin_fb_obj(work->old_fb_obj);
  5948. drm_gem_object_unreference(&work->pending_flip_obj->base);
  5949. drm_gem_object_unreference(&work->old_fb_obj->base);
  5950. intel_update_fbc(dev);
  5951. mutex_unlock(&dev->struct_mutex);
  5952. BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
  5953. atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
  5954. kfree(work);
  5955. }
  5956. static void do_intel_finish_page_flip(struct drm_device *dev,
  5957. struct drm_crtc *crtc)
  5958. {
  5959. drm_i915_private_t *dev_priv = dev->dev_private;
  5960. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5961. struct intel_unpin_work *work;
  5962. unsigned long flags;
  5963. /* Ignore early vblank irqs */
  5964. if (intel_crtc == NULL)
  5965. return;
  5966. spin_lock_irqsave(&dev->event_lock, flags);
  5967. work = intel_crtc->unpin_work;
  5968. /* Ensure we don't miss a work->pending update ... */
  5969. smp_rmb();
  5970. if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  5971. spin_unlock_irqrestore(&dev->event_lock, flags);
  5972. return;
  5973. }
  5974. /* and that the unpin work is consistent wrt ->pending. */
  5975. smp_rmb();
  5976. intel_crtc->unpin_work = NULL;
  5977. if (work->event)
  5978. drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
  5979. drm_vblank_put(dev, intel_crtc->pipe);
  5980. spin_unlock_irqrestore(&dev->event_lock, flags);
  5981. wake_up_all(&dev_priv->pending_flip_queue);
  5982. queue_work(dev_priv->wq, &work->work);
  5983. trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
  5984. }
  5985. void intel_finish_page_flip(struct drm_device *dev, int pipe)
  5986. {
  5987. drm_i915_private_t *dev_priv = dev->dev_private;
  5988. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  5989. do_intel_finish_page_flip(dev, crtc);
  5990. }
  5991. void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
  5992. {
  5993. drm_i915_private_t *dev_priv = dev->dev_private;
  5994. struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
  5995. do_intel_finish_page_flip(dev, crtc);
  5996. }
  5997. void intel_prepare_page_flip(struct drm_device *dev, int plane)
  5998. {
  5999. drm_i915_private_t *dev_priv = dev->dev_private;
  6000. struct intel_crtc *intel_crtc =
  6001. to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
  6002. unsigned long flags;
  6003. /* NB: An MMIO update of the plane base pointer will also
  6004. * generate a page-flip completion irq, i.e. every modeset
  6005. * is also accompanied by a spurious intel_prepare_page_flip().
  6006. */
  6007. spin_lock_irqsave(&dev->event_lock, flags);
  6008. if (intel_crtc->unpin_work)
  6009. atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
  6010. spin_unlock_irqrestore(&dev->event_lock, flags);
  6011. }
  6012. inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
  6013. {
  6014. /* Ensure that the work item is consistent when activating it ... */
  6015. smp_wmb();
  6016. atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
  6017. /* and that it is marked active as soon as the irq could fire. */
  6018. smp_wmb();
  6019. }
  6020. static int intel_gen2_queue_flip(struct drm_device *dev,
  6021. struct drm_crtc *crtc,
  6022. struct drm_framebuffer *fb,
  6023. struct drm_i915_gem_object *obj)
  6024. {
  6025. struct drm_i915_private *dev_priv = dev->dev_private;
  6026. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6027. u32 flip_mask;
  6028. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6029. int ret;
  6030. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6031. if (ret)
  6032. goto err;
  6033. ret = intel_ring_begin(ring, 6);
  6034. if (ret)
  6035. goto err_unpin;
  6036. /* Can't queue multiple flips, so wait for the previous
  6037. * one to finish before executing the next.
  6038. */
  6039. if (intel_crtc->plane)
  6040. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6041. else
  6042. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6043. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6044. intel_ring_emit(ring, MI_NOOP);
  6045. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6046. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6047. intel_ring_emit(ring, fb->pitches[0]);
  6048. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6049. intel_ring_emit(ring, 0); /* aux display base address, unused */
  6050. intel_mark_page_flip_active(intel_crtc);
  6051. intel_ring_advance(ring);
  6052. return 0;
  6053. err_unpin:
  6054. intel_unpin_fb_obj(obj);
  6055. err:
  6056. return ret;
  6057. }
  6058. static int intel_gen3_queue_flip(struct drm_device *dev,
  6059. struct drm_crtc *crtc,
  6060. struct drm_framebuffer *fb,
  6061. struct drm_i915_gem_object *obj)
  6062. {
  6063. struct drm_i915_private *dev_priv = dev->dev_private;
  6064. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6065. u32 flip_mask;
  6066. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6067. int ret;
  6068. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6069. if (ret)
  6070. goto err;
  6071. ret = intel_ring_begin(ring, 6);
  6072. if (ret)
  6073. goto err_unpin;
  6074. if (intel_crtc->plane)
  6075. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6076. else
  6077. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6078. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6079. intel_ring_emit(ring, MI_NOOP);
  6080. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
  6081. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6082. intel_ring_emit(ring, fb->pitches[0]);
  6083. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6084. intel_ring_emit(ring, MI_NOOP);
  6085. intel_mark_page_flip_active(intel_crtc);
  6086. intel_ring_advance(ring);
  6087. return 0;
  6088. err_unpin:
  6089. intel_unpin_fb_obj(obj);
  6090. err:
  6091. return ret;
  6092. }
  6093. static int intel_gen4_queue_flip(struct drm_device *dev,
  6094. struct drm_crtc *crtc,
  6095. struct drm_framebuffer *fb,
  6096. struct drm_i915_gem_object *obj)
  6097. {
  6098. struct drm_i915_private *dev_priv = dev->dev_private;
  6099. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6100. uint32_t pf, pipesrc;
  6101. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6102. int ret;
  6103. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6104. if (ret)
  6105. goto err;
  6106. ret = intel_ring_begin(ring, 4);
  6107. if (ret)
  6108. goto err_unpin;
  6109. /* i965+ uses the linear or tiled offsets from the
  6110. * Display Registers (which do not change across a page-flip)
  6111. * so we need only reprogram the base address.
  6112. */
  6113. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6114. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6115. intel_ring_emit(ring, fb->pitches[0]);
  6116. intel_ring_emit(ring,
  6117. (obj->gtt_offset + intel_crtc->dspaddr_offset) |
  6118. obj->tiling_mode);
  6119. /* XXX Enabling the panel-fitter across page-flip is so far
  6120. * untested on non-native modes, so ignore it for now.
  6121. * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  6122. */
  6123. pf = 0;
  6124. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6125. intel_ring_emit(ring, pf | pipesrc);
  6126. intel_mark_page_flip_active(intel_crtc);
  6127. intel_ring_advance(ring);
  6128. return 0;
  6129. err_unpin:
  6130. intel_unpin_fb_obj(obj);
  6131. err:
  6132. return ret;
  6133. }
  6134. static int intel_gen6_queue_flip(struct drm_device *dev,
  6135. struct drm_crtc *crtc,
  6136. struct drm_framebuffer *fb,
  6137. struct drm_i915_gem_object *obj)
  6138. {
  6139. struct drm_i915_private *dev_priv = dev->dev_private;
  6140. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6141. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6142. uint32_t pf, pipesrc;
  6143. int ret;
  6144. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6145. if (ret)
  6146. goto err;
  6147. ret = intel_ring_begin(ring, 4);
  6148. if (ret)
  6149. goto err_unpin;
  6150. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6151. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6152. intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
  6153. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6154. /* Contrary to the suggestions in the documentation,
  6155. * "Enable Panel Fitter" does not seem to be required when page
  6156. * flipping with a non-native mode, and worse causes a normal
  6157. * modeset to fail.
  6158. * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
  6159. */
  6160. pf = 0;
  6161. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6162. intel_ring_emit(ring, pf | pipesrc);
  6163. intel_mark_page_flip_active(intel_crtc);
  6164. intel_ring_advance(ring);
  6165. return 0;
  6166. err_unpin:
  6167. intel_unpin_fb_obj(obj);
  6168. err:
  6169. return ret;
  6170. }
  6171. /*
  6172. * On gen7 we currently use the blit ring because (in early silicon at least)
  6173. * the render ring doesn't give us interrpts for page flip completion, which
  6174. * means clients will hang after the first flip is queued. Fortunately the
  6175. * blit ring generates interrupts properly, so use it instead.
  6176. */
  6177. static int intel_gen7_queue_flip(struct drm_device *dev,
  6178. struct drm_crtc *crtc,
  6179. struct drm_framebuffer *fb,
  6180. struct drm_i915_gem_object *obj)
  6181. {
  6182. struct drm_i915_private *dev_priv = dev->dev_private;
  6183. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6184. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  6185. uint32_t plane_bit = 0;
  6186. int ret;
  6187. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6188. if (ret)
  6189. goto err;
  6190. switch(intel_crtc->plane) {
  6191. case PLANE_A:
  6192. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
  6193. break;
  6194. case PLANE_B:
  6195. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
  6196. break;
  6197. case PLANE_C:
  6198. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
  6199. break;
  6200. default:
  6201. WARN_ONCE(1, "unknown plane in flip command\n");
  6202. ret = -ENODEV;
  6203. goto err_unpin;
  6204. }
  6205. ret = intel_ring_begin(ring, 4);
  6206. if (ret)
  6207. goto err_unpin;
  6208. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
  6209. intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
  6210. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6211. intel_ring_emit(ring, (MI_NOOP));
  6212. intel_mark_page_flip_active(intel_crtc);
  6213. intel_ring_advance(ring);
  6214. return 0;
  6215. err_unpin:
  6216. intel_unpin_fb_obj(obj);
  6217. err:
  6218. return ret;
  6219. }
  6220. static int intel_default_queue_flip(struct drm_device *dev,
  6221. struct drm_crtc *crtc,
  6222. struct drm_framebuffer *fb,
  6223. struct drm_i915_gem_object *obj)
  6224. {
  6225. return -ENODEV;
  6226. }
  6227. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  6228. struct drm_framebuffer *fb,
  6229. struct drm_pending_vblank_event *event)
  6230. {
  6231. struct drm_device *dev = crtc->dev;
  6232. struct drm_i915_private *dev_priv = dev->dev_private;
  6233. struct drm_framebuffer *old_fb = crtc->fb;
  6234. struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
  6235. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6236. struct intel_unpin_work *work;
  6237. unsigned long flags;
  6238. int ret;
  6239. /* Can't change pixel format via MI display flips. */
  6240. if (fb->pixel_format != crtc->fb->pixel_format)
  6241. return -EINVAL;
  6242. /*
  6243. * TILEOFF/LINOFF registers can't be changed via MI display flips.
  6244. * Note that pitch changes could also affect these register.
  6245. */
  6246. if (INTEL_INFO(dev)->gen > 3 &&
  6247. (fb->offsets[0] != crtc->fb->offsets[0] ||
  6248. fb->pitches[0] != crtc->fb->pitches[0]))
  6249. return -EINVAL;
  6250. work = kzalloc(sizeof *work, GFP_KERNEL);
  6251. if (work == NULL)
  6252. return -ENOMEM;
  6253. work->event = event;
  6254. work->crtc = crtc;
  6255. work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
  6256. INIT_WORK(&work->work, intel_unpin_work_fn);
  6257. ret = drm_vblank_get(dev, intel_crtc->pipe);
  6258. if (ret)
  6259. goto free_work;
  6260. /* We borrow the event spin lock for protecting unpin_work */
  6261. spin_lock_irqsave(&dev->event_lock, flags);
  6262. if (intel_crtc->unpin_work) {
  6263. spin_unlock_irqrestore(&dev->event_lock, flags);
  6264. kfree(work);
  6265. drm_vblank_put(dev, intel_crtc->pipe);
  6266. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  6267. return -EBUSY;
  6268. }
  6269. intel_crtc->unpin_work = work;
  6270. spin_unlock_irqrestore(&dev->event_lock, flags);
  6271. if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
  6272. flush_workqueue(dev_priv->wq);
  6273. ret = i915_mutex_lock_interruptible(dev);
  6274. if (ret)
  6275. goto cleanup;
  6276. /* Reference the objects for the scheduled work. */
  6277. drm_gem_object_reference(&work->old_fb_obj->base);
  6278. drm_gem_object_reference(&obj->base);
  6279. crtc->fb = fb;
  6280. work->pending_flip_obj = obj;
  6281. work->enable_stall_check = true;
  6282. atomic_inc(&intel_crtc->unpin_work_count);
  6283. intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
  6284. ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
  6285. if (ret)
  6286. goto cleanup_pending;
  6287. intel_disable_fbc(dev);
  6288. intel_mark_fb_busy(obj, NULL);
  6289. mutex_unlock(&dev->struct_mutex);
  6290. trace_i915_flip_request(intel_crtc->plane, obj);
  6291. return 0;
  6292. cleanup_pending:
  6293. atomic_dec(&intel_crtc->unpin_work_count);
  6294. crtc->fb = old_fb;
  6295. drm_gem_object_unreference(&work->old_fb_obj->base);
  6296. drm_gem_object_unreference(&obj->base);
  6297. mutex_unlock(&dev->struct_mutex);
  6298. cleanup:
  6299. spin_lock_irqsave(&dev->event_lock, flags);
  6300. intel_crtc->unpin_work = NULL;
  6301. spin_unlock_irqrestore(&dev->event_lock, flags);
  6302. drm_vblank_put(dev, intel_crtc->pipe);
  6303. free_work:
  6304. kfree(work);
  6305. return ret;
  6306. }
  6307. static struct drm_crtc_helper_funcs intel_helper_funcs = {
  6308. .mode_set_base_atomic = intel_pipe_set_base_atomic,
  6309. .load_lut = intel_crtc_load_lut,
  6310. };
  6311. static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
  6312. struct drm_crtc *crtc)
  6313. {
  6314. struct drm_device *dev;
  6315. struct drm_crtc *tmp;
  6316. int crtc_mask = 1;
  6317. WARN(!crtc, "checking null crtc?\n");
  6318. dev = crtc->dev;
  6319. list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
  6320. if (tmp == crtc)
  6321. break;
  6322. crtc_mask <<= 1;
  6323. }
  6324. if (encoder->possible_crtcs & crtc_mask)
  6325. return true;
  6326. return false;
  6327. }
  6328. /**
  6329. * intel_modeset_update_staged_output_state
  6330. *
  6331. * Updates the staged output configuration state, e.g. after we've read out the
  6332. * current hw state.
  6333. */
  6334. static void intel_modeset_update_staged_output_state(struct drm_device *dev)
  6335. {
  6336. struct intel_encoder *encoder;
  6337. struct intel_connector *connector;
  6338. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6339. base.head) {
  6340. connector->new_encoder =
  6341. to_intel_encoder(connector->base.encoder);
  6342. }
  6343. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6344. base.head) {
  6345. encoder->new_crtc =
  6346. to_intel_crtc(encoder->base.crtc);
  6347. }
  6348. }
  6349. /**
  6350. * intel_modeset_commit_output_state
  6351. *
  6352. * This function copies the stage display pipe configuration to the real one.
  6353. */
  6354. static void intel_modeset_commit_output_state(struct drm_device *dev)
  6355. {
  6356. struct intel_encoder *encoder;
  6357. struct intel_connector *connector;
  6358. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6359. base.head) {
  6360. connector->base.encoder = &connector->new_encoder->base;
  6361. }
  6362. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6363. base.head) {
  6364. encoder->base.crtc = &encoder->new_crtc->base;
  6365. }
  6366. }
  6367. static void
  6368. connected_sink_compute_bpp(struct intel_connector * connector,
  6369. struct intel_crtc_config *pipe_config)
  6370. {
  6371. int bpp = pipe_config->pipe_bpp;
  6372. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
  6373. connector->base.base.id,
  6374. drm_get_connector_name(&connector->base));
  6375. /* Don't use an invalid EDID bpc value */
  6376. if (connector->base.display_info.bpc &&
  6377. connector->base.display_info.bpc * 3 < bpp) {
  6378. DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
  6379. bpp, connector->base.display_info.bpc*3);
  6380. pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
  6381. }
  6382. /* Clamp bpp to 8 on screens without EDID 1.4 */
  6383. if (connector->base.display_info.bpc == 0 && bpp > 24) {
  6384. DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
  6385. bpp);
  6386. pipe_config->pipe_bpp = 24;
  6387. }
  6388. }
  6389. static int
  6390. compute_baseline_pipe_bpp(struct intel_crtc *crtc,
  6391. struct drm_framebuffer *fb,
  6392. struct intel_crtc_config *pipe_config)
  6393. {
  6394. struct drm_device *dev = crtc->base.dev;
  6395. struct intel_connector *connector;
  6396. int bpp;
  6397. switch (fb->pixel_format) {
  6398. case DRM_FORMAT_C8:
  6399. bpp = 8*3; /* since we go through a colormap */
  6400. break;
  6401. case DRM_FORMAT_XRGB1555:
  6402. case DRM_FORMAT_ARGB1555:
  6403. /* checked in intel_framebuffer_init already */
  6404. if (WARN_ON(INTEL_INFO(dev)->gen > 3))
  6405. return -EINVAL;
  6406. case DRM_FORMAT_RGB565:
  6407. bpp = 6*3; /* min is 18bpp */
  6408. break;
  6409. case DRM_FORMAT_XBGR8888:
  6410. case DRM_FORMAT_ABGR8888:
  6411. /* checked in intel_framebuffer_init already */
  6412. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  6413. return -EINVAL;
  6414. case DRM_FORMAT_XRGB8888:
  6415. case DRM_FORMAT_ARGB8888:
  6416. bpp = 8*3;
  6417. break;
  6418. case DRM_FORMAT_XRGB2101010:
  6419. case DRM_FORMAT_ARGB2101010:
  6420. case DRM_FORMAT_XBGR2101010:
  6421. case DRM_FORMAT_ABGR2101010:
  6422. /* checked in intel_framebuffer_init already */
  6423. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  6424. return -EINVAL;
  6425. bpp = 10*3;
  6426. break;
  6427. /* TODO: gen4+ supports 16 bpc floating point, too. */
  6428. default:
  6429. DRM_DEBUG_KMS("unsupported depth\n");
  6430. return -EINVAL;
  6431. }
  6432. pipe_config->pipe_bpp = bpp;
  6433. /* Clamp display bpp to EDID value */
  6434. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6435. base.head) {
  6436. if (!connector->new_encoder ||
  6437. connector->new_encoder->new_crtc != crtc)
  6438. continue;
  6439. connected_sink_compute_bpp(connector, pipe_config);
  6440. }
  6441. return bpp;
  6442. }
  6443. static void intel_dump_pipe_config(struct intel_crtc *crtc,
  6444. struct intel_crtc_config *pipe_config,
  6445. const char *context)
  6446. {
  6447. DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
  6448. context, pipe_name(crtc->pipe));
  6449. DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
  6450. DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
  6451. pipe_config->pipe_bpp, pipe_config->dither);
  6452. DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
  6453. pipe_config->has_pch_encoder,
  6454. pipe_config->fdi_lanes,
  6455. pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
  6456. pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
  6457. pipe_config->fdi_m_n.tu);
  6458. DRM_DEBUG_KMS("requested mode:\n");
  6459. drm_mode_debug_printmodeline(&pipe_config->requested_mode);
  6460. DRM_DEBUG_KMS("adjusted mode:\n");
  6461. drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
  6462. DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
  6463. pipe_config->gmch_pfit.control,
  6464. pipe_config->gmch_pfit.pgm_ratios,
  6465. pipe_config->gmch_pfit.lvds_border_bits);
  6466. DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
  6467. pipe_config->pch_pfit.pos,
  6468. pipe_config->pch_pfit.size);
  6469. DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
  6470. }
  6471. static bool check_encoder_cloning(struct drm_crtc *crtc)
  6472. {
  6473. int num_encoders = 0;
  6474. bool uncloneable_encoders = false;
  6475. struct intel_encoder *encoder;
  6476. list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
  6477. base.head) {
  6478. if (&encoder->new_crtc->base != crtc)
  6479. continue;
  6480. num_encoders++;
  6481. if (!encoder->cloneable)
  6482. uncloneable_encoders = true;
  6483. }
  6484. return !(num_encoders > 1 && uncloneable_encoders);
  6485. }
  6486. static struct intel_crtc_config *
  6487. intel_modeset_pipe_config(struct drm_crtc *crtc,
  6488. struct drm_framebuffer *fb,
  6489. struct drm_display_mode *mode)
  6490. {
  6491. struct drm_device *dev = crtc->dev;
  6492. struct drm_encoder_helper_funcs *encoder_funcs;
  6493. struct intel_encoder *encoder;
  6494. struct intel_crtc_config *pipe_config;
  6495. int plane_bpp, ret = -EINVAL;
  6496. bool retry = true;
  6497. if (!check_encoder_cloning(crtc)) {
  6498. DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
  6499. return ERR_PTR(-EINVAL);
  6500. }
  6501. pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
  6502. if (!pipe_config)
  6503. return ERR_PTR(-ENOMEM);
  6504. drm_mode_copy(&pipe_config->adjusted_mode, mode);
  6505. drm_mode_copy(&pipe_config->requested_mode, mode);
  6506. pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
  6507. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  6508. /* Compute a starting value for pipe_config->pipe_bpp taking the source
  6509. * plane pixel format and any sink constraints into account. Returns the
  6510. * source plane bpp so that dithering can be selected on mismatches
  6511. * after encoders and crtc also have had their say. */
  6512. plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
  6513. fb, pipe_config);
  6514. if (plane_bpp < 0)
  6515. goto fail;
  6516. encoder_retry:
  6517. /* Ensure the port clock defaults are reset when retrying. */
  6518. pipe_config->port_clock = 0;
  6519. pipe_config->pixel_multiplier = 1;
  6520. /* Pass our mode to the connectors and the CRTC to give them a chance to
  6521. * adjust it according to limitations or connector properties, and also
  6522. * a chance to reject the mode entirely.
  6523. */
  6524. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6525. base.head) {
  6526. if (&encoder->new_crtc->base != crtc)
  6527. continue;
  6528. if (encoder->compute_config) {
  6529. if (!(encoder->compute_config(encoder, pipe_config))) {
  6530. DRM_DEBUG_KMS("Encoder config failure\n");
  6531. goto fail;
  6532. }
  6533. continue;
  6534. }
  6535. encoder_funcs = encoder->base.helper_private;
  6536. if (!(encoder_funcs->mode_fixup(&encoder->base,
  6537. &pipe_config->requested_mode,
  6538. &pipe_config->adjusted_mode))) {
  6539. DRM_DEBUG_KMS("Encoder fixup failed\n");
  6540. goto fail;
  6541. }
  6542. }
  6543. /* Set default port clock if not overwritten by the encoder. Needs to be
  6544. * done afterwards in case the encoder adjusts the mode. */
  6545. if (!pipe_config->port_clock)
  6546. pipe_config->port_clock = pipe_config->adjusted_mode.clock;
  6547. ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
  6548. if (ret < 0) {
  6549. DRM_DEBUG_KMS("CRTC fixup failed\n");
  6550. goto fail;
  6551. }
  6552. if (ret == RETRY) {
  6553. if (WARN(!retry, "loop in pipe configuration computation\n")) {
  6554. ret = -EINVAL;
  6555. goto fail;
  6556. }
  6557. DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
  6558. retry = false;
  6559. goto encoder_retry;
  6560. }
  6561. pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
  6562. DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
  6563. plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
  6564. return pipe_config;
  6565. fail:
  6566. kfree(pipe_config);
  6567. return ERR_PTR(ret);
  6568. }
  6569. /* Computes which crtcs are affected and sets the relevant bits in the mask. For
  6570. * simplicity we use the crtc's pipe number (because it's easier to obtain). */
  6571. static void
  6572. intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
  6573. unsigned *prepare_pipes, unsigned *disable_pipes)
  6574. {
  6575. struct intel_crtc *intel_crtc;
  6576. struct drm_device *dev = crtc->dev;
  6577. struct intel_encoder *encoder;
  6578. struct intel_connector *connector;
  6579. struct drm_crtc *tmp_crtc;
  6580. *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
  6581. /* Check which crtcs have changed outputs connected to them, these need
  6582. * to be part of the prepare_pipes mask. We don't (yet) support global
  6583. * modeset across multiple crtcs, so modeset_pipes will only have one
  6584. * bit set at most. */
  6585. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6586. base.head) {
  6587. if (connector->base.encoder == &connector->new_encoder->base)
  6588. continue;
  6589. if (connector->base.encoder) {
  6590. tmp_crtc = connector->base.encoder->crtc;
  6591. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  6592. }
  6593. if (connector->new_encoder)
  6594. *prepare_pipes |=
  6595. 1 << connector->new_encoder->new_crtc->pipe;
  6596. }
  6597. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6598. base.head) {
  6599. if (encoder->base.crtc == &encoder->new_crtc->base)
  6600. continue;
  6601. if (encoder->base.crtc) {
  6602. tmp_crtc = encoder->base.crtc;
  6603. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  6604. }
  6605. if (encoder->new_crtc)
  6606. *prepare_pipes |= 1 << encoder->new_crtc->pipe;
  6607. }
  6608. /* Check for any pipes that will be fully disabled ... */
  6609. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  6610. base.head) {
  6611. bool used = false;
  6612. /* Don't try to disable disabled crtcs. */
  6613. if (!intel_crtc->base.enabled)
  6614. continue;
  6615. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6616. base.head) {
  6617. if (encoder->new_crtc == intel_crtc)
  6618. used = true;
  6619. }
  6620. if (!used)
  6621. *disable_pipes |= 1 << intel_crtc->pipe;
  6622. }
  6623. /* set_mode is also used to update properties on life display pipes. */
  6624. intel_crtc = to_intel_crtc(crtc);
  6625. if (crtc->enabled)
  6626. *prepare_pipes |= 1 << intel_crtc->pipe;
  6627. /*
  6628. * For simplicity do a full modeset on any pipe where the output routing
  6629. * changed. We could be more clever, but that would require us to be
  6630. * more careful with calling the relevant encoder->mode_set functions.
  6631. */
  6632. if (*prepare_pipes)
  6633. *modeset_pipes = *prepare_pipes;
  6634. /* ... and mask these out. */
  6635. *modeset_pipes &= ~(*disable_pipes);
  6636. *prepare_pipes &= ~(*disable_pipes);
  6637. /*
  6638. * HACK: We don't (yet) fully support global modesets. intel_set_config
  6639. * obies this rule, but the modeset restore mode of
  6640. * intel_modeset_setup_hw_state does not.
  6641. */
  6642. *modeset_pipes &= 1 << intel_crtc->pipe;
  6643. *prepare_pipes &= 1 << intel_crtc->pipe;
  6644. DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
  6645. *modeset_pipes, *prepare_pipes, *disable_pipes);
  6646. }
  6647. static bool intel_crtc_in_use(struct drm_crtc *crtc)
  6648. {
  6649. struct drm_encoder *encoder;
  6650. struct drm_device *dev = crtc->dev;
  6651. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
  6652. if (encoder->crtc == crtc)
  6653. return true;
  6654. return false;
  6655. }
  6656. static void
  6657. intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
  6658. {
  6659. struct intel_encoder *intel_encoder;
  6660. struct intel_crtc *intel_crtc;
  6661. struct drm_connector *connector;
  6662. list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
  6663. base.head) {
  6664. if (!intel_encoder->base.crtc)
  6665. continue;
  6666. intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
  6667. if (prepare_pipes & (1 << intel_crtc->pipe))
  6668. intel_encoder->connectors_active = false;
  6669. }
  6670. intel_modeset_commit_output_state(dev);
  6671. /* Update computed state. */
  6672. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  6673. base.head) {
  6674. intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
  6675. }
  6676. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  6677. if (!connector->encoder || !connector->encoder->crtc)
  6678. continue;
  6679. intel_crtc = to_intel_crtc(connector->encoder->crtc);
  6680. if (prepare_pipes & (1 << intel_crtc->pipe)) {
  6681. struct drm_property *dpms_property =
  6682. dev->mode_config.dpms_property;
  6683. connector->dpms = DRM_MODE_DPMS_ON;
  6684. drm_object_property_set_value(&connector->base,
  6685. dpms_property,
  6686. DRM_MODE_DPMS_ON);
  6687. intel_encoder = to_intel_encoder(connector->encoder);
  6688. intel_encoder->connectors_active = true;
  6689. }
  6690. }
  6691. }
  6692. #define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
  6693. list_for_each_entry((intel_crtc), \
  6694. &(dev)->mode_config.crtc_list, \
  6695. base.head) \
  6696. if (mask & (1 <<(intel_crtc)->pipe))
  6697. static bool
  6698. intel_pipe_config_compare(struct drm_device *dev,
  6699. struct intel_crtc_config *current_config,
  6700. struct intel_crtc_config *pipe_config)
  6701. {
  6702. #define PIPE_CONF_CHECK_X(name) \
  6703. if (current_config->name != pipe_config->name) { \
  6704. DRM_ERROR("mismatch in " #name " " \
  6705. "(expected 0x%08x, found 0x%08x)\n", \
  6706. current_config->name, \
  6707. pipe_config->name); \
  6708. return false; \
  6709. }
  6710. #define PIPE_CONF_CHECK_I(name) \
  6711. if (current_config->name != pipe_config->name) { \
  6712. DRM_ERROR("mismatch in " #name " " \
  6713. "(expected %i, found %i)\n", \
  6714. current_config->name, \
  6715. pipe_config->name); \
  6716. return false; \
  6717. }
  6718. #define PIPE_CONF_CHECK_FLAGS(name, mask) \
  6719. if ((current_config->name ^ pipe_config->name) & (mask)) { \
  6720. DRM_ERROR("mismatch in " #name " " \
  6721. "(expected %i, found %i)\n", \
  6722. current_config->name & (mask), \
  6723. pipe_config->name & (mask)); \
  6724. return false; \
  6725. }
  6726. #define PIPE_CONF_QUIRK(quirk) \
  6727. ((current_config->quirks | pipe_config->quirks) & (quirk))
  6728. PIPE_CONF_CHECK_I(cpu_transcoder);
  6729. PIPE_CONF_CHECK_I(has_pch_encoder);
  6730. PIPE_CONF_CHECK_I(fdi_lanes);
  6731. PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
  6732. PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
  6733. PIPE_CONF_CHECK_I(fdi_m_n.link_m);
  6734. PIPE_CONF_CHECK_I(fdi_m_n.link_n);
  6735. PIPE_CONF_CHECK_I(fdi_m_n.tu);
  6736. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
  6737. PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
  6738. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
  6739. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
  6740. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
  6741. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
  6742. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
  6743. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
  6744. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
  6745. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
  6746. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
  6747. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
  6748. if (!HAS_PCH_SPLIT(dev))
  6749. PIPE_CONF_CHECK_I(pixel_multiplier);
  6750. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6751. DRM_MODE_FLAG_INTERLACE);
  6752. if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
  6753. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6754. DRM_MODE_FLAG_PHSYNC);
  6755. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6756. DRM_MODE_FLAG_NHSYNC);
  6757. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6758. DRM_MODE_FLAG_PVSYNC);
  6759. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6760. DRM_MODE_FLAG_NVSYNC);
  6761. }
  6762. PIPE_CONF_CHECK_I(requested_mode.hdisplay);
  6763. PIPE_CONF_CHECK_I(requested_mode.vdisplay);
  6764. PIPE_CONF_CHECK_I(gmch_pfit.control);
  6765. /* pfit ratios are autocomputed by the hw on gen4+ */
  6766. if (INTEL_INFO(dev)->gen < 4)
  6767. PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
  6768. PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
  6769. PIPE_CONF_CHECK_I(pch_pfit.pos);
  6770. PIPE_CONF_CHECK_I(pch_pfit.size);
  6771. PIPE_CONF_CHECK_I(ips_enabled);
  6772. PIPE_CONF_CHECK_I(shared_dpll);
  6773. PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
  6774. PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
  6775. PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
  6776. PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
  6777. #undef PIPE_CONF_CHECK_X
  6778. #undef PIPE_CONF_CHECK_I
  6779. #undef PIPE_CONF_CHECK_FLAGS
  6780. #undef PIPE_CONF_QUIRK
  6781. return true;
  6782. }
  6783. static void
  6784. check_connector_state(struct drm_device *dev)
  6785. {
  6786. struct intel_connector *connector;
  6787. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6788. base.head) {
  6789. /* This also checks the encoder/connector hw state with the
  6790. * ->get_hw_state callbacks. */
  6791. intel_connector_check_state(connector);
  6792. WARN(&connector->new_encoder->base != connector->base.encoder,
  6793. "connector's staged encoder doesn't match current encoder\n");
  6794. }
  6795. }
  6796. static void
  6797. check_encoder_state(struct drm_device *dev)
  6798. {
  6799. struct intel_encoder *encoder;
  6800. struct intel_connector *connector;
  6801. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6802. base.head) {
  6803. bool enabled = false;
  6804. bool active = false;
  6805. enum pipe pipe, tracked_pipe;
  6806. DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
  6807. encoder->base.base.id,
  6808. drm_get_encoder_name(&encoder->base));
  6809. WARN(&encoder->new_crtc->base != encoder->base.crtc,
  6810. "encoder's stage crtc doesn't match current crtc\n");
  6811. WARN(encoder->connectors_active && !encoder->base.crtc,
  6812. "encoder's active_connectors set, but no crtc\n");
  6813. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6814. base.head) {
  6815. if (connector->base.encoder != &encoder->base)
  6816. continue;
  6817. enabled = true;
  6818. if (connector->base.dpms != DRM_MODE_DPMS_OFF)
  6819. active = true;
  6820. }
  6821. WARN(!!encoder->base.crtc != enabled,
  6822. "encoder's enabled state mismatch "
  6823. "(expected %i, found %i)\n",
  6824. !!encoder->base.crtc, enabled);
  6825. WARN(active && !encoder->base.crtc,
  6826. "active encoder with no crtc\n");
  6827. WARN(encoder->connectors_active != active,
  6828. "encoder's computed active state doesn't match tracked active state "
  6829. "(expected %i, found %i)\n", active, encoder->connectors_active);
  6830. active = encoder->get_hw_state(encoder, &pipe);
  6831. WARN(active != encoder->connectors_active,
  6832. "encoder's hw state doesn't match sw tracking "
  6833. "(expected %i, found %i)\n",
  6834. encoder->connectors_active, active);
  6835. if (!encoder->base.crtc)
  6836. continue;
  6837. tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
  6838. WARN(active && pipe != tracked_pipe,
  6839. "active encoder's pipe doesn't match"
  6840. "(expected %i, found %i)\n",
  6841. tracked_pipe, pipe);
  6842. }
  6843. }
  6844. static void
  6845. check_crtc_state(struct drm_device *dev)
  6846. {
  6847. drm_i915_private_t *dev_priv = dev->dev_private;
  6848. struct intel_crtc *crtc;
  6849. struct intel_encoder *encoder;
  6850. struct intel_crtc_config pipe_config;
  6851. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  6852. base.head) {
  6853. bool enabled = false;
  6854. bool active = false;
  6855. memset(&pipe_config, 0, sizeof(pipe_config));
  6856. DRM_DEBUG_KMS("[CRTC:%d]\n",
  6857. crtc->base.base.id);
  6858. WARN(crtc->active && !crtc->base.enabled,
  6859. "active crtc, but not enabled in sw tracking\n");
  6860. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6861. base.head) {
  6862. if (encoder->base.crtc != &crtc->base)
  6863. continue;
  6864. enabled = true;
  6865. if (encoder->connectors_active)
  6866. active = true;
  6867. }
  6868. WARN(active != crtc->active,
  6869. "crtc's computed active state doesn't match tracked active state "
  6870. "(expected %i, found %i)\n", active, crtc->active);
  6871. WARN(enabled != crtc->base.enabled,
  6872. "crtc's computed enabled state doesn't match tracked enabled state "
  6873. "(expected %i, found %i)\n", enabled, crtc->base.enabled);
  6874. active = dev_priv->display.get_pipe_config(crtc,
  6875. &pipe_config);
  6876. /* hw state is inconsistent with the pipe A quirk */
  6877. if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  6878. active = crtc->active;
  6879. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6880. base.head) {
  6881. if (encoder->base.crtc != &crtc->base)
  6882. continue;
  6883. if (encoder->get_config)
  6884. encoder->get_config(encoder, &pipe_config);
  6885. }
  6886. WARN(crtc->active != active,
  6887. "crtc active state doesn't match with hw state "
  6888. "(expected %i, found %i)\n", crtc->active, active);
  6889. if (active &&
  6890. !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
  6891. WARN(1, "pipe state doesn't match!\n");
  6892. intel_dump_pipe_config(crtc, &pipe_config,
  6893. "[hw state]");
  6894. intel_dump_pipe_config(crtc, &crtc->config,
  6895. "[sw state]");
  6896. }
  6897. }
  6898. }
  6899. static void
  6900. check_shared_dpll_state(struct drm_device *dev)
  6901. {
  6902. drm_i915_private_t *dev_priv = dev->dev_private;
  6903. struct intel_crtc *crtc;
  6904. struct intel_dpll_hw_state dpll_hw_state;
  6905. int i;
  6906. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  6907. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  6908. int enabled_crtcs = 0, active_crtcs = 0;
  6909. bool active;
  6910. memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
  6911. DRM_DEBUG_KMS("%s\n", pll->name);
  6912. active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
  6913. WARN(pll->active > pll->refcount,
  6914. "more active pll users than references: %i vs %i\n",
  6915. pll->active, pll->refcount);
  6916. WARN(pll->active && !pll->on,
  6917. "pll in active use but not on in sw tracking\n");
  6918. WARN(pll->on != active,
  6919. "pll on state mismatch (expected %i, found %i)\n",
  6920. pll->on, active);
  6921. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  6922. base.head) {
  6923. if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
  6924. enabled_crtcs++;
  6925. if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
  6926. active_crtcs++;
  6927. }
  6928. WARN(pll->active != active_crtcs,
  6929. "pll active crtcs mismatch (expected %i, found %i)\n",
  6930. pll->active, active_crtcs);
  6931. WARN(pll->refcount != enabled_crtcs,
  6932. "pll enabled crtcs mismatch (expected %i, found %i)\n",
  6933. pll->refcount, enabled_crtcs);
  6934. WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
  6935. sizeof(dpll_hw_state)),
  6936. "pll hw state mismatch\n");
  6937. }
  6938. }
  6939. void
  6940. intel_modeset_check_state(struct drm_device *dev)
  6941. {
  6942. check_connector_state(dev);
  6943. check_encoder_state(dev);
  6944. check_crtc_state(dev);
  6945. check_shared_dpll_state(dev);
  6946. }
  6947. static int __intel_set_mode(struct drm_crtc *crtc,
  6948. struct drm_display_mode *mode,
  6949. int x, int y, struct drm_framebuffer *fb)
  6950. {
  6951. struct drm_device *dev = crtc->dev;
  6952. drm_i915_private_t *dev_priv = dev->dev_private;
  6953. struct drm_display_mode *saved_mode, *saved_hwmode;
  6954. struct intel_crtc_config *pipe_config = NULL;
  6955. struct intel_crtc *intel_crtc;
  6956. unsigned disable_pipes, prepare_pipes, modeset_pipes;
  6957. int ret = 0;
  6958. saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
  6959. if (!saved_mode)
  6960. return -ENOMEM;
  6961. saved_hwmode = saved_mode + 1;
  6962. intel_modeset_affected_pipes(crtc, &modeset_pipes,
  6963. &prepare_pipes, &disable_pipes);
  6964. *saved_hwmode = crtc->hwmode;
  6965. *saved_mode = crtc->mode;
  6966. /* Hack: Because we don't (yet) support global modeset on multiple
  6967. * crtcs, we don't keep track of the new mode for more than one crtc.
  6968. * Hence simply check whether any bit is set in modeset_pipes in all the
  6969. * pieces of code that are not yet converted to deal with mutliple crtcs
  6970. * changing their mode at the same time. */
  6971. if (modeset_pipes) {
  6972. pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
  6973. if (IS_ERR(pipe_config)) {
  6974. ret = PTR_ERR(pipe_config);
  6975. pipe_config = NULL;
  6976. goto out;
  6977. }
  6978. intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
  6979. "[modeset]");
  6980. }
  6981. for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
  6982. intel_crtc_disable(&intel_crtc->base);
  6983. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
  6984. if (intel_crtc->base.enabled)
  6985. dev_priv->display.crtc_disable(&intel_crtc->base);
  6986. }
  6987. /* crtc->mode is already used by the ->mode_set callbacks, hence we need
  6988. * to set it here already despite that we pass it down the callchain.
  6989. */
  6990. if (modeset_pipes) {
  6991. crtc->mode = *mode;
  6992. /* mode_set/enable/disable functions rely on a correct pipe
  6993. * config. */
  6994. to_intel_crtc(crtc)->config = *pipe_config;
  6995. }
  6996. /* Only after disabling all output pipelines that will be changed can we
  6997. * update the the output configuration. */
  6998. intel_modeset_update_state(dev, prepare_pipes);
  6999. if (dev_priv->display.modeset_global_resources)
  7000. dev_priv->display.modeset_global_resources(dev);
  7001. /* Set up the DPLL and any encoders state that needs to adjust or depend
  7002. * on the DPLL.
  7003. */
  7004. for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
  7005. ret = intel_crtc_mode_set(&intel_crtc->base,
  7006. x, y, fb);
  7007. if (ret)
  7008. goto done;
  7009. }
  7010. /* Now enable the clocks, plane, pipe, and connectors that we set up. */
  7011. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
  7012. dev_priv->display.crtc_enable(&intel_crtc->base);
  7013. if (modeset_pipes) {
  7014. /* Store real post-adjustment hardware mode. */
  7015. crtc->hwmode = pipe_config->adjusted_mode;
  7016. /* Calculate and store various constants which
  7017. * are later needed by vblank and swap-completion
  7018. * timestamping. They are derived from true hwmode.
  7019. */
  7020. drm_calc_timestamping_constants(crtc);
  7021. }
  7022. /* FIXME: add subpixel order */
  7023. done:
  7024. if (ret && crtc->enabled) {
  7025. crtc->hwmode = *saved_hwmode;
  7026. crtc->mode = *saved_mode;
  7027. }
  7028. out:
  7029. kfree(pipe_config);
  7030. kfree(saved_mode);
  7031. return ret;
  7032. }
  7033. int intel_set_mode(struct drm_crtc *crtc,
  7034. struct drm_display_mode *mode,
  7035. int x, int y, struct drm_framebuffer *fb)
  7036. {
  7037. int ret;
  7038. ret = __intel_set_mode(crtc, mode, x, y, fb);
  7039. if (ret == 0)
  7040. intel_modeset_check_state(crtc->dev);
  7041. return ret;
  7042. }
  7043. void intel_crtc_restore_mode(struct drm_crtc *crtc)
  7044. {
  7045. intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
  7046. }
  7047. #undef for_each_intel_crtc_masked
  7048. static void intel_set_config_free(struct intel_set_config *config)
  7049. {
  7050. if (!config)
  7051. return;
  7052. kfree(config->save_connector_encoders);
  7053. kfree(config->save_encoder_crtcs);
  7054. kfree(config);
  7055. }
  7056. static int intel_set_config_save_state(struct drm_device *dev,
  7057. struct intel_set_config *config)
  7058. {
  7059. struct drm_encoder *encoder;
  7060. struct drm_connector *connector;
  7061. int count;
  7062. config->save_encoder_crtcs =
  7063. kcalloc(dev->mode_config.num_encoder,
  7064. sizeof(struct drm_crtc *), GFP_KERNEL);
  7065. if (!config->save_encoder_crtcs)
  7066. return -ENOMEM;
  7067. config->save_connector_encoders =
  7068. kcalloc(dev->mode_config.num_connector,
  7069. sizeof(struct drm_encoder *), GFP_KERNEL);
  7070. if (!config->save_connector_encoders)
  7071. return -ENOMEM;
  7072. /* Copy data. Note that driver private data is not affected.
  7073. * Should anything bad happen only the expected state is
  7074. * restored, not the drivers personal bookkeeping.
  7075. */
  7076. count = 0;
  7077. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  7078. config->save_encoder_crtcs[count++] = encoder->crtc;
  7079. }
  7080. count = 0;
  7081. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  7082. config->save_connector_encoders[count++] = connector->encoder;
  7083. }
  7084. return 0;
  7085. }
  7086. static void intel_set_config_restore_state(struct drm_device *dev,
  7087. struct intel_set_config *config)
  7088. {
  7089. struct intel_encoder *encoder;
  7090. struct intel_connector *connector;
  7091. int count;
  7092. count = 0;
  7093. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  7094. encoder->new_crtc =
  7095. to_intel_crtc(config->save_encoder_crtcs[count++]);
  7096. }
  7097. count = 0;
  7098. list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
  7099. connector->new_encoder =
  7100. to_intel_encoder(config->save_connector_encoders[count++]);
  7101. }
  7102. }
  7103. static bool
  7104. is_crtc_connector_off(struct drm_crtc *crtc, struct drm_connector *connectors,
  7105. int num_connectors)
  7106. {
  7107. int i;
  7108. for (i = 0; i < num_connectors; i++)
  7109. if (connectors[i].encoder &&
  7110. connectors[i].encoder->crtc == crtc &&
  7111. connectors[i].dpms != DRM_MODE_DPMS_ON)
  7112. return true;
  7113. return false;
  7114. }
  7115. static void
  7116. intel_set_config_compute_mode_changes(struct drm_mode_set *set,
  7117. struct intel_set_config *config)
  7118. {
  7119. /* We should be able to check here if the fb has the same properties
  7120. * and then just flip_or_move it */
  7121. if (set->connectors != NULL &&
  7122. is_crtc_connector_off(set->crtc, *set->connectors,
  7123. set->num_connectors)) {
  7124. config->mode_changed = true;
  7125. } else if (set->crtc->fb != set->fb) {
  7126. /* If we have no fb then treat it as a full mode set */
  7127. if (set->crtc->fb == NULL) {
  7128. DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
  7129. config->mode_changed = true;
  7130. } else if (set->fb == NULL) {
  7131. config->mode_changed = true;
  7132. } else if (set->fb->pixel_format !=
  7133. set->crtc->fb->pixel_format) {
  7134. config->mode_changed = true;
  7135. } else {
  7136. config->fb_changed = true;
  7137. }
  7138. }
  7139. if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
  7140. config->fb_changed = true;
  7141. if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
  7142. DRM_DEBUG_KMS("modes are different, full mode set\n");
  7143. drm_mode_debug_printmodeline(&set->crtc->mode);
  7144. drm_mode_debug_printmodeline(set->mode);
  7145. config->mode_changed = true;
  7146. }
  7147. }
  7148. static int
  7149. intel_modeset_stage_output_state(struct drm_device *dev,
  7150. struct drm_mode_set *set,
  7151. struct intel_set_config *config)
  7152. {
  7153. struct drm_crtc *new_crtc;
  7154. struct intel_connector *connector;
  7155. struct intel_encoder *encoder;
  7156. int count, ro;
  7157. /* The upper layers ensure that we either disable a crtc or have a list
  7158. * of connectors. For paranoia, double-check this. */
  7159. WARN_ON(!set->fb && (set->num_connectors != 0));
  7160. WARN_ON(set->fb && (set->num_connectors == 0));
  7161. count = 0;
  7162. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7163. base.head) {
  7164. /* Otherwise traverse passed in connector list and get encoders
  7165. * for them. */
  7166. for (ro = 0; ro < set->num_connectors; ro++) {
  7167. if (set->connectors[ro] == &connector->base) {
  7168. connector->new_encoder = connector->encoder;
  7169. break;
  7170. }
  7171. }
  7172. /* If we disable the crtc, disable all its connectors. Also, if
  7173. * the connector is on the changing crtc but not on the new
  7174. * connector list, disable it. */
  7175. if ((!set->fb || ro == set->num_connectors) &&
  7176. connector->base.encoder &&
  7177. connector->base.encoder->crtc == set->crtc) {
  7178. connector->new_encoder = NULL;
  7179. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
  7180. connector->base.base.id,
  7181. drm_get_connector_name(&connector->base));
  7182. }
  7183. if (&connector->new_encoder->base != connector->base.encoder) {
  7184. DRM_DEBUG_KMS("encoder changed, full mode switch\n");
  7185. config->mode_changed = true;
  7186. }
  7187. }
  7188. /* connector->new_encoder is now updated for all connectors. */
  7189. /* Update crtc of enabled connectors. */
  7190. count = 0;
  7191. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7192. base.head) {
  7193. if (!connector->new_encoder)
  7194. continue;
  7195. new_crtc = connector->new_encoder->base.crtc;
  7196. for (ro = 0; ro < set->num_connectors; ro++) {
  7197. if (set->connectors[ro] == &connector->base)
  7198. new_crtc = set->crtc;
  7199. }
  7200. /* Make sure the new CRTC will work with the encoder */
  7201. if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
  7202. new_crtc)) {
  7203. return -EINVAL;
  7204. }
  7205. connector->encoder->new_crtc = to_intel_crtc(new_crtc);
  7206. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
  7207. connector->base.base.id,
  7208. drm_get_connector_name(&connector->base),
  7209. new_crtc->base.id);
  7210. }
  7211. /* Check for any encoders that needs to be disabled. */
  7212. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7213. base.head) {
  7214. list_for_each_entry(connector,
  7215. &dev->mode_config.connector_list,
  7216. base.head) {
  7217. if (connector->new_encoder == encoder) {
  7218. WARN_ON(!connector->new_encoder->new_crtc);
  7219. goto next_encoder;
  7220. }
  7221. }
  7222. encoder->new_crtc = NULL;
  7223. next_encoder:
  7224. /* Only now check for crtc changes so we don't miss encoders
  7225. * that will be disabled. */
  7226. if (&encoder->new_crtc->base != encoder->base.crtc) {
  7227. DRM_DEBUG_KMS("crtc changed, full mode switch\n");
  7228. config->mode_changed = true;
  7229. }
  7230. }
  7231. /* Now we've also updated encoder->new_crtc for all encoders. */
  7232. return 0;
  7233. }
  7234. static int intel_crtc_set_config(struct drm_mode_set *set)
  7235. {
  7236. struct drm_device *dev;
  7237. struct drm_mode_set save_set;
  7238. struct intel_set_config *config;
  7239. int ret;
  7240. BUG_ON(!set);
  7241. BUG_ON(!set->crtc);
  7242. BUG_ON(!set->crtc->helper_private);
  7243. /* Enforce sane interface api - has been abused by the fb helper. */
  7244. BUG_ON(!set->mode && set->fb);
  7245. BUG_ON(set->fb && set->num_connectors == 0);
  7246. if (set->fb) {
  7247. DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
  7248. set->crtc->base.id, set->fb->base.id,
  7249. (int)set->num_connectors, set->x, set->y);
  7250. } else {
  7251. DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
  7252. }
  7253. dev = set->crtc->dev;
  7254. ret = -ENOMEM;
  7255. config = kzalloc(sizeof(*config), GFP_KERNEL);
  7256. if (!config)
  7257. goto out_config;
  7258. ret = intel_set_config_save_state(dev, config);
  7259. if (ret)
  7260. goto out_config;
  7261. save_set.crtc = set->crtc;
  7262. save_set.mode = &set->crtc->mode;
  7263. save_set.x = set->crtc->x;
  7264. save_set.y = set->crtc->y;
  7265. save_set.fb = set->crtc->fb;
  7266. /* Compute whether we need a full modeset, only an fb base update or no
  7267. * change at all. In the future we might also check whether only the
  7268. * mode changed, e.g. for LVDS where we only change the panel fitter in
  7269. * such cases. */
  7270. intel_set_config_compute_mode_changes(set, config);
  7271. ret = intel_modeset_stage_output_state(dev, set, config);
  7272. if (ret)
  7273. goto fail;
  7274. if (config->mode_changed) {
  7275. ret = intel_set_mode(set->crtc, set->mode,
  7276. set->x, set->y, set->fb);
  7277. } else if (config->fb_changed) {
  7278. intel_crtc_wait_for_pending_flips(set->crtc);
  7279. ret = intel_pipe_set_base(set->crtc,
  7280. set->x, set->y, set->fb);
  7281. }
  7282. if (ret) {
  7283. DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
  7284. set->crtc->base.id, ret);
  7285. fail:
  7286. intel_set_config_restore_state(dev, config);
  7287. /* Try to restore the config */
  7288. if (config->mode_changed &&
  7289. intel_set_mode(save_set.crtc, save_set.mode,
  7290. save_set.x, save_set.y, save_set.fb))
  7291. DRM_ERROR("failed to restore config after modeset failure\n");
  7292. }
  7293. out_config:
  7294. intel_set_config_free(config);
  7295. return ret;
  7296. }
  7297. static const struct drm_crtc_funcs intel_crtc_funcs = {
  7298. .cursor_set = intel_crtc_cursor_set,
  7299. .cursor_move = intel_crtc_cursor_move,
  7300. .gamma_set = intel_crtc_gamma_set,
  7301. .set_config = intel_crtc_set_config,
  7302. .destroy = intel_crtc_destroy,
  7303. .page_flip = intel_crtc_page_flip,
  7304. };
  7305. static void intel_cpu_pll_init(struct drm_device *dev)
  7306. {
  7307. if (HAS_DDI(dev))
  7308. intel_ddi_pll_init(dev);
  7309. }
  7310. static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
  7311. struct intel_shared_dpll *pll,
  7312. struct intel_dpll_hw_state *hw_state)
  7313. {
  7314. uint32_t val;
  7315. val = I915_READ(PCH_DPLL(pll->id));
  7316. hw_state->dpll = val;
  7317. hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
  7318. hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
  7319. return val & DPLL_VCO_ENABLE;
  7320. }
  7321. static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
  7322. struct intel_shared_dpll *pll)
  7323. {
  7324. I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
  7325. I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
  7326. }
  7327. static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
  7328. struct intel_shared_dpll *pll)
  7329. {
  7330. /* PCH refclock must be enabled first */
  7331. assert_pch_refclk_enabled(dev_priv);
  7332. I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
  7333. /* Wait for the clocks to stabilize. */
  7334. POSTING_READ(PCH_DPLL(pll->id));
  7335. udelay(150);
  7336. /* The pixel multiplier can only be updated once the
  7337. * DPLL is enabled and the clocks are stable.
  7338. *
  7339. * So write it again.
  7340. */
  7341. I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
  7342. POSTING_READ(PCH_DPLL(pll->id));
  7343. udelay(200);
  7344. }
  7345. static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
  7346. struct intel_shared_dpll *pll)
  7347. {
  7348. struct drm_device *dev = dev_priv->dev;
  7349. struct intel_crtc *crtc;
  7350. /* Make sure no transcoder isn't still depending on us. */
  7351. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  7352. if (intel_crtc_to_shared_dpll(crtc) == pll)
  7353. assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
  7354. }
  7355. I915_WRITE(PCH_DPLL(pll->id), 0);
  7356. POSTING_READ(PCH_DPLL(pll->id));
  7357. udelay(200);
  7358. }
  7359. static char *ibx_pch_dpll_names[] = {
  7360. "PCH DPLL A",
  7361. "PCH DPLL B",
  7362. };
  7363. static void ibx_pch_dpll_init(struct drm_device *dev)
  7364. {
  7365. struct drm_i915_private *dev_priv = dev->dev_private;
  7366. int i;
  7367. dev_priv->num_shared_dpll = 2;
  7368. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  7369. dev_priv->shared_dplls[i].id = i;
  7370. dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
  7371. dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
  7372. dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
  7373. dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
  7374. dev_priv->shared_dplls[i].get_hw_state =
  7375. ibx_pch_dpll_get_hw_state;
  7376. }
  7377. }
  7378. static void intel_shared_dpll_init(struct drm_device *dev)
  7379. {
  7380. struct drm_i915_private *dev_priv = dev->dev_private;
  7381. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  7382. ibx_pch_dpll_init(dev);
  7383. else
  7384. dev_priv->num_shared_dpll = 0;
  7385. BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
  7386. DRM_DEBUG_KMS("%i shared PLLs initialized\n",
  7387. dev_priv->num_shared_dpll);
  7388. }
  7389. static void intel_crtc_init(struct drm_device *dev, int pipe)
  7390. {
  7391. drm_i915_private_t *dev_priv = dev->dev_private;
  7392. struct intel_crtc *intel_crtc;
  7393. int i;
  7394. intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  7395. if (intel_crtc == NULL)
  7396. return;
  7397. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  7398. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  7399. for (i = 0; i < 256; i++) {
  7400. intel_crtc->lut_r[i] = i;
  7401. intel_crtc->lut_g[i] = i;
  7402. intel_crtc->lut_b[i] = i;
  7403. }
  7404. /* Swap pipes & planes for FBC on pre-965 */
  7405. intel_crtc->pipe = pipe;
  7406. intel_crtc->plane = pipe;
  7407. if (IS_MOBILE(dev) && IS_GEN3(dev)) {
  7408. DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
  7409. intel_crtc->plane = !pipe;
  7410. }
  7411. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  7412. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  7413. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
  7414. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
  7415. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  7416. }
  7417. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  7418. struct drm_file *file)
  7419. {
  7420. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  7421. struct drm_mode_object *drmmode_obj;
  7422. struct intel_crtc *crtc;
  7423. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  7424. return -ENODEV;
  7425. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  7426. DRM_MODE_OBJECT_CRTC);
  7427. if (!drmmode_obj) {
  7428. DRM_ERROR("no such CRTC id\n");
  7429. return -EINVAL;
  7430. }
  7431. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  7432. pipe_from_crtc_id->pipe = crtc->pipe;
  7433. return 0;
  7434. }
  7435. static int intel_encoder_clones(struct intel_encoder *encoder)
  7436. {
  7437. struct drm_device *dev = encoder->base.dev;
  7438. struct intel_encoder *source_encoder;
  7439. int index_mask = 0;
  7440. int entry = 0;
  7441. list_for_each_entry(source_encoder,
  7442. &dev->mode_config.encoder_list, base.head) {
  7443. if (encoder == source_encoder)
  7444. index_mask |= (1 << entry);
  7445. /* Intel hw has only one MUX where enocoders could be cloned. */
  7446. if (encoder->cloneable && source_encoder->cloneable)
  7447. index_mask |= (1 << entry);
  7448. entry++;
  7449. }
  7450. return index_mask;
  7451. }
  7452. static bool has_edp_a(struct drm_device *dev)
  7453. {
  7454. struct drm_i915_private *dev_priv = dev->dev_private;
  7455. if (!IS_MOBILE(dev))
  7456. return false;
  7457. if ((I915_READ(DP_A) & DP_DETECTED) == 0)
  7458. return false;
  7459. if (IS_GEN5(dev) &&
  7460. (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
  7461. return false;
  7462. return true;
  7463. }
  7464. static void intel_setup_outputs(struct drm_device *dev)
  7465. {
  7466. struct drm_i915_private *dev_priv = dev->dev_private;
  7467. struct intel_encoder *encoder;
  7468. bool dpd_is_edp = false;
  7469. intel_lvds_init(dev);
  7470. if (!IS_ULT(dev))
  7471. intel_crt_init(dev);
  7472. if (HAS_DDI(dev)) {
  7473. int found;
  7474. /* Haswell uses DDI functions to detect digital outputs */
  7475. found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
  7476. /* DDI A only supports eDP */
  7477. if (found)
  7478. intel_ddi_init(dev, PORT_A);
  7479. /* DDI B, C and D detection is indicated by the SFUSE_STRAP
  7480. * register */
  7481. found = I915_READ(SFUSE_STRAP);
  7482. if (found & SFUSE_STRAP_DDIB_DETECTED)
  7483. intel_ddi_init(dev, PORT_B);
  7484. if (found & SFUSE_STRAP_DDIC_DETECTED)
  7485. intel_ddi_init(dev, PORT_C);
  7486. if (found & SFUSE_STRAP_DDID_DETECTED)
  7487. intel_ddi_init(dev, PORT_D);
  7488. } else if (HAS_PCH_SPLIT(dev)) {
  7489. int found;
  7490. dpd_is_edp = intel_dpd_is_edp(dev);
  7491. if (has_edp_a(dev))
  7492. intel_dp_init(dev, DP_A, PORT_A);
  7493. if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
  7494. /* PCH SDVOB multiplex with HDMIB */
  7495. found = intel_sdvo_init(dev, PCH_SDVOB, true);
  7496. if (!found)
  7497. intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
  7498. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  7499. intel_dp_init(dev, PCH_DP_B, PORT_B);
  7500. }
  7501. if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
  7502. intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
  7503. if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
  7504. intel_hdmi_init(dev, PCH_HDMID, PORT_D);
  7505. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  7506. intel_dp_init(dev, PCH_DP_C, PORT_C);
  7507. if (I915_READ(PCH_DP_D) & DP_DETECTED)
  7508. intel_dp_init(dev, PCH_DP_D, PORT_D);
  7509. } else if (IS_VALLEYVIEW(dev)) {
  7510. /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
  7511. if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
  7512. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
  7513. if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
  7514. intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
  7515. PORT_B);
  7516. if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
  7517. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
  7518. }
  7519. } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
  7520. bool found = false;
  7521. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  7522. DRM_DEBUG_KMS("probing SDVOB\n");
  7523. found = intel_sdvo_init(dev, GEN3_SDVOB, true);
  7524. if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
  7525. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  7526. intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
  7527. }
  7528. if (!found && SUPPORTS_INTEGRATED_DP(dev))
  7529. intel_dp_init(dev, DP_B, PORT_B);
  7530. }
  7531. /* Before G4X SDVOC doesn't have its own detect register */
  7532. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  7533. DRM_DEBUG_KMS("probing SDVOC\n");
  7534. found = intel_sdvo_init(dev, GEN3_SDVOC, false);
  7535. }
  7536. if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
  7537. if (SUPPORTS_INTEGRATED_HDMI(dev)) {
  7538. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  7539. intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
  7540. }
  7541. if (SUPPORTS_INTEGRATED_DP(dev))
  7542. intel_dp_init(dev, DP_C, PORT_C);
  7543. }
  7544. if (SUPPORTS_INTEGRATED_DP(dev) &&
  7545. (I915_READ(DP_D) & DP_DETECTED))
  7546. intel_dp_init(dev, DP_D, PORT_D);
  7547. } else if (IS_GEN2(dev))
  7548. intel_dvo_init(dev);
  7549. if (SUPPORTS_TV(dev))
  7550. intel_tv_init(dev);
  7551. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  7552. encoder->base.possible_crtcs = encoder->crtc_mask;
  7553. encoder->base.possible_clones =
  7554. intel_encoder_clones(encoder);
  7555. }
  7556. intel_init_pch_refclk(dev);
  7557. drm_helper_move_panel_connectors_to_head(dev);
  7558. }
  7559. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  7560. {
  7561. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  7562. drm_framebuffer_cleanup(fb);
  7563. drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
  7564. kfree(intel_fb);
  7565. }
  7566. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  7567. struct drm_file *file,
  7568. unsigned int *handle)
  7569. {
  7570. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  7571. struct drm_i915_gem_object *obj = intel_fb->obj;
  7572. return drm_gem_handle_create(file, &obj->base, handle);
  7573. }
  7574. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  7575. .destroy = intel_user_framebuffer_destroy,
  7576. .create_handle = intel_user_framebuffer_create_handle,
  7577. };
  7578. int intel_framebuffer_init(struct drm_device *dev,
  7579. struct intel_framebuffer *intel_fb,
  7580. struct drm_mode_fb_cmd2 *mode_cmd,
  7581. struct drm_i915_gem_object *obj)
  7582. {
  7583. int pitch_limit;
  7584. int ret;
  7585. if (obj->tiling_mode == I915_TILING_Y) {
  7586. DRM_DEBUG("hardware does not support tiling Y\n");
  7587. return -EINVAL;
  7588. }
  7589. if (mode_cmd->pitches[0] & 63) {
  7590. DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
  7591. mode_cmd->pitches[0]);
  7592. return -EINVAL;
  7593. }
  7594. if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
  7595. pitch_limit = 32*1024;
  7596. } else if (INTEL_INFO(dev)->gen >= 4) {
  7597. if (obj->tiling_mode)
  7598. pitch_limit = 16*1024;
  7599. else
  7600. pitch_limit = 32*1024;
  7601. } else if (INTEL_INFO(dev)->gen >= 3) {
  7602. if (obj->tiling_mode)
  7603. pitch_limit = 8*1024;
  7604. else
  7605. pitch_limit = 16*1024;
  7606. } else
  7607. /* XXX DSPC is limited to 4k tiled */
  7608. pitch_limit = 8*1024;
  7609. if (mode_cmd->pitches[0] > pitch_limit) {
  7610. DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
  7611. obj->tiling_mode ? "tiled" : "linear",
  7612. mode_cmd->pitches[0], pitch_limit);
  7613. return -EINVAL;
  7614. }
  7615. if (obj->tiling_mode != I915_TILING_NONE &&
  7616. mode_cmd->pitches[0] != obj->stride) {
  7617. DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
  7618. mode_cmd->pitches[0], obj->stride);
  7619. return -EINVAL;
  7620. }
  7621. /* Reject formats not supported by any plane early. */
  7622. switch (mode_cmd->pixel_format) {
  7623. case DRM_FORMAT_C8:
  7624. case DRM_FORMAT_RGB565:
  7625. case DRM_FORMAT_XRGB8888:
  7626. case DRM_FORMAT_ARGB8888:
  7627. break;
  7628. case DRM_FORMAT_XRGB1555:
  7629. case DRM_FORMAT_ARGB1555:
  7630. if (INTEL_INFO(dev)->gen > 3) {
  7631. DRM_DEBUG("unsupported pixel format: %s\n",
  7632. drm_get_format_name(mode_cmd->pixel_format));
  7633. return -EINVAL;
  7634. }
  7635. break;
  7636. case DRM_FORMAT_XBGR8888:
  7637. case DRM_FORMAT_ABGR8888:
  7638. case DRM_FORMAT_XRGB2101010:
  7639. case DRM_FORMAT_ARGB2101010:
  7640. case DRM_FORMAT_XBGR2101010:
  7641. case DRM_FORMAT_ABGR2101010:
  7642. if (INTEL_INFO(dev)->gen < 4) {
  7643. DRM_DEBUG("unsupported pixel format: %s\n",
  7644. drm_get_format_name(mode_cmd->pixel_format));
  7645. return -EINVAL;
  7646. }
  7647. break;
  7648. case DRM_FORMAT_YUYV:
  7649. case DRM_FORMAT_UYVY:
  7650. case DRM_FORMAT_YVYU:
  7651. case DRM_FORMAT_VYUY:
  7652. if (INTEL_INFO(dev)->gen < 5) {
  7653. DRM_DEBUG("unsupported pixel format: %s\n",
  7654. drm_get_format_name(mode_cmd->pixel_format));
  7655. return -EINVAL;
  7656. }
  7657. break;
  7658. default:
  7659. DRM_DEBUG("unsupported pixel format: %s\n",
  7660. drm_get_format_name(mode_cmd->pixel_format));
  7661. return -EINVAL;
  7662. }
  7663. /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
  7664. if (mode_cmd->offsets[0] != 0)
  7665. return -EINVAL;
  7666. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  7667. intel_fb->obj = obj;
  7668. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  7669. if (ret) {
  7670. DRM_ERROR("framebuffer init failed %d\n", ret);
  7671. return ret;
  7672. }
  7673. return 0;
  7674. }
  7675. static struct drm_framebuffer *
  7676. intel_user_framebuffer_create(struct drm_device *dev,
  7677. struct drm_file *filp,
  7678. struct drm_mode_fb_cmd2 *mode_cmd)
  7679. {
  7680. struct drm_i915_gem_object *obj;
  7681. obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
  7682. mode_cmd->handles[0]));
  7683. if (&obj->base == NULL)
  7684. return ERR_PTR(-ENOENT);
  7685. return intel_framebuffer_create(dev, mode_cmd, obj);
  7686. }
  7687. static const struct drm_mode_config_funcs intel_mode_funcs = {
  7688. .fb_create = intel_user_framebuffer_create,
  7689. .output_poll_changed = intel_fb_output_poll_changed,
  7690. };
  7691. /* Set up chip specific display functions */
  7692. static void intel_init_display(struct drm_device *dev)
  7693. {
  7694. struct drm_i915_private *dev_priv = dev->dev_private;
  7695. if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
  7696. dev_priv->display.find_dpll = g4x_find_best_dpll;
  7697. else if (IS_VALLEYVIEW(dev))
  7698. dev_priv->display.find_dpll = vlv_find_best_dpll;
  7699. else if (IS_PINEVIEW(dev))
  7700. dev_priv->display.find_dpll = pnv_find_best_dpll;
  7701. else
  7702. dev_priv->display.find_dpll = i9xx_find_best_dpll;
  7703. if (HAS_DDI(dev)) {
  7704. dev_priv->display.get_pipe_config = haswell_get_pipe_config;
  7705. dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
  7706. dev_priv->display.crtc_enable = haswell_crtc_enable;
  7707. dev_priv->display.crtc_disable = haswell_crtc_disable;
  7708. dev_priv->display.off = haswell_crtc_off;
  7709. dev_priv->display.update_plane = ironlake_update_plane;
  7710. } else if (HAS_PCH_SPLIT(dev)) {
  7711. dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
  7712. dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
  7713. dev_priv->display.crtc_enable = ironlake_crtc_enable;
  7714. dev_priv->display.crtc_disable = ironlake_crtc_disable;
  7715. dev_priv->display.off = ironlake_crtc_off;
  7716. dev_priv->display.update_plane = ironlake_update_plane;
  7717. } else if (IS_VALLEYVIEW(dev)) {
  7718. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  7719. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  7720. dev_priv->display.crtc_enable = valleyview_crtc_enable;
  7721. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  7722. dev_priv->display.off = i9xx_crtc_off;
  7723. dev_priv->display.update_plane = i9xx_update_plane;
  7724. } else {
  7725. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  7726. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  7727. dev_priv->display.crtc_enable = i9xx_crtc_enable;
  7728. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  7729. dev_priv->display.off = i9xx_crtc_off;
  7730. dev_priv->display.update_plane = i9xx_update_plane;
  7731. }
  7732. /* Returns the core display clock speed */
  7733. if (IS_VALLEYVIEW(dev))
  7734. dev_priv->display.get_display_clock_speed =
  7735. valleyview_get_display_clock_speed;
  7736. else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
  7737. dev_priv->display.get_display_clock_speed =
  7738. i945_get_display_clock_speed;
  7739. else if (IS_I915G(dev))
  7740. dev_priv->display.get_display_clock_speed =
  7741. i915_get_display_clock_speed;
  7742. else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
  7743. dev_priv->display.get_display_clock_speed =
  7744. i9xx_misc_get_display_clock_speed;
  7745. else if (IS_I915GM(dev))
  7746. dev_priv->display.get_display_clock_speed =
  7747. i915gm_get_display_clock_speed;
  7748. else if (IS_I865G(dev))
  7749. dev_priv->display.get_display_clock_speed =
  7750. i865_get_display_clock_speed;
  7751. else if (IS_I85X(dev))
  7752. dev_priv->display.get_display_clock_speed =
  7753. i855_get_display_clock_speed;
  7754. else /* 852, 830 */
  7755. dev_priv->display.get_display_clock_speed =
  7756. i830_get_display_clock_speed;
  7757. if (HAS_PCH_SPLIT(dev)) {
  7758. if (IS_GEN5(dev)) {
  7759. dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
  7760. dev_priv->display.write_eld = ironlake_write_eld;
  7761. } else if (IS_GEN6(dev)) {
  7762. dev_priv->display.fdi_link_train = gen6_fdi_link_train;
  7763. dev_priv->display.write_eld = ironlake_write_eld;
  7764. } else if (IS_IVYBRIDGE(dev)) {
  7765. /* FIXME: detect B0+ stepping and use auto training */
  7766. dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
  7767. dev_priv->display.write_eld = ironlake_write_eld;
  7768. dev_priv->display.modeset_global_resources =
  7769. ivb_modeset_global_resources;
  7770. } else if (IS_HASWELL(dev)) {
  7771. dev_priv->display.fdi_link_train = hsw_fdi_link_train;
  7772. dev_priv->display.write_eld = haswell_write_eld;
  7773. dev_priv->display.modeset_global_resources =
  7774. haswell_modeset_global_resources;
  7775. }
  7776. } else if (IS_G4X(dev)) {
  7777. dev_priv->display.write_eld = g4x_write_eld;
  7778. }
  7779. /* Default just returns -ENODEV to indicate unsupported */
  7780. dev_priv->display.queue_flip = intel_default_queue_flip;
  7781. switch (INTEL_INFO(dev)->gen) {
  7782. case 2:
  7783. dev_priv->display.queue_flip = intel_gen2_queue_flip;
  7784. break;
  7785. case 3:
  7786. dev_priv->display.queue_flip = intel_gen3_queue_flip;
  7787. break;
  7788. case 4:
  7789. case 5:
  7790. dev_priv->display.queue_flip = intel_gen4_queue_flip;
  7791. break;
  7792. case 6:
  7793. dev_priv->display.queue_flip = intel_gen6_queue_flip;
  7794. break;
  7795. case 7:
  7796. dev_priv->display.queue_flip = intel_gen7_queue_flip;
  7797. break;
  7798. }
  7799. }
  7800. /*
  7801. * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
  7802. * resume, or other times. This quirk makes sure that's the case for
  7803. * affected systems.
  7804. */
  7805. static void quirk_pipea_force(struct drm_device *dev)
  7806. {
  7807. struct drm_i915_private *dev_priv = dev->dev_private;
  7808. dev_priv->quirks |= QUIRK_PIPEA_FORCE;
  7809. DRM_INFO("applying pipe a force quirk\n");
  7810. }
  7811. /*
  7812. * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
  7813. */
  7814. static void quirk_ssc_force_disable(struct drm_device *dev)
  7815. {
  7816. struct drm_i915_private *dev_priv = dev->dev_private;
  7817. dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
  7818. DRM_INFO("applying lvds SSC disable quirk\n");
  7819. }
  7820. /*
  7821. * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
  7822. * brightness value
  7823. */
  7824. static void quirk_invert_brightness(struct drm_device *dev)
  7825. {
  7826. struct drm_i915_private *dev_priv = dev->dev_private;
  7827. dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
  7828. DRM_INFO("applying inverted panel brightness quirk\n");
  7829. }
  7830. struct intel_quirk {
  7831. int device;
  7832. int subsystem_vendor;
  7833. int subsystem_device;
  7834. void (*hook)(struct drm_device *dev);
  7835. };
  7836. /* For systems that don't have a meaningful PCI subdevice/subvendor ID */
  7837. struct intel_dmi_quirk {
  7838. void (*hook)(struct drm_device *dev);
  7839. const struct dmi_system_id (*dmi_id_list)[];
  7840. };
  7841. static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
  7842. {
  7843. DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
  7844. return 1;
  7845. }
  7846. static const struct intel_dmi_quirk intel_dmi_quirks[] = {
  7847. {
  7848. .dmi_id_list = &(const struct dmi_system_id[]) {
  7849. {
  7850. .callback = intel_dmi_reverse_brightness,
  7851. .ident = "NCR Corporation",
  7852. .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
  7853. DMI_MATCH(DMI_PRODUCT_NAME, ""),
  7854. },
  7855. },
  7856. { } /* terminating entry */
  7857. },
  7858. .hook = quirk_invert_brightness,
  7859. },
  7860. };
  7861. static struct intel_quirk intel_quirks[] = {
  7862. /* HP Mini needs pipe A force quirk (LP: #322104) */
  7863. { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
  7864. /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
  7865. { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
  7866. /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
  7867. { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
  7868. /* 830/845 need to leave pipe A & dpll A up */
  7869. { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  7870. { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  7871. /* Lenovo U160 cannot use SSC on LVDS */
  7872. { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
  7873. /* Sony Vaio Y cannot use SSC on LVDS */
  7874. { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
  7875. /* Acer Aspire 5734Z must invert backlight brightness */
  7876. { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
  7877. /* Acer/eMachines G725 */
  7878. { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
  7879. /* Acer/eMachines e725 */
  7880. { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
  7881. /* Acer/Packard Bell NCL20 */
  7882. { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
  7883. /* Acer Aspire 4736Z */
  7884. { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
  7885. };
  7886. static void intel_init_quirks(struct drm_device *dev)
  7887. {
  7888. struct pci_dev *d = dev->pdev;
  7889. int i;
  7890. for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
  7891. struct intel_quirk *q = &intel_quirks[i];
  7892. if (d->device == q->device &&
  7893. (d->subsystem_vendor == q->subsystem_vendor ||
  7894. q->subsystem_vendor == PCI_ANY_ID) &&
  7895. (d->subsystem_device == q->subsystem_device ||
  7896. q->subsystem_device == PCI_ANY_ID))
  7897. q->hook(dev);
  7898. }
  7899. for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
  7900. if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
  7901. intel_dmi_quirks[i].hook(dev);
  7902. }
  7903. }
  7904. /* Disable the VGA plane that we never use */
  7905. static void i915_disable_vga(struct drm_device *dev)
  7906. {
  7907. struct drm_i915_private *dev_priv = dev->dev_private;
  7908. u8 sr1;
  7909. u32 vga_reg = i915_vgacntrl_reg(dev);
  7910. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  7911. outb(SR01, VGA_SR_INDEX);
  7912. sr1 = inb(VGA_SR_DATA);
  7913. outb(sr1 | 1<<5, VGA_SR_DATA);
  7914. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  7915. udelay(300);
  7916. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  7917. POSTING_READ(vga_reg);
  7918. }
  7919. void intel_modeset_init_hw(struct drm_device *dev)
  7920. {
  7921. intel_init_power_well(dev);
  7922. intel_prepare_ddi(dev);
  7923. intel_init_clock_gating(dev);
  7924. mutex_lock(&dev->struct_mutex);
  7925. intel_enable_gt_powersave(dev);
  7926. mutex_unlock(&dev->struct_mutex);
  7927. }
  7928. void intel_modeset_suspend_hw(struct drm_device *dev)
  7929. {
  7930. intel_suspend_hw(dev);
  7931. }
  7932. void intel_modeset_init(struct drm_device *dev)
  7933. {
  7934. struct drm_i915_private *dev_priv = dev->dev_private;
  7935. int i, j, ret;
  7936. drm_mode_config_init(dev);
  7937. dev->mode_config.min_width = 0;
  7938. dev->mode_config.min_height = 0;
  7939. dev->mode_config.preferred_depth = 24;
  7940. dev->mode_config.prefer_shadow = 1;
  7941. dev->mode_config.funcs = &intel_mode_funcs;
  7942. intel_init_quirks(dev);
  7943. intel_init_pm(dev);
  7944. if (INTEL_INFO(dev)->num_pipes == 0)
  7945. return;
  7946. intel_init_display(dev);
  7947. if (IS_GEN2(dev)) {
  7948. dev->mode_config.max_width = 2048;
  7949. dev->mode_config.max_height = 2048;
  7950. } else if (IS_GEN3(dev)) {
  7951. dev->mode_config.max_width = 4096;
  7952. dev->mode_config.max_height = 4096;
  7953. } else {
  7954. dev->mode_config.max_width = 8192;
  7955. dev->mode_config.max_height = 8192;
  7956. }
  7957. dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
  7958. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  7959. INTEL_INFO(dev)->num_pipes,
  7960. INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
  7961. for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
  7962. intel_crtc_init(dev, i);
  7963. for (j = 0; j < dev_priv->num_plane; j++) {
  7964. ret = intel_plane_init(dev, i, j);
  7965. if (ret)
  7966. DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
  7967. pipe_name(i), sprite_name(i, j), ret);
  7968. }
  7969. }
  7970. intel_cpu_pll_init(dev);
  7971. intel_shared_dpll_init(dev);
  7972. /* Just disable it once at startup */
  7973. i915_disable_vga(dev);
  7974. intel_setup_outputs(dev);
  7975. /* Just in case the BIOS is doing something questionable. */
  7976. intel_disable_fbc(dev);
  7977. }
  7978. static void
  7979. intel_connector_break_all_links(struct intel_connector *connector)
  7980. {
  7981. connector->base.dpms = DRM_MODE_DPMS_OFF;
  7982. connector->base.encoder = NULL;
  7983. connector->encoder->connectors_active = false;
  7984. connector->encoder->base.crtc = NULL;
  7985. }
  7986. static void intel_enable_pipe_a(struct drm_device *dev)
  7987. {
  7988. struct intel_connector *connector;
  7989. struct drm_connector *crt = NULL;
  7990. struct intel_load_detect_pipe load_detect_temp;
  7991. /* We can't just switch on the pipe A, we need to set things up with a
  7992. * proper mode and output configuration. As a gross hack, enable pipe A
  7993. * by enabling the load detect pipe once. */
  7994. list_for_each_entry(connector,
  7995. &dev->mode_config.connector_list,
  7996. base.head) {
  7997. if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
  7998. crt = &connector->base;
  7999. break;
  8000. }
  8001. }
  8002. if (!crt)
  8003. return;
  8004. if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
  8005. intel_release_load_detect_pipe(crt, &load_detect_temp);
  8006. }
  8007. static bool
  8008. intel_check_plane_mapping(struct intel_crtc *crtc)
  8009. {
  8010. struct drm_device *dev = crtc->base.dev;
  8011. struct drm_i915_private *dev_priv = dev->dev_private;
  8012. u32 reg, val;
  8013. if (INTEL_INFO(dev)->num_pipes == 1)
  8014. return true;
  8015. reg = DSPCNTR(!crtc->plane);
  8016. val = I915_READ(reg);
  8017. if ((val & DISPLAY_PLANE_ENABLE) &&
  8018. (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
  8019. return false;
  8020. return true;
  8021. }
  8022. static void intel_sanitize_crtc(struct intel_crtc *crtc)
  8023. {
  8024. struct drm_device *dev = crtc->base.dev;
  8025. struct drm_i915_private *dev_priv = dev->dev_private;
  8026. u32 reg;
  8027. /* Clear any frame start delays used for debugging left by the BIOS */
  8028. reg = PIPECONF(crtc->config.cpu_transcoder);
  8029. I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
  8030. /* We need to sanitize the plane -> pipe mapping first because this will
  8031. * disable the crtc (and hence change the state) if it is wrong. Note
  8032. * that gen4+ has a fixed plane -> pipe mapping. */
  8033. if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
  8034. struct intel_connector *connector;
  8035. bool plane;
  8036. DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
  8037. crtc->base.base.id);
  8038. /* Pipe has the wrong plane attached and the plane is active.
  8039. * Temporarily change the plane mapping and disable everything
  8040. * ... */
  8041. plane = crtc->plane;
  8042. crtc->plane = !plane;
  8043. dev_priv->display.crtc_disable(&crtc->base);
  8044. crtc->plane = plane;
  8045. /* ... and break all links. */
  8046. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8047. base.head) {
  8048. if (connector->encoder->base.crtc != &crtc->base)
  8049. continue;
  8050. intel_connector_break_all_links(connector);
  8051. }
  8052. WARN_ON(crtc->active);
  8053. crtc->base.enabled = false;
  8054. }
  8055. if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
  8056. crtc->pipe == PIPE_A && !crtc->active) {
  8057. /* BIOS forgot to enable pipe A, this mostly happens after
  8058. * resume. Force-enable the pipe to fix this, the update_dpms
  8059. * call below we restore the pipe to the right state, but leave
  8060. * the required bits on. */
  8061. intel_enable_pipe_a(dev);
  8062. }
  8063. /* Adjust the state of the output pipe according to whether we
  8064. * have active connectors/encoders. */
  8065. intel_crtc_update_dpms(&crtc->base);
  8066. if (crtc->active != crtc->base.enabled) {
  8067. struct intel_encoder *encoder;
  8068. /* This can happen either due to bugs in the get_hw_state
  8069. * functions or because the pipe is force-enabled due to the
  8070. * pipe A quirk. */
  8071. DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
  8072. crtc->base.base.id,
  8073. crtc->base.enabled ? "enabled" : "disabled",
  8074. crtc->active ? "enabled" : "disabled");
  8075. crtc->base.enabled = crtc->active;
  8076. /* Because we only establish the connector -> encoder ->
  8077. * crtc links if something is active, this means the
  8078. * crtc is now deactivated. Break the links. connector
  8079. * -> encoder links are only establish when things are
  8080. * actually up, hence no need to break them. */
  8081. WARN_ON(crtc->active);
  8082. for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
  8083. WARN_ON(encoder->connectors_active);
  8084. encoder->base.crtc = NULL;
  8085. }
  8086. }
  8087. }
  8088. static void intel_sanitize_encoder(struct intel_encoder *encoder)
  8089. {
  8090. struct intel_connector *connector;
  8091. struct drm_device *dev = encoder->base.dev;
  8092. /* We need to check both for a crtc link (meaning that the
  8093. * encoder is active and trying to read from a pipe) and the
  8094. * pipe itself being active. */
  8095. bool has_active_crtc = encoder->base.crtc &&
  8096. to_intel_crtc(encoder->base.crtc)->active;
  8097. if (encoder->connectors_active && !has_active_crtc) {
  8098. DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
  8099. encoder->base.base.id,
  8100. drm_get_encoder_name(&encoder->base));
  8101. /* Connector is active, but has no active pipe. This is
  8102. * fallout from our resume register restoring. Disable
  8103. * the encoder manually again. */
  8104. if (encoder->base.crtc) {
  8105. DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
  8106. encoder->base.base.id,
  8107. drm_get_encoder_name(&encoder->base));
  8108. encoder->disable(encoder);
  8109. }
  8110. /* Inconsistent output/port/pipe state happens presumably due to
  8111. * a bug in one of the get_hw_state functions. Or someplace else
  8112. * in our code, like the register restore mess on resume. Clamp
  8113. * things to off as a safer default. */
  8114. list_for_each_entry(connector,
  8115. &dev->mode_config.connector_list,
  8116. base.head) {
  8117. if (connector->encoder != encoder)
  8118. continue;
  8119. intel_connector_break_all_links(connector);
  8120. }
  8121. }
  8122. /* Enabled encoders without active connectors will be fixed in
  8123. * the crtc fixup. */
  8124. }
  8125. void i915_redisable_vga(struct drm_device *dev)
  8126. {
  8127. struct drm_i915_private *dev_priv = dev->dev_private;
  8128. u32 vga_reg = i915_vgacntrl_reg(dev);
  8129. if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
  8130. DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
  8131. i915_disable_vga(dev);
  8132. }
  8133. }
  8134. static void intel_modeset_readout_hw_state(struct drm_device *dev)
  8135. {
  8136. struct drm_i915_private *dev_priv = dev->dev_private;
  8137. enum pipe pipe;
  8138. struct intel_crtc *crtc;
  8139. struct intel_encoder *encoder;
  8140. struct intel_connector *connector;
  8141. int i;
  8142. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8143. base.head) {
  8144. memset(&crtc->config, 0, sizeof(crtc->config));
  8145. crtc->active = dev_priv->display.get_pipe_config(crtc,
  8146. &crtc->config);
  8147. crtc->base.enabled = crtc->active;
  8148. DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
  8149. crtc->base.base.id,
  8150. crtc->active ? "enabled" : "disabled");
  8151. }
  8152. /* FIXME: Smash this into the new shared dpll infrastructure. */
  8153. if (HAS_DDI(dev))
  8154. intel_ddi_setup_hw_pll_state(dev);
  8155. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  8156. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  8157. pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
  8158. pll->active = 0;
  8159. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8160. base.head) {
  8161. if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
  8162. pll->active++;
  8163. }
  8164. pll->refcount = pll->active;
  8165. DRM_DEBUG_KMS("%s hw state readout: refcount %i\n",
  8166. pll->name, pll->refcount);
  8167. }
  8168. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8169. base.head) {
  8170. pipe = 0;
  8171. if (encoder->get_hw_state(encoder, &pipe)) {
  8172. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  8173. encoder->base.crtc = &crtc->base;
  8174. if (encoder->get_config)
  8175. encoder->get_config(encoder, &crtc->config);
  8176. } else {
  8177. encoder->base.crtc = NULL;
  8178. }
  8179. encoder->connectors_active = false;
  8180. DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
  8181. encoder->base.base.id,
  8182. drm_get_encoder_name(&encoder->base),
  8183. encoder->base.crtc ? "enabled" : "disabled",
  8184. pipe);
  8185. }
  8186. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8187. base.head) {
  8188. if (connector->get_hw_state(connector)) {
  8189. connector->base.dpms = DRM_MODE_DPMS_ON;
  8190. connector->encoder->connectors_active = true;
  8191. connector->base.encoder = &connector->encoder->base;
  8192. } else {
  8193. connector->base.dpms = DRM_MODE_DPMS_OFF;
  8194. connector->base.encoder = NULL;
  8195. }
  8196. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
  8197. connector->base.base.id,
  8198. drm_get_connector_name(&connector->base),
  8199. connector->base.encoder ? "enabled" : "disabled");
  8200. }
  8201. }
  8202. /* Scan out the current hw modeset state, sanitizes it and maps it into the drm
  8203. * and i915 state tracking structures. */
  8204. void intel_modeset_setup_hw_state(struct drm_device *dev,
  8205. bool force_restore)
  8206. {
  8207. struct drm_i915_private *dev_priv = dev->dev_private;
  8208. enum pipe pipe;
  8209. struct drm_plane *plane;
  8210. struct intel_crtc *crtc;
  8211. struct intel_encoder *encoder;
  8212. intel_modeset_readout_hw_state(dev);
  8213. /* HW state is read out, now we need to sanitize this mess. */
  8214. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8215. base.head) {
  8216. intel_sanitize_encoder(encoder);
  8217. }
  8218. for_each_pipe(pipe) {
  8219. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  8220. intel_sanitize_crtc(crtc);
  8221. intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
  8222. }
  8223. if (force_restore) {
  8224. /*
  8225. * We need to use raw interfaces for restoring state to avoid
  8226. * checking (bogus) intermediate states.
  8227. */
  8228. for_each_pipe(pipe) {
  8229. struct drm_crtc *crtc =
  8230. dev_priv->pipe_to_crtc_mapping[pipe];
  8231. __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
  8232. crtc->fb);
  8233. }
  8234. list_for_each_entry(plane, &dev->mode_config.plane_list, head)
  8235. intel_plane_restore(plane);
  8236. i915_redisable_vga(dev);
  8237. } else {
  8238. intel_modeset_update_staged_output_state(dev);
  8239. }
  8240. intel_modeset_check_state(dev);
  8241. drm_mode_config_reset(dev);
  8242. }
  8243. void intel_modeset_gem_init(struct drm_device *dev)
  8244. {
  8245. intel_modeset_init_hw(dev);
  8246. intel_setup_overlay(dev);
  8247. intel_modeset_setup_hw_state(dev, false);
  8248. }
  8249. void intel_modeset_cleanup(struct drm_device *dev)
  8250. {
  8251. struct drm_i915_private *dev_priv = dev->dev_private;
  8252. struct drm_crtc *crtc;
  8253. struct intel_crtc *intel_crtc;
  8254. /*
  8255. * Interrupts and polling as the first thing to avoid creating havoc.
  8256. * Too much stuff here (turning of rps, connectors, ...) would
  8257. * experience fancy races otherwise.
  8258. */
  8259. drm_irq_uninstall(dev);
  8260. cancel_work_sync(&dev_priv->hotplug_work);
  8261. /*
  8262. * Due to the hpd irq storm handling the hotplug work can re-arm the
  8263. * poll handlers. Hence disable polling after hpd handling is shut down.
  8264. */
  8265. drm_kms_helper_poll_fini(dev);
  8266. mutex_lock(&dev->struct_mutex);
  8267. intel_unregister_dsm_handler();
  8268. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  8269. /* Skip inactive CRTCs */
  8270. if (!crtc->fb)
  8271. continue;
  8272. intel_crtc = to_intel_crtc(crtc);
  8273. intel_increase_pllclock(crtc);
  8274. }
  8275. intel_disable_fbc(dev);
  8276. intel_disable_gt_powersave(dev);
  8277. ironlake_teardown_rc6(dev);
  8278. mutex_unlock(&dev->struct_mutex);
  8279. /* flush any delayed tasks or pending work */
  8280. flush_scheduled_work();
  8281. /* destroy backlight, if any, before the connectors */
  8282. intel_panel_destroy_backlight(dev);
  8283. drm_mode_config_cleanup(dev);
  8284. intel_cleanup_overlay(dev);
  8285. }
  8286. /*
  8287. * Return which encoder is currently attached for connector.
  8288. */
  8289. struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
  8290. {
  8291. return &intel_attached_encoder(connector)->base;
  8292. }
  8293. void intel_connector_attach_encoder(struct intel_connector *connector,
  8294. struct intel_encoder *encoder)
  8295. {
  8296. connector->encoder = encoder;
  8297. drm_mode_connector_attach_encoder(&connector->base,
  8298. &encoder->base);
  8299. }
  8300. /*
  8301. * set vga decode state - true == enable VGA decode
  8302. */
  8303. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  8304. {
  8305. struct drm_i915_private *dev_priv = dev->dev_private;
  8306. u16 gmch_ctrl;
  8307. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  8308. if (state)
  8309. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  8310. else
  8311. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  8312. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  8313. return 0;
  8314. }
  8315. #ifdef CONFIG_DEBUG_FS
  8316. #include <linux/seq_file.h>
  8317. struct intel_display_error_state {
  8318. u32 power_well_driver;
  8319. struct intel_cursor_error_state {
  8320. u32 control;
  8321. u32 position;
  8322. u32 base;
  8323. u32 size;
  8324. } cursor[I915_MAX_PIPES];
  8325. struct intel_pipe_error_state {
  8326. enum transcoder cpu_transcoder;
  8327. u32 conf;
  8328. u32 source;
  8329. u32 htotal;
  8330. u32 hblank;
  8331. u32 hsync;
  8332. u32 vtotal;
  8333. u32 vblank;
  8334. u32 vsync;
  8335. } pipe[I915_MAX_PIPES];
  8336. struct intel_plane_error_state {
  8337. u32 control;
  8338. u32 stride;
  8339. u32 size;
  8340. u32 pos;
  8341. u32 addr;
  8342. u32 surface;
  8343. u32 tile_offset;
  8344. } plane[I915_MAX_PIPES];
  8345. };
  8346. struct intel_display_error_state *
  8347. intel_display_capture_error_state(struct drm_device *dev)
  8348. {
  8349. drm_i915_private_t *dev_priv = dev->dev_private;
  8350. struct intel_display_error_state *error;
  8351. enum transcoder cpu_transcoder;
  8352. int i;
  8353. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  8354. if (error == NULL)
  8355. return NULL;
  8356. if (HAS_POWER_WELL(dev))
  8357. error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
  8358. for_each_pipe(i) {
  8359. cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
  8360. error->pipe[i].cpu_transcoder = cpu_transcoder;
  8361. if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
  8362. error->cursor[i].control = I915_READ(CURCNTR(i));
  8363. error->cursor[i].position = I915_READ(CURPOS(i));
  8364. error->cursor[i].base = I915_READ(CURBASE(i));
  8365. } else {
  8366. error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
  8367. error->cursor[i].position = I915_READ(CURPOS_IVB(i));
  8368. error->cursor[i].base = I915_READ(CURBASE_IVB(i));
  8369. }
  8370. error->plane[i].control = I915_READ(DSPCNTR(i));
  8371. error->plane[i].stride = I915_READ(DSPSTRIDE(i));
  8372. if (INTEL_INFO(dev)->gen <= 3) {
  8373. error->plane[i].size = I915_READ(DSPSIZE(i));
  8374. error->plane[i].pos = I915_READ(DSPPOS(i));
  8375. }
  8376. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  8377. error->plane[i].addr = I915_READ(DSPADDR(i));
  8378. if (INTEL_INFO(dev)->gen >= 4) {
  8379. error->plane[i].surface = I915_READ(DSPSURF(i));
  8380. error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
  8381. }
  8382. error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
  8383. error->pipe[i].source = I915_READ(PIPESRC(i));
  8384. error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
  8385. error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
  8386. error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
  8387. error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
  8388. error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
  8389. error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
  8390. }
  8391. /* In the code above we read the registers without checking if the power
  8392. * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
  8393. * prevent the next I915_WRITE from detecting it and printing an error
  8394. * message. */
  8395. if (HAS_POWER_WELL(dev))
  8396. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  8397. return error;
  8398. }
  8399. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  8400. void
  8401. intel_display_print_error_state(struct drm_i915_error_state_buf *m,
  8402. struct drm_device *dev,
  8403. struct intel_display_error_state *error)
  8404. {
  8405. int i;
  8406. err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
  8407. if (HAS_POWER_WELL(dev))
  8408. err_printf(m, "PWR_WELL_CTL2: %08x\n",
  8409. error->power_well_driver);
  8410. for_each_pipe(i) {
  8411. err_printf(m, "Pipe [%d]:\n", i);
  8412. err_printf(m, " CPU transcoder: %c\n",
  8413. transcoder_name(error->pipe[i].cpu_transcoder));
  8414. err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
  8415. err_printf(m, " SRC: %08x\n", error->pipe[i].source);
  8416. err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
  8417. err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
  8418. err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
  8419. err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
  8420. err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
  8421. err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
  8422. err_printf(m, "Plane [%d]:\n", i);
  8423. err_printf(m, " CNTR: %08x\n", error->plane[i].control);
  8424. err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
  8425. if (INTEL_INFO(dev)->gen <= 3) {
  8426. err_printf(m, " SIZE: %08x\n", error->plane[i].size);
  8427. err_printf(m, " POS: %08x\n", error->plane[i].pos);
  8428. }
  8429. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  8430. err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
  8431. if (INTEL_INFO(dev)->gen >= 4) {
  8432. err_printf(m, " SURF: %08x\n", error->plane[i].surface);
  8433. err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
  8434. }
  8435. err_printf(m, "Cursor [%d]:\n", i);
  8436. err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
  8437. err_printf(m, " POS: %08x\n", error->cursor[i].position);
  8438. err_printf(m, " BASE: %08x\n", error->cursor[i].base);
  8439. }
  8440. }
  8441. #endif