dm644x.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511
  1. /*
  2. * TI DaVinci DM644x chip specific setup
  3. *
  4. * Author: Kevin Hilman, Deep Root Systems, LLC
  5. *
  6. * 2007 (c) Deep Root Systems, LLC. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/clk.h>
  14. #include <linux/platform_device.h>
  15. #include <asm/mach/map.h>
  16. #include <mach/dm644x.h>
  17. #include <mach/clock.h>
  18. #include <mach/cputype.h>
  19. #include <mach/edma.h>
  20. #include <mach/irqs.h>
  21. #include <mach/psc.h>
  22. #include <mach/mux.h>
  23. #include <mach/common.h>
  24. #include "clock.h"
  25. #include "mux.h"
  26. /*
  27. * Device specific clocks
  28. */
  29. #define DM644X_REF_FREQ 27000000
  30. static struct pll_data pll1_data = {
  31. .num = 1,
  32. .phys_base = DAVINCI_PLL1_BASE,
  33. };
  34. static struct pll_data pll2_data = {
  35. .num = 2,
  36. .phys_base = DAVINCI_PLL2_BASE,
  37. };
  38. static struct clk ref_clk = {
  39. .name = "ref_clk",
  40. .rate = DM644X_REF_FREQ,
  41. };
  42. static struct clk pll1_clk = {
  43. .name = "pll1",
  44. .parent = &ref_clk,
  45. .pll_data = &pll1_data,
  46. .flags = CLK_PLL,
  47. };
  48. static struct clk pll1_sysclk1 = {
  49. .name = "pll1_sysclk1",
  50. .parent = &pll1_clk,
  51. .flags = CLK_PLL,
  52. .div_reg = PLLDIV1,
  53. };
  54. static struct clk pll1_sysclk2 = {
  55. .name = "pll1_sysclk2",
  56. .parent = &pll1_clk,
  57. .flags = CLK_PLL,
  58. .div_reg = PLLDIV2,
  59. };
  60. static struct clk pll1_sysclk3 = {
  61. .name = "pll1_sysclk3",
  62. .parent = &pll1_clk,
  63. .flags = CLK_PLL,
  64. .div_reg = PLLDIV3,
  65. };
  66. static struct clk pll1_sysclk5 = {
  67. .name = "pll1_sysclk5",
  68. .parent = &pll1_clk,
  69. .flags = CLK_PLL,
  70. .div_reg = PLLDIV5,
  71. };
  72. static struct clk pll1_aux_clk = {
  73. .name = "pll1_aux_clk",
  74. .parent = &pll1_clk,
  75. .flags = CLK_PLL | PRE_PLL,
  76. };
  77. static struct clk pll1_sysclkbp = {
  78. .name = "pll1_sysclkbp",
  79. .parent = &pll1_clk,
  80. .flags = CLK_PLL | PRE_PLL,
  81. .div_reg = BPDIV
  82. };
  83. static struct clk pll2_clk = {
  84. .name = "pll2",
  85. .parent = &ref_clk,
  86. .pll_data = &pll2_data,
  87. .flags = CLK_PLL,
  88. };
  89. static struct clk pll2_sysclk1 = {
  90. .name = "pll2_sysclk1",
  91. .parent = &pll2_clk,
  92. .flags = CLK_PLL,
  93. .div_reg = PLLDIV1,
  94. };
  95. static struct clk pll2_sysclk2 = {
  96. .name = "pll2_sysclk2",
  97. .parent = &pll2_clk,
  98. .flags = CLK_PLL,
  99. .div_reg = PLLDIV2,
  100. };
  101. static struct clk pll2_sysclkbp = {
  102. .name = "pll2_sysclkbp",
  103. .parent = &pll2_clk,
  104. .flags = CLK_PLL | PRE_PLL,
  105. .div_reg = BPDIV
  106. };
  107. static struct clk dsp_clk = {
  108. .name = "dsp",
  109. .parent = &pll1_sysclk1,
  110. .lpsc = DAVINCI_LPSC_GEM,
  111. .flags = PSC_DSP,
  112. .usecount = 1, /* REVISIT how to disable? */
  113. };
  114. static struct clk arm_clk = {
  115. .name = "arm",
  116. .parent = &pll1_sysclk2,
  117. .lpsc = DAVINCI_LPSC_ARM,
  118. .flags = ALWAYS_ENABLED,
  119. };
  120. static struct clk vicp_clk = {
  121. .name = "vicp",
  122. .parent = &pll1_sysclk2,
  123. .lpsc = DAVINCI_LPSC_IMCOP,
  124. .flags = PSC_DSP,
  125. .usecount = 1, /* REVISIT how to disable? */
  126. };
  127. static struct clk vpss_master_clk = {
  128. .name = "vpss_master",
  129. .parent = &pll1_sysclk3,
  130. .lpsc = DAVINCI_LPSC_VPSSMSTR,
  131. .flags = CLK_PSC,
  132. };
  133. static struct clk vpss_slave_clk = {
  134. .name = "vpss_slave",
  135. .parent = &pll1_sysclk3,
  136. .lpsc = DAVINCI_LPSC_VPSSSLV,
  137. };
  138. static struct clk uart0_clk = {
  139. .name = "uart0",
  140. .parent = &pll1_aux_clk,
  141. .lpsc = DAVINCI_LPSC_UART0,
  142. };
  143. static struct clk uart1_clk = {
  144. .name = "uart1",
  145. .parent = &pll1_aux_clk,
  146. .lpsc = DAVINCI_LPSC_UART1,
  147. };
  148. static struct clk uart2_clk = {
  149. .name = "uart2",
  150. .parent = &pll1_aux_clk,
  151. .lpsc = DAVINCI_LPSC_UART2,
  152. };
  153. static struct clk emac_clk = {
  154. .name = "emac",
  155. .parent = &pll1_sysclk5,
  156. .lpsc = DAVINCI_LPSC_EMAC_WRAPPER,
  157. };
  158. static struct clk i2c_clk = {
  159. .name = "i2c",
  160. .parent = &pll1_aux_clk,
  161. .lpsc = DAVINCI_LPSC_I2C,
  162. };
  163. static struct clk ide_clk = {
  164. .name = "ide",
  165. .parent = &pll1_sysclk5,
  166. .lpsc = DAVINCI_LPSC_ATA,
  167. };
  168. static struct clk asp_clk = {
  169. .name = "asp0",
  170. .parent = &pll1_sysclk5,
  171. .lpsc = DAVINCI_LPSC_McBSP,
  172. };
  173. static struct clk mmcsd_clk = {
  174. .name = "mmcsd",
  175. .parent = &pll1_sysclk5,
  176. .lpsc = DAVINCI_LPSC_MMC_SD,
  177. };
  178. static struct clk spi_clk = {
  179. .name = "spi",
  180. .parent = &pll1_sysclk5,
  181. .lpsc = DAVINCI_LPSC_SPI,
  182. };
  183. static struct clk gpio_clk = {
  184. .name = "gpio",
  185. .parent = &pll1_sysclk5,
  186. .lpsc = DAVINCI_LPSC_GPIO,
  187. };
  188. static struct clk usb_clk = {
  189. .name = "usb",
  190. .parent = &pll1_sysclk5,
  191. .lpsc = DAVINCI_LPSC_USB,
  192. };
  193. static struct clk vlynq_clk = {
  194. .name = "vlynq",
  195. .parent = &pll1_sysclk5,
  196. .lpsc = DAVINCI_LPSC_VLYNQ,
  197. };
  198. static struct clk aemif_clk = {
  199. .name = "aemif",
  200. .parent = &pll1_sysclk5,
  201. .lpsc = DAVINCI_LPSC_AEMIF,
  202. };
  203. static struct clk pwm0_clk = {
  204. .name = "pwm0",
  205. .parent = &pll1_aux_clk,
  206. .lpsc = DAVINCI_LPSC_PWM0,
  207. };
  208. static struct clk pwm1_clk = {
  209. .name = "pwm1",
  210. .parent = &pll1_aux_clk,
  211. .lpsc = DAVINCI_LPSC_PWM1,
  212. };
  213. static struct clk pwm2_clk = {
  214. .name = "pwm2",
  215. .parent = &pll1_aux_clk,
  216. .lpsc = DAVINCI_LPSC_PWM2,
  217. };
  218. static struct clk timer0_clk = {
  219. .name = "timer0",
  220. .parent = &pll1_aux_clk,
  221. .lpsc = DAVINCI_LPSC_TIMER0,
  222. };
  223. static struct clk timer1_clk = {
  224. .name = "timer1",
  225. .parent = &pll1_aux_clk,
  226. .lpsc = DAVINCI_LPSC_TIMER1,
  227. };
  228. static struct clk timer2_clk = {
  229. .name = "timer2",
  230. .parent = &pll1_aux_clk,
  231. .lpsc = DAVINCI_LPSC_TIMER2,
  232. .usecount = 1, /* REVISIT: why cant' this be disabled? */
  233. };
  234. struct davinci_clk dm644x_clks[] = {
  235. CLK(NULL, "ref", &ref_clk),
  236. CLK(NULL, "pll1", &pll1_clk),
  237. CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
  238. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  239. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  240. CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
  241. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  242. CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
  243. CLK(NULL, "pll2", &pll2_clk),
  244. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  245. CLK(NULL, "pll2_sysclk2", &pll2_sysclk2),
  246. CLK(NULL, "pll2_sysclkbp", &pll2_sysclkbp),
  247. CLK(NULL, "dsp", &dsp_clk),
  248. CLK(NULL, "arm", &arm_clk),
  249. CLK(NULL, "vicp", &vicp_clk),
  250. CLK(NULL, "vpss_master", &vpss_master_clk),
  251. CLK(NULL, "vpss_slave", &vpss_slave_clk),
  252. CLK(NULL, "arm", &arm_clk),
  253. CLK(NULL, "uart0", &uart0_clk),
  254. CLK(NULL, "uart1", &uart1_clk),
  255. CLK(NULL, "uart2", &uart2_clk),
  256. CLK("davinci_emac.1", NULL, &emac_clk),
  257. CLK("i2c_davinci.1", NULL, &i2c_clk),
  258. CLK("palm_bk3710", NULL, &ide_clk),
  259. CLK("soc-audio.0", NULL, &asp_clk),
  260. CLK("davinci_mmc.0", NULL, &mmcsd_clk),
  261. CLK(NULL, "spi", &spi_clk),
  262. CLK(NULL, "gpio", &gpio_clk),
  263. CLK(NULL, "usb", &usb_clk),
  264. CLK(NULL, "vlynq", &vlynq_clk),
  265. CLK(NULL, "aemif", &aemif_clk),
  266. CLK(NULL, "pwm0", &pwm0_clk),
  267. CLK(NULL, "pwm1", &pwm1_clk),
  268. CLK(NULL, "pwm2", &pwm2_clk),
  269. CLK(NULL, "timer0", &timer0_clk),
  270. CLK(NULL, "timer1", &timer1_clk),
  271. CLK("watchdog", NULL, &timer2_clk),
  272. CLK(NULL, NULL, NULL),
  273. };
  274. #if defined(CONFIG_TI_DAVINCI_EMAC) || defined(CONFIG_TI_DAVINCI_EMAC_MODULE)
  275. static struct resource dm644x_emac_resources[] = {
  276. {
  277. .start = DM644X_EMAC_BASE,
  278. .end = DM644X_EMAC_BASE + 0x47ff,
  279. .flags = IORESOURCE_MEM,
  280. },
  281. {
  282. .start = IRQ_EMACINT,
  283. .end = IRQ_EMACINT,
  284. .flags = IORESOURCE_IRQ,
  285. },
  286. };
  287. static struct platform_device dm644x_emac_device = {
  288. .name = "davinci_emac",
  289. .id = 1,
  290. .num_resources = ARRAY_SIZE(dm644x_emac_resources),
  291. .resource = dm644x_emac_resources,
  292. };
  293. #endif
  294. /*
  295. * Device specific mux setup
  296. *
  297. * soc description mux mode mode mux dbg
  298. * reg offset mask mode
  299. */
  300. static const struct mux_config dm644x_pins[] = {
  301. MUX_CFG(DM644X, HDIREN, 0, 16, 1, 1, true)
  302. MUX_CFG(DM644X, ATAEN, 0, 17, 1, 1, true)
  303. MUX_CFG(DM644X, ATAEN_DISABLE, 0, 17, 1, 0, true)
  304. MUX_CFG(DM644X, HPIEN_DISABLE, 0, 29, 1, 0, true)
  305. MUX_CFG(DM644X, AEAW, 0, 0, 31, 31, true)
  306. MUX_CFG(DM644X, MSTK, 1, 9, 1, 0, false)
  307. MUX_CFG(DM644X, I2C, 1, 7, 1, 1, false)
  308. MUX_CFG(DM644X, MCBSP, 1, 10, 1, 1, false)
  309. MUX_CFG(DM644X, UART1, 1, 1, 1, 1, true)
  310. MUX_CFG(DM644X, UART2, 1, 2, 1, 1, true)
  311. MUX_CFG(DM644X, PWM0, 1, 4, 1, 1, false)
  312. MUX_CFG(DM644X, PWM1, 1, 5, 1, 1, false)
  313. MUX_CFG(DM644X, PWM2, 1, 6, 1, 1, false)
  314. MUX_CFG(DM644X, VLYNQEN, 0, 15, 1, 1, false)
  315. MUX_CFG(DM644X, VLSCREN, 0, 14, 1, 1, false)
  316. MUX_CFG(DM644X, VLYNQWD, 0, 12, 3, 3, false)
  317. MUX_CFG(DM644X, EMACEN, 0, 31, 1, 1, true)
  318. MUX_CFG(DM644X, GPIO3V, 0, 31, 1, 0, true)
  319. MUX_CFG(DM644X, GPIO0, 0, 24, 1, 0, true)
  320. MUX_CFG(DM644X, GPIO3, 0, 25, 1, 0, false)
  321. MUX_CFG(DM644X, GPIO43_44, 1, 7, 1, 0, false)
  322. MUX_CFG(DM644X, GPIO46_47, 0, 22, 1, 0, true)
  323. MUX_CFG(DM644X, RGB666, 0, 22, 1, 1, true)
  324. MUX_CFG(DM644X, LOEEN, 0, 24, 1, 1, true)
  325. MUX_CFG(DM644X, LFLDEN, 0, 25, 1, 1, false)
  326. };
  327. /*----------------------------------------------------------------------*/
  328. static const s8 dma_chan_dm644x_no_event[] = {
  329. 0, 1, 12, 13, 14,
  330. 15, 25, 30, 31, 45,
  331. 46, 47, 55, 56, 57,
  332. 58, 59, 60, 61, 62,
  333. 63,
  334. -1
  335. };
  336. static struct edma_soc_info dm644x_edma_info = {
  337. .n_channel = 64,
  338. .n_region = 4,
  339. .n_slot = 128,
  340. .n_tc = 2,
  341. .noevent = dma_chan_dm644x_no_event,
  342. };
  343. static struct resource edma_resources[] = {
  344. {
  345. .name = "edma_cc",
  346. .start = 0x01c00000,
  347. .end = 0x01c00000 + SZ_64K - 1,
  348. .flags = IORESOURCE_MEM,
  349. },
  350. {
  351. .name = "edma_tc0",
  352. .start = 0x01c10000,
  353. .end = 0x01c10000 + SZ_1K - 1,
  354. .flags = IORESOURCE_MEM,
  355. },
  356. {
  357. .name = "edma_tc1",
  358. .start = 0x01c10400,
  359. .end = 0x01c10400 + SZ_1K - 1,
  360. .flags = IORESOURCE_MEM,
  361. },
  362. {
  363. .start = IRQ_CCINT0,
  364. .flags = IORESOURCE_IRQ,
  365. },
  366. {
  367. .start = IRQ_CCERRINT,
  368. .flags = IORESOURCE_IRQ,
  369. },
  370. /* not using TC*_ERR */
  371. };
  372. static struct platform_device dm644x_edma_device = {
  373. .name = "edma",
  374. .id = -1,
  375. .dev.platform_data = &dm644x_edma_info,
  376. .num_resources = ARRAY_SIZE(edma_resources),
  377. .resource = edma_resources,
  378. };
  379. /*----------------------------------------------------------------------*/
  380. #if defined(CONFIG_TI_DAVINCI_EMAC) || defined(CONFIG_TI_DAVINCI_EMAC_MODULE)
  381. void dm644x_init_emac(struct emac_platform_data *pdata)
  382. {
  383. pdata->ctrl_reg_offset = DM644X_EMAC_CNTRL_OFFSET;
  384. pdata->ctrl_mod_reg_offset = DM644X_EMAC_CNTRL_MOD_OFFSET;
  385. pdata->ctrl_ram_offset = DM644X_EMAC_CNTRL_RAM_OFFSET;
  386. pdata->mdio_reg_offset = DM644X_EMAC_MDIO_OFFSET;
  387. pdata->ctrl_ram_size = DM644X_EMAC_CNTRL_RAM_SIZE;
  388. pdata->version = EMAC_VERSION_1;
  389. dm644x_emac_device.dev.platform_data = pdata;
  390. platform_device_register(&dm644x_emac_device);
  391. }
  392. #else
  393. void dm644x_init_emac(struct emac_platform_data *unused) {}
  394. #endif
  395. static struct map_desc dm644x_io_desc[] = {
  396. {
  397. .virtual = IO_VIRT,
  398. .pfn = __phys_to_pfn(IO_PHYS),
  399. .length = IO_SIZE,
  400. .type = MT_DEVICE
  401. },
  402. };
  403. /* Contents of JTAG ID register used to identify exact cpu type */
  404. static struct davinci_id dm644x_ids[] = {
  405. {
  406. .variant = 0x0,
  407. .part_no = 0xb700,
  408. .manufacturer = 0x017,
  409. .cpu_id = DAVINCI_CPU_ID_DM6446,
  410. .name = "dm6446",
  411. },
  412. };
  413. static struct davinci_soc_info davinci_soc_info_dm644x = {
  414. .io_desc = dm644x_io_desc,
  415. .io_desc_num = ARRAY_SIZE(dm644x_io_desc),
  416. .jtag_id_base = IO_ADDRESS(0x01c40028),
  417. .ids = dm644x_ids,
  418. .ids_num = ARRAY_SIZE(dm644x_ids),
  419. .cpu_clks = dm644x_clks,
  420. };
  421. void __init dm644x_init(void)
  422. {
  423. davinci_common_init(&davinci_soc_info_dm644x);
  424. davinci_mux_register(dm644x_pins, ARRAY_SIZE(dm644x_pins));
  425. }
  426. static int __init dm644x_init_devices(void)
  427. {
  428. if (!cpu_is_davinci_dm644x())
  429. return 0;
  430. platform_device_register(&dm644x_edma_device);
  431. return 0;
  432. }
  433. postcore_initcall(dm644x_init_devices);