cx18-mailbox.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698
  1. /*
  2. * cx18 mailbox functions
  3. *
  4. * Copyright (C) 2007 Hans Verkuil <hverkuil@xs4all.nl>
  5. * Copyright (C) 2008 Andy Walls <awalls@radix.net>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA
  20. * 02111-1307 USA
  21. */
  22. #include <stdarg.h>
  23. #include "cx18-driver.h"
  24. #include "cx18-io.h"
  25. #include "cx18-scb.h"
  26. #include "cx18-irq.h"
  27. #include "cx18-mailbox.h"
  28. #include "cx18-queue.h"
  29. #include "cx18-streams.h"
  30. static const char *rpu_str[] = { "APU", "CPU", "EPU", "HPU" };
  31. #define API_FAST (1 << 2) /* Short timeout */
  32. #define API_SLOW (1 << 3) /* Additional 300ms timeout */
  33. struct cx18_api_info {
  34. u32 cmd;
  35. u8 flags; /* Flags, see above */
  36. u8 rpu; /* Processing unit */
  37. const char *name; /* The name of the command */
  38. };
  39. #define API_ENTRY(rpu, x, f) { (x), (f), (rpu), #x }
  40. static const struct cx18_api_info api_info[] = {
  41. /* MPEG encoder API */
  42. API_ENTRY(CPU, CX18_CPU_SET_CHANNEL_TYPE, 0),
  43. API_ENTRY(CPU, CX18_EPU_DEBUG, 0),
  44. API_ENTRY(CPU, CX18_CREATE_TASK, 0),
  45. API_ENTRY(CPU, CX18_DESTROY_TASK, 0),
  46. API_ENTRY(CPU, CX18_CPU_CAPTURE_START, API_SLOW),
  47. API_ENTRY(CPU, CX18_CPU_CAPTURE_STOP, API_SLOW),
  48. API_ENTRY(CPU, CX18_CPU_CAPTURE_PAUSE, 0),
  49. API_ENTRY(CPU, CX18_CPU_CAPTURE_RESUME, 0),
  50. API_ENTRY(CPU, CX18_CPU_SET_CHANNEL_TYPE, 0),
  51. API_ENTRY(CPU, CX18_CPU_SET_STREAM_OUTPUT_TYPE, 0),
  52. API_ENTRY(CPU, CX18_CPU_SET_VIDEO_IN, 0),
  53. API_ENTRY(CPU, CX18_CPU_SET_VIDEO_RATE, 0),
  54. API_ENTRY(CPU, CX18_CPU_SET_VIDEO_RESOLUTION, 0),
  55. API_ENTRY(CPU, CX18_CPU_SET_FILTER_PARAM, 0),
  56. API_ENTRY(CPU, CX18_CPU_SET_SPATIAL_FILTER_TYPE, 0),
  57. API_ENTRY(CPU, CX18_CPU_SET_MEDIAN_CORING, 0),
  58. API_ENTRY(CPU, CX18_CPU_SET_INDEXTABLE, 0),
  59. API_ENTRY(CPU, CX18_CPU_SET_AUDIO_PARAMETERS, 0),
  60. API_ENTRY(CPU, CX18_CPU_SET_VIDEO_MUTE, 0),
  61. API_ENTRY(CPU, CX18_CPU_SET_AUDIO_MUTE, 0),
  62. API_ENTRY(CPU, CX18_CPU_SET_MISC_PARAMETERS, 0),
  63. API_ENTRY(CPU, CX18_CPU_SET_RAW_VBI_PARAM, API_SLOW),
  64. API_ENTRY(CPU, CX18_CPU_SET_CAPTURE_LINE_NO, 0),
  65. API_ENTRY(CPU, CX18_CPU_SET_COPYRIGHT, 0),
  66. API_ENTRY(CPU, CX18_CPU_SET_AUDIO_PID, 0),
  67. API_ENTRY(CPU, CX18_CPU_SET_VIDEO_PID, 0),
  68. API_ENTRY(CPU, CX18_CPU_SET_VER_CROP_LINE, 0),
  69. API_ENTRY(CPU, CX18_CPU_SET_GOP_STRUCTURE, 0),
  70. API_ENTRY(CPU, CX18_CPU_SET_SCENE_CHANGE_DETECTION, 0),
  71. API_ENTRY(CPU, CX18_CPU_SET_ASPECT_RATIO, 0),
  72. API_ENTRY(CPU, CX18_CPU_SET_SKIP_INPUT_FRAME, 0),
  73. API_ENTRY(CPU, CX18_CPU_SET_SLICED_VBI_PARAM, 0),
  74. API_ENTRY(CPU, CX18_CPU_SET_USERDATA_PLACE_HOLDER, 0),
  75. API_ENTRY(CPU, CX18_CPU_GET_ENC_PTS, 0),
  76. API_ENTRY(CPU, CX18_CPU_DE_SET_MDL_ACK, 0),
  77. API_ENTRY(CPU, CX18_CPU_DE_SET_MDL, API_FAST),
  78. API_ENTRY(CPU, CX18_APU_RESETAI, API_FAST),
  79. API_ENTRY(CPU, CX18_CPU_DE_RELEASE_MDL, API_SLOW),
  80. API_ENTRY(0, 0, 0),
  81. };
  82. static const struct cx18_api_info *find_api_info(u32 cmd)
  83. {
  84. int i;
  85. for (i = 0; api_info[i].cmd; i++)
  86. if (api_info[i].cmd == cmd)
  87. return &api_info[i];
  88. return NULL;
  89. }
  90. static void dump_mb(struct cx18 *cx, struct cx18_mailbox *mb, char *name)
  91. {
  92. char argstr[MAX_MB_ARGUMENTS*11+1];
  93. char *p;
  94. int i;
  95. if (!(cx18_debug & CX18_DBGFLG_API))
  96. return;
  97. for (i = 0, p = argstr; i < MAX_MB_ARGUMENTS; i++, p += 11) {
  98. /* kernel snprintf() appends '\0' always */
  99. snprintf(p, 12, " %#010x", mb->args[i]);
  100. }
  101. CX18_DEBUG_API("%s: req %#010x ack %#010x cmd %#010x err %#010x args%s"
  102. "\n", name, mb->request, mb->ack, mb->cmd, mb->error, argstr);
  103. }
  104. /*
  105. * Functions that run in a work_queue work handling context
  106. */
  107. static void epu_dma_done(struct cx18 *cx, struct cx18_epu_work_order *order)
  108. {
  109. u32 handle, mdl_ack_count, id;
  110. struct cx18_mailbox *mb;
  111. struct cx18_mdl_ack *mdl_ack;
  112. struct cx18_stream *s;
  113. struct cx18_buffer *buf;
  114. int i;
  115. mb = &order->mb;
  116. handle = mb->args[0];
  117. s = cx18_handle_to_stream(cx, handle);
  118. if (s == NULL) {
  119. CX18_WARN("Got DMA done notification for unknown/inactive"
  120. " handle %d, %s mailbox seq no %d\n", handle,
  121. (order->flags & CX18_F_EWO_MB_STALE_UPON_RECEIPT) ?
  122. "stale" : "good", mb->request);
  123. return;
  124. }
  125. mdl_ack_count = mb->args[2];
  126. mdl_ack = order->mdl_ack;
  127. for (i = 0; i < mdl_ack_count; i++, mdl_ack++) {
  128. id = mdl_ack->id;
  129. /*
  130. * Simple integrity check for processing a stale (and possibly
  131. * inconsistent mailbox): make sure the buffer id is in the
  132. * valid range for the stream.
  133. *
  134. * We go through the trouble of dealing with stale mailboxes
  135. * because most of the time, the mailbox data is still valid and
  136. * unchanged (and in practice the firmware ping-pongs the
  137. * two mdl_ack buffers so mdl_acks are not stale).
  138. *
  139. * There are occasions when we get a half changed mailbox,
  140. * which this check catches for a handle & id mismatch. If the
  141. * handle and id do correspond, the worst case is that we
  142. * completely lost the old buffer, but pick up the new buffer
  143. * early (but the new mdl_ack is guaranteed to be good in this
  144. * case as the firmware wouldn't point us to a new mdl_ack until
  145. * it's filled in).
  146. *
  147. * cx18_queue_get buf() will detect the lost buffers
  148. * and put them back in rotation eventually.
  149. */
  150. if ((order->flags & CX18_F_EWO_MB_STALE_UPON_RECEIPT) &&
  151. !(id >= s->mdl_offset &&
  152. id < (s->mdl_offset + s->buffers))) {
  153. CX18_WARN("Fell behind! Ignoring stale mailbox with "
  154. " inconsistent data. Lost buffer for mailbox "
  155. "seq no %d\n", mb->request);
  156. break;
  157. }
  158. buf = cx18_queue_get_buf(s, id, mdl_ack->data_used);
  159. CX18_DEBUG_HI_DMA("DMA DONE for %s (buffer %d)\n", s->name, id);
  160. if (buf == NULL) {
  161. CX18_WARN("Could not find buf %d for stream %s\n",
  162. id, s->name);
  163. continue;
  164. }
  165. cx18_buf_sync_for_cpu(s, buf);
  166. if (s->type == CX18_ENC_STREAM_TYPE_TS && s->dvb.enabled) {
  167. CX18_DEBUG_HI_DMA("TS recv bytesused = %d\n",
  168. buf->bytesused);
  169. dvb_dmx_swfilter(&s->dvb.demux, buf->buf,
  170. buf->bytesused);
  171. cx18_stream_put_buf_fw(s, buf);
  172. } else
  173. set_bit(CX18_F_B_NEED_BUF_SWAP, &buf->b_flags);
  174. }
  175. wake_up(&cx->dma_waitq);
  176. if (s->id != -1)
  177. wake_up(&s->waitq);
  178. }
  179. static void epu_debug(struct cx18 *cx, struct cx18_epu_work_order *order)
  180. {
  181. char *p;
  182. char *str = order->str;
  183. CX18_DEBUG_INFO("%x %s\n", order->mb.args[0], str);
  184. p = strchr(str, '.');
  185. if (!test_bit(CX18_F_I_LOADED_FW, &cx->i_flags) && p && p > str)
  186. CX18_INFO("FW version: %s\n", p - 1);
  187. }
  188. static void epu_cmd(struct cx18 *cx, struct cx18_epu_work_order *order)
  189. {
  190. switch (order->rpu) {
  191. case CPU:
  192. {
  193. switch (order->mb.cmd) {
  194. case CX18_EPU_DMA_DONE:
  195. epu_dma_done(cx, order);
  196. break;
  197. case CX18_EPU_DEBUG:
  198. epu_debug(cx, order);
  199. break;
  200. default:
  201. CX18_WARN("Unknown CPU to EPU mailbox command %#0x\n",
  202. order->mb.cmd);
  203. break;
  204. }
  205. break;
  206. }
  207. case APU:
  208. CX18_WARN("Unknown APU to EPU mailbox command %#0x\n",
  209. order->mb.cmd);
  210. break;
  211. default:
  212. break;
  213. }
  214. }
  215. static
  216. void free_epu_work_order(struct cx18 *cx, struct cx18_epu_work_order *order)
  217. {
  218. atomic_set(&order->pending, 0);
  219. }
  220. void cx18_epu_work_handler(struct work_struct *work)
  221. {
  222. struct cx18_epu_work_order *order =
  223. container_of(work, struct cx18_epu_work_order, work);
  224. struct cx18 *cx = order->cx;
  225. epu_cmd(cx, order);
  226. free_epu_work_order(cx, order);
  227. }
  228. /*
  229. * Functions that run in an interrupt handling context
  230. */
  231. static void mb_ack_irq(struct cx18 *cx, struct cx18_epu_work_order *order)
  232. {
  233. struct cx18_mailbox __iomem *ack_mb;
  234. u32 ack_irq, req;
  235. switch (order->rpu) {
  236. case APU:
  237. ack_irq = IRQ_EPU_TO_APU_ACK;
  238. ack_mb = &cx->scb->apu2epu_mb;
  239. break;
  240. case CPU:
  241. ack_irq = IRQ_EPU_TO_CPU_ACK;
  242. ack_mb = &cx->scb->cpu2epu_mb;
  243. break;
  244. default:
  245. CX18_WARN("Unhandled RPU (%d) for command %x ack\n",
  246. order->rpu, order->mb.cmd);
  247. return;
  248. }
  249. req = order->mb.request;
  250. /* Don't ack if the RPU has gotten impatient and timed us out */
  251. if (req != cx18_readl(cx, &ack_mb->request) ||
  252. req == cx18_readl(cx, &ack_mb->ack)) {
  253. CX18_DEBUG_WARN("Possibly falling behind: %s self-ack'ed our "
  254. "incoming %s to EPU mailbox (sequence no. %u) "
  255. "while processing\n",
  256. rpu_str[order->rpu], rpu_str[order->rpu], req);
  257. order->flags |= CX18_F_EWO_MB_STALE_WHILE_PROC;
  258. return;
  259. }
  260. cx18_writel(cx, req, &ack_mb->ack);
  261. cx18_write_reg_expect(cx, ack_irq, SW2_INT_SET, ack_irq, ack_irq);
  262. return;
  263. }
  264. static int epu_dma_done_irq(struct cx18 *cx, struct cx18_epu_work_order *order)
  265. {
  266. u32 handle, mdl_ack_offset, mdl_ack_count;
  267. struct cx18_mailbox *mb;
  268. mb = &order->mb;
  269. handle = mb->args[0];
  270. mdl_ack_offset = mb->args[1];
  271. mdl_ack_count = mb->args[2];
  272. if (handle == CX18_INVALID_TASK_HANDLE ||
  273. mdl_ack_count == 0 || mdl_ack_count > CX18_MAX_MDL_ACKS) {
  274. if ((order->flags & CX18_F_EWO_MB_STALE) == 0)
  275. mb_ack_irq(cx, order);
  276. return -1;
  277. }
  278. cx18_memcpy_fromio(cx, order->mdl_ack, cx->enc_mem + mdl_ack_offset,
  279. sizeof(struct cx18_mdl_ack) * mdl_ack_count);
  280. if ((order->flags & CX18_F_EWO_MB_STALE) == 0)
  281. mb_ack_irq(cx, order);
  282. return 1;
  283. }
  284. static
  285. int epu_debug_irq(struct cx18 *cx, struct cx18_epu_work_order *order)
  286. {
  287. u32 str_offset;
  288. char *str = order->str;
  289. str[0] = '\0';
  290. str_offset = order->mb.args[1];
  291. if (str_offset) {
  292. cx18_setup_page(cx, str_offset);
  293. cx18_memcpy_fromio(cx, str, cx->enc_mem + str_offset, 252);
  294. str[252] = '\0';
  295. cx18_setup_page(cx, SCB_OFFSET);
  296. }
  297. if ((order->flags & CX18_F_EWO_MB_STALE) == 0)
  298. mb_ack_irq(cx, order);
  299. return str_offset ? 1 : 0;
  300. }
  301. static inline
  302. int epu_cmd_irq(struct cx18 *cx, struct cx18_epu_work_order *order)
  303. {
  304. int ret = -1;
  305. switch (order->rpu) {
  306. case CPU:
  307. {
  308. switch (order->mb.cmd) {
  309. case CX18_EPU_DMA_DONE:
  310. ret = epu_dma_done_irq(cx, order);
  311. break;
  312. case CX18_EPU_DEBUG:
  313. ret = epu_debug_irq(cx, order);
  314. break;
  315. default:
  316. CX18_WARN("Unknown CPU to EPU mailbox command %#0x\n",
  317. order->mb.cmd);
  318. break;
  319. }
  320. break;
  321. }
  322. case APU:
  323. CX18_WARN("Unknown APU to EPU mailbox command %#0x\n",
  324. order->mb.cmd);
  325. break;
  326. default:
  327. break;
  328. }
  329. return ret;
  330. }
  331. static inline
  332. struct cx18_epu_work_order *alloc_epu_work_order_irq(struct cx18 *cx)
  333. {
  334. int i;
  335. struct cx18_epu_work_order *order = NULL;
  336. for (i = 0; i < CX18_MAX_EPU_WORK_ORDERS; i++) {
  337. /*
  338. * We only need "pending" atomic to inspect its contents,
  339. * and need not do a check and set because:
  340. * 1. Any work handler thread only clears "pending" and only
  341. * on one, particular work order at a time, per handler thread.
  342. * 2. "pending" is only set here, and we're serialized because
  343. * we're called in an IRQ handler context.
  344. */
  345. if (atomic_read(&cx->epu_work_order[i].pending) == 0) {
  346. order = &cx->epu_work_order[i];
  347. atomic_set(&order->pending, 1);
  348. break;
  349. }
  350. }
  351. return order;
  352. }
  353. void cx18_api_epu_cmd_irq(struct cx18 *cx, int rpu)
  354. {
  355. struct cx18_mailbox __iomem *mb;
  356. struct cx18_mailbox *order_mb;
  357. struct cx18_epu_work_order *order;
  358. int submit;
  359. switch (rpu) {
  360. case CPU:
  361. mb = &cx->scb->cpu2epu_mb;
  362. break;
  363. case APU:
  364. mb = &cx->scb->apu2epu_mb;
  365. break;
  366. default:
  367. return;
  368. }
  369. order = alloc_epu_work_order_irq(cx);
  370. if (order == NULL) {
  371. CX18_WARN("Unable to find blank work order form to schedule "
  372. "incoming mailbox command processing\n");
  373. return;
  374. }
  375. order->flags = 0;
  376. order->rpu = rpu;
  377. order_mb = &order->mb;
  378. /* mb->cmd and mb->args[0] through mb->args[2] */
  379. cx18_memcpy_fromio(cx, &order_mb->cmd, &mb->cmd, 4 * sizeof(u32));
  380. /* mb->request and mb->ack. N.B. we want to read mb->ack last */
  381. cx18_memcpy_fromio(cx, &order_mb->request, &mb->request,
  382. 2 * sizeof(u32));
  383. if (order_mb->request == order_mb->ack) {
  384. CX18_DEBUG_WARN("Possibly falling behind: %s self-ack'ed our "
  385. "incoming %s to EPU mailbox (sequence no. %u)"
  386. "\n",
  387. rpu_str[rpu], rpu_str[rpu], order_mb->request);
  388. dump_mb(cx, order_mb, "incoming");
  389. order->flags = CX18_F_EWO_MB_STALE_UPON_RECEIPT;
  390. }
  391. /*
  392. * Individual EPU command processing is responsible for ack-ing
  393. * a non-stale mailbox as soon as possible
  394. */
  395. submit = epu_cmd_irq(cx, order);
  396. if (submit > 0) {
  397. queue_work(cx->work_queue, &order->work);
  398. }
  399. }
  400. /*
  401. * Functions called from a non-interrupt, non work_queue context
  402. */
  403. static int cx18_api_call(struct cx18 *cx, u32 cmd, int args, u32 data[])
  404. {
  405. const struct cx18_api_info *info = find_api_info(cmd);
  406. u32 state, irq, req, ack, err;
  407. struct cx18_mailbox __iomem *mb;
  408. u32 __iomem *xpu_state;
  409. wait_queue_head_t *waitq;
  410. struct mutex *mb_lock;
  411. long int timeout, ret;
  412. int i;
  413. if (info == NULL) {
  414. CX18_WARN("unknown cmd %x\n", cmd);
  415. return -EINVAL;
  416. }
  417. if (cmd == CX18_CPU_DE_SET_MDL)
  418. CX18_DEBUG_HI_API("%s\n", info->name);
  419. else
  420. CX18_DEBUG_API("%s\n", info->name);
  421. switch (info->rpu) {
  422. case APU:
  423. waitq = &cx->mb_apu_waitq;
  424. mb_lock = &cx->epu2apu_mb_lock;
  425. irq = IRQ_EPU_TO_APU;
  426. mb = &cx->scb->epu2apu_mb;
  427. xpu_state = &cx->scb->apu_state;
  428. break;
  429. case CPU:
  430. waitq = &cx->mb_cpu_waitq;
  431. mb_lock = &cx->epu2cpu_mb_lock;
  432. irq = IRQ_EPU_TO_CPU;
  433. mb = &cx->scb->epu2cpu_mb;
  434. xpu_state = &cx->scb->cpu_state;
  435. break;
  436. default:
  437. CX18_WARN("Unknown RPU (%d) for API call\n", info->rpu);
  438. return -EINVAL;
  439. }
  440. mutex_lock(mb_lock);
  441. /*
  442. * Wait for an in-use mailbox to complete
  443. *
  444. * If the XPU is responding with Ack's, the mailbox shouldn't be in
  445. * a busy state, since we serialize access to it on our end.
  446. *
  447. * If the wait for ack after sending a previous command was interrupted
  448. * by a signal, we may get here and find a busy mailbox. After waiting,
  449. * mark it "not busy" from our end, if the XPU hasn't ack'ed it still.
  450. */
  451. state = cx18_readl(cx, xpu_state);
  452. req = cx18_readl(cx, &mb->request);
  453. timeout = msecs_to_jiffies(10);
  454. ret = wait_event_timeout(*waitq,
  455. (ack = cx18_readl(cx, &mb->ack)) == req,
  456. timeout);
  457. if (req != ack) {
  458. /* waited long enough, make the mbox "not busy" from our end */
  459. cx18_writel(cx, req, &mb->ack);
  460. CX18_ERR("mbox was found stuck busy when setting up for %s; "
  461. "clearing busy and trying to proceed\n", info->name);
  462. } else if (ret != timeout)
  463. CX18_DEBUG_API("waited %u msecs for busy mbox to be acked\n",
  464. jiffies_to_msecs(timeout-ret));
  465. /* Build the outgoing mailbox */
  466. req = ((req & 0xfffffffe) == 0xfffffffe) ? 1 : req + 1;
  467. cx18_writel(cx, cmd, &mb->cmd);
  468. for (i = 0; i < args; i++)
  469. cx18_writel(cx, data[i], &mb->args[i]);
  470. cx18_writel(cx, 0, &mb->error);
  471. cx18_writel(cx, req, &mb->request);
  472. cx18_writel(cx, req - 1, &mb->ack); /* ensure ack & req are distinct */
  473. /*
  474. * Notify the XPU and wait for it to send an Ack back
  475. */
  476. timeout = msecs_to_jiffies((info->flags & API_FAST) ? 10 : 20);
  477. CX18_DEBUG_HI_IRQ("sending interrupt SW1: %x to send %s\n",
  478. irq, info->name);
  479. cx18_write_reg_expect(cx, irq, SW1_INT_SET, irq, irq);
  480. ret = wait_event_timeout(
  481. *waitq,
  482. cx18_readl(cx, &mb->ack) == cx18_readl(cx, &mb->request),
  483. timeout);
  484. if (ret == 0) {
  485. /* Timed out */
  486. mutex_unlock(mb_lock);
  487. CX18_DEBUG_WARN("sending %s timed out waiting %d msecs for RPU "
  488. "acknowledgement\n",
  489. info->name, jiffies_to_msecs(timeout));
  490. return -EINVAL;
  491. }
  492. if (ret != timeout)
  493. CX18_DEBUG_HI_API("waited %u msecs for %s to be acked\n",
  494. jiffies_to_msecs(timeout-ret), info->name);
  495. /* Collect data returned by the XPU */
  496. for (i = 0; i < MAX_MB_ARGUMENTS; i++)
  497. data[i] = cx18_readl(cx, &mb->args[i]);
  498. err = cx18_readl(cx, &mb->error);
  499. mutex_unlock(mb_lock);
  500. /*
  501. * Wait for XPU to perform extra actions for the caller in some cases.
  502. * e.g. CX18_CPU_DE_RELEASE_MDL will cause the CPU to send all buffers
  503. * back in a burst shortly thereafter
  504. */
  505. if (info->flags & API_SLOW)
  506. cx18_msleep_timeout(300, 0);
  507. if (err)
  508. CX18_DEBUG_API("mailbox error %08x for command %s\n", err,
  509. info->name);
  510. return err ? -EIO : 0;
  511. }
  512. int cx18_api(struct cx18 *cx, u32 cmd, int args, u32 data[])
  513. {
  514. return cx18_api_call(cx, cmd, args, data);
  515. }
  516. static int cx18_set_filter_param(struct cx18_stream *s)
  517. {
  518. struct cx18 *cx = s->cx;
  519. u32 mode;
  520. int ret;
  521. mode = (cx->filter_mode & 1) ? 2 : (cx->spatial_strength ? 1 : 0);
  522. ret = cx18_vapi(cx, CX18_CPU_SET_FILTER_PARAM, 4,
  523. s->handle, 1, mode, cx->spatial_strength);
  524. mode = (cx->filter_mode & 2) ? 2 : (cx->temporal_strength ? 1 : 0);
  525. ret = ret ? ret : cx18_vapi(cx, CX18_CPU_SET_FILTER_PARAM, 4,
  526. s->handle, 0, mode, cx->temporal_strength);
  527. ret = ret ? ret : cx18_vapi(cx, CX18_CPU_SET_FILTER_PARAM, 4,
  528. s->handle, 2, cx->filter_mode >> 2, 0);
  529. return ret;
  530. }
  531. int cx18_api_func(void *priv, u32 cmd, int in, int out,
  532. u32 data[CX2341X_MBOX_MAX_DATA])
  533. {
  534. struct cx18 *cx = priv;
  535. struct cx18_stream *s = &cx->streams[CX18_ENC_STREAM_TYPE_MPG];
  536. switch (cmd) {
  537. case CX2341X_ENC_SET_OUTPUT_PORT:
  538. return 0;
  539. case CX2341X_ENC_SET_FRAME_RATE:
  540. return cx18_vapi(cx, CX18_CPU_SET_VIDEO_IN, 6,
  541. s->handle, 0, 0, 0, 0, data[0]);
  542. case CX2341X_ENC_SET_FRAME_SIZE:
  543. return cx18_vapi(cx, CX18_CPU_SET_VIDEO_RESOLUTION, 3,
  544. s->handle, data[1], data[0]);
  545. case CX2341X_ENC_SET_STREAM_TYPE:
  546. return cx18_vapi(cx, CX18_CPU_SET_STREAM_OUTPUT_TYPE, 2,
  547. s->handle, data[0]);
  548. case CX2341X_ENC_SET_ASPECT_RATIO:
  549. return cx18_vapi(cx, CX18_CPU_SET_ASPECT_RATIO, 2,
  550. s->handle, data[0]);
  551. case CX2341X_ENC_SET_GOP_PROPERTIES:
  552. return cx18_vapi(cx, CX18_CPU_SET_GOP_STRUCTURE, 3,
  553. s->handle, data[0], data[1]);
  554. case CX2341X_ENC_SET_GOP_CLOSURE:
  555. return 0;
  556. case CX2341X_ENC_SET_AUDIO_PROPERTIES:
  557. return cx18_vapi(cx, CX18_CPU_SET_AUDIO_PARAMETERS, 2,
  558. s->handle, data[0]);
  559. case CX2341X_ENC_MUTE_AUDIO:
  560. return cx18_vapi(cx, CX18_CPU_SET_AUDIO_MUTE, 2,
  561. s->handle, data[0]);
  562. case CX2341X_ENC_SET_BIT_RATE:
  563. return cx18_vapi(cx, CX18_CPU_SET_VIDEO_RATE, 5,
  564. s->handle, data[0], data[1], data[2], data[3]);
  565. case CX2341X_ENC_MUTE_VIDEO:
  566. return cx18_vapi(cx, CX18_CPU_SET_VIDEO_MUTE, 2,
  567. s->handle, data[0]);
  568. case CX2341X_ENC_SET_FRAME_DROP_RATE:
  569. return cx18_vapi(cx, CX18_CPU_SET_SKIP_INPUT_FRAME, 2,
  570. s->handle, data[0]);
  571. case CX2341X_ENC_MISC:
  572. return cx18_vapi(cx, CX18_CPU_SET_MISC_PARAMETERS, 4,
  573. s->handle, data[0], data[1], data[2]);
  574. case CX2341X_ENC_SET_DNR_FILTER_MODE:
  575. cx->filter_mode = (data[0] & 3) | (data[1] << 2);
  576. return cx18_set_filter_param(s);
  577. case CX2341X_ENC_SET_DNR_FILTER_PROPS:
  578. cx->spatial_strength = data[0];
  579. cx->temporal_strength = data[1];
  580. return cx18_set_filter_param(s);
  581. case CX2341X_ENC_SET_SPATIAL_FILTER_TYPE:
  582. return cx18_vapi(cx, CX18_CPU_SET_SPATIAL_FILTER_TYPE, 3,
  583. s->handle, data[0], data[1]);
  584. case CX2341X_ENC_SET_CORING_LEVELS:
  585. return cx18_vapi(cx, CX18_CPU_SET_MEDIAN_CORING, 5,
  586. s->handle, data[0], data[1], data[2], data[3]);
  587. }
  588. CX18_WARN("Unknown cmd %x\n", cmd);
  589. return 0;
  590. }
  591. int cx18_vapi_result(struct cx18 *cx, u32 data[MAX_MB_ARGUMENTS],
  592. u32 cmd, int args, ...)
  593. {
  594. va_list ap;
  595. int i;
  596. va_start(ap, args);
  597. for (i = 0; i < args; i++)
  598. data[i] = va_arg(ap, u32);
  599. va_end(ap);
  600. return cx18_api(cx, cmd, args, data);
  601. }
  602. int cx18_vapi(struct cx18 *cx, u32 cmd, int args, ...)
  603. {
  604. u32 data[MAX_MB_ARGUMENTS];
  605. va_list ap;
  606. int i;
  607. if (cx == NULL) {
  608. CX18_ERR("cx == NULL (cmd=%x)\n", cmd);
  609. return 0;
  610. }
  611. if (args > MAX_MB_ARGUMENTS) {
  612. CX18_ERR("args too big (cmd=%x)\n", cmd);
  613. args = MAX_MB_ARGUMENTS;
  614. }
  615. va_start(ap, args);
  616. for (i = 0; i < args; i++)
  617. data[i] = va_arg(ap, u32);
  618. va_end(ap);
  619. return cx18_api(cx, cmd, args, data);
  620. }