emulate.c 111 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Operand types
  30. */
  31. #define OpNone 0ull
  32. #define OpImplicit 1ull /* No generic decode */
  33. #define OpReg 2ull /* Register */
  34. #define OpMem 3ull /* Memory */
  35. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  36. #define OpDI 5ull /* ES:DI/EDI/RDI */
  37. #define OpMem64 6ull /* Memory, 64-bit */
  38. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  39. #define OpDX 8ull /* DX register */
  40. #define OpCL 9ull /* CL register (for shifts) */
  41. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  42. #define OpOne 11ull /* Implied 1 */
  43. #define OpImm 12ull /* Sign extended immediate */
  44. #define OpMem16 13ull /* Memory operand (16-bit). */
  45. #define OpMem32 14ull /* Memory operand (32-bit). */
  46. #define OpImmU 15ull /* Immediate operand, zero extended */
  47. #define OpSI 16ull /* SI/ESI/RSI */
  48. #define OpImmFAddr 17ull /* Immediate far address */
  49. #define OpMemFAddr 18ull /* Far address in memory */
  50. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  51. #define OpES 20ull /* ES */
  52. #define OpCS 21ull /* CS */
  53. #define OpSS 22ull /* SS */
  54. #define OpDS 23ull /* DS */
  55. #define OpFS 24ull /* FS */
  56. #define OpGS 25ull /* GS */
  57. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  58. #define OpBits 5 /* Width of operand field */
  59. #define OpMask ((1ull << OpBits) - 1)
  60. /*
  61. * Opcode effective-address decode tables.
  62. * Note that we only emulate instructions that have at least one memory
  63. * operand (excluding implicit stack references). We assume that stack
  64. * references and instruction fetches will never occur in special memory
  65. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  66. * not be handled.
  67. */
  68. /* Operand sizes: 8-bit operands or specified/overridden size. */
  69. #define ByteOp (1<<0) /* 8-bit operands. */
  70. /* Destination operand type. */
  71. #define DstShift 1
  72. #define ImplicitOps (OpImplicit << DstShift)
  73. #define DstReg (OpReg << DstShift)
  74. #define DstMem (OpMem << DstShift)
  75. #define DstAcc (OpAcc << DstShift)
  76. #define DstDI (OpDI << DstShift)
  77. #define DstMem64 (OpMem64 << DstShift)
  78. #define DstImmUByte (OpImmUByte << DstShift)
  79. #define DstDX (OpDX << DstShift)
  80. #define DstMask (OpMask << DstShift)
  81. /* Source operand type. */
  82. #define SrcShift 6
  83. #define SrcNone (OpNone << SrcShift)
  84. #define SrcReg (OpReg << SrcShift)
  85. #define SrcMem (OpMem << SrcShift)
  86. #define SrcMem16 (OpMem16 << SrcShift)
  87. #define SrcMem32 (OpMem32 << SrcShift)
  88. #define SrcImm (OpImm << SrcShift)
  89. #define SrcImmByte (OpImmByte << SrcShift)
  90. #define SrcOne (OpOne << SrcShift)
  91. #define SrcImmUByte (OpImmUByte << SrcShift)
  92. #define SrcImmU (OpImmU << SrcShift)
  93. #define SrcSI (OpSI << SrcShift)
  94. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  95. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  96. #define SrcAcc (OpAcc << SrcShift)
  97. #define SrcImmU16 (OpImmU16 << SrcShift)
  98. #define SrcDX (OpDX << SrcShift)
  99. #define SrcMem8 (OpMem8 << SrcShift)
  100. #define SrcMask (OpMask << SrcShift)
  101. #define BitOp (1<<11)
  102. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  103. #define String (1<<13) /* String instruction (rep capable) */
  104. #define Stack (1<<14) /* Stack instruction (push/pop) */
  105. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  106. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  107. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  108. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  109. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  110. #define Sse (1<<18) /* SSE Vector instruction */
  111. /* Generic ModRM decode. */
  112. #define ModRM (1<<19)
  113. /* Destination is only written; never read. */
  114. #define Mov (1<<20)
  115. /* Misc flags */
  116. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  117. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  118. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  119. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  120. #define Undefined (1<<25) /* No Such Instruction */
  121. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  122. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  123. #define No64 (1<<28)
  124. #define PageTable (1 << 29) /* instruction used to write page table */
  125. /* Source 2 operand type */
  126. #define Src2Shift (30)
  127. #define Src2None (OpNone << Src2Shift)
  128. #define Src2CL (OpCL << Src2Shift)
  129. #define Src2ImmByte (OpImmByte << Src2Shift)
  130. #define Src2One (OpOne << Src2Shift)
  131. #define Src2Imm (OpImm << Src2Shift)
  132. #define Src2ES (OpES << Src2Shift)
  133. #define Src2CS (OpCS << Src2Shift)
  134. #define Src2SS (OpSS << Src2Shift)
  135. #define Src2DS (OpDS << Src2Shift)
  136. #define Src2FS (OpFS << Src2Shift)
  137. #define Src2GS (OpGS << Src2Shift)
  138. #define Src2Mask (OpMask << Src2Shift)
  139. #define X2(x...) x, x
  140. #define X3(x...) X2(x), x
  141. #define X4(x...) X2(x), X2(x)
  142. #define X5(x...) X4(x), x
  143. #define X6(x...) X4(x), X2(x)
  144. #define X7(x...) X4(x), X3(x)
  145. #define X8(x...) X4(x), X4(x)
  146. #define X16(x...) X8(x), X8(x)
  147. struct opcode {
  148. u64 flags : 56;
  149. u64 intercept : 8;
  150. union {
  151. int (*execute)(struct x86_emulate_ctxt *ctxt);
  152. struct opcode *group;
  153. struct group_dual *gdual;
  154. struct gprefix *gprefix;
  155. } u;
  156. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  157. };
  158. struct group_dual {
  159. struct opcode mod012[8];
  160. struct opcode mod3[8];
  161. };
  162. struct gprefix {
  163. struct opcode pfx_no;
  164. struct opcode pfx_66;
  165. struct opcode pfx_f2;
  166. struct opcode pfx_f3;
  167. };
  168. /* EFLAGS bit definitions. */
  169. #define EFLG_ID (1<<21)
  170. #define EFLG_VIP (1<<20)
  171. #define EFLG_VIF (1<<19)
  172. #define EFLG_AC (1<<18)
  173. #define EFLG_VM (1<<17)
  174. #define EFLG_RF (1<<16)
  175. #define EFLG_IOPL (3<<12)
  176. #define EFLG_NT (1<<14)
  177. #define EFLG_OF (1<<11)
  178. #define EFLG_DF (1<<10)
  179. #define EFLG_IF (1<<9)
  180. #define EFLG_TF (1<<8)
  181. #define EFLG_SF (1<<7)
  182. #define EFLG_ZF (1<<6)
  183. #define EFLG_AF (1<<4)
  184. #define EFLG_PF (1<<2)
  185. #define EFLG_CF (1<<0)
  186. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  187. #define EFLG_RESERVED_ONE_MASK 2
  188. /*
  189. * Instruction emulation:
  190. * Most instructions are emulated directly via a fragment of inline assembly
  191. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  192. * any modified flags.
  193. */
  194. #if defined(CONFIG_X86_64)
  195. #define _LO32 "k" /* force 32-bit operand */
  196. #define _STK "%%rsp" /* stack pointer */
  197. #elif defined(__i386__)
  198. #define _LO32 "" /* force 32-bit operand */
  199. #define _STK "%%esp" /* stack pointer */
  200. #endif
  201. /*
  202. * These EFLAGS bits are restored from saved value during emulation, and
  203. * any changes are written back to the saved value after emulation.
  204. */
  205. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  206. /* Before executing instruction: restore necessary bits in EFLAGS. */
  207. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  208. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  209. "movl %"_sav",%"_LO32 _tmp"; " \
  210. "push %"_tmp"; " \
  211. "push %"_tmp"; " \
  212. "movl %"_msk",%"_LO32 _tmp"; " \
  213. "andl %"_LO32 _tmp",("_STK"); " \
  214. "pushf; " \
  215. "notl %"_LO32 _tmp"; " \
  216. "andl %"_LO32 _tmp",("_STK"); " \
  217. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  218. "pop %"_tmp"; " \
  219. "orl %"_LO32 _tmp",("_STK"); " \
  220. "popf; " \
  221. "pop %"_sav"; "
  222. /* After executing instruction: write-back necessary bits in EFLAGS. */
  223. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  224. /* _sav |= EFLAGS & _msk; */ \
  225. "pushf; " \
  226. "pop %"_tmp"; " \
  227. "andl %"_msk",%"_LO32 _tmp"; " \
  228. "orl %"_LO32 _tmp",%"_sav"; "
  229. #ifdef CONFIG_X86_64
  230. #define ON64(x) x
  231. #else
  232. #define ON64(x)
  233. #endif
  234. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  235. do { \
  236. __asm__ __volatile__ ( \
  237. _PRE_EFLAGS("0", "4", "2") \
  238. _op _suffix " %"_x"3,%1; " \
  239. _POST_EFLAGS("0", "4", "2") \
  240. : "=m" ((ctxt)->eflags), \
  241. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  242. "=&r" (_tmp) \
  243. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  244. } while (0)
  245. /* Raw emulation: instruction has two explicit operands. */
  246. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  247. do { \
  248. unsigned long _tmp; \
  249. \
  250. switch ((ctxt)->dst.bytes) { \
  251. case 2: \
  252. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  253. break; \
  254. case 4: \
  255. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  256. break; \
  257. case 8: \
  258. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  259. break; \
  260. } \
  261. } while (0)
  262. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  263. do { \
  264. unsigned long _tmp; \
  265. switch ((ctxt)->dst.bytes) { \
  266. case 1: \
  267. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  268. break; \
  269. default: \
  270. __emulate_2op_nobyte(ctxt, _op, \
  271. _wx, _wy, _lx, _ly, _qx, _qy); \
  272. break; \
  273. } \
  274. } while (0)
  275. /* Source operand is byte-sized and may be restricted to just %cl. */
  276. #define emulate_2op_SrcB(ctxt, _op) \
  277. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  278. /* Source operand is byte, word, long or quad sized. */
  279. #define emulate_2op_SrcV(ctxt, _op) \
  280. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  281. /* Source operand is word, long or quad sized. */
  282. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  283. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  284. /* Instruction has three operands and one operand is stored in ECX register */
  285. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  286. do { \
  287. unsigned long _tmp; \
  288. _type _clv = (ctxt)->src2.val; \
  289. _type _srcv = (ctxt)->src.val; \
  290. _type _dstv = (ctxt)->dst.val; \
  291. \
  292. __asm__ __volatile__ ( \
  293. _PRE_EFLAGS("0", "5", "2") \
  294. _op _suffix " %4,%1 \n" \
  295. _POST_EFLAGS("0", "5", "2") \
  296. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  297. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  298. ); \
  299. \
  300. (ctxt)->src2.val = (unsigned long) _clv; \
  301. (ctxt)->src2.val = (unsigned long) _srcv; \
  302. (ctxt)->dst.val = (unsigned long) _dstv; \
  303. } while (0)
  304. #define emulate_2op_cl(ctxt, _op) \
  305. do { \
  306. switch ((ctxt)->dst.bytes) { \
  307. case 2: \
  308. __emulate_2op_cl(ctxt, _op, "w", u16); \
  309. break; \
  310. case 4: \
  311. __emulate_2op_cl(ctxt, _op, "l", u32); \
  312. break; \
  313. case 8: \
  314. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  315. break; \
  316. } \
  317. } while (0)
  318. #define __emulate_1op(ctxt, _op, _suffix) \
  319. do { \
  320. unsigned long _tmp; \
  321. \
  322. __asm__ __volatile__ ( \
  323. _PRE_EFLAGS("0", "3", "2") \
  324. _op _suffix " %1; " \
  325. _POST_EFLAGS("0", "3", "2") \
  326. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  327. "=&r" (_tmp) \
  328. : "i" (EFLAGS_MASK)); \
  329. } while (0)
  330. /* Instruction has only one explicit operand (no source operand). */
  331. #define emulate_1op(ctxt, _op) \
  332. do { \
  333. switch ((ctxt)->dst.bytes) { \
  334. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  335. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  336. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  337. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  338. } \
  339. } while (0)
  340. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  341. do { \
  342. unsigned long _tmp; \
  343. ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX]; \
  344. ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX]; \
  345. \
  346. __asm__ __volatile__ ( \
  347. _PRE_EFLAGS("0", "5", "1") \
  348. "1: \n\t" \
  349. _op _suffix " %6; " \
  350. "2: \n\t" \
  351. _POST_EFLAGS("0", "5", "1") \
  352. ".pushsection .fixup,\"ax\" \n\t" \
  353. "3: movb $1, %4 \n\t" \
  354. "jmp 2b \n\t" \
  355. ".popsection \n\t" \
  356. _ASM_EXTABLE(1b, 3b) \
  357. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  358. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  359. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val), \
  360. "a" (*rax), "d" (*rdx)); \
  361. } while (0)
  362. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  363. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  364. do { \
  365. switch((ctxt)->src.bytes) { \
  366. case 1: \
  367. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  368. break; \
  369. case 2: \
  370. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  371. break; \
  372. case 4: \
  373. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  374. break; \
  375. case 8: ON64( \
  376. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  377. break; \
  378. } \
  379. } while (0)
  380. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  381. enum x86_intercept intercept,
  382. enum x86_intercept_stage stage)
  383. {
  384. struct x86_instruction_info info = {
  385. .intercept = intercept,
  386. .rep_prefix = ctxt->rep_prefix,
  387. .modrm_mod = ctxt->modrm_mod,
  388. .modrm_reg = ctxt->modrm_reg,
  389. .modrm_rm = ctxt->modrm_rm,
  390. .src_val = ctxt->src.val64,
  391. .src_bytes = ctxt->src.bytes,
  392. .dst_bytes = ctxt->dst.bytes,
  393. .ad_bytes = ctxt->ad_bytes,
  394. .next_rip = ctxt->eip,
  395. };
  396. return ctxt->ops->intercept(ctxt, &info, stage);
  397. }
  398. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  399. {
  400. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  401. }
  402. /* Access/update address held in a register, based on addressing mode. */
  403. static inline unsigned long
  404. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  405. {
  406. if (ctxt->ad_bytes == sizeof(unsigned long))
  407. return reg;
  408. else
  409. return reg & ad_mask(ctxt);
  410. }
  411. static inline unsigned long
  412. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  413. {
  414. return address_mask(ctxt, reg);
  415. }
  416. static inline void
  417. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  418. {
  419. if (ctxt->ad_bytes == sizeof(unsigned long))
  420. *reg += inc;
  421. else
  422. *reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
  423. }
  424. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  425. {
  426. register_address_increment(ctxt, &ctxt->_eip, rel);
  427. }
  428. static u32 desc_limit_scaled(struct desc_struct *desc)
  429. {
  430. u32 limit = get_desc_limit(desc);
  431. return desc->g ? (limit << 12) | 0xfff : limit;
  432. }
  433. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  434. {
  435. ctxt->has_seg_override = true;
  436. ctxt->seg_override = seg;
  437. }
  438. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  439. {
  440. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  441. return 0;
  442. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  443. }
  444. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  445. {
  446. if (!ctxt->has_seg_override)
  447. return 0;
  448. return ctxt->seg_override;
  449. }
  450. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  451. u32 error, bool valid)
  452. {
  453. ctxt->exception.vector = vec;
  454. ctxt->exception.error_code = error;
  455. ctxt->exception.error_code_valid = valid;
  456. return X86EMUL_PROPAGATE_FAULT;
  457. }
  458. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  459. {
  460. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  461. }
  462. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  463. {
  464. return emulate_exception(ctxt, GP_VECTOR, err, true);
  465. }
  466. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  467. {
  468. return emulate_exception(ctxt, SS_VECTOR, err, true);
  469. }
  470. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  471. {
  472. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  473. }
  474. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  475. {
  476. return emulate_exception(ctxt, TS_VECTOR, err, true);
  477. }
  478. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  479. {
  480. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  481. }
  482. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  483. {
  484. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  485. }
  486. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  487. {
  488. u16 selector;
  489. struct desc_struct desc;
  490. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  491. return selector;
  492. }
  493. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  494. unsigned seg)
  495. {
  496. u16 dummy;
  497. u32 base3;
  498. struct desc_struct desc;
  499. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  500. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  501. }
  502. static int __linearize(struct x86_emulate_ctxt *ctxt,
  503. struct segmented_address addr,
  504. unsigned size, bool write, bool fetch,
  505. ulong *linear)
  506. {
  507. struct desc_struct desc;
  508. bool usable;
  509. ulong la;
  510. u32 lim;
  511. u16 sel;
  512. unsigned cpl, rpl;
  513. la = seg_base(ctxt, addr.seg) + addr.ea;
  514. switch (ctxt->mode) {
  515. case X86EMUL_MODE_REAL:
  516. break;
  517. case X86EMUL_MODE_PROT64:
  518. if (((signed long)la << 16) >> 16 != la)
  519. return emulate_gp(ctxt, 0);
  520. break;
  521. default:
  522. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  523. addr.seg);
  524. if (!usable)
  525. goto bad;
  526. /* code segment or read-only data segment */
  527. if (((desc.type & 8) || !(desc.type & 2)) && write)
  528. goto bad;
  529. /* unreadable code segment */
  530. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  531. goto bad;
  532. lim = desc_limit_scaled(&desc);
  533. if ((desc.type & 8) || !(desc.type & 4)) {
  534. /* expand-up segment */
  535. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  536. goto bad;
  537. } else {
  538. /* exapand-down segment */
  539. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  540. goto bad;
  541. lim = desc.d ? 0xffffffff : 0xffff;
  542. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  543. goto bad;
  544. }
  545. cpl = ctxt->ops->cpl(ctxt);
  546. rpl = sel & 3;
  547. cpl = max(cpl, rpl);
  548. if (!(desc.type & 8)) {
  549. /* data segment */
  550. if (cpl > desc.dpl)
  551. goto bad;
  552. } else if ((desc.type & 8) && !(desc.type & 4)) {
  553. /* nonconforming code segment */
  554. if (cpl != desc.dpl)
  555. goto bad;
  556. } else if ((desc.type & 8) && (desc.type & 4)) {
  557. /* conforming code segment */
  558. if (cpl < desc.dpl)
  559. goto bad;
  560. }
  561. break;
  562. }
  563. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  564. la &= (u32)-1;
  565. *linear = la;
  566. return X86EMUL_CONTINUE;
  567. bad:
  568. if (addr.seg == VCPU_SREG_SS)
  569. return emulate_ss(ctxt, addr.seg);
  570. else
  571. return emulate_gp(ctxt, addr.seg);
  572. }
  573. static int linearize(struct x86_emulate_ctxt *ctxt,
  574. struct segmented_address addr,
  575. unsigned size, bool write,
  576. ulong *linear)
  577. {
  578. return __linearize(ctxt, addr, size, write, false, linear);
  579. }
  580. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  581. struct segmented_address addr,
  582. void *data,
  583. unsigned size)
  584. {
  585. int rc;
  586. ulong linear;
  587. rc = linearize(ctxt, addr, size, false, &linear);
  588. if (rc != X86EMUL_CONTINUE)
  589. return rc;
  590. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  591. }
  592. /*
  593. * Fetch the next byte of the instruction being emulated which is pointed to
  594. * by ctxt->_eip, then increment ctxt->_eip.
  595. *
  596. * Also prefetch the remaining bytes of the instruction without crossing page
  597. * boundary if they are not in fetch_cache yet.
  598. */
  599. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  600. {
  601. struct fetch_cache *fc = &ctxt->fetch;
  602. int rc;
  603. int size, cur_size;
  604. if (ctxt->_eip == fc->end) {
  605. unsigned long linear;
  606. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  607. .ea = ctxt->_eip };
  608. cur_size = fc->end - fc->start;
  609. size = min(15UL - cur_size,
  610. PAGE_SIZE - offset_in_page(ctxt->_eip));
  611. rc = __linearize(ctxt, addr, size, false, true, &linear);
  612. if (unlikely(rc != X86EMUL_CONTINUE))
  613. return rc;
  614. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  615. size, &ctxt->exception);
  616. if (unlikely(rc != X86EMUL_CONTINUE))
  617. return rc;
  618. fc->end += size;
  619. }
  620. *dest = fc->data[ctxt->_eip - fc->start];
  621. ctxt->_eip++;
  622. return X86EMUL_CONTINUE;
  623. }
  624. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  625. void *dest, unsigned size)
  626. {
  627. int rc;
  628. /* x86 instructions are limited to 15 bytes. */
  629. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  630. return X86EMUL_UNHANDLEABLE;
  631. while (size--) {
  632. rc = do_insn_fetch_byte(ctxt, dest++);
  633. if (rc != X86EMUL_CONTINUE)
  634. return rc;
  635. }
  636. return X86EMUL_CONTINUE;
  637. }
  638. /* Fetch next part of the instruction being emulated. */
  639. #define insn_fetch(_type, _ctxt) \
  640. ({ unsigned long _x; \
  641. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  642. if (rc != X86EMUL_CONTINUE) \
  643. goto done; \
  644. (_type)_x; \
  645. })
  646. #define insn_fetch_arr(_arr, _size, _ctxt) \
  647. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  648. if (rc != X86EMUL_CONTINUE) \
  649. goto done; \
  650. })
  651. /*
  652. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  653. * pointer into the block that addresses the relevant register.
  654. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  655. */
  656. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  657. int highbyte_regs)
  658. {
  659. void *p;
  660. p = &regs[modrm_reg];
  661. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  662. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  663. return p;
  664. }
  665. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  666. struct segmented_address addr,
  667. u16 *size, unsigned long *address, int op_bytes)
  668. {
  669. int rc;
  670. if (op_bytes == 2)
  671. op_bytes = 3;
  672. *address = 0;
  673. rc = segmented_read_std(ctxt, addr, size, 2);
  674. if (rc != X86EMUL_CONTINUE)
  675. return rc;
  676. addr.ea += 2;
  677. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  678. return rc;
  679. }
  680. static int test_cc(unsigned int condition, unsigned int flags)
  681. {
  682. int rc = 0;
  683. switch ((condition & 15) >> 1) {
  684. case 0: /* o */
  685. rc |= (flags & EFLG_OF);
  686. break;
  687. case 1: /* b/c/nae */
  688. rc |= (flags & EFLG_CF);
  689. break;
  690. case 2: /* z/e */
  691. rc |= (flags & EFLG_ZF);
  692. break;
  693. case 3: /* be/na */
  694. rc |= (flags & (EFLG_CF|EFLG_ZF));
  695. break;
  696. case 4: /* s */
  697. rc |= (flags & EFLG_SF);
  698. break;
  699. case 5: /* p/pe */
  700. rc |= (flags & EFLG_PF);
  701. break;
  702. case 7: /* le/ng */
  703. rc |= (flags & EFLG_ZF);
  704. /* fall through */
  705. case 6: /* l/nge */
  706. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  707. break;
  708. }
  709. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  710. return (!!rc ^ (condition & 1));
  711. }
  712. static void fetch_register_operand(struct operand *op)
  713. {
  714. switch (op->bytes) {
  715. case 1:
  716. op->val = *(u8 *)op->addr.reg;
  717. break;
  718. case 2:
  719. op->val = *(u16 *)op->addr.reg;
  720. break;
  721. case 4:
  722. op->val = *(u32 *)op->addr.reg;
  723. break;
  724. case 8:
  725. op->val = *(u64 *)op->addr.reg;
  726. break;
  727. }
  728. }
  729. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  730. {
  731. ctxt->ops->get_fpu(ctxt);
  732. switch (reg) {
  733. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  734. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  735. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  736. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  737. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  738. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  739. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  740. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  741. #ifdef CONFIG_X86_64
  742. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  743. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  744. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  745. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  746. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  747. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  748. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  749. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  750. #endif
  751. default: BUG();
  752. }
  753. ctxt->ops->put_fpu(ctxt);
  754. }
  755. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  756. int reg)
  757. {
  758. ctxt->ops->get_fpu(ctxt);
  759. switch (reg) {
  760. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  761. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  762. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  763. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  764. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  765. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  766. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  767. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  768. #ifdef CONFIG_X86_64
  769. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  770. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  771. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  772. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  773. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  774. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  775. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  776. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  777. #endif
  778. default: BUG();
  779. }
  780. ctxt->ops->put_fpu(ctxt);
  781. }
  782. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  783. struct operand *op)
  784. {
  785. unsigned reg = ctxt->modrm_reg;
  786. int highbyte_regs = ctxt->rex_prefix == 0;
  787. if (!(ctxt->d & ModRM))
  788. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  789. if (ctxt->d & Sse) {
  790. op->type = OP_XMM;
  791. op->bytes = 16;
  792. op->addr.xmm = reg;
  793. read_sse_reg(ctxt, &op->vec_val, reg);
  794. return;
  795. }
  796. op->type = OP_REG;
  797. if (ctxt->d & ByteOp) {
  798. op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
  799. op->bytes = 1;
  800. } else {
  801. op->addr.reg = decode_register(reg, ctxt->regs, 0);
  802. op->bytes = ctxt->op_bytes;
  803. }
  804. fetch_register_operand(op);
  805. op->orig_val = op->val;
  806. }
  807. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  808. struct operand *op)
  809. {
  810. u8 sib;
  811. int index_reg = 0, base_reg = 0, scale;
  812. int rc = X86EMUL_CONTINUE;
  813. ulong modrm_ea = 0;
  814. if (ctxt->rex_prefix) {
  815. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  816. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  817. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  818. }
  819. ctxt->modrm = insn_fetch(u8, ctxt);
  820. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  821. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  822. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  823. ctxt->modrm_seg = VCPU_SREG_DS;
  824. if (ctxt->modrm_mod == 3) {
  825. op->type = OP_REG;
  826. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  827. op->addr.reg = decode_register(ctxt->modrm_rm,
  828. ctxt->regs, ctxt->d & ByteOp);
  829. if (ctxt->d & Sse) {
  830. op->type = OP_XMM;
  831. op->bytes = 16;
  832. op->addr.xmm = ctxt->modrm_rm;
  833. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  834. return rc;
  835. }
  836. fetch_register_operand(op);
  837. return rc;
  838. }
  839. op->type = OP_MEM;
  840. if (ctxt->ad_bytes == 2) {
  841. unsigned bx = ctxt->regs[VCPU_REGS_RBX];
  842. unsigned bp = ctxt->regs[VCPU_REGS_RBP];
  843. unsigned si = ctxt->regs[VCPU_REGS_RSI];
  844. unsigned di = ctxt->regs[VCPU_REGS_RDI];
  845. /* 16-bit ModR/M decode. */
  846. switch (ctxt->modrm_mod) {
  847. case 0:
  848. if (ctxt->modrm_rm == 6)
  849. modrm_ea += insn_fetch(u16, ctxt);
  850. break;
  851. case 1:
  852. modrm_ea += insn_fetch(s8, ctxt);
  853. break;
  854. case 2:
  855. modrm_ea += insn_fetch(u16, ctxt);
  856. break;
  857. }
  858. switch (ctxt->modrm_rm) {
  859. case 0:
  860. modrm_ea += bx + si;
  861. break;
  862. case 1:
  863. modrm_ea += bx + di;
  864. break;
  865. case 2:
  866. modrm_ea += bp + si;
  867. break;
  868. case 3:
  869. modrm_ea += bp + di;
  870. break;
  871. case 4:
  872. modrm_ea += si;
  873. break;
  874. case 5:
  875. modrm_ea += di;
  876. break;
  877. case 6:
  878. if (ctxt->modrm_mod != 0)
  879. modrm_ea += bp;
  880. break;
  881. case 7:
  882. modrm_ea += bx;
  883. break;
  884. }
  885. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  886. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  887. ctxt->modrm_seg = VCPU_SREG_SS;
  888. modrm_ea = (u16)modrm_ea;
  889. } else {
  890. /* 32/64-bit ModR/M decode. */
  891. if ((ctxt->modrm_rm & 7) == 4) {
  892. sib = insn_fetch(u8, ctxt);
  893. index_reg |= (sib >> 3) & 7;
  894. base_reg |= sib & 7;
  895. scale = sib >> 6;
  896. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  897. modrm_ea += insn_fetch(s32, ctxt);
  898. else
  899. modrm_ea += ctxt->regs[base_reg];
  900. if (index_reg != 4)
  901. modrm_ea += ctxt->regs[index_reg] << scale;
  902. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  903. if (ctxt->mode == X86EMUL_MODE_PROT64)
  904. ctxt->rip_relative = 1;
  905. } else
  906. modrm_ea += ctxt->regs[ctxt->modrm_rm];
  907. switch (ctxt->modrm_mod) {
  908. case 0:
  909. if (ctxt->modrm_rm == 5)
  910. modrm_ea += insn_fetch(s32, ctxt);
  911. break;
  912. case 1:
  913. modrm_ea += insn_fetch(s8, ctxt);
  914. break;
  915. case 2:
  916. modrm_ea += insn_fetch(s32, ctxt);
  917. break;
  918. }
  919. }
  920. op->addr.mem.ea = modrm_ea;
  921. done:
  922. return rc;
  923. }
  924. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  925. struct operand *op)
  926. {
  927. int rc = X86EMUL_CONTINUE;
  928. op->type = OP_MEM;
  929. switch (ctxt->ad_bytes) {
  930. case 2:
  931. op->addr.mem.ea = insn_fetch(u16, ctxt);
  932. break;
  933. case 4:
  934. op->addr.mem.ea = insn_fetch(u32, ctxt);
  935. break;
  936. case 8:
  937. op->addr.mem.ea = insn_fetch(u64, ctxt);
  938. break;
  939. }
  940. done:
  941. return rc;
  942. }
  943. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  944. {
  945. long sv = 0, mask;
  946. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  947. mask = ~(ctxt->dst.bytes * 8 - 1);
  948. if (ctxt->src.bytes == 2)
  949. sv = (s16)ctxt->src.val & (s16)mask;
  950. else if (ctxt->src.bytes == 4)
  951. sv = (s32)ctxt->src.val & (s32)mask;
  952. ctxt->dst.addr.mem.ea += (sv >> 3);
  953. }
  954. /* only subword offset */
  955. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  956. }
  957. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  958. unsigned long addr, void *dest, unsigned size)
  959. {
  960. int rc;
  961. struct read_cache *mc = &ctxt->mem_read;
  962. while (size) {
  963. int n = min(size, 8u);
  964. size -= n;
  965. if (mc->pos < mc->end)
  966. goto read_cached;
  967. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  968. &ctxt->exception);
  969. if (rc != X86EMUL_CONTINUE)
  970. return rc;
  971. mc->end += n;
  972. read_cached:
  973. memcpy(dest, mc->data + mc->pos, n);
  974. mc->pos += n;
  975. dest += n;
  976. addr += n;
  977. }
  978. return X86EMUL_CONTINUE;
  979. }
  980. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  981. struct segmented_address addr,
  982. void *data,
  983. unsigned size)
  984. {
  985. int rc;
  986. ulong linear;
  987. rc = linearize(ctxt, addr, size, false, &linear);
  988. if (rc != X86EMUL_CONTINUE)
  989. return rc;
  990. return read_emulated(ctxt, linear, data, size);
  991. }
  992. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  993. struct segmented_address addr,
  994. const void *data,
  995. unsigned size)
  996. {
  997. int rc;
  998. ulong linear;
  999. rc = linearize(ctxt, addr, size, true, &linear);
  1000. if (rc != X86EMUL_CONTINUE)
  1001. return rc;
  1002. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1003. &ctxt->exception);
  1004. }
  1005. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1006. struct segmented_address addr,
  1007. const void *orig_data, const void *data,
  1008. unsigned size)
  1009. {
  1010. int rc;
  1011. ulong linear;
  1012. rc = linearize(ctxt, addr, size, true, &linear);
  1013. if (rc != X86EMUL_CONTINUE)
  1014. return rc;
  1015. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1016. size, &ctxt->exception);
  1017. }
  1018. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1019. unsigned int size, unsigned short port,
  1020. void *dest)
  1021. {
  1022. struct read_cache *rc = &ctxt->io_read;
  1023. if (rc->pos == rc->end) { /* refill pio read ahead */
  1024. unsigned int in_page, n;
  1025. unsigned int count = ctxt->rep_prefix ?
  1026. address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
  1027. in_page = (ctxt->eflags & EFLG_DF) ?
  1028. offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
  1029. PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
  1030. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1031. count);
  1032. if (n == 0)
  1033. n = 1;
  1034. rc->pos = rc->end = 0;
  1035. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1036. return 0;
  1037. rc->end = n * size;
  1038. }
  1039. memcpy(dest, rc->data + rc->pos, size);
  1040. rc->pos += size;
  1041. return 1;
  1042. }
  1043. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1044. u16 index, struct desc_struct *desc)
  1045. {
  1046. struct desc_ptr dt;
  1047. ulong addr;
  1048. ctxt->ops->get_idt(ctxt, &dt);
  1049. if (dt.size < index * 8 + 7)
  1050. return emulate_gp(ctxt, index << 3 | 0x2);
  1051. addr = dt.address + index * 8;
  1052. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1053. &ctxt->exception);
  1054. }
  1055. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1056. u16 selector, struct desc_ptr *dt)
  1057. {
  1058. struct x86_emulate_ops *ops = ctxt->ops;
  1059. if (selector & 1 << 2) {
  1060. struct desc_struct desc;
  1061. u16 sel;
  1062. memset (dt, 0, sizeof *dt);
  1063. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1064. return;
  1065. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1066. dt->address = get_desc_base(&desc);
  1067. } else
  1068. ops->get_gdt(ctxt, dt);
  1069. }
  1070. /* allowed just for 8 bytes segments */
  1071. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1072. u16 selector, struct desc_struct *desc)
  1073. {
  1074. struct desc_ptr dt;
  1075. u16 index = selector >> 3;
  1076. ulong addr;
  1077. get_descriptor_table_ptr(ctxt, selector, &dt);
  1078. if (dt.size < index * 8 + 7)
  1079. return emulate_gp(ctxt, selector & 0xfffc);
  1080. addr = dt.address + index * 8;
  1081. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1082. &ctxt->exception);
  1083. }
  1084. /* allowed just for 8 bytes segments */
  1085. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1086. u16 selector, struct desc_struct *desc)
  1087. {
  1088. struct desc_ptr dt;
  1089. u16 index = selector >> 3;
  1090. ulong addr;
  1091. get_descriptor_table_ptr(ctxt, selector, &dt);
  1092. if (dt.size < index * 8 + 7)
  1093. return emulate_gp(ctxt, selector & 0xfffc);
  1094. addr = dt.address + index * 8;
  1095. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1096. &ctxt->exception);
  1097. }
  1098. /* Does not support long mode */
  1099. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1100. u16 selector, int seg)
  1101. {
  1102. struct desc_struct seg_desc;
  1103. u8 dpl, rpl, cpl;
  1104. unsigned err_vec = GP_VECTOR;
  1105. u32 err_code = 0;
  1106. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1107. int ret;
  1108. memset(&seg_desc, 0, sizeof seg_desc);
  1109. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1110. || ctxt->mode == X86EMUL_MODE_REAL) {
  1111. /* set real mode segment descriptor */
  1112. set_desc_base(&seg_desc, selector << 4);
  1113. set_desc_limit(&seg_desc, 0xffff);
  1114. seg_desc.type = 3;
  1115. seg_desc.p = 1;
  1116. seg_desc.s = 1;
  1117. if (ctxt->mode == X86EMUL_MODE_VM86)
  1118. seg_desc.dpl = 3;
  1119. goto load;
  1120. }
  1121. /* NULL selector is not valid for TR, CS and SS */
  1122. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1123. && null_selector)
  1124. goto exception;
  1125. /* TR should be in GDT only */
  1126. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1127. goto exception;
  1128. if (null_selector) /* for NULL selector skip all following checks */
  1129. goto load;
  1130. ret = read_segment_descriptor(ctxt, selector, &seg_desc);
  1131. if (ret != X86EMUL_CONTINUE)
  1132. return ret;
  1133. err_code = selector & 0xfffc;
  1134. err_vec = GP_VECTOR;
  1135. /* can't load system descriptor into segment selecor */
  1136. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1137. goto exception;
  1138. if (!seg_desc.p) {
  1139. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1140. goto exception;
  1141. }
  1142. rpl = selector & 3;
  1143. dpl = seg_desc.dpl;
  1144. cpl = ctxt->ops->cpl(ctxt);
  1145. switch (seg) {
  1146. case VCPU_SREG_SS:
  1147. /*
  1148. * segment is not a writable data segment or segment
  1149. * selector's RPL != CPL or segment selector's RPL != CPL
  1150. */
  1151. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1152. goto exception;
  1153. break;
  1154. case VCPU_SREG_CS:
  1155. if (!(seg_desc.type & 8))
  1156. goto exception;
  1157. if (seg_desc.type & 4) {
  1158. /* conforming */
  1159. if (dpl > cpl)
  1160. goto exception;
  1161. } else {
  1162. /* nonconforming */
  1163. if (rpl > cpl || dpl != cpl)
  1164. goto exception;
  1165. }
  1166. /* CS(RPL) <- CPL */
  1167. selector = (selector & 0xfffc) | cpl;
  1168. break;
  1169. case VCPU_SREG_TR:
  1170. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1171. goto exception;
  1172. break;
  1173. case VCPU_SREG_LDTR:
  1174. if (seg_desc.s || seg_desc.type != 2)
  1175. goto exception;
  1176. break;
  1177. default: /* DS, ES, FS, or GS */
  1178. /*
  1179. * segment is not a data or readable code segment or
  1180. * ((segment is a data or nonconforming code segment)
  1181. * and (both RPL and CPL > DPL))
  1182. */
  1183. if ((seg_desc.type & 0xa) == 0x8 ||
  1184. (((seg_desc.type & 0xc) != 0xc) &&
  1185. (rpl > dpl && cpl > dpl)))
  1186. goto exception;
  1187. break;
  1188. }
  1189. if (seg_desc.s) {
  1190. /* mark segment as accessed */
  1191. seg_desc.type |= 1;
  1192. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1193. if (ret != X86EMUL_CONTINUE)
  1194. return ret;
  1195. }
  1196. load:
  1197. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1198. return X86EMUL_CONTINUE;
  1199. exception:
  1200. emulate_exception(ctxt, err_vec, err_code, true);
  1201. return X86EMUL_PROPAGATE_FAULT;
  1202. }
  1203. static void write_register_operand(struct operand *op)
  1204. {
  1205. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1206. switch (op->bytes) {
  1207. case 1:
  1208. *(u8 *)op->addr.reg = (u8)op->val;
  1209. break;
  1210. case 2:
  1211. *(u16 *)op->addr.reg = (u16)op->val;
  1212. break;
  1213. case 4:
  1214. *op->addr.reg = (u32)op->val;
  1215. break; /* 64b: zero-extend */
  1216. case 8:
  1217. *op->addr.reg = op->val;
  1218. break;
  1219. }
  1220. }
  1221. static int writeback(struct x86_emulate_ctxt *ctxt)
  1222. {
  1223. int rc;
  1224. switch (ctxt->dst.type) {
  1225. case OP_REG:
  1226. write_register_operand(&ctxt->dst);
  1227. break;
  1228. case OP_MEM:
  1229. if (ctxt->lock_prefix)
  1230. rc = segmented_cmpxchg(ctxt,
  1231. ctxt->dst.addr.mem,
  1232. &ctxt->dst.orig_val,
  1233. &ctxt->dst.val,
  1234. ctxt->dst.bytes);
  1235. else
  1236. rc = segmented_write(ctxt,
  1237. ctxt->dst.addr.mem,
  1238. &ctxt->dst.val,
  1239. ctxt->dst.bytes);
  1240. if (rc != X86EMUL_CONTINUE)
  1241. return rc;
  1242. break;
  1243. case OP_XMM:
  1244. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1245. break;
  1246. case OP_NONE:
  1247. /* no writeback */
  1248. break;
  1249. default:
  1250. break;
  1251. }
  1252. return X86EMUL_CONTINUE;
  1253. }
  1254. static int em_push(struct x86_emulate_ctxt *ctxt)
  1255. {
  1256. struct segmented_address addr;
  1257. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
  1258. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1259. addr.seg = VCPU_SREG_SS;
  1260. /* Disable writeback. */
  1261. ctxt->dst.type = OP_NONE;
  1262. return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
  1263. }
  1264. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1265. void *dest, int len)
  1266. {
  1267. int rc;
  1268. struct segmented_address addr;
  1269. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1270. addr.seg = VCPU_SREG_SS;
  1271. rc = segmented_read(ctxt, addr, dest, len);
  1272. if (rc != X86EMUL_CONTINUE)
  1273. return rc;
  1274. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
  1275. return rc;
  1276. }
  1277. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1278. {
  1279. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1280. }
  1281. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1282. void *dest, int len)
  1283. {
  1284. int rc;
  1285. unsigned long val, change_mask;
  1286. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1287. int cpl = ctxt->ops->cpl(ctxt);
  1288. rc = emulate_pop(ctxt, &val, len);
  1289. if (rc != X86EMUL_CONTINUE)
  1290. return rc;
  1291. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1292. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1293. switch(ctxt->mode) {
  1294. case X86EMUL_MODE_PROT64:
  1295. case X86EMUL_MODE_PROT32:
  1296. case X86EMUL_MODE_PROT16:
  1297. if (cpl == 0)
  1298. change_mask |= EFLG_IOPL;
  1299. if (cpl <= iopl)
  1300. change_mask |= EFLG_IF;
  1301. break;
  1302. case X86EMUL_MODE_VM86:
  1303. if (iopl < 3)
  1304. return emulate_gp(ctxt, 0);
  1305. change_mask |= EFLG_IF;
  1306. break;
  1307. default: /* real mode */
  1308. change_mask |= (EFLG_IOPL | EFLG_IF);
  1309. break;
  1310. }
  1311. *(unsigned long *)dest =
  1312. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1313. return rc;
  1314. }
  1315. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1316. {
  1317. ctxt->dst.type = OP_REG;
  1318. ctxt->dst.addr.reg = &ctxt->eflags;
  1319. ctxt->dst.bytes = ctxt->op_bytes;
  1320. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1321. }
  1322. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1323. {
  1324. int seg = ctxt->src2.val;
  1325. ctxt->src.val = get_segment_selector(ctxt, seg);
  1326. return em_push(ctxt);
  1327. }
  1328. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1329. {
  1330. int seg = ctxt->src2.val;
  1331. unsigned long selector;
  1332. int rc;
  1333. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1334. if (rc != X86EMUL_CONTINUE)
  1335. return rc;
  1336. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1337. return rc;
  1338. }
  1339. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1340. {
  1341. unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
  1342. int rc = X86EMUL_CONTINUE;
  1343. int reg = VCPU_REGS_RAX;
  1344. while (reg <= VCPU_REGS_RDI) {
  1345. (reg == VCPU_REGS_RSP) ?
  1346. (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
  1347. rc = em_push(ctxt);
  1348. if (rc != X86EMUL_CONTINUE)
  1349. return rc;
  1350. ++reg;
  1351. }
  1352. return rc;
  1353. }
  1354. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1355. {
  1356. ctxt->src.val = (unsigned long)ctxt->eflags;
  1357. return em_push(ctxt);
  1358. }
  1359. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1360. {
  1361. int rc = X86EMUL_CONTINUE;
  1362. int reg = VCPU_REGS_RDI;
  1363. while (reg >= VCPU_REGS_RAX) {
  1364. if (reg == VCPU_REGS_RSP) {
  1365. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
  1366. ctxt->op_bytes);
  1367. --reg;
  1368. }
  1369. rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
  1370. if (rc != X86EMUL_CONTINUE)
  1371. break;
  1372. --reg;
  1373. }
  1374. return rc;
  1375. }
  1376. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1377. {
  1378. struct x86_emulate_ops *ops = ctxt->ops;
  1379. int rc;
  1380. struct desc_ptr dt;
  1381. gva_t cs_addr;
  1382. gva_t eip_addr;
  1383. u16 cs, eip;
  1384. /* TODO: Add limit checks */
  1385. ctxt->src.val = ctxt->eflags;
  1386. rc = em_push(ctxt);
  1387. if (rc != X86EMUL_CONTINUE)
  1388. return rc;
  1389. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1390. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1391. rc = em_push(ctxt);
  1392. if (rc != X86EMUL_CONTINUE)
  1393. return rc;
  1394. ctxt->src.val = ctxt->_eip;
  1395. rc = em_push(ctxt);
  1396. if (rc != X86EMUL_CONTINUE)
  1397. return rc;
  1398. ops->get_idt(ctxt, &dt);
  1399. eip_addr = dt.address + (irq << 2);
  1400. cs_addr = dt.address + (irq << 2) + 2;
  1401. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1402. if (rc != X86EMUL_CONTINUE)
  1403. return rc;
  1404. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1405. if (rc != X86EMUL_CONTINUE)
  1406. return rc;
  1407. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1408. if (rc != X86EMUL_CONTINUE)
  1409. return rc;
  1410. ctxt->_eip = eip;
  1411. return rc;
  1412. }
  1413. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1414. {
  1415. switch(ctxt->mode) {
  1416. case X86EMUL_MODE_REAL:
  1417. return emulate_int_real(ctxt, irq);
  1418. case X86EMUL_MODE_VM86:
  1419. case X86EMUL_MODE_PROT16:
  1420. case X86EMUL_MODE_PROT32:
  1421. case X86EMUL_MODE_PROT64:
  1422. default:
  1423. /* Protected mode interrupts unimplemented yet */
  1424. return X86EMUL_UNHANDLEABLE;
  1425. }
  1426. }
  1427. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1428. {
  1429. int rc = X86EMUL_CONTINUE;
  1430. unsigned long temp_eip = 0;
  1431. unsigned long temp_eflags = 0;
  1432. unsigned long cs = 0;
  1433. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1434. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1435. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1436. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1437. /* TODO: Add stack limit check */
  1438. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1439. if (rc != X86EMUL_CONTINUE)
  1440. return rc;
  1441. if (temp_eip & ~0xffff)
  1442. return emulate_gp(ctxt, 0);
  1443. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1444. if (rc != X86EMUL_CONTINUE)
  1445. return rc;
  1446. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1447. if (rc != X86EMUL_CONTINUE)
  1448. return rc;
  1449. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1450. if (rc != X86EMUL_CONTINUE)
  1451. return rc;
  1452. ctxt->_eip = temp_eip;
  1453. if (ctxt->op_bytes == 4)
  1454. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1455. else if (ctxt->op_bytes == 2) {
  1456. ctxt->eflags &= ~0xffff;
  1457. ctxt->eflags |= temp_eflags;
  1458. }
  1459. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1460. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1461. return rc;
  1462. }
  1463. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1464. {
  1465. switch(ctxt->mode) {
  1466. case X86EMUL_MODE_REAL:
  1467. return emulate_iret_real(ctxt);
  1468. case X86EMUL_MODE_VM86:
  1469. case X86EMUL_MODE_PROT16:
  1470. case X86EMUL_MODE_PROT32:
  1471. case X86EMUL_MODE_PROT64:
  1472. default:
  1473. /* iret from protected mode unimplemented yet */
  1474. return X86EMUL_UNHANDLEABLE;
  1475. }
  1476. }
  1477. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1478. {
  1479. int rc;
  1480. unsigned short sel;
  1481. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1482. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1483. if (rc != X86EMUL_CONTINUE)
  1484. return rc;
  1485. ctxt->_eip = 0;
  1486. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1487. return X86EMUL_CONTINUE;
  1488. }
  1489. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1490. {
  1491. switch (ctxt->modrm_reg) {
  1492. case 0: /* rol */
  1493. emulate_2op_SrcB(ctxt, "rol");
  1494. break;
  1495. case 1: /* ror */
  1496. emulate_2op_SrcB(ctxt, "ror");
  1497. break;
  1498. case 2: /* rcl */
  1499. emulate_2op_SrcB(ctxt, "rcl");
  1500. break;
  1501. case 3: /* rcr */
  1502. emulate_2op_SrcB(ctxt, "rcr");
  1503. break;
  1504. case 4: /* sal/shl */
  1505. case 6: /* sal/shl */
  1506. emulate_2op_SrcB(ctxt, "sal");
  1507. break;
  1508. case 5: /* shr */
  1509. emulate_2op_SrcB(ctxt, "shr");
  1510. break;
  1511. case 7: /* sar */
  1512. emulate_2op_SrcB(ctxt, "sar");
  1513. break;
  1514. }
  1515. return X86EMUL_CONTINUE;
  1516. }
  1517. static int em_not(struct x86_emulate_ctxt *ctxt)
  1518. {
  1519. ctxt->dst.val = ~ctxt->dst.val;
  1520. return X86EMUL_CONTINUE;
  1521. }
  1522. static int em_neg(struct x86_emulate_ctxt *ctxt)
  1523. {
  1524. emulate_1op(ctxt, "neg");
  1525. return X86EMUL_CONTINUE;
  1526. }
  1527. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1528. {
  1529. u8 ex = 0;
  1530. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1531. return X86EMUL_CONTINUE;
  1532. }
  1533. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1534. {
  1535. u8 ex = 0;
  1536. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1537. return X86EMUL_CONTINUE;
  1538. }
  1539. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1540. {
  1541. u8 de = 0;
  1542. emulate_1op_rax_rdx(ctxt, "div", de);
  1543. if (de)
  1544. return emulate_de(ctxt);
  1545. return X86EMUL_CONTINUE;
  1546. }
  1547. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1548. {
  1549. u8 de = 0;
  1550. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1551. if (de)
  1552. return emulate_de(ctxt);
  1553. return X86EMUL_CONTINUE;
  1554. }
  1555. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1556. {
  1557. int rc = X86EMUL_CONTINUE;
  1558. switch (ctxt->modrm_reg) {
  1559. case 0: /* inc */
  1560. emulate_1op(ctxt, "inc");
  1561. break;
  1562. case 1: /* dec */
  1563. emulate_1op(ctxt, "dec");
  1564. break;
  1565. case 2: /* call near abs */ {
  1566. long int old_eip;
  1567. old_eip = ctxt->_eip;
  1568. ctxt->_eip = ctxt->src.val;
  1569. ctxt->src.val = old_eip;
  1570. rc = em_push(ctxt);
  1571. break;
  1572. }
  1573. case 4: /* jmp abs */
  1574. ctxt->_eip = ctxt->src.val;
  1575. break;
  1576. case 5: /* jmp far */
  1577. rc = em_jmp_far(ctxt);
  1578. break;
  1579. case 6: /* push */
  1580. rc = em_push(ctxt);
  1581. break;
  1582. }
  1583. return rc;
  1584. }
  1585. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1586. {
  1587. u64 old = ctxt->dst.orig_val64;
  1588. if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
  1589. ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
  1590. ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1591. ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1592. ctxt->eflags &= ~EFLG_ZF;
  1593. } else {
  1594. ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
  1595. (u32) ctxt->regs[VCPU_REGS_RBX];
  1596. ctxt->eflags |= EFLG_ZF;
  1597. }
  1598. return X86EMUL_CONTINUE;
  1599. }
  1600. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1601. {
  1602. ctxt->dst.type = OP_REG;
  1603. ctxt->dst.addr.reg = &ctxt->_eip;
  1604. ctxt->dst.bytes = ctxt->op_bytes;
  1605. return em_pop(ctxt);
  1606. }
  1607. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1608. {
  1609. int rc;
  1610. unsigned long cs;
  1611. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1612. if (rc != X86EMUL_CONTINUE)
  1613. return rc;
  1614. if (ctxt->op_bytes == 4)
  1615. ctxt->_eip = (u32)ctxt->_eip;
  1616. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1617. if (rc != X86EMUL_CONTINUE)
  1618. return rc;
  1619. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1620. return rc;
  1621. }
  1622. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1623. {
  1624. /* Save real source value, then compare EAX against destination. */
  1625. ctxt->src.orig_val = ctxt->src.val;
  1626. ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
  1627. emulate_2op_SrcV(ctxt, "cmp");
  1628. if (ctxt->eflags & EFLG_ZF) {
  1629. /* Success: write back to memory. */
  1630. ctxt->dst.val = ctxt->src.orig_val;
  1631. } else {
  1632. /* Failure: write the value we saw to EAX. */
  1633. ctxt->dst.type = OP_REG;
  1634. ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
  1635. }
  1636. return X86EMUL_CONTINUE;
  1637. }
  1638. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1639. {
  1640. int seg = ctxt->src2.val;
  1641. unsigned short sel;
  1642. int rc;
  1643. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1644. rc = load_segment_descriptor(ctxt, sel, seg);
  1645. if (rc != X86EMUL_CONTINUE)
  1646. return rc;
  1647. ctxt->dst.val = ctxt->src.val;
  1648. return rc;
  1649. }
  1650. static void
  1651. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1652. struct desc_struct *cs, struct desc_struct *ss)
  1653. {
  1654. u16 selector;
  1655. memset(cs, 0, sizeof(struct desc_struct));
  1656. ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
  1657. memset(ss, 0, sizeof(struct desc_struct));
  1658. cs->l = 0; /* will be adjusted later */
  1659. set_desc_base(cs, 0); /* flat segment */
  1660. cs->g = 1; /* 4kb granularity */
  1661. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1662. cs->type = 0x0b; /* Read, Execute, Accessed */
  1663. cs->s = 1;
  1664. cs->dpl = 0; /* will be adjusted later */
  1665. cs->p = 1;
  1666. cs->d = 1;
  1667. set_desc_base(ss, 0); /* flat segment */
  1668. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1669. ss->g = 1; /* 4kb granularity */
  1670. ss->s = 1;
  1671. ss->type = 0x03; /* Read/Write, Accessed */
  1672. ss->d = 1; /* 32bit stack segment */
  1673. ss->dpl = 0;
  1674. ss->p = 1;
  1675. }
  1676. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1677. {
  1678. u32 eax, ebx, ecx, edx;
  1679. eax = ecx = 0;
  1680. return ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx)
  1681. && ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1682. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1683. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1684. }
  1685. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1686. {
  1687. struct x86_emulate_ops *ops = ctxt->ops;
  1688. u32 eax, ebx, ecx, edx;
  1689. /*
  1690. * syscall should always be enabled in longmode - so only become
  1691. * vendor specific (cpuid) if other modes are active...
  1692. */
  1693. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1694. return true;
  1695. eax = 0x00000000;
  1696. ecx = 0x00000000;
  1697. if (ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx)) {
  1698. /*
  1699. * Intel ("GenuineIntel")
  1700. * remark: Intel CPUs only support "syscall" in 64bit
  1701. * longmode. Also an 64bit guest with a
  1702. * 32bit compat-app running will #UD !! While this
  1703. * behaviour can be fixed (by emulating) into AMD
  1704. * response - CPUs of AMD can't behave like Intel.
  1705. */
  1706. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  1707. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  1708. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  1709. return false;
  1710. /* AMD ("AuthenticAMD") */
  1711. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  1712. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  1713. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  1714. return true;
  1715. /* AMD ("AMDisbetter!") */
  1716. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  1717. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  1718. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  1719. return true;
  1720. }
  1721. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  1722. return false;
  1723. }
  1724. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1725. {
  1726. struct x86_emulate_ops *ops = ctxt->ops;
  1727. struct desc_struct cs, ss;
  1728. u64 msr_data;
  1729. u16 cs_sel, ss_sel;
  1730. u64 efer = 0;
  1731. /* syscall is not available in real mode */
  1732. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1733. ctxt->mode == X86EMUL_MODE_VM86)
  1734. return emulate_ud(ctxt);
  1735. if (!(em_syscall_is_enabled(ctxt)))
  1736. return emulate_ud(ctxt);
  1737. ops->get_msr(ctxt, MSR_EFER, &efer);
  1738. setup_syscalls_segments(ctxt, &cs, &ss);
  1739. if (!(efer & EFER_SCE))
  1740. return emulate_ud(ctxt);
  1741. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1742. msr_data >>= 32;
  1743. cs_sel = (u16)(msr_data & 0xfffc);
  1744. ss_sel = (u16)(msr_data + 8);
  1745. if (efer & EFER_LMA) {
  1746. cs.d = 0;
  1747. cs.l = 1;
  1748. }
  1749. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1750. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1751. ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
  1752. if (efer & EFER_LMA) {
  1753. #ifdef CONFIG_X86_64
  1754. ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1755. ops->get_msr(ctxt,
  1756. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1757. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1758. ctxt->_eip = msr_data;
  1759. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1760. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1761. #endif
  1762. } else {
  1763. /* legacy mode */
  1764. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1765. ctxt->_eip = (u32)msr_data;
  1766. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1767. }
  1768. return X86EMUL_CONTINUE;
  1769. }
  1770. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1771. {
  1772. struct x86_emulate_ops *ops = ctxt->ops;
  1773. struct desc_struct cs, ss;
  1774. u64 msr_data;
  1775. u16 cs_sel, ss_sel;
  1776. u64 efer = 0;
  1777. ops->get_msr(ctxt, MSR_EFER, &efer);
  1778. /* inject #GP if in real mode */
  1779. if (ctxt->mode == X86EMUL_MODE_REAL)
  1780. return emulate_gp(ctxt, 0);
  1781. /*
  1782. * Not recognized on AMD in compat mode (but is recognized in legacy
  1783. * mode).
  1784. */
  1785. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  1786. && !vendor_intel(ctxt))
  1787. return emulate_ud(ctxt);
  1788. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1789. * Therefore, we inject an #UD.
  1790. */
  1791. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1792. return emulate_ud(ctxt);
  1793. setup_syscalls_segments(ctxt, &cs, &ss);
  1794. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1795. switch (ctxt->mode) {
  1796. case X86EMUL_MODE_PROT32:
  1797. if ((msr_data & 0xfffc) == 0x0)
  1798. return emulate_gp(ctxt, 0);
  1799. break;
  1800. case X86EMUL_MODE_PROT64:
  1801. if (msr_data == 0x0)
  1802. return emulate_gp(ctxt, 0);
  1803. break;
  1804. }
  1805. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1806. cs_sel = (u16)msr_data;
  1807. cs_sel &= ~SELECTOR_RPL_MASK;
  1808. ss_sel = cs_sel + 8;
  1809. ss_sel &= ~SELECTOR_RPL_MASK;
  1810. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1811. cs.d = 0;
  1812. cs.l = 1;
  1813. }
  1814. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1815. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1816. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1817. ctxt->_eip = msr_data;
  1818. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1819. ctxt->regs[VCPU_REGS_RSP] = msr_data;
  1820. return X86EMUL_CONTINUE;
  1821. }
  1822. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1823. {
  1824. struct x86_emulate_ops *ops = ctxt->ops;
  1825. struct desc_struct cs, ss;
  1826. u64 msr_data;
  1827. int usermode;
  1828. u16 cs_sel = 0, ss_sel = 0;
  1829. /* inject #GP if in real mode or Virtual 8086 mode */
  1830. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1831. ctxt->mode == X86EMUL_MODE_VM86)
  1832. return emulate_gp(ctxt, 0);
  1833. setup_syscalls_segments(ctxt, &cs, &ss);
  1834. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1835. usermode = X86EMUL_MODE_PROT64;
  1836. else
  1837. usermode = X86EMUL_MODE_PROT32;
  1838. cs.dpl = 3;
  1839. ss.dpl = 3;
  1840. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1841. switch (usermode) {
  1842. case X86EMUL_MODE_PROT32:
  1843. cs_sel = (u16)(msr_data + 16);
  1844. if ((msr_data & 0xfffc) == 0x0)
  1845. return emulate_gp(ctxt, 0);
  1846. ss_sel = (u16)(msr_data + 24);
  1847. break;
  1848. case X86EMUL_MODE_PROT64:
  1849. cs_sel = (u16)(msr_data + 32);
  1850. if (msr_data == 0x0)
  1851. return emulate_gp(ctxt, 0);
  1852. ss_sel = cs_sel + 8;
  1853. cs.d = 0;
  1854. cs.l = 1;
  1855. break;
  1856. }
  1857. cs_sel |= SELECTOR_RPL_MASK;
  1858. ss_sel |= SELECTOR_RPL_MASK;
  1859. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1860. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1861. ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
  1862. ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
  1863. return X86EMUL_CONTINUE;
  1864. }
  1865. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1866. {
  1867. int iopl;
  1868. if (ctxt->mode == X86EMUL_MODE_REAL)
  1869. return false;
  1870. if (ctxt->mode == X86EMUL_MODE_VM86)
  1871. return true;
  1872. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1873. return ctxt->ops->cpl(ctxt) > iopl;
  1874. }
  1875. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1876. u16 port, u16 len)
  1877. {
  1878. struct x86_emulate_ops *ops = ctxt->ops;
  1879. struct desc_struct tr_seg;
  1880. u32 base3;
  1881. int r;
  1882. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1883. unsigned mask = (1 << len) - 1;
  1884. unsigned long base;
  1885. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  1886. if (!tr_seg.p)
  1887. return false;
  1888. if (desc_limit_scaled(&tr_seg) < 103)
  1889. return false;
  1890. base = get_desc_base(&tr_seg);
  1891. #ifdef CONFIG_X86_64
  1892. base |= ((u64)base3) << 32;
  1893. #endif
  1894. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1895. if (r != X86EMUL_CONTINUE)
  1896. return false;
  1897. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1898. return false;
  1899. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1900. if (r != X86EMUL_CONTINUE)
  1901. return false;
  1902. if ((perm >> bit_idx) & mask)
  1903. return false;
  1904. return true;
  1905. }
  1906. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1907. u16 port, u16 len)
  1908. {
  1909. if (ctxt->perm_ok)
  1910. return true;
  1911. if (emulator_bad_iopl(ctxt))
  1912. if (!emulator_io_port_access_allowed(ctxt, port, len))
  1913. return false;
  1914. ctxt->perm_ok = true;
  1915. return true;
  1916. }
  1917. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1918. struct tss_segment_16 *tss)
  1919. {
  1920. tss->ip = ctxt->_eip;
  1921. tss->flag = ctxt->eflags;
  1922. tss->ax = ctxt->regs[VCPU_REGS_RAX];
  1923. tss->cx = ctxt->regs[VCPU_REGS_RCX];
  1924. tss->dx = ctxt->regs[VCPU_REGS_RDX];
  1925. tss->bx = ctxt->regs[VCPU_REGS_RBX];
  1926. tss->sp = ctxt->regs[VCPU_REGS_RSP];
  1927. tss->bp = ctxt->regs[VCPU_REGS_RBP];
  1928. tss->si = ctxt->regs[VCPU_REGS_RSI];
  1929. tss->di = ctxt->regs[VCPU_REGS_RDI];
  1930. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1931. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1932. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1933. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1934. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1935. }
  1936. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1937. struct tss_segment_16 *tss)
  1938. {
  1939. int ret;
  1940. ctxt->_eip = tss->ip;
  1941. ctxt->eflags = tss->flag | 2;
  1942. ctxt->regs[VCPU_REGS_RAX] = tss->ax;
  1943. ctxt->regs[VCPU_REGS_RCX] = tss->cx;
  1944. ctxt->regs[VCPU_REGS_RDX] = tss->dx;
  1945. ctxt->regs[VCPU_REGS_RBX] = tss->bx;
  1946. ctxt->regs[VCPU_REGS_RSP] = tss->sp;
  1947. ctxt->regs[VCPU_REGS_RBP] = tss->bp;
  1948. ctxt->regs[VCPU_REGS_RSI] = tss->si;
  1949. ctxt->regs[VCPU_REGS_RDI] = tss->di;
  1950. /*
  1951. * SDM says that segment selectors are loaded before segment
  1952. * descriptors
  1953. */
  1954. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1955. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1956. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1957. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1958. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1959. /*
  1960. * Now load segment descriptors. If fault happenes at this stage
  1961. * it is handled in a context of new task
  1962. */
  1963. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1964. if (ret != X86EMUL_CONTINUE)
  1965. return ret;
  1966. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1967. if (ret != X86EMUL_CONTINUE)
  1968. return ret;
  1969. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1970. if (ret != X86EMUL_CONTINUE)
  1971. return ret;
  1972. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1973. if (ret != X86EMUL_CONTINUE)
  1974. return ret;
  1975. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  1976. if (ret != X86EMUL_CONTINUE)
  1977. return ret;
  1978. return X86EMUL_CONTINUE;
  1979. }
  1980. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1981. u16 tss_selector, u16 old_tss_sel,
  1982. ulong old_tss_base, struct desc_struct *new_desc)
  1983. {
  1984. struct x86_emulate_ops *ops = ctxt->ops;
  1985. struct tss_segment_16 tss_seg;
  1986. int ret;
  1987. u32 new_tss_base = get_desc_base(new_desc);
  1988. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1989. &ctxt->exception);
  1990. if (ret != X86EMUL_CONTINUE)
  1991. /* FIXME: need to provide precise fault address */
  1992. return ret;
  1993. save_state_to_tss16(ctxt, &tss_seg);
  1994. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1995. &ctxt->exception);
  1996. if (ret != X86EMUL_CONTINUE)
  1997. /* FIXME: need to provide precise fault address */
  1998. return ret;
  1999. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2000. &ctxt->exception);
  2001. if (ret != X86EMUL_CONTINUE)
  2002. /* FIXME: need to provide precise fault address */
  2003. return ret;
  2004. if (old_tss_sel != 0xffff) {
  2005. tss_seg.prev_task_link = old_tss_sel;
  2006. ret = ops->write_std(ctxt, new_tss_base,
  2007. &tss_seg.prev_task_link,
  2008. sizeof tss_seg.prev_task_link,
  2009. &ctxt->exception);
  2010. if (ret != X86EMUL_CONTINUE)
  2011. /* FIXME: need to provide precise fault address */
  2012. return ret;
  2013. }
  2014. return load_state_from_tss16(ctxt, &tss_seg);
  2015. }
  2016. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2017. struct tss_segment_32 *tss)
  2018. {
  2019. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  2020. tss->eip = ctxt->_eip;
  2021. tss->eflags = ctxt->eflags;
  2022. tss->eax = ctxt->regs[VCPU_REGS_RAX];
  2023. tss->ecx = ctxt->regs[VCPU_REGS_RCX];
  2024. tss->edx = ctxt->regs[VCPU_REGS_RDX];
  2025. tss->ebx = ctxt->regs[VCPU_REGS_RBX];
  2026. tss->esp = ctxt->regs[VCPU_REGS_RSP];
  2027. tss->ebp = ctxt->regs[VCPU_REGS_RBP];
  2028. tss->esi = ctxt->regs[VCPU_REGS_RSI];
  2029. tss->edi = ctxt->regs[VCPU_REGS_RDI];
  2030. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2031. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2032. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2033. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2034. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2035. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2036. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2037. }
  2038. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2039. struct tss_segment_32 *tss)
  2040. {
  2041. int ret;
  2042. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2043. return emulate_gp(ctxt, 0);
  2044. ctxt->_eip = tss->eip;
  2045. ctxt->eflags = tss->eflags | 2;
  2046. ctxt->regs[VCPU_REGS_RAX] = tss->eax;
  2047. ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
  2048. ctxt->regs[VCPU_REGS_RDX] = tss->edx;
  2049. ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
  2050. ctxt->regs[VCPU_REGS_RSP] = tss->esp;
  2051. ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
  2052. ctxt->regs[VCPU_REGS_RSI] = tss->esi;
  2053. ctxt->regs[VCPU_REGS_RDI] = tss->edi;
  2054. /*
  2055. * SDM says that segment selectors are loaded before segment
  2056. * descriptors
  2057. */
  2058. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2059. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2060. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2061. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2062. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2063. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2064. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2065. /*
  2066. * Now load segment descriptors. If fault happenes at this stage
  2067. * it is handled in a context of new task
  2068. */
  2069. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2070. if (ret != X86EMUL_CONTINUE)
  2071. return ret;
  2072. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2073. if (ret != X86EMUL_CONTINUE)
  2074. return ret;
  2075. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2076. if (ret != X86EMUL_CONTINUE)
  2077. return ret;
  2078. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2079. if (ret != X86EMUL_CONTINUE)
  2080. return ret;
  2081. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2082. if (ret != X86EMUL_CONTINUE)
  2083. return ret;
  2084. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2085. if (ret != X86EMUL_CONTINUE)
  2086. return ret;
  2087. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2088. if (ret != X86EMUL_CONTINUE)
  2089. return ret;
  2090. return X86EMUL_CONTINUE;
  2091. }
  2092. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2093. u16 tss_selector, u16 old_tss_sel,
  2094. ulong old_tss_base, struct desc_struct *new_desc)
  2095. {
  2096. struct x86_emulate_ops *ops = ctxt->ops;
  2097. struct tss_segment_32 tss_seg;
  2098. int ret;
  2099. u32 new_tss_base = get_desc_base(new_desc);
  2100. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2101. &ctxt->exception);
  2102. if (ret != X86EMUL_CONTINUE)
  2103. /* FIXME: need to provide precise fault address */
  2104. return ret;
  2105. save_state_to_tss32(ctxt, &tss_seg);
  2106. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2107. &ctxt->exception);
  2108. if (ret != X86EMUL_CONTINUE)
  2109. /* FIXME: need to provide precise fault address */
  2110. return ret;
  2111. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2112. &ctxt->exception);
  2113. if (ret != X86EMUL_CONTINUE)
  2114. /* FIXME: need to provide precise fault address */
  2115. return ret;
  2116. if (old_tss_sel != 0xffff) {
  2117. tss_seg.prev_task_link = old_tss_sel;
  2118. ret = ops->write_std(ctxt, new_tss_base,
  2119. &tss_seg.prev_task_link,
  2120. sizeof tss_seg.prev_task_link,
  2121. &ctxt->exception);
  2122. if (ret != X86EMUL_CONTINUE)
  2123. /* FIXME: need to provide precise fault address */
  2124. return ret;
  2125. }
  2126. return load_state_from_tss32(ctxt, &tss_seg);
  2127. }
  2128. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2129. u16 tss_selector, int idt_index, int reason,
  2130. bool has_error_code, u32 error_code)
  2131. {
  2132. struct x86_emulate_ops *ops = ctxt->ops;
  2133. struct desc_struct curr_tss_desc, next_tss_desc;
  2134. int ret;
  2135. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2136. ulong old_tss_base =
  2137. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2138. u32 desc_limit;
  2139. /* FIXME: old_tss_base == ~0 ? */
  2140. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2141. if (ret != X86EMUL_CONTINUE)
  2142. return ret;
  2143. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2144. if (ret != X86EMUL_CONTINUE)
  2145. return ret;
  2146. /* FIXME: check that next_tss_desc is tss */
  2147. /*
  2148. * Check privileges. The three cases are task switch caused by...
  2149. *
  2150. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2151. * 2. Exception/IRQ/iret: No check is performed
  2152. * 3. jmp/call to TSS: Check agains DPL of the TSS
  2153. */
  2154. if (reason == TASK_SWITCH_GATE) {
  2155. if (idt_index != -1) {
  2156. /* Software interrupts */
  2157. struct desc_struct task_gate_desc;
  2158. int dpl;
  2159. ret = read_interrupt_descriptor(ctxt, idt_index,
  2160. &task_gate_desc);
  2161. if (ret != X86EMUL_CONTINUE)
  2162. return ret;
  2163. dpl = task_gate_desc.dpl;
  2164. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2165. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2166. }
  2167. } else if (reason != TASK_SWITCH_IRET) {
  2168. int dpl = next_tss_desc.dpl;
  2169. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2170. return emulate_gp(ctxt, tss_selector);
  2171. }
  2172. desc_limit = desc_limit_scaled(&next_tss_desc);
  2173. if (!next_tss_desc.p ||
  2174. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2175. desc_limit < 0x2b)) {
  2176. emulate_ts(ctxt, tss_selector & 0xfffc);
  2177. return X86EMUL_PROPAGATE_FAULT;
  2178. }
  2179. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2180. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2181. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2182. }
  2183. if (reason == TASK_SWITCH_IRET)
  2184. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2185. /* set back link to prev task only if NT bit is set in eflags
  2186. note that old_tss_sel is not used afetr this point */
  2187. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2188. old_tss_sel = 0xffff;
  2189. if (next_tss_desc.type & 8)
  2190. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2191. old_tss_base, &next_tss_desc);
  2192. else
  2193. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2194. old_tss_base, &next_tss_desc);
  2195. if (ret != X86EMUL_CONTINUE)
  2196. return ret;
  2197. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2198. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2199. if (reason != TASK_SWITCH_IRET) {
  2200. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2201. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2202. }
  2203. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2204. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2205. if (has_error_code) {
  2206. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2207. ctxt->lock_prefix = 0;
  2208. ctxt->src.val = (unsigned long) error_code;
  2209. ret = em_push(ctxt);
  2210. }
  2211. return ret;
  2212. }
  2213. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2214. u16 tss_selector, int idt_index, int reason,
  2215. bool has_error_code, u32 error_code)
  2216. {
  2217. int rc;
  2218. ctxt->_eip = ctxt->eip;
  2219. ctxt->dst.type = OP_NONE;
  2220. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2221. has_error_code, error_code);
  2222. if (rc == X86EMUL_CONTINUE)
  2223. ctxt->eip = ctxt->_eip;
  2224. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2225. }
  2226. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2227. int reg, struct operand *op)
  2228. {
  2229. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2230. register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
  2231. op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
  2232. op->addr.mem.seg = seg;
  2233. }
  2234. static int em_das(struct x86_emulate_ctxt *ctxt)
  2235. {
  2236. u8 al, old_al;
  2237. bool af, cf, old_cf;
  2238. cf = ctxt->eflags & X86_EFLAGS_CF;
  2239. al = ctxt->dst.val;
  2240. old_al = al;
  2241. old_cf = cf;
  2242. cf = false;
  2243. af = ctxt->eflags & X86_EFLAGS_AF;
  2244. if ((al & 0x0f) > 9 || af) {
  2245. al -= 6;
  2246. cf = old_cf | (al >= 250);
  2247. af = true;
  2248. } else {
  2249. af = false;
  2250. }
  2251. if (old_al > 0x99 || old_cf) {
  2252. al -= 0x60;
  2253. cf = true;
  2254. }
  2255. ctxt->dst.val = al;
  2256. /* Set PF, ZF, SF */
  2257. ctxt->src.type = OP_IMM;
  2258. ctxt->src.val = 0;
  2259. ctxt->src.bytes = 1;
  2260. emulate_2op_SrcV(ctxt, "or");
  2261. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2262. if (cf)
  2263. ctxt->eflags |= X86_EFLAGS_CF;
  2264. if (af)
  2265. ctxt->eflags |= X86_EFLAGS_AF;
  2266. return X86EMUL_CONTINUE;
  2267. }
  2268. static int em_call(struct x86_emulate_ctxt *ctxt)
  2269. {
  2270. long rel = ctxt->src.val;
  2271. ctxt->src.val = (unsigned long)ctxt->_eip;
  2272. jmp_rel(ctxt, rel);
  2273. return em_push(ctxt);
  2274. }
  2275. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2276. {
  2277. u16 sel, old_cs;
  2278. ulong old_eip;
  2279. int rc;
  2280. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2281. old_eip = ctxt->_eip;
  2282. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2283. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2284. return X86EMUL_CONTINUE;
  2285. ctxt->_eip = 0;
  2286. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2287. ctxt->src.val = old_cs;
  2288. rc = em_push(ctxt);
  2289. if (rc != X86EMUL_CONTINUE)
  2290. return rc;
  2291. ctxt->src.val = old_eip;
  2292. return em_push(ctxt);
  2293. }
  2294. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2295. {
  2296. int rc;
  2297. ctxt->dst.type = OP_REG;
  2298. ctxt->dst.addr.reg = &ctxt->_eip;
  2299. ctxt->dst.bytes = ctxt->op_bytes;
  2300. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2301. if (rc != X86EMUL_CONTINUE)
  2302. return rc;
  2303. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
  2304. return X86EMUL_CONTINUE;
  2305. }
  2306. static int em_add(struct x86_emulate_ctxt *ctxt)
  2307. {
  2308. emulate_2op_SrcV(ctxt, "add");
  2309. return X86EMUL_CONTINUE;
  2310. }
  2311. static int em_or(struct x86_emulate_ctxt *ctxt)
  2312. {
  2313. emulate_2op_SrcV(ctxt, "or");
  2314. return X86EMUL_CONTINUE;
  2315. }
  2316. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2317. {
  2318. emulate_2op_SrcV(ctxt, "adc");
  2319. return X86EMUL_CONTINUE;
  2320. }
  2321. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2322. {
  2323. emulate_2op_SrcV(ctxt, "sbb");
  2324. return X86EMUL_CONTINUE;
  2325. }
  2326. static int em_and(struct x86_emulate_ctxt *ctxt)
  2327. {
  2328. emulate_2op_SrcV(ctxt, "and");
  2329. return X86EMUL_CONTINUE;
  2330. }
  2331. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2332. {
  2333. emulate_2op_SrcV(ctxt, "sub");
  2334. return X86EMUL_CONTINUE;
  2335. }
  2336. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2337. {
  2338. emulate_2op_SrcV(ctxt, "xor");
  2339. return X86EMUL_CONTINUE;
  2340. }
  2341. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2342. {
  2343. emulate_2op_SrcV(ctxt, "cmp");
  2344. /* Disable writeback. */
  2345. ctxt->dst.type = OP_NONE;
  2346. return X86EMUL_CONTINUE;
  2347. }
  2348. static int em_test(struct x86_emulate_ctxt *ctxt)
  2349. {
  2350. emulate_2op_SrcV(ctxt, "test");
  2351. /* Disable writeback. */
  2352. ctxt->dst.type = OP_NONE;
  2353. return X86EMUL_CONTINUE;
  2354. }
  2355. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2356. {
  2357. /* Write back the register source. */
  2358. ctxt->src.val = ctxt->dst.val;
  2359. write_register_operand(&ctxt->src);
  2360. /* Write back the memory destination with implicit LOCK prefix. */
  2361. ctxt->dst.val = ctxt->src.orig_val;
  2362. ctxt->lock_prefix = 1;
  2363. return X86EMUL_CONTINUE;
  2364. }
  2365. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2366. {
  2367. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2368. return X86EMUL_CONTINUE;
  2369. }
  2370. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2371. {
  2372. ctxt->dst.val = ctxt->src2.val;
  2373. return em_imul(ctxt);
  2374. }
  2375. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2376. {
  2377. ctxt->dst.type = OP_REG;
  2378. ctxt->dst.bytes = ctxt->src.bytes;
  2379. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2380. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2381. return X86EMUL_CONTINUE;
  2382. }
  2383. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2384. {
  2385. u64 tsc = 0;
  2386. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2387. ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
  2388. ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
  2389. return X86EMUL_CONTINUE;
  2390. }
  2391. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2392. {
  2393. u64 pmc;
  2394. if (ctxt->ops->read_pmc(ctxt, ctxt->regs[VCPU_REGS_RCX], &pmc))
  2395. return emulate_gp(ctxt, 0);
  2396. ctxt->regs[VCPU_REGS_RAX] = (u32)pmc;
  2397. ctxt->regs[VCPU_REGS_RDX] = pmc >> 32;
  2398. return X86EMUL_CONTINUE;
  2399. }
  2400. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2401. {
  2402. ctxt->dst.val = ctxt->src.val;
  2403. return X86EMUL_CONTINUE;
  2404. }
  2405. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2406. {
  2407. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2408. return emulate_gp(ctxt, 0);
  2409. /* Disable writeback. */
  2410. ctxt->dst.type = OP_NONE;
  2411. return X86EMUL_CONTINUE;
  2412. }
  2413. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2414. {
  2415. unsigned long val;
  2416. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2417. val = ctxt->src.val & ~0ULL;
  2418. else
  2419. val = ctxt->src.val & ~0U;
  2420. /* #UD condition is already handled. */
  2421. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2422. return emulate_gp(ctxt, 0);
  2423. /* Disable writeback. */
  2424. ctxt->dst.type = OP_NONE;
  2425. return X86EMUL_CONTINUE;
  2426. }
  2427. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2428. {
  2429. u64 msr_data;
  2430. msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
  2431. | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
  2432. if (ctxt->ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data))
  2433. return emulate_gp(ctxt, 0);
  2434. return X86EMUL_CONTINUE;
  2435. }
  2436. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2437. {
  2438. u64 msr_data;
  2439. if (ctxt->ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data))
  2440. return emulate_gp(ctxt, 0);
  2441. ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2442. ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2443. return X86EMUL_CONTINUE;
  2444. }
  2445. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2446. {
  2447. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2448. return emulate_ud(ctxt);
  2449. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2450. return X86EMUL_CONTINUE;
  2451. }
  2452. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2453. {
  2454. u16 sel = ctxt->src.val;
  2455. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2456. return emulate_ud(ctxt);
  2457. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2458. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2459. /* Disable writeback. */
  2460. ctxt->dst.type = OP_NONE;
  2461. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2462. }
  2463. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2464. {
  2465. memcpy(&ctxt->dst.vec_val, &ctxt->src.vec_val, ctxt->op_bytes);
  2466. return X86EMUL_CONTINUE;
  2467. }
  2468. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2469. {
  2470. int rc;
  2471. ulong linear;
  2472. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2473. if (rc == X86EMUL_CONTINUE)
  2474. ctxt->ops->invlpg(ctxt, linear);
  2475. /* Disable writeback. */
  2476. ctxt->dst.type = OP_NONE;
  2477. return X86EMUL_CONTINUE;
  2478. }
  2479. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2480. {
  2481. ulong cr0;
  2482. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2483. cr0 &= ~X86_CR0_TS;
  2484. ctxt->ops->set_cr(ctxt, 0, cr0);
  2485. return X86EMUL_CONTINUE;
  2486. }
  2487. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2488. {
  2489. int rc;
  2490. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2491. return X86EMUL_UNHANDLEABLE;
  2492. rc = ctxt->ops->fix_hypercall(ctxt);
  2493. if (rc != X86EMUL_CONTINUE)
  2494. return rc;
  2495. /* Let the processor re-execute the fixed hypercall */
  2496. ctxt->_eip = ctxt->eip;
  2497. /* Disable writeback. */
  2498. ctxt->dst.type = OP_NONE;
  2499. return X86EMUL_CONTINUE;
  2500. }
  2501. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2502. {
  2503. struct desc_ptr desc_ptr;
  2504. int rc;
  2505. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2506. &desc_ptr.size, &desc_ptr.address,
  2507. ctxt->op_bytes);
  2508. if (rc != X86EMUL_CONTINUE)
  2509. return rc;
  2510. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2511. /* Disable writeback. */
  2512. ctxt->dst.type = OP_NONE;
  2513. return X86EMUL_CONTINUE;
  2514. }
  2515. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2516. {
  2517. int rc;
  2518. rc = ctxt->ops->fix_hypercall(ctxt);
  2519. /* Disable writeback. */
  2520. ctxt->dst.type = OP_NONE;
  2521. return rc;
  2522. }
  2523. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2524. {
  2525. struct desc_ptr desc_ptr;
  2526. int rc;
  2527. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2528. &desc_ptr.size, &desc_ptr.address,
  2529. ctxt->op_bytes);
  2530. if (rc != X86EMUL_CONTINUE)
  2531. return rc;
  2532. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2533. /* Disable writeback. */
  2534. ctxt->dst.type = OP_NONE;
  2535. return X86EMUL_CONTINUE;
  2536. }
  2537. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2538. {
  2539. ctxt->dst.bytes = 2;
  2540. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2541. return X86EMUL_CONTINUE;
  2542. }
  2543. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2544. {
  2545. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2546. | (ctxt->src.val & 0x0f));
  2547. ctxt->dst.type = OP_NONE;
  2548. return X86EMUL_CONTINUE;
  2549. }
  2550. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2551. {
  2552. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  2553. if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
  2554. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2555. jmp_rel(ctxt, ctxt->src.val);
  2556. return X86EMUL_CONTINUE;
  2557. }
  2558. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2559. {
  2560. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
  2561. jmp_rel(ctxt, ctxt->src.val);
  2562. return X86EMUL_CONTINUE;
  2563. }
  2564. static int em_in(struct x86_emulate_ctxt *ctxt)
  2565. {
  2566. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2567. &ctxt->dst.val))
  2568. return X86EMUL_IO_NEEDED;
  2569. return X86EMUL_CONTINUE;
  2570. }
  2571. static int em_out(struct x86_emulate_ctxt *ctxt)
  2572. {
  2573. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2574. &ctxt->src.val, 1);
  2575. /* Disable writeback. */
  2576. ctxt->dst.type = OP_NONE;
  2577. return X86EMUL_CONTINUE;
  2578. }
  2579. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2580. {
  2581. if (emulator_bad_iopl(ctxt))
  2582. return emulate_gp(ctxt, 0);
  2583. ctxt->eflags &= ~X86_EFLAGS_IF;
  2584. return X86EMUL_CONTINUE;
  2585. }
  2586. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2587. {
  2588. if (emulator_bad_iopl(ctxt))
  2589. return emulate_gp(ctxt, 0);
  2590. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2591. ctxt->eflags |= X86_EFLAGS_IF;
  2592. return X86EMUL_CONTINUE;
  2593. }
  2594. static int em_bt(struct x86_emulate_ctxt *ctxt)
  2595. {
  2596. /* Disable writeback. */
  2597. ctxt->dst.type = OP_NONE;
  2598. /* only subword offset */
  2599. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  2600. emulate_2op_SrcV_nobyte(ctxt, "bt");
  2601. return X86EMUL_CONTINUE;
  2602. }
  2603. static int em_bts(struct x86_emulate_ctxt *ctxt)
  2604. {
  2605. emulate_2op_SrcV_nobyte(ctxt, "bts");
  2606. return X86EMUL_CONTINUE;
  2607. }
  2608. static int em_btr(struct x86_emulate_ctxt *ctxt)
  2609. {
  2610. emulate_2op_SrcV_nobyte(ctxt, "btr");
  2611. return X86EMUL_CONTINUE;
  2612. }
  2613. static int em_btc(struct x86_emulate_ctxt *ctxt)
  2614. {
  2615. emulate_2op_SrcV_nobyte(ctxt, "btc");
  2616. return X86EMUL_CONTINUE;
  2617. }
  2618. static int em_bsf(struct x86_emulate_ctxt *ctxt)
  2619. {
  2620. u8 zf;
  2621. __asm__ ("bsf %2, %0; setz %1"
  2622. : "=r"(ctxt->dst.val), "=q"(zf)
  2623. : "r"(ctxt->src.val));
  2624. ctxt->eflags &= ~X86_EFLAGS_ZF;
  2625. if (zf) {
  2626. ctxt->eflags |= X86_EFLAGS_ZF;
  2627. /* Disable writeback. */
  2628. ctxt->dst.type = OP_NONE;
  2629. }
  2630. return X86EMUL_CONTINUE;
  2631. }
  2632. static int em_bsr(struct x86_emulate_ctxt *ctxt)
  2633. {
  2634. u8 zf;
  2635. __asm__ ("bsr %2, %0; setz %1"
  2636. : "=r"(ctxt->dst.val), "=q"(zf)
  2637. : "r"(ctxt->src.val));
  2638. ctxt->eflags &= ~X86_EFLAGS_ZF;
  2639. if (zf) {
  2640. ctxt->eflags |= X86_EFLAGS_ZF;
  2641. /* Disable writeback. */
  2642. ctxt->dst.type = OP_NONE;
  2643. }
  2644. return X86EMUL_CONTINUE;
  2645. }
  2646. static bool valid_cr(int nr)
  2647. {
  2648. switch (nr) {
  2649. case 0:
  2650. case 2 ... 4:
  2651. case 8:
  2652. return true;
  2653. default:
  2654. return false;
  2655. }
  2656. }
  2657. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2658. {
  2659. if (!valid_cr(ctxt->modrm_reg))
  2660. return emulate_ud(ctxt);
  2661. return X86EMUL_CONTINUE;
  2662. }
  2663. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2664. {
  2665. u64 new_val = ctxt->src.val64;
  2666. int cr = ctxt->modrm_reg;
  2667. u64 efer = 0;
  2668. static u64 cr_reserved_bits[] = {
  2669. 0xffffffff00000000ULL,
  2670. 0, 0, 0, /* CR3 checked later */
  2671. CR4_RESERVED_BITS,
  2672. 0, 0, 0,
  2673. CR8_RESERVED_BITS,
  2674. };
  2675. if (!valid_cr(cr))
  2676. return emulate_ud(ctxt);
  2677. if (new_val & cr_reserved_bits[cr])
  2678. return emulate_gp(ctxt, 0);
  2679. switch (cr) {
  2680. case 0: {
  2681. u64 cr4;
  2682. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2683. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2684. return emulate_gp(ctxt, 0);
  2685. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2686. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2687. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2688. !(cr4 & X86_CR4_PAE))
  2689. return emulate_gp(ctxt, 0);
  2690. break;
  2691. }
  2692. case 3: {
  2693. u64 rsvd = 0;
  2694. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2695. if (efer & EFER_LMA)
  2696. rsvd = CR3_L_MODE_RESERVED_BITS;
  2697. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2698. rsvd = CR3_PAE_RESERVED_BITS;
  2699. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2700. rsvd = CR3_NONPAE_RESERVED_BITS;
  2701. if (new_val & rsvd)
  2702. return emulate_gp(ctxt, 0);
  2703. break;
  2704. }
  2705. case 4: {
  2706. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2707. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2708. return emulate_gp(ctxt, 0);
  2709. break;
  2710. }
  2711. }
  2712. return X86EMUL_CONTINUE;
  2713. }
  2714. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2715. {
  2716. unsigned long dr7;
  2717. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2718. /* Check if DR7.Global_Enable is set */
  2719. return dr7 & (1 << 13);
  2720. }
  2721. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2722. {
  2723. int dr = ctxt->modrm_reg;
  2724. u64 cr4;
  2725. if (dr > 7)
  2726. return emulate_ud(ctxt);
  2727. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2728. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2729. return emulate_ud(ctxt);
  2730. if (check_dr7_gd(ctxt))
  2731. return emulate_db(ctxt);
  2732. return X86EMUL_CONTINUE;
  2733. }
  2734. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2735. {
  2736. u64 new_val = ctxt->src.val64;
  2737. int dr = ctxt->modrm_reg;
  2738. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2739. return emulate_gp(ctxt, 0);
  2740. return check_dr_read(ctxt);
  2741. }
  2742. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2743. {
  2744. u64 efer;
  2745. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2746. if (!(efer & EFER_SVME))
  2747. return emulate_ud(ctxt);
  2748. return X86EMUL_CONTINUE;
  2749. }
  2750. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2751. {
  2752. u64 rax = ctxt->regs[VCPU_REGS_RAX];
  2753. /* Valid physical address? */
  2754. if (rax & 0xffff000000000000ULL)
  2755. return emulate_gp(ctxt, 0);
  2756. return check_svme(ctxt);
  2757. }
  2758. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2759. {
  2760. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2761. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2762. return emulate_ud(ctxt);
  2763. return X86EMUL_CONTINUE;
  2764. }
  2765. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2766. {
  2767. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2768. u64 rcx = ctxt->regs[VCPU_REGS_RCX];
  2769. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2770. (rcx > 3))
  2771. return emulate_gp(ctxt, 0);
  2772. return X86EMUL_CONTINUE;
  2773. }
  2774. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2775. {
  2776. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2777. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2778. return emulate_gp(ctxt, 0);
  2779. return X86EMUL_CONTINUE;
  2780. }
  2781. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2782. {
  2783. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  2784. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  2785. return emulate_gp(ctxt, 0);
  2786. return X86EMUL_CONTINUE;
  2787. }
  2788. #define D(_y) { .flags = (_y) }
  2789. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2790. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2791. .check_perm = (_p) }
  2792. #define N D(0)
  2793. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2794. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2795. #define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
  2796. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2797. #define II(_f, _e, _i) \
  2798. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2799. #define IIP(_f, _e, _i, _p) \
  2800. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2801. .check_perm = (_p) }
  2802. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2803. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2804. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2805. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2806. #define I2bvIP(_f, _e, _i, _p) \
  2807. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  2808. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2809. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2810. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2811. static struct opcode group7_rm1[] = {
  2812. DI(SrcNone | ModRM | Priv, monitor),
  2813. DI(SrcNone | ModRM | Priv, mwait),
  2814. N, N, N, N, N, N,
  2815. };
  2816. static struct opcode group7_rm3[] = {
  2817. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2818. II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2819. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2820. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2821. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2822. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2823. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2824. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2825. };
  2826. static struct opcode group7_rm7[] = {
  2827. N,
  2828. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2829. N, N, N, N, N, N,
  2830. };
  2831. static struct opcode group1[] = {
  2832. I(Lock, em_add),
  2833. I(Lock | PageTable, em_or),
  2834. I(Lock, em_adc),
  2835. I(Lock, em_sbb),
  2836. I(Lock | PageTable, em_and),
  2837. I(Lock, em_sub),
  2838. I(Lock, em_xor),
  2839. I(0, em_cmp),
  2840. };
  2841. static struct opcode group1A[] = {
  2842. I(DstMem | SrcNone | ModRM | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  2843. };
  2844. static struct opcode group3[] = {
  2845. I(DstMem | SrcImm | ModRM, em_test),
  2846. I(DstMem | SrcImm | ModRM, em_test),
  2847. I(DstMem | SrcNone | ModRM | Lock, em_not),
  2848. I(DstMem | SrcNone | ModRM | Lock, em_neg),
  2849. I(SrcMem | ModRM, em_mul_ex),
  2850. I(SrcMem | ModRM, em_imul_ex),
  2851. I(SrcMem | ModRM, em_div_ex),
  2852. I(SrcMem | ModRM, em_idiv_ex),
  2853. };
  2854. static struct opcode group4[] = {
  2855. I(ByteOp | DstMem | SrcNone | ModRM | Lock, em_grp45),
  2856. I(ByteOp | DstMem | SrcNone | ModRM | Lock, em_grp45),
  2857. N, N, N, N, N, N,
  2858. };
  2859. static struct opcode group5[] = {
  2860. I(DstMem | SrcNone | ModRM | Lock, em_grp45),
  2861. I(DstMem | SrcNone | ModRM | Lock, em_grp45),
  2862. I(SrcMem | ModRM | Stack, em_grp45),
  2863. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2864. I(SrcMem | ModRM | Stack, em_grp45),
  2865. I(SrcMemFAddr | ModRM | ImplicitOps, em_grp45),
  2866. I(SrcMem | ModRM | Stack, em_grp45), N,
  2867. };
  2868. static struct opcode group6[] = {
  2869. DI(ModRM | Prot, sldt),
  2870. DI(ModRM | Prot, str),
  2871. DI(ModRM | Prot | Priv, lldt),
  2872. DI(ModRM | Prot | Priv, ltr),
  2873. N, N, N, N,
  2874. };
  2875. static struct group_dual group7 = { {
  2876. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2877. DI(ModRM | Mov | DstMem | Priv, sidt),
  2878. II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
  2879. II(ModRM | SrcMem | Priv, em_lidt, lidt),
  2880. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2881. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
  2882. II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  2883. }, {
  2884. I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
  2885. EXT(0, group7_rm1),
  2886. N, EXT(0, group7_rm3),
  2887. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2888. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
  2889. } };
  2890. static struct opcode group8[] = {
  2891. N, N, N, N,
  2892. I(DstMem | SrcImmByte | ModRM, em_bt),
  2893. I(DstMem | SrcImmByte | ModRM | Lock | PageTable, em_bts),
  2894. I(DstMem | SrcImmByte | ModRM | Lock, em_btr),
  2895. I(DstMem | SrcImmByte | ModRM | Lock | PageTable, em_btc),
  2896. };
  2897. static struct group_dual group9 = { {
  2898. N, I(DstMem64 | ModRM | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  2899. }, {
  2900. N, N, N, N, N, N, N, N,
  2901. } };
  2902. static struct opcode group11[] = {
  2903. I(DstMem | SrcImm | ModRM | Mov | PageTable, em_mov),
  2904. X7(D(Undefined)),
  2905. };
  2906. static struct gprefix pfx_0f_6f_0f_7f = {
  2907. N, N, N, I(Sse, em_movdqu),
  2908. };
  2909. static struct opcode opcode_table[256] = {
  2910. /* 0x00 - 0x07 */
  2911. I6ALU(Lock, em_add),
  2912. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  2913. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  2914. /* 0x08 - 0x0F */
  2915. I6ALU(Lock | PageTable, em_or),
  2916. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  2917. N,
  2918. /* 0x10 - 0x17 */
  2919. I6ALU(Lock, em_adc),
  2920. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  2921. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  2922. /* 0x18 - 0x1F */
  2923. I6ALU(Lock, em_sbb),
  2924. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  2925. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  2926. /* 0x20 - 0x27 */
  2927. I6ALU(Lock | PageTable, em_and), N, N,
  2928. /* 0x28 - 0x2F */
  2929. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  2930. /* 0x30 - 0x37 */
  2931. I6ALU(Lock, em_xor), N, N,
  2932. /* 0x38 - 0x3F */
  2933. I6ALU(0, em_cmp), N, N,
  2934. /* 0x40 - 0x4F */
  2935. X16(D(DstReg)),
  2936. /* 0x50 - 0x57 */
  2937. X8(I(SrcReg | Stack, em_push)),
  2938. /* 0x58 - 0x5F */
  2939. X8(I(DstReg | Stack, em_pop)),
  2940. /* 0x60 - 0x67 */
  2941. I(ImplicitOps | Stack | No64, em_pusha),
  2942. I(ImplicitOps | Stack | No64, em_popa),
  2943. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2944. N, N, N, N,
  2945. /* 0x68 - 0x6F */
  2946. I(SrcImm | Mov | Stack, em_push),
  2947. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2948. I(SrcImmByte | Mov | Stack, em_push),
  2949. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2950. I2bvIP(DstDI | SrcDX | Mov | String, em_in, ins, check_perm_in), /* insb, insw/insd */
  2951. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  2952. /* 0x70 - 0x7F */
  2953. X16(D(SrcImmByte)),
  2954. /* 0x80 - 0x87 */
  2955. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2956. G(DstMem | SrcImm | ModRM | Group, group1),
  2957. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2958. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2959. I2bv(DstMem | SrcReg | ModRM, em_test),
  2960. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  2961. /* 0x88 - 0x8F */
  2962. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  2963. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2964. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  2965. D(ModRM | SrcMem | NoAccess | DstReg),
  2966. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  2967. G(0, group1A),
  2968. /* 0x90 - 0x97 */
  2969. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2970. /* 0x98 - 0x9F */
  2971. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2972. I(SrcImmFAddr | No64, em_call_far), N,
  2973. II(ImplicitOps | Stack, em_pushf, pushf),
  2974. II(ImplicitOps | Stack, em_popf, popf), N, N,
  2975. /* 0xA0 - 0xA7 */
  2976. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2977. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  2978. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2979. I2bv(SrcSI | DstDI | String, em_cmp),
  2980. /* 0xA8 - 0xAF */
  2981. I2bv(DstAcc | SrcImm, em_test),
  2982. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2983. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2984. I2bv(SrcAcc | DstDI | String, em_cmp),
  2985. /* 0xB0 - 0xB7 */
  2986. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2987. /* 0xB8 - 0xBF */
  2988. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2989. /* 0xC0 - 0xC7 */
  2990. D2bv(DstMem | SrcImmByte | ModRM),
  2991. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2992. I(ImplicitOps | Stack, em_ret),
  2993. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  2994. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  2995. G(ByteOp, group11), G(0, group11),
  2996. /* 0xC8 - 0xCF */
  2997. N, N, N, I(ImplicitOps | Stack, em_ret_far),
  2998. D(ImplicitOps), DI(SrcImmByte, intn),
  2999. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3000. /* 0xD0 - 0xD7 */
  3001. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  3002. N, N, N, N,
  3003. /* 0xD8 - 0xDF */
  3004. N, N, N, N, N, N, N, N,
  3005. /* 0xE0 - 0xE7 */
  3006. X3(I(SrcImmByte, em_loop)),
  3007. I(SrcImmByte, em_jcxz),
  3008. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3009. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3010. /* 0xE8 - 0xEF */
  3011. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3012. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3013. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3014. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3015. /* 0xF0 - 0xF7 */
  3016. N, DI(ImplicitOps, icebp), N, N,
  3017. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3018. G(ByteOp, group3), G(0, group3),
  3019. /* 0xF8 - 0xFF */
  3020. D(ImplicitOps), D(ImplicitOps),
  3021. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3022. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3023. };
  3024. static struct opcode twobyte_table[256] = {
  3025. /* 0x00 - 0x0F */
  3026. G(0, group6), GD(0, &group7), N, N,
  3027. N, I(ImplicitOps | VendorSpecific, em_syscall),
  3028. II(ImplicitOps | Priv, em_clts, clts), N,
  3029. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3030. N, D(ImplicitOps | ModRM), N, N,
  3031. /* 0x10 - 0x1F */
  3032. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  3033. /* 0x20 - 0x2F */
  3034. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  3035. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  3036. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  3037. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  3038. N, N, N, N,
  3039. N, N, N, N, N, N, N, N,
  3040. /* 0x30 - 0x3F */
  3041. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3042. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3043. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3044. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3045. I(ImplicitOps | VendorSpecific, em_sysenter),
  3046. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  3047. N, N,
  3048. N, N, N, N, N, N, N, N,
  3049. /* 0x40 - 0x4F */
  3050. X16(D(DstReg | SrcMem | ModRM | Mov)),
  3051. /* 0x50 - 0x5F */
  3052. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3053. /* 0x60 - 0x6F */
  3054. N, N, N, N,
  3055. N, N, N, N,
  3056. N, N, N, N,
  3057. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3058. /* 0x70 - 0x7F */
  3059. N, N, N, N,
  3060. N, N, N, N,
  3061. N, N, N, N,
  3062. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3063. /* 0x80 - 0x8F */
  3064. X16(D(SrcImm)),
  3065. /* 0x90 - 0x9F */
  3066. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3067. /* 0xA0 - 0xA7 */
  3068. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3069. DI(ImplicitOps, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
  3070. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3071. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  3072. /* 0xA8 - 0xAF */
  3073. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3074. DI(ImplicitOps, rsm),
  3075. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3076. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3077. D(DstMem | SrcReg | Src2CL | ModRM),
  3078. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  3079. /* 0xB0 - 0xB7 */
  3080. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3081. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3082. I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3083. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3084. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3085. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3086. /* 0xB8 - 0xBF */
  3087. N, N,
  3088. G(BitOp, group8),
  3089. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3090. I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
  3091. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3092. /* 0xC0 - 0xCF */
  3093. D2bv(DstMem | SrcReg | ModRM | Lock),
  3094. N, D(DstMem | SrcReg | ModRM | Mov),
  3095. N, N, N, GD(0, &group9),
  3096. N, N, N, N, N, N, N, N,
  3097. /* 0xD0 - 0xDF */
  3098. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3099. /* 0xE0 - 0xEF */
  3100. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3101. /* 0xF0 - 0xFF */
  3102. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3103. };
  3104. #undef D
  3105. #undef N
  3106. #undef G
  3107. #undef GD
  3108. #undef I
  3109. #undef GP
  3110. #undef EXT
  3111. #undef D2bv
  3112. #undef D2bvIP
  3113. #undef I2bv
  3114. #undef I2bvIP
  3115. #undef I6ALU
  3116. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3117. {
  3118. unsigned size;
  3119. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3120. if (size == 8)
  3121. size = 4;
  3122. return size;
  3123. }
  3124. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3125. unsigned size, bool sign_extension)
  3126. {
  3127. int rc = X86EMUL_CONTINUE;
  3128. op->type = OP_IMM;
  3129. op->bytes = size;
  3130. op->addr.mem.ea = ctxt->_eip;
  3131. /* NB. Immediates are sign-extended as necessary. */
  3132. switch (op->bytes) {
  3133. case 1:
  3134. op->val = insn_fetch(s8, ctxt);
  3135. break;
  3136. case 2:
  3137. op->val = insn_fetch(s16, ctxt);
  3138. break;
  3139. case 4:
  3140. op->val = insn_fetch(s32, ctxt);
  3141. break;
  3142. }
  3143. if (!sign_extension) {
  3144. switch (op->bytes) {
  3145. case 1:
  3146. op->val &= 0xff;
  3147. break;
  3148. case 2:
  3149. op->val &= 0xffff;
  3150. break;
  3151. case 4:
  3152. op->val &= 0xffffffff;
  3153. break;
  3154. }
  3155. }
  3156. done:
  3157. return rc;
  3158. }
  3159. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3160. unsigned d)
  3161. {
  3162. int rc = X86EMUL_CONTINUE;
  3163. switch (d) {
  3164. case OpReg:
  3165. decode_register_operand(ctxt, op);
  3166. break;
  3167. case OpImmUByte:
  3168. rc = decode_imm(ctxt, op, 1, false);
  3169. break;
  3170. case OpMem:
  3171. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3172. mem_common:
  3173. *op = ctxt->memop;
  3174. ctxt->memopp = op;
  3175. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3176. fetch_bit_operand(ctxt);
  3177. op->orig_val = op->val;
  3178. break;
  3179. case OpMem64:
  3180. ctxt->memop.bytes = 8;
  3181. goto mem_common;
  3182. case OpAcc:
  3183. op->type = OP_REG;
  3184. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3185. op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  3186. fetch_register_operand(op);
  3187. op->orig_val = op->val;
  3188. break;
  3189. case OpDI:
  3190. op->type = OP_MEM;
  3191. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3192. op->addr.mem.ea =
  3193. register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
  3194. op->addr.mem.seg = VCPU_SREG_ES;
  3195. op->val = 0;
  3196. break;
  3197. case OpDX:
  3198. op->type = OP_REG;
  3199. op->bytes = 2;
  3200. op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  3201. fetch_register_operand(op);
  3202. break;
  3203. case OpCL:
  3204. op->bytes = 1;
  3205. op->val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
  3206. break;
  3207. case OpImmByte:
  3208. rc = decode_imm(ctxt, op, 1, true);
  3209. break;
  3210. case OpOne:
  3211. op->bytes = 1;
  3212. op->val = 1;
  3213. break;
  3214. case OpImm:
  3215. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3216. break;
  3217. case OpMem8:
  3218. ctxt->memop.bytes = 1;
  3219. goto mem_common;
  3220. case OpMem16:
  3221. ctxt->memop.bytes = 2;
  3222. goto mem_common;
  3223. case OpMem32:
  3224. ctxt->memop.bytes = 4;
  3225. goto mem_common;
  3226. case OpImmU16:
  3227. rc = decode_imm(ctxt, op, 2, false);
  3228. break;
  3229. case OpImmU:
  3230. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3231. break;
  3232. case OpSI:
  3233. op->type = OP_MEM;
  3234. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3235. op->addr.mem.ea =
  3236. register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
  3237. op->addr.mem.seg = seg_override(ctxt);
  3238. op->val = 0;
  3239. break;
  3240. case OpImmFAddr:
  3241. op->type = OP_IMM;
  3242. op->addr.mem.ea = ctxt->_eip;
  3243. op->bytes = ctxt->op_bytes + 2;
  3244. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3245. break;
  3246. case OpMemFAddr:
  3247. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3248. goto mem_common;
  3249. case OpES:
  3250. op->val = VCPU_SREG_ES;
  3251. break;
  3252. case OpCS:
  3253. op->val = VCPU_SREG_CS;
  3254. break;
  3255. case OpSS:
  3256. op->val = VCPU_SREG_SS;
  3257. break;
  3258. case OpDS:
  3259. op->val = VCPU_SREG_DS;
  3260. break;
  3261. case OpFS:
  3262. op->val = VCPU_SREG_FS;
  3263. break;
  3264. case OpGS:
  3265. op->val = VCPU_SREG_GS;
  3266. break;
  3267. case OpImplicit:
  3268. /* Special instructions do their own operand decoding. */
  3269. default:
  3270. op->type = OP_NONE; /* Disable writeback. */
  3271. break;
  3272. }
  3273. done:
  3274. return rc;
  3275. }
  3276. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3277. {
  3278. int rc = X86EMUL_CONTINUE;
  3279. int mode = ctxt->mode;
  3280. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3281. bool op_prefix = false;
  3282. struct opcode opcode;
  3283. ctxt->memop.type = OP_NONE;
  3284. ctxt->memopp = NULL;
  3285. ctxt->_eip = ctxt->eip;
  3286. ctxt->fetch.start = ctxt->_eip;
  3287. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3288. if (insn_len > 0)
  3289. memcpy(ctxt->fetch.data, insn, insn_len);
  3290. switch (mode) {
  3291. case X86EMUL_MODE_REAL:
  3292. case X86EMUL_MODE_VM86:
  3293. case X86EMUL_MODE_PROT16:
  3294. def_op_bytes = def_ad_bytes = 2;
  3295. break;
  3296. case X86EMUL_MODE_PROT32:
  3297. def_op_bytes = def_ad_bytes = 4;
  3298. break;
  3299. #ifdef CONFIG_X86_64
  3300. case X86EMUL_MODE_PROT64:
  3301. def_op_bytes = 4;
  3302. def_ad_bytes = 8;
  3303. break;
  3304. #endif
  3305. default:
  3306. return EMULATION_FAILED;
  3307. }
  3308. ctxt->op_bytes = def_op_bytes;
  3309. ctxt->ad_bytes = def_ad_bytes;
  3310. /* Legacy prefixes. */
  3311. for (;;) {
  3312. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3313. case 0x66: /* operand-size override */
  3314. op_prefix = true;
  3315. /* switch between 2/4 bytes */
  3316. ctxt->op_bytes = def_op_bytes ^ 6;
  3317. break;
  3318. case 0x67: /* address-size override */
  3319. if (mode == X86EMUL_MODE_PROT64)
  3320. /* switch between 4/8 bytes */
  3321. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3322. else
  3323. /* switch between 2/4 bytes */
  3324. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3325. break;
  3326. case 0x26: /* ES override */
  3327. case 0x2e: /* CS override */
  3328. case 0x36: /* SS override */
  3329. case 0x3e: /* DS override */
  3330. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3331. break;
  3332. case 0x64: /* FS override */
  3333. case 0x65: /* GS override */
  3334. set_seg_override(ctxt, ctxt->b & 7);
  3335. break;
  3336. case 0x40 ... 0x4f: /* REX */
  3337. if (mode != X86EMUL_MODE_PROT64)
  3338. goto done_prefixes;
  3339. ctxt->rex_prefix = ctxt->b;
  3340. continue;
  3341. case 0xf0: /* LOCK */
  3342. ctxt->lock_prefix = 1;
  3343. break;
  3344. case 0xf2: /* REPNE/REPNZ */
  3345. case 0xf3: /* REP/REPE/REPZ */
  3346. ctxt->rep_prefix = ctxt->b;
  3347. break;
  3348. default:
  3349. goto done_prefixes;
  3350. }
  3351. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3352. ctxt->rex_prefix = 0;
  3353. }
  3354. done_prefixes:
  3355. /* REX prefix. */
  3356. if (ctxt->rex_prefix & 8)
  3357. ctxt->op_bytes = 8; /* REX.W */
  3358. /* Opcode byte(s). */
  3359. opcode = opcode_table[ctxt->b];
  3360. /* Two-byte opcode? */
  3361. if (ctxt->b == 0x0f) {
  3362. ctxt->twobyte = 1;
  3363. ctxt->b = insn_fetch(u8, ctxt);
  3364. opcode = twobyte_table[ctxt->b];
  3365. }
  3366. ctxt->d = opcode.flags;
  3367. while (ctxt->d & GroupMask) {
  3368. switch (ctxt->d & GroupMask) {
  3369. case Group:
  3370. ctxt->modrm = insn_fetch(u8, ctxt);
  3371. --ctxt->_eip;
  3372. goffset = (ctxt->modrm >> 3) & 7;
  3373. opcode = opcode.u.group[goffset];
  3374. break;
  3375. case GroupDual:
  3376. ctxt->modrm = insn_fetch(u8, ctxt);
  3377. --ctxt->_eip;
  3378. goffset = (ctxt->modrm >> 3) & 7;
  3379. if ((ctxt->modrm >> 6) == 3)
  3380. opcode = opcode.u.gdual->mod3[goffset];
  3381. else
  3382. opcode = opcode.u.gdual->mod012[goffset];
  3383. break;
  3384. case RMExt:
  3385. goffset = ctxt->modrm & 7;
  3386. opcode = opcode.u.group[goffset];
  3387. break;
  3388. case Prefix:
  3389. if (ctxt->rep_prefix && op_prefix)
  3390. return EMULATION_FAILED;
  3391. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3392. switch (simd_prefix) {
  3393. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3394. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3395. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3396. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3397. }
  3398. break;
  3399. default:
  3400. return EMULATION_FAILED;
  3401. }
  3402. ctxt->d &= ~(u64)GroupMask;
  3403. ctxt->d |= opcode.flags;
  3404. }
  3405. ctxt->execute = opcode.u.execute;
  3406. ctxt->check_perm = opcode.check_perm;
  3407. ctxt->intercept = opcode.intercept;
  3408. /* Unrecognised? */
  3409. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3410. return EMULATION_FAILED;
  3411. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3412. return EMULATION_FAILED;
  3413. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3414. ctxt->op_bytes = 8;
  3415. if (ctxt->d & Op3264) {
  3416. if (mode == X86EMUL_MODE_PROT64)
  3417. ctxt->op_bytes = 8;
  3418. else
  3419. ctxt->op_bytes = 4;
  3420. }
  3421. if (ctxt->d & Sse)
  3422. ctxt->op_bytes = 16;
  3423. /* ModRM and SIB bytes. */
  3424. if (ctxt->d & ModRM) {
  3425. rc = decode_modrm(ctxt, &ctxt->memop);
  3426. if (!ctxt->has_seg_override)
  3427. set_seg_override(ctxt, ctxt->modrm_seg);
  3428. } else if (ctxt->d & MemAbs)
  3429. rc = decode_abs(ctxt, &ctxt->memop);
  3430. if (rc != X86EMUL_CONTINUE)
  3431. goto done;
  3432. if (!ctxt->has_seg_override)
  3433. set_seg_override(ctxt, VCPU_SREG_DS);
  3434. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3435. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3436. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3437. /*
  3438. * Decode and fetch the source operand: register, memory
  3439. * or immediate.
  3440. */
  3441. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3442. if (rc != X86EMUL_CONTINUE)
  3443. goto done;
  3444. /*
  3445. * Decode and fetch the second source operand: register, memory
  3446. * or immediate.
  3447. */
  3448. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3449. if (rc != X86EMUL_CONTINUE)
  3450. goto done;
  3451. /* Decode and fetch the destination operand: register or memory. */
  3452. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3453. done:
  3454. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3455. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3456. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3457. }
  3458. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3459. {
  3460. return ctxt->d & PageTable;
  3461. }
  3462. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3463. {
  3464. /* The second termination condition only applies for REPE
  3465. * and REPNE. Test if the repeat string operation prefix is
  3466. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3467. * corresponding termination condition according to:
  3468. * - if REPE/REPZ and ZF = 0 then done
  3469. * - if REPNE/REPNZ and ZF = 1 then done
  3470. */
  3471. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3472. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3473. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3474. ((ctxt->eflags & EFLG_ZF) == 0))
  3475. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3476. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3477. return true;
  3478. return false;
  3479. }
  3480. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3481. {
  3482. struct x86_emulate_ops *ops = ctxt->ops;
  3483. int rc = X86EMUL_CONTINUE;
  3484. int saved_dst_type = ctxt->dst.type;
  3485. ctxt->mem_read.pos = 0;
  3486. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3487. rc = emulate_ud(ctxt);
  3488. goto done;
  3489. }
  3490. /* LOCK prefix is allowed only with some instructions */
  3491. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3492. rc = emulate_ud(ctxt);
  3493. goto done;
  3494. }
  3495. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3496. rc = emulate_ud(ctxt);
  3497. goto done;
  3498. }
  3499. if ((ctxt->d & Sse)
  3500. && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
  3501. || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3502. rc = emulate_ud(ctxt);
  3503. goto done;
  3504. }
  3505. if ((ctxt->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3506. rc = emulate_nm(ctxt);
  3507. goto done;
  3508. }
  3509. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3510. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3511. X86_ICPT_PRE_EXCEPT);
  3512. if (rc != X86EMUL_CONTINUE)
  3513. goto done;
  3514. }
  3515. /* Privileged instruction can be executed only in CPL=0 */
  3516. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3517. rc = emulate_gp(ctxt, 0);
  3518. goto done;
  3519. }
  3520. /* Instruction can only be executed in protected mode */
  3521. if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3522. rc = emulate_ud(ctxt);
  3523. goto done;
  3524. }
  3525. /* Do instruction specific permission checks */
  3526. if (ctxt->check_perm) {
  3527. rc = ctxt->check_perm(ctxt);
  3528. if (rc != X86EMUL_CONTINUE)
  3529. goto done;
  3530. }
  3531. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3532. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3533. X86_ICPT_POST_EXCEPT);
  3534. if (rc != X86EMUL_CONTINUE)
  3535. goto done;
  3536. }
  3537. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3538. /* All REP prefixes have the same first termination condition */
  3539. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
  3540. ctxt->eip = ctxt->_eip;
  3541. goto done;
  3542. }
  3543. }
  3544. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3545. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3546. ctxt->src.valptr, ctxt->src.bytes);
  3547. if (rc != X86EMUL_CONTINUE)
  3548. goto done;
  3549. ctxt->src.orig_val64 = ctxt->src.val64;
  3550. }
  3551. if (ctxt->src2.type == OP_MEM) {
  3552. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3553. &ctxt->src2.val, ctxt->src2.bytes);
  3554. if (rc != X86EMUL_CONTINUE)
  3555. goto done;
  3556. }
  3557. if ((ctxt->d & DstMask) == ImplicitOps)
  3558. goto special_insn;
  3559. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3560. /* optimisation - avoid slow emulated read if Mov */
  3561. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3562. &ctxt->dst.val, ctxt->dst.bytes);
  3563. if (rc != X86EMUL_CONTINUE)
  3564. goto done;
  3565. }
  3566. ctxt->dst.orig_val = ctxt->dst.val;
  3567. special_insn:
  3568. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3569. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3570. X86_ICPT_POST_MEMACCESS);
  3571. if (rc != X86EMUL_CONTINUE)
  3572. goto done;
  3573. }
  3574. if (ctxt->execute) {
  3575. rc = ctxt->execute(ctxt);
  3576. if (rc != X86EMUL_CONTINUE)
  3577. goto done;
  3578. goto writeback;
  3579. }
  3580. if (ctxt->twobyte)
  3581. goto twobyte_insn;
  3582. switch (ctxt->b) {
  3583. case 0x40 ... 0x47: /* inc r16/r32 */
  3584. emulate_1op(ctxt, "inc");
  3585. break;
  3586. case 0x48 ... 0x4f: /* dec r16/r32 */
  3587. emulate_1op(ctxt, "dec");
  3588. break;
  3589. case 0x63: /* movsxd */
  3590. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3591. goto cannot_emulate;
  3592. ctxt->dst.val = (s32) ctxt->src.val;
  3593. break;
  3594. case 0x70 ... 0x7f: /* jcc (short) */
  3595. if (test_cc(ctxt->b, ctxt->eflags))
  3596. jmp_rel(ctxt, ctxt->src.val);
  3597. break;
  3598. case 0x8d: /* lea r16/r32, m */
  3599. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3600. break;
  3601. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3602. if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
  3603. break;
  3604. rc = em_xchg(ctxt);
  3605. break;
  3606. case 0x98: /* cbw/cwde/cdqe */
  3607. switch (ctxt->op_bytes) {
  3608. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3609. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3610. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3611. }
  3612. break;
  3613. case 0xc0 ... 0xc1:
  3614. rc = em_grp2(ctxt);
  3615. break;
  3616. case 0xcc: /* int3 */
  3617. rc = emulate_int(ctxt, 3);
  3618. break;
  3619. case 0xcd: /* int n */
  3620. rc = emulate_int(ctxt, ctxt->src.val);
  3621. break;
  3622. case 0xce: /* into */
  3623. if (ctxt->eflags & EFLG_OF)
  3624. rc = emulate_int(ctxt, 4);
  3625. break;
  3626. case 0xd0 ... 0xd1: /* Grp2 */
  3627. rc = em_grp2(ctxt);
  3628. break;
  3629. case 0xd2 ... 0xd3: /* Grp2 */
  3630. ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
  3631. rc = em_grp2(ctxt);
  3632. break;
  3633. case 0xe9: /* jmp rel */
  3634. case 0xeb: /* jmp rel short */
  3635. jmp_rel(ctxt, ctxt->src.val);
  3636. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3637. break;
  3638. case 0xf4: /* hlt */
  3639. ctxt->ops->halt(ctxt);
  3640. break;
  3641. case 0xf5: /* cmc */
  3642. /* complement carry flag from eflags reg */
  3643. ctxt->eflags ^= EFLG_CF;
  3644. break;
  3645. case 0xf8: /* clc */
  3646. ctxt->eflags &= ~EFLG_CF;
  3647. break;
  3648. case 0xf9: /* stc */
  3649. ctxt->eflags |= EFLG_CF;
  3650. break;
  3651. case 0xfc: /* cld */
  3652. ctxt->eflags &= ~EFLG_DF;
  3653. break;
  3654. case 0xfd: /* std */
  3655. ctxt->eflags |= EFLG_DF;
  3656. break;
  3657. default:
  3658. goto cannot_emulate;
  3659. }
  3660. if (rc != X86EMUL_CONTINUE)
  3661. goto done;
  3662. writeback:
  3663. rc = writeback(ctxt);
  3664. if (rc != X86EMUL_CONTINUE)
  3665. goto done;
  3666. /*
  3667. * restore dst type in case the decoding will be reused
  3668. * (happens for string instruction )
  3669. */
  3670. ctxt->dst.type = saved_dst_type;
  3671. if ((ctxt->d & SrcMask) == SrcSI)
  3672. string_addr_inc(ctxt, seg_override(ctxt),
  3673. VCPU_REGS_RSI, &ctxt->src);
  3674. if ((ctxt->d & DstMask) == DstDI)
  3675. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3676. &ctxt->dst);
  3677. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3678. struct read_cache *r = &ctxt->io_read;
  3679. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  3680. if (!string_insn_completed(ctxt)) {
  3681. /*
  3682. * Re-enter guest when pio read ahead buffer is empty
  3683. * or, if it is not used, after each 1024 iteration.
  3684. */
  3685. if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3686. (r->end == 0 || r->end != r->pos)) {
  3687. /*
  3688. * Reset read cache. Usually happens before
  3689. * decode, but since instruction is restarted
  3690. * we have to do it here.
  3691. */
  3692. ctxt->mem_read.end = 0;
  3693. return EMULATION_RESTART;
  3694. }
  3695. goto done; /* skip rip writeback */
  3696. }
  3697. }
  3698. ctxt->eip = ctxt->_eip;
  3699. done:
  3700. if (rc == X86EMUL_PROPAGATE_FAULT)
  3701. ctxt->have_exception = true;
  3702. if (rc == X86EMUL_INTERCEPTED)
  3703. return EMULATION_INTERCEPTED;
  3704. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3705. twobyte_insn:
  3706. switch (ctxt->b) {
  3707. case 0x09: /* wbinvd */
  3708. (ctxt->ops->wbinvd)(ctxt);
  3709. break;
  3710. case 0x08: /* invd */
  3711. case 0x0d: /* GrpP (prefetch) */
  3712. case 0x18: /* Grp16 (prefetch/nop) */
  3713. break;
  3714. case 0x20: /* mov cr, reg */
  3715. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  3716. break;
  3717. case 0x21: /* mov from dr to reg */
  3718. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  3719. break;
  3720. case 0x40 ... 0x4f: /* cmov */
  3721. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  3722. if (!test_cc(ctxt->b, ctxt->eflags))
  3723. ctxt->dst.type = OP_NONE; /* no writeback */
  3724. break;
  3725. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3726. if (test_cc(ctxt->b, ctxt->eflags))
  3727. jmp_rel(ctxt, ctxt->src.val);
  3728. break;
  3729. case 0x90 ... 0x9f: /* setcc r/m8 */
  3730. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  3731. break;
  3732. case 0xa4: /* shld imm8, r, r/m */
  3733. case 0xa5: /* shld cl, r, r/m */
  3734. emulate_2op_cl(ctxt, "shld");
  3735. break;
  3736. case 0xac: /* shrd imm8, r, r/m */
  3737. case 0xad: /* shrd cl, r, r/m */
  3738. emulate_2op_cl(ctxt, "shrd");
  3739. break;
  3740. case 0xae: /* clflush */
  3741. break;
  3742. case 0xb6 ... 0xb7: /* movzx */
  3743. ctxt->dst.bytes = ctxt->op_bytes;
  3744. ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
  3745. : (u16) ctxt->src.val;
  3746. break;
  3747. case 0xbe ... 0xbf: /* movsx */
  3748. ctxt->dst.bytes = ctxt->op_bytes;
  3749. ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
  3750. (s16) ctxt->src.val;
  3751. break;
  3752. case 0xc0 ... 0xc1: /* xadd */
  3753. emulate_2op_SrcV(ctxt, "add");
  3754. /* Write back the register source. */
  3755. ctxt->src.val = ctxt->dst.orig_val;
  3756. write_register_operand(&ctxt->src);
  3757. break;
  3758. case 0xc3: /* movnti */
  3759. ctxt->dst.bytes = ctxt->op_bytes;
  3760. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  3761. (u64) ctxt->src.val;
  3762. break;
  3763. default:
  3764. goto cannot_emulate;
  3765. }
  3766. if (rc != X86EMUL_CONTINUE)
  3767. goto done;
  3768. goto writeback;
  3769. cannot_emulate:
  3770. return EMULATION_FAILED;
  3771. }