svm.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * AMD SVM support
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. *
  8. * Authors:
  9. * Yaniv Kamay <yaniv@qumranet.com>
  10. * Avi Kivity <avi@qumranet.com>
  11. *
  12. * This work is licensed under the terms of the GNU GPL, version 2. See
  13. * the COPYING file in the top-level directory.
  14. *
  15. */
  16. #include "kvm_svm.h"
  17. #include "x86_emulate.h"
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/vmalloc.h>
  21. #include <linux/highmem.h>
  22. #include <linux/profile.h>
  23. #include <linux/sched.h>
  24. #include <asm/desc.h>
  25. MODULE_AUTHOR("Qumranet");
  26. MODULE_LICENSE("GPL");
  27. #define IOPM_ALLOC_ORDER 2
  28. #define MSRPM_ALLOC_ORDER 1
  29. #define DB_VECTOR 1
  30. #define UD_VECTOR 6
  31. #define GP_VECTOR 13
  32. #define DR7_GD_MASK (1 << 13)
  33. #define DR6_BD_MASK (1 << 13)
  34. #define SEG_TYPE_LDT 2
  35. #define SEG_TYPE_BUSY_TSS16 3
  36. #define KVM_EFER_LMA (1 << 10)
  37. #define KVM_EFER_LME (1 << 8)
  38. #define SVM_FEATURE_NPT (1 << 0)
  39. #define SVM_FEATURE_LBRV (1 << 1)
  40. #define SVM_DEATURE_SVML (1 << 2)
  41. unsigned long iopm_base;
  42. unsigned long msrpm_base;
  43. struct kvm_ldttss_desc {
  44. u16 limit0;
  45. u16 base0;
  46. unsigned base1 : 8, type : 5, dpl : 2, p : 1;
  47. unsigned limit1 : 4, zero0 : 3, g : 1, base2 : 8;
  48. u32 base3;
  49. u32 zero1;
  50. } __attribute__((packed));
  51. struct svm_cpu_data {
  52. int cpu;
  53. u64 asid_generation;
  54. u32 max_asid;
  55. u32 next_asid;
  56. struct kvm_ldttss_desc *tss_desc;
  57. struct page *save_area;
  58. };
  59. static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
  60. static uint32_t svm_features;
  61. struct svm_init_data {
  62. int cpu;
  63. int r;
  64. };
  65. static u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
  66. #define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
  67. #define MSRS_RANGE_SIZE 2048
  68. #define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
  69. #define MAX_INST_SIZE 15
  70. static inline u32 svm_has(u32 feat)
  71. {
  72. return svm_features & feat;
  73. }
  74. static unsigned get_addr_size(struct kvm_vcpu *vcpu)
  75. {
  76. struct vmcb_save_area *sa = &vcpu->svm->vmcb->save;
  77. u16 cs_attrib;
  78. if (!(sa->cr0 & X86_CR0_PE) || (sa->rflags & X86_EFLAGS_VM))
  79. return 2;
  80. cs_attrib = sa->cs.attrib;
  81. return (cs_attrib & SVM_SELECTOR_L_MASK) ? 8 :
  82. (cs_attrib & SVM_SELECTOR_DB_MASK) ? 4 : 2;
  83. }
  84. static inline u8 pop_irq(struct kvm_vcpu *vcpu)
  85. {
  86. int word_index = __ffs(vcpu->irq_summary);
  87. int bit_index = __ffs(vcpu->irq_pending[word_index]);
  88. int irq = word_index * BITS_PER_LONG + bit_index;
  89. clear_bit(bit_index, &vcpu->irq_pending[word_index]);
  90. if (!vcpu->irq_pending[word_index])
  91. clear_bit(word_index, &vcpu->irq_summary);
  92. return irq;
  93. }
  94. static inline void push_irq(struct kvm_vcpu *vcpu, u8 irq)
  95. {
  96. set_bit(irq, vcpu->irq_pending);
  97. set_bit(irq / BITS_PER_LONG, &vcpu->irq_summary);
  98. }
  99. static inline void clgi(void)
  100. {
  101. asm volatile (SVM_CLGI);
  102. }
  103. static inline void stgi(void)
  104. {
  105. asm volatile (SVM_STGI);
  106. }
  107. static inline void invlpga(unsigned long addr, u32 asid)
  108. {
  109. asm volatile (SVM_INVLPGA :: "a"(addr), "c"(asid));
  110. }
  111. static inline unsigned long kvm_read_cr2(void)
  112. {
  113. unsigned long cr2;
  114. asm volatile ("mov %%cr2, %0" : "=r" (cr2));
  115. return cr2;
  116. }
  117. static inline void kvm_write_cr2(unsigned long val)
  118. {
  119. asm volatile ("mov %0, %%cr2" :: "r" (val));
  120. }
  121. static inline unsigned long read_dr6(void)
  122. {
  123. unsigned long dr6;
  124. asm volatile ("mov %%dr6, %0" : "=r" (dr6));
  125. return dr6;
  126. }
  127. static inline void write_dr6(unsigned long val)
  128. {
  129. asm volatile ("mov %0, %%dr6" :: "r" (val));
  130. }
  131. static inline unsigned long read_dr7(void)
  132. {
  133. unsigned long dr7;
  134. asm volatile ("mov %%dr7, %0" : "=r" (dr7));
  135. return dr7;
  136. }
  137. static inline void write_dr7(unsigned long val)
  138. {
  139. asm volatile ("mov %0, %%dr7" :: "r" (val));
  140. }
  141. static inline void force_new_asid(struct kvm_vcpu *vcpu)
  142. {
  143. vcpu->svm->asid_generation--;
  144. }
  145. static inline void flush_guest_tlb(struct kvm_vcpu *vcpu)
  146. {
  147. force_new_asid(vcpu);
  148. }
  149. static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  150. {
  151. if (!(efer & KVM_EFER_LMA))
  152. efer &= ~KVM_EFER_LME;
  153. vcpu->svm->vmcb->save.efer = efer | MSR_EFER_SVME_MASK;
  154. vcpu->shadow_efer = efer;
  155. }
  156. static void svm_inject_gp(struct kvm_vcpu *vcpu, unsigned error_code)
  157. {
  158. vcpu->svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
  159. SVM_EVTINJ_VALID_ERR |
  160. SVM_EVTINJ_TYPE_EXEPT |
  161. GP_VECTOR;
  162. vcpu->svm->vmcb->control.event_inj_err = error_code;
  163. }
  164. static void inject_ud(struct kvm_vcpu *vcpu)
  165. {
  166. vcpu->svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
  167. SVM_EVTINJ_TYPE_EXEPT |
  168. UD_VECTOR;
  169. }
  170. static int is_page_fault(uint32_t info)
  171. {
  172. info &= SVM_EVTINJ_VEC_MASK | SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
  173. return info == (PF_VECTOR | SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_EXEPT);
  174. }
  175. static int is_external_interrupt(u32 info)
  176. {
  177. info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
  178. return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
  179. }
  180. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  181. {
  182. if (!vcpu->svm->next_rip) {
  183. printk(KERN_DEBUG "%s: NOP\n", __FUNCTION__);
  184. return;
  185. }
  186. if (vcpu->svm->next_rip - vcpu->svm->vmcb->save.rip > 15) {
  187. printk(KERN_ERR "%s: ip 0x%llx next 0x%llx\n",
  188. __FUNCTION__,
  189. vcpu->svm->vmcb->save.rip,
  190. vcpu->svm->next_rip);
  191. }
  192. vcpu->rip = vcpu->svm->vmcb->save.rip = vcpu->svm->next_rip;
  193. vcpu->svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
  194. vcpu->interrupt_window_open = 1;
  195. }
  196. static int has_svm(void)
  197. {
  198. uint32_t eax, ebx, ecx, edx;
  199. if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD) {
  200. printk(KERN_INFO "has_svm: not amd\n");
  201. return 0;
  202. }
  203. cpuid(0x80000000, &eax, &ebx, &ecx, &edx);
  204. if (eax < SVM_CPUID_FUNC) {
  205. printk(KERN_INFO "has_svm: can't execute cpuid_8000000a\n");
  206. return 0;
  207. }
  208. cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
  209. if (!(ecx & (1 << SVM_CPUID_FEATURE_SHIFT))) {
  210. printk(KERN_DEBUG "has_svm: svm not available\n");
  211. return 0;
  212. }
  213. return 1;
  214. }
  215. static void svm_hardware_disable(void *garbage)
  216. {
  217. struct svm_cpu_data *svm_data
  218. = per_cpu(svm_data, raw_smp_processor_id());
  219. if (svm_data) {
  220. uint64_t efer;
  221. wrmsrl(MSR_VM_HSAVE_PA, 0);
  222. rdmsrl(MSR_EFER, efer);
  223. wrmsrl(MSR_EFER, efer & ~MSR_EFER_SVME_MASK);
  224. per_cpu(svm_data, raw_smp_processor_id()) = NULL;
  225. __free_page(svm_data->save_area);
  226. kfree(svm_data);
  227. }
  228. }
  229. static void svm_hardware_enable(void *garbage)
  230. {
  231. struct svm_cpu_data *svm_data;
  232. uint64_t efer;
  233. #ifdef CONFIG_X86_64
  234. struct desc_ptr gdt_descr;
  235. #else
  236. struct Xgt_desc_struct gdt_descr;
  237. #endif
  238. struct desc_struct *gdt;
  239. int me = raw_smp_processor_id();
  240. if (!has_svm()) {
  241. printk(KERN_ERR "svm_cpu_init: err EOPNOTSUPP on %d\n", me);
  242. return;
  243. }
  244. svm_data = per_cpu(svm_data, me);
  245. if (!svm_data) {
  246. printk(KERN_ERR "svm_cpu_init: svm_data is NULL on %d\n",
  247. me);
  248. return;
  249. }
  250. svm_data->asid_generation = 1;
  251. svm_data->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
  252. svm_data->next_asid = svm_data->max_asid + 1;
  253. svm_features = cpuid_edx(SVM_CPUID_FUNC);
  254. asm volatile ( "sgdt %0" : "=m"(gdt_descr) );
  255. gdt = (struct desc_struct *)gdt_descr.address;
  256. svm_data->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
  257. rdmsrl(MSR_EFER, efer);
  258. wrmsrl(MSR_EFER, efer | MSR_EFER_SVME_MASK);
  259. wrmsrl(MSR_VM_HSAVE_PA,
  260. page_to_pfn(svm_data->save_area) << PAGE_SHIFT);
  261. }
  262. static int svm_cpu_init(int cpu)
  263. {
  264. struct svm_cpu_data *svm_data;
  265. int r;
  266. svm_data = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
  267. if (!svm_data)
  268. return -ENOMEM;
  269. svm_data->cpu = cpu;
  270. svm_data->save_area = alloc_page(GFP_KERNEL);
  271. r = -ENOMEM;
  272. if (!svm_data->save_area)
  273. goto err_1;
  274. per_cpu(svm_data, cpu) = svm_data;
  275. return 0;
  276. err_1:
  277. kfree(svm_data);
  278. return r;
  279. }
  280. static int set_msr_interception(u32 *msrpm, unsigned msr,
  281. int read, int write)
  282. {
  283. int i;
  284. for (i = 0; i < NUM_MSR_MAPS; i++) {
  285. if (msr >= msrpm_ranges[i] &&
  286. msr < msrpm_ranges[i] + MSRS_IN_RANGE) {
  287. u32 msr_offset = (i * MSRS_IN_RANGE + msr -
  288. msrpm_ranges[i]) * 2;
  289. u32 *base = msrpm + (msr_offset / 32);
  290. u32 msr_shift = msr_offset % 32;
  291. u32 mask = ((write) ? 0 : 2) | ((read) ? 0 : 1);
  292. *base = (*base & ~(0x3 << msr_shift)) |
  293. (mask << msr_shift);
  294. return 1;
  295. }
  296. }
  297. printk(KERN_DEBUG "%s: not found 0x%x\n", __FUNCTION__, msr);
  298. return 0;
  299. }
  300. static __init int svm_hardware_setup(void)
  301. {
  302. int cpu;
  303. struct page *iopm_pages;
  304. struct page *msrpm_pages;
  305. void *iopm_va, *msrpm_va;
  306. int r;
  307. kvm_emulator_want_group7_invlpg();
  308. iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
  309. if (!iopm_pages)
  310. return -ENOMEM;
  311. iopm_va = page_address(iopm_pages);
  312. memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
  313. clear_bit(0x80, iopm_va); /* allow direct access to PC debug port */
  314. iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
  315. msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
  316. r = -ENOMEM;
  317. if (!msrpm_pages)
  318. goto err_1;
  319. msrpm_va = page_address(msrpm_pages);
  320. memset(msrpm_va, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
  321. msrpm_base = page_to_pfn(msrpm_pages) << PAGE_SHIFT;
  322. #ifdef CONFIG_X86_64
  323. set_msr_interception(msrpm_va, MSR_GS_BASE, 1, 1);
  324. set_msr_interception(msrpm_va, MSR_FS_BASE, 1, 1);
  325. set_msr_interception(msrpm_va, MSR_KERNEL_GS_BASE, 1, 1);
  326. set_msr_interception(msrpm_va, MSR_LSTAR, 1, 1);
  327. set_msr_interception(msrpm_va, MSR_CSTAR, 1, 1);
  328. set_msr_interception(msrpm_va, MSR_SYSCALL_MASK, 1, 1);
  329. #endif
  330. set_msr_interception(msrpm_va, MSR_K6_STAR, 1, 1);
  331. set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_CS, 1, 1);
  332. set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_ESP, 1, 1);
  333. set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_EIP, 1, 1);
  334. for_each_online_cpu(cpu) {
  335. r = svm_cpu_init(cpu);
  336. if (r)
  337. goto err_2;
  338. }
  339. return 0;
  340. err_2:
  341. __free_pages(msrpm_pages, MSRPM_ALLOC_ORDER);
  342. msrpm_base = 0;
  343. err_1:
  344. __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
  345. iopm_base = 0;
  346. return r;
  347. }
  348. static __exit void svm_hardware_unsetup(void)
  349. {
  350. __free_pages(pfn_to_page(msrpm_base >> PAGE_SHIFT), MSRPM_ALLOC_ORDER);
  351. __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
  352. iopm_base = msrpm_base = 0;
  353. }
  354. static void init_seg(struct vmcb_seg *seg)
  355. {
  356. seg->selector = 0;
  357. seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
  358. SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
  359. seg->limit = 0xffff;
  360. seg->base = 0;
  361. }
  362. static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
  363. {
  364. seg->selector = 0;
  365. seg->attrib = SVM_SELECTOR_P_MASK | type;
  366. seg->limit = 0xffff;
  367. seg->base = 0;
  368. }
  369. static int svm_vcpu_setup(struct kvm_vcpu *vcpu)
  370. {
  371. return 0;
  372. }
  373. static void init_vmcb(struct vmcb *vmcb)
  374. {
  375. struct vmcb_control_area *control = &vmcb->control;
  376. struct vmcb_save_area *save = &vmcb->save;
  377. control->intercept_cr_read = INTERCEPT_CR0_MASK |
  378. INTERCEPT_CR3_MASK |
  379. INTERCEPT_CR4_MASK;
  380. control->intercept_cr_write = INTERCEPT_CR0_MASK |
  381. INTERCEPT_CR3_MASK |
  382. INTERCEPT_CR4_MASK;
  383. control->intercept_dr_read = INTERCEPT_DR0_MASK |
  384. INTERCEPT_DR1_MASK |
  385. INTERCEPT_DR2_MASK |
  386. INTERCEPT_DR3_MASK;
  387. control->intercept_dr_write = INTERCEPT_DR0_MASK |
  388. INTERCEPT_DR1_MASK |
  389. INTERCEPT_DR2_MASK |
  390. INTERCEPT_DR3_MASK |
  391. INTERCEPT_DR5_MASK |
  392. INTERCEPT_DR7_MASK;
  393. control->intercept_exceptions = 1 << PF_VECTOR;
  394. control->intercept = (1ULL << INTERCEPT_INTR) |
  395. (1ULL << INTERCEPT_NMI) |
  396. (1ULL << INTERCEPT_SMI) |
  397. /*
  398. * selective cr0 intercept bug?
  399. * 0: 0f 22 d8 mov %eax,%cr3
  400. * 3: 0f 20 c0 mov %cr0,%eax
  401. * 6: 0d 00 00 00 80 or $0x80000000,%eax
  402. * b: 0f 22 c0 mov %eax,%cr0
  403. * set cr3 ->interception
  404. * get cr0 ->interception
  405. * set cr0 -> no interception
  406. */
  407. /* (1ULL << INTERCEPT_SELECTIVE_CR0) | */
  408. (1ULL << INTERCEPT_CPUID) |
  409. (1ULL << INTERCEPT_HLT) |
  410. (1ULL << INTERCEPT_INVLPGA) |
  411. (1ULL << INTERCEPT_IOIO_PROT) |
  412. (1ULL << INTERCEPT_MSR_PROT) |
  413. (1ULL << INTERCEPT_TASK_SWITCH) |
  414. (1ULL << INTERCEPT_SHUTDOWN) |
  415. (1ULL << INTERCEPT_VMRUN) |
  416. (1ULL << INTERCEPT_VMMCALL) |
  417. (1ULL << INTERCEPT_VMLOAD) |
  418. (1ULL << INTERCEPT_VMSAVE) |
  419. (1ULL << INTERCEPT_STGI) |
  420. (1ULL << INTERCEPT_CLGI) |
  421. (1ULL << INTERCEPT_SKINIT) |
  422. (1ULL << INTERCEPT_MONITOR) |
  423. (1ULL << INTERCEPT_MWAIT);
  424. control->iopm_base_pa = iopm_base;
  425. control->msrpm_base_pa = msrpm_base;
  426. control->tsc_offset = 0;
  427. control->int_ctl = V_INTR_MASKING_MASK;
  428. init_seg(&save->es);
  429. init_seg(&save->ss);
  430. init_seg(&save->ds);
  431. init_seg(&save->fs);
  432. init_seg(&save->gs);
  433. save->cs.selector = 0xf000;
  434. /* Executable/Readable Code Segment */
  435. save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
  436. SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
  437. save->cs.limit = 0xffff;
  438. /*
  439. * cs.base should really be 0xffff0000, but vmx can't handle that, so
  440. * be consistent with it.
  441. *
  442. * Replace when we have real mode working for vmx.
  443. */
  444. save->cs.base = 0xf0000;
  445. save->gdtr.limit = 0xffff;
  446. save->idtr.limit = 0xffff;
  447. init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
  448. init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
  449. save->efer = MSR_EFER_SVME_MASK;
  450. save->dr6 = 0xffff0ff0;
  451. save->dr7 = 0x400;
  452. save->rflags = 2;
  453. save->rip = 0x0000fff0;
  454. /*
  455. * cr0 val on cpu init should be 0x60000010, we enable cpu
  456. * cache by default. the orderly way is to enable cache in bios.
  457. */
  458. save->cr0 = 0x00000010 | X86_CR0_PG | X86_CR0_WP;
  459. save->cr4 = X86_CR4_PAE;
  460. /* rdx = ?? */
  461. }
  462. static int svm_create_vcpu(struct kvm_vcpu *vcpu)
  463. {
  464. struct page *page;
  465. int r;
  466. r = -ENOMEM;
  467. vcpu->svm = kzalloc(sizeof *vcpu->svm, GFP_KERNEL);
  468. if (!vcpu->svm)
  469. goto out1;
  470. page = alloc_page(GFP_KERNEL);
  471. if (!page)
  472. goto out2;
  473. vcpu->svm->vmcb = page_address(page);
  474. clear_page(vcpu->svm->vmcb);
  475. vcpu->svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
  476. vcpu->svm->asid_generation = 0;
  477. memset(vcpu->svm->db_regs, 0, sizeof(vcpu->svm->db_regs));
  478. init_vmcb(vcpu->svm->vmcb);
  479. fx_init(vcpu);
  480. vcpu->fpu_active = 1;
  481. vcpu->apic_base = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  482. if (vcpu->vcpu_id == 0)
  483. vcpu->apic_base |= MSR_IA32_APICBASE_BSP;
  484. return 0;
  485. out2:
  486. kfree(vcpu->svm);
  487. out1:
  488. return r;
  489. }
  490. static void svm_free_vcpu(struct kvm_vcpu *vcpu)
  491. {
  492. if (!vcpu->svm)
  493. return;
  494. if (vcpu->svm->vmcb)
  495. __free_page(pfn_to_page(vcpu->svm->vmcb_pa >> PAGE_SHIFT));
  496. kfree(vcpu->svm);
  497. }
  498. static void svm_vcpu_load(struct kvm_vcpu *vcpu)
  499. {
  500. int cpu, i;
  501. cpu = get_cpu();
  502. if (unlikely(cpu != vcpu->cpu)) {
  503. u64 tsc_this, delta;
  504. /*
  505. * Make sure that the guest sees a monotonically
  506. * increasing TSC.
  507. */
  508. rdtscll(tsc_this);
  509. delta = vcpu->host_tsc - tsc_this;
  510. vcpu->svm->vmcb->control.tsc_offset += delta;
  511. vcpu->cpu = cpu;
  512. }
  513. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  514. rdmsrl(host_save_user_msrs[i], vcpu->svm->host_user_msrs[i]);
  515. }
  516. static void svm_vcpu_put(struct kvm_vcpu *vcpu)
  517. {
  518. int i;
  519. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  520. wrmsrl(host_save_user_msrs[i], vcpu->svm->host_user_msrs[i]);
  521. rdtscll(vcpu->host_tsc);
  522. put_cpu();
  523. }
  524. static void svm_vcpu_decache(struct kvm_vcpu *vcpu)
  525. {
  526. }
  527. static void svm_cache_regs(struct kvm_vcpu *vcpu)
  528. {
  529. vcpu->regs[VCPU_REGS_RAX] = vcpu->svm->vmcb->save.rax;
  530. vcpu->regs[VCPU_REGS_RSP] = vcpu->svm->vmcb->save.rsp;
  531. vcpu->rip = vcpu->svm->vmcb->save.rip;
  532. }
  533. static void svm_decache_regs(struct kvm_vcpu *vcpu)
  534. {
  535. vcpu->svm->vmcb->save.rax = vcpu->regs[VCPU_REGS_RAX];
  536. vcpu->svm->vmcb->save.rsp = vcpu->regs[VCPU_REGS_RSP];
  537. vcpu->svm->vmcb->save.rip = vcpu->rip;
  538. }
  539. static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
  540. {
  541. return vcpu->svm->vmcb->save.rflags;
  542. }
  543. static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  544. {
  545. vcpu->svm->vmcb->save.rflags = rflags;
  546. }
  547. static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
  548. {
  549. struct vmcb_save_area *save = &vcpu->svm->vmcb->save;
  550. switch (seg) {
  551. case VCPU_SREG_CS: return &save->cs;
  552. case VCPU_SREG_DS: return &save->ds;
  553. case VCPU_SREG_ES: return &save->es;
  554. case VCPU_SREG_FS: return &save->fs;
  555. case VCPU_SREG_GS: return &save->gs;
  556. case VCPU_SREG_SS: return &save->ss;
  557. case VCPU_SREG_TR: return &save->tr;
  558. case VCPU_SREG_LDTR: return &save->ldtr;
  559. }
  560. BUG();
  561. return NULL;
  562. }
  563. static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  564. {
  565. struct vmcb_seg *s = svm_seg(vcpu, seg);
  566. return s->base;
  567. }
  568. static void svm_get_segment(struct kvm_vcpu *vcpu,
  569. struct kvm_segment *var, int seg)
  570. {
  571. struct vmcb_seg *s = svm_seg(vcpu, seg);
  572. var->base = s->base;
  573. var->limit = s->limit;
  574. var->selector = s->selector;
  575. var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
  576. var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
  577. var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
  578. var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
  579. var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
  580. var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
  581. var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
  582. var->g = (s->attrib >> SVM_SELECTOR_G_SHIFT) & 1;
  583. var->unusable = !var->present;
  584. }
  585. static void svm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  586. {
  587. struct vmcb_seg *s = svm_seg(vcpu, VCPU_SREG_CS);
  588. *db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
  589. *l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
  590. }
  591. static void svm_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  592. {
  593. dt->limit = vcpu->svm->vmcb->save.idtr.limit;
  594. dt->base = vcpu->svm->vmcb->save.idtr.base;
  595. }
  596. static void svm_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  597. {
  598. vcpu->svm->vmcb->save.idtr.limit = dt->limit;
  599. vcpu->svm->vmcb->save.idtr.base = dt->base ;
  600. }
  601. static void svm_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  602. {
  603. dt->limit = vcpu->svm->vmcb->save.gdtr.limit;
  604. dt->base = vcpu->svm->vmcb->save.gdtr.base;
  605. }
  606. static void svm_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  607. {
  608. vcpu->svm->vmcb->save.gdtr.limit = dt->limit;
  609. vcpu->svm->vmcb->save.gdtr.base = dt->base ;
  610. }
  611. static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  612. {
  613. }
  614. static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  615. {
  616. #ifdef CONFIG_X86_64
  617. if (vcpu->shadow_efer & KVM_EFER_LME) {
  618. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  619. vcpu->shadow_efer |= KVM_EFER_LMA;
  620. vcpu->svm->vmcb->save.efer |= KVM_EFER_LMA | KVM_EFER_LME;
  621. }
  622. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG) ) {
  623. vcpu->shadow_efer &= ~KVM_EFER_LMA;
  624. vcpu->svm->vmcb->save.efer &= ~(KVM_EFER_LMA | KVM_EFER_LME);
  625. }
  626. }
  627. #endif
  628. if ((vcpu->cr0 & X86_CR0_TS) && !(cr0 & X86_CR0_TS)) {
  629. vcpu->svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
  630. vcpu->fpu_active = 1;
  631. }
  632. vcpu->cr0 = cr0;
  633. cr0 |= X86_CR0_PG | X86_CR0_WP;
  634. cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
  635. vcpu->svm->vmcb->save.cr0 = cr0;
  636. }
  637. static void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  638. {
  639. vcpu->cr4 = cr4;
  640. vcpu->svm->vmcb->save.cr4 = cr4 | X86_CR4_PAE;
  641. }
  642. static void svm_set_segment(struct kvm_vcpu *vcpu,
  643. struct kvm_segment *var, int seg)
  644. {
  645. struct vmcb_seg *s = svm_seg(vcpu, seg);
  646. s->base = var->base;
  647. s->limit = var->limit;
  648. s->selector = var->selector;
  649. if (var->unusable)
  650. s->attrib = 0;
  651. else {
  652. s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
  653. s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
  654. s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
  655. s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
  656. s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
  657. s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
  658. s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
  659. s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
  660. }
  661. if (seg == VCPU_SREG_CS)
  662. vcpu->svm->vmcb->save.cpl
  663. = (vcpu->svm->vmcb->save.cs.attrib
  664. >> SVM_SELECTOR_DPL_SHIFT) & 3;
  665. }
  666. /* FIXME:
  667. vcpu->svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
  668. vcpu->svm->vmcb->control.int_ctl |= (sregs->cr8 & V_TPR_MASK);
  669. */
  670. static int svm_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
  671. {
  672. return -EOPNOTSUPP;
  673. }
  674. static void load_host_msrs(struct kvm_vcpu *vcpu)
  675. {
  676. #ifdef CONFIG_X86_64
  677. wrmsrl(MSR_GS_BASE, vcpu->svm->host_gs_base);
  678. #endif
  679. }
  680. static void save_host_msrs(struct kvm_vcpu *vcpu)
  681. {
  682. #ifdef CONFIG_X86_64
  683. rdmsrl(MSR_GS_BASE, vcpu->svm->host_gs_base);
  684. #endif
  685. }
  686. static void new_asid(struct kvm_vcpu *vcpu, struct svm_cpu_data *svm_data)
  687. {
  688. if (svm_data->next_asid > svm_data->max_asid) {
  689. ++svm_data->asid_generation;
  690. svm_data->next_asid = 1;
  691. vcpu->svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
  692. }
  693. vcpu->cpu = svm_data->cpu;
  694. vcpu->svm->asid_generation = svm_data->asid_generation;
  695. vcpu->svm->vmcb->control.asid = svm_data->next_asid++;
  696. }
  697. static void svm_invlpg(struct kvm_vcpu *vcpu, gva_t address)
  698. {
  699. invlpga(address, vcpu->svm->vmcb->control.asid); // is needed?
  700. }
  701. static unsigned long svm_get_dr(struct kvm_vcpu *vcpu, int dr)
  702. {
  703. return vcpu->svm->db_regs[dr];
  704. }
  705. static void svm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long value,
  706. int *exception)
  707. {
  708. *exception = 0;
  709. if (vcpu->svm->vmcb->save.dr7 & DR7_GD_MASK) {
  710. vcpu->svm->vmcb->save.dr7 &= ~DR7_GD_MASK;
  711. vcpu->svm->vmcb->save.dr6 |= DR6_BD_MASK;
  712. *exception = DB_VECTOR;
  713. return;
  714. }
  715. switch (dr) {
  716. case 0 ... 3:
  717. vcpu->svm->db_regs[dr] = value;
  718. return;
  719. case 4 ... 5:
  720. if (vcpu->cr4 & X86_CR4_DE) {
  721. *exception = UD_VECTOR;
  722. return;
  723. }
  724. case 7: {
  725. if (value & ~((1ULL << 32) - 1)) {
  726. *exception = GP_VECTOR;
  727. return;
  728. }
  729. vcpu->svm->vmcb->save.dr7 = value;
  730. return;
  731. }
  732. default:
  733. printk(KERN_DEBUG "%s: unexpected dr %u\n",
  734. __FUNCTION__, dr);
  735. *exception = UD_VECTOR;
  736. return;
  737. }
  738. }
  739. static int pf_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  740. {
  741. u32 exit_int_info = vcpu->svm->vmcb->control.exit_int_info;
  742. u64 fault_address;
  743. u32 error_code;
  744. enum emulation_result er;
  745. int r;
  746. if (is_external_interrupt(exit_int_info))
  747. push_irq(vcpu, exit_int_info & SVM_EVTINJ_VEC_MASK);
  748. spin_lock(&vcpu->kvm->lock);
  749. fault_address = vcpu->svm->vmcb->control.exit_info_2;
  750. error_code = vcpu->svm->vmcb->control.exit_info_1;
  751. r = kvm_mmu_page_fault(vcpu, fault_address, error_code);
  752. if (r < 0) {
  753. spin_unlock(&vcpu->kvm->lock);
  754. return r;
  755. }
  756. if (!r) {
  757. spin_unlock(&vcpu->kvm->lock);
  758. return 1;
  759. }
  760. er = emulate_instruction(vcpu, kvm_run, fault_address, error_code);
  761. spin_unlock(&vcpu->kvm->lock);
  762. switch (er) {
  763. case EMULATE_DONE:
  764. return 1;
  765. case EMULATE_DO_MMIO:
  766. ++vcpu->stat.mmio_exits;
  767. kvm_run->exit_reason = KVM_EXIT_MMIO;
  768. return 0;
  769. case EMULATE_FAIL:
  770. vcpu_printf(vcpu, "%s: emulate fail\n", __FUNCTION__);
  771. break;
  772. default:
  773. BUG();
  774. }
  775. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  776. return 0;
  777. }
  778. static int nm_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  779. {
  780. vcpu->svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
  781. if (!(vcpu->cr0 & X86_CR0_TS))
  782. vcpu->svm->vmcb->save.cr0 &= ~X86_CR0_TS;
  783. vcpu->fpu_active = 1;
  784. return 1;
  785. }
  786. static int shutdown_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  787. {
  788. /*
  789. * VMCB is undefined after a SHUTDOWN intercept
  790. * so reinitialize it.
  791. */
  792. clear_page(vcpu->svm->vmcb);
  793. init_vmcb(vcpu->svm->vmcb);
  794. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  795. return 0;
  796. }
  797. static int io_get_override(struct kvm_vcpu *vcpu,
  798. struct vmcb_seg **seg,
  799. int *addr_override)
  800. {
  801. u8 inst[MAX_INST_SIZE];
  802. unsigned ins_length;
  803. gva_t rip;
  804. int i;
  805. rip = vcpu->svm->vmcb->save.rip;
  806. ins_length = vcpu->svm->next_rip - rip;
  807. rip += vcpu->svm->vmcb->save.cs.base;
  808. if (ins_length > MAX_INST_SIZE)
  809. printk(KERN_DEBUG
  810. "%s: inst length err, cs base 0x%llx rip 0x%llx "
  811. "next rip 0x%llx ins_length %u\n",
  812. __FUNCTION__,
  813. vcpu->svm->vmcb->save.cs.base,
  814. vcpu->svm->vmcb->save.rip,
  815. vcpu->svm->vmcb->control.exit_info_2,
  816. ins_length);
  817. if (kvm_read_guest(vcpu, rip, ins_length, inst) != ins_length)
  818. /* #PF */
  819. return 0;
  820. *addr_override = 0;
  821. *seg = NULL;
  822. for (i = 0; i < ins_length; i++)
  823. switch (inst[i]) {
  824. case 0xf0:
  825. case 0xf2:
  826. case 0xf3:
  827. case 0x66:
  828. continue;
  829. case 0x67:
  830. *addr_override = 1;
  831. continue;
  832. case 0x2e:
  833. *seg = &vcpu->svm->vmcb->save.cs;
  834. continue;
  835. case 0x36:
  836. *seg = &vcpu->svm->vmcb->save.ss;
  837. continue;
  838. case 0x3e:
  839. *seg = &vcpu->svm->vmcb->save.ds;
  840. continue;
  841. case 0x26:
  842. *seg = &vcpu->svm->vmcb->save.es;
  843. continue;
  844. case 0x64:
  845. *seg = &vcpu->svm->vmcb->save.fs;
  846. continue;
  847. case 0x65:
  848. *seg = &vcpu->svm->vmcb->save.gs;
  849. continue;
  850. default:
  851. return 1;
  852. }
  853. printk(KERN_DEBUG "%s: unexpected\n", __FUNCTION__);
  854. return 0;
  855. }
  856. static unsigned long io_adress(struct kvm_vcpu *vcpu, int ins, gva_t *address)
  857. {
  858. unsigned long addr_mask;
  859. unsigned long *reg;
  860. struct vmcb_seg *seg;
  861. int addr_override;
  862. struct vmcb_save_area *save_area = &vcpu->svm->vmcb->save;
  863. u16 cs_attrib = save_area->cs.attrib;
  864. unsigned addr_size = get_addr_size(vcpu);
  865. if (!io_get_override(vcpu, &seg, &addr_override))
  866. return 0;
  867. if (addr_override)
  868. addr_size = (addr_size == 2) ? 4: (addr_size >> 1);
  869. if (ins) {
  870. reg = &vcpu->regs[VCPU_REGS_RDI];
  871. seg = &vcpu->svm->vmcb->save.es;
  872. } else {
  873. reg = &vcpu->regs[VCPU_REGS_RSI];
  874. seg = (seg) ? seg : &vcpu->svm->vmcb->save.ds;
  875. }
  876. addr_mask = ~0ULL >> (64 - (addr_size * 8));
  877. if ((cs_attrib & SVM_SELECTOR_L_MASK) &&
  878. !(vcpu->svm->vmcb->save.rflags & X86_EFLAGS_VM)) {
  879. *address = (*reg & addr_mask);
  880. return addr_mask;
  881. }
  882. if (!(seg->attrib & SVM_SELECTOR_P_SHIFT)) {
  883. svm_inject_gp(vcpu, 0);
  884. return 0;
  885. }
  886. *address = (*reg & addr_mask) + seg->base;
  887. return addr_mask;
  888. }
  889. static int io_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  890. {
  891. u32 io_info = vcpu->svm->vmcb->control.exit_info_1; //address size bug?
  892. int size, down, in, string, rep;
  893. unsigned port;
  894. unsigned long count;
  895. gva_t address = 0;
  896. ++vcpu->stat.io_exits;
  897. vcpu->svm->next_rip = vcpu->svm->vmcb->control.exit_info_2;
  898. in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
  899. port = io_info >> 16;
  900. size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
  901. string = (io_info & SVM_IOIO_STR_MASK) != 0;
  902. rep = (io_info & SVM_IOIO_REP_MASK) != 0;
  903. count = 1;
  904. down = (vcpu->svm->vmcb->save.rflags & X86_EFLAGS_DF) != 0;
  905. if (string) {
  906. unsigned addr_mask;
  907. addr_mask = io_adress(vcpu, in, &address);
  908. if (!addr_mask) {
  909. printk(KERN_DEBUG "%s: get io address failed\n",
  910. __FUNCTION__);
  911. return 1;
  912. }
  913. if (rep)
  914. count = vcpu->regs[VCPU_REGS_RCX] & addr_mask;
  915. }
  916. return kvm_setup_pio(vcpu, kvm_run, in, size, count, string, down,
  917. address, rep, port);
  918. }
  919. static int nop_on_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  920. {
  921. return 1;
  922. }
  923. static int halt_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  924. {
  925. vcpu->svm->next_rip = vcpu->svm->vmcb->save.rip + 1;
  926. skip_emulated_instruction(vcpu);
  927. return kvm_emulate_halt(vcpu);
  928. }
  929. static int vmmcall_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  930. {
  931. vcpu->svm->next_rip = vcpu->svm->vmcb->save.rip + 3;
  932. skip_emulated_instruction(vcpu);
  933. return kvm_hypercall(vcpu, kvm_run);
  934. }
  935. static int invalid_op_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  936. {
  937. inject_ud(vcpu);
  938. return 1;
  939. }
  940. static int task_switch_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  941. {
  942. printk(KERN_DEBUG "%s: task swiche is unsupported\n", __FUNCTION__);
  943. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  944. return 0;
  945. }
  946. static int cpuid_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  947. {
  948. vcpu->svm->next_rip = vcpu->svm->vmcb->save.rip + 2;
  949. kvm_emulate_cpuid(vcpu);
  950. return 1;
  951. }
  952. static int emulate_on_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  953. {
  954. if (emulate_instruction(vcpu, NULL, 0, 0) != EMULATE_DONE)
  955. printk(KERN_ERR "%s: failed\n", __FUNCTION__);
  956. return 1;
  957. }
  958. static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
  959. {
  960. switch (ecx) {
  961. case MSR_IA32_TIME_STAMP_COUNTER: {
  962. u64 tsc;
  963. rdtscll(tsc);
  964. *data = vcpu->svm->vmcb->control.tsc_offset + tsc;
  965. break;
  966. }
  967. case MSR_K6_STAR:
  968. *data = vcpu->svm->vmcb->save.star;
  969. break;
  970. #ifdef CONFIG_X86_64
  971. case MSR_LSTAR:
  972. *data = vcpu->svm->vmcb->save.lstar;
  973. break;
  974. case MSR_CSTAR:
  975. *data = vcpu->svm->vmcb->save.cstar;
  976. break;
  977. case MSR_KERNEL_GS_BASE:
  978. *data = vcpu->svm->vmcb->save.kernel_gs_base;
  979. break;
  980. case MSR_SYSCALL_MASK:
  981. *data = vcpu->svm->vmcb->save.sfmask;
  982. break;
  983. #endif
  984. case MSR_IA32_SYSENTER_CS:
  985. *data = vcpu->svm->vmcb->save.sysenter_cs;
  986. break;
  987. case MSR_IA32_SYSENTER_EIP:
  988. *data = vcpu->svm->vmcb->save.sysenter_eip;
  989. break;
  990. case MSR_IA32_SYSENTER_ESP:
  991. *data = vcpu->svm->vmcb->save.sysenter_esp;
  992. break;
  993. default:
  994. return kvm_get_msr_common(vcpu, ecx, data);
  995. }
  996. return 0;
  997. }
  998. static int rdmsr_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  999. {
  1000. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1001. u64 data;
  1002. if (svm_get_msr(vcpu, ecx, &data))
  1003. svm_inject_gp(vcpu, 0);
  1004. else {
  1005. vcpu->svm->vmcb->save.rax = data & 0xffffffff;
  1006. vcpu->regs[VCPU_REGS_RDX] = data >> 32;
  1007. vcpu->svm->next_rip = vcpu->svm->vmcb->save.rip + 2;
  1008. skip_emulated_instruction(vcpu);
  1009. }
  1010. return 1;
  1011. }
  1012. static int svm_set_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 data)
  1013. {
  1014. switch (ecx) {
  1015. case MSR_IA32_TIME_STAMP_COUNTER: {
  1016. u64 tsc;
  1017. rdtscll(tsc);
  1018. vcpu->svm->vmcb->control.tsc_offset = data - tsc;
  1019. break;
  1020. }
  1021. case MSR_K6_STAR:
  1022. vcpu->svm->vmcb->save.star = data;
  1023. break;
  1024. #ifdef CONFIG_X86_64
  1025. case MSR_LSTAR:
  1026. vcpu->svm->vmcb->save.lstar = data;
  1027. break;
  1028. case MSR_CSTAR:
  1029. vcpu->svm->vmcb->save.cstar = data;
  1030. break;
  1031. case MSR_KERNEL_GS_BASE:
  1032. vcpu->svm->vmcb->save.kernel_gs_base = data;
  1033. break;
  1034. case MSR_SYSCALL_MASK:
  1035. vcpu->svm->vmcb->save.sfmask = data;
  1036. break;
  1037. #endif
  1038. case MSR_IA32_SYSENTER_CS:
  1039. vcpu->svm->vmcb->save.sysenter_cs = data;
  1040. break;
  1041. case MSR_IA32_SYSENTER_EIP:
  1042. vcpu->svm->vmcb->save.sysenter_eip = data;
  1043. break;
  1044. case MSR_IA32_SYSENTER_ESP:
  1045. vcpu->svm->vmcb->save.sysenter_esp = data;
  1046. break;
  1047. default:
  1048. return kvm_set_msr_common(vcpu, ecx, data);
  1049. }
  1050. return 0;
  1051. }
  1052. static int wrmsr_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1053. {
  1054. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1055. u64 data = (vcpu->svm->vmcb->save.rax & -1u)
  1056. | ((u64)(vcpu->regs[VCPU_REGS_RDX] & -1u) << 32);
  1057. vcpu->svm->next_rip = vcpu->svm->vmcb->save.rip + 2;
  1058. if (svm_set_msr(vcpu, ecx, data))
  1059. svm_inject_gp(vcpu, 0);
  1060. else
  1061. skip_emulated_instruction(vcpu);
  1062. return 1;
  1063. }
  1064. static int msr_interception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1065. {
  1066. if (vcpu->svm->vmcb->control.exit_info_1)
  1067. return wrmsr_interception(vcpu, kvm_run);
  1068. else
  1069. return rdmsr_interception(vcpu, kvm_run);
  1070. }
  1071. static int interrupt_window_interception(struct kvm_vcpu *vcpu,
  1072. struct kvm_run *kvm_run)
  1073. {
  1074. /*
  1075. * If the user space waits to inject interrupts, exit as soon as
  1076. * possible
  1077. */
  1078. if (kvm_run->request_interrupt_window &&
  1079. !vcpu->irq_summary) {
  1080. ++vcpu->stat.irq_window_exits;
  1081. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  1082. return 0;
  1083. }
  1084. return 1;
  1085. }
  1086. static int (*svm_exit_handlers[])(struct kvm_vcpu *vcpu,
  1087. struct kvm_run *kvm_run) = {
  1088. [SVM_EXIT_READ_CR0] = emulate_on_interception,
  1089. [SVM_EXIT_READ_CR3] = emulate_on_interception,
  1090. [SVM_EXIT_READ_CR4] = emulate_on_interception,
  1091. /* for now: */
  1092. [SVM_EXIT_WRITE_CR0] = emulate_on_interception,
  1093. [SVM_EXIT_WRITE_CR3] = emulate_on_interception,
  1094. [SVM_EXIT_WRITE_CR4] = emulate_on_interception,
  1095. [SVM_EXIT_READ_DR0] = emulate_on_interception,
  1096. [SVM_EXIT_READ_DR1] = emulate_on_interception,
  1097. [SVM_EXIT_READ_DR2] = emulate_on_interception,
  1098. [SVM_EXIT_READ_DR3] = emulate_on_interception,
  1099. [SVM_EXIT_WRITE_DR0] = emulate_on_interception,
  1100. [SVM_EXIT_WRITE_DR1] = emulate_on_interception,
  1101. [SVM_EXIT_WRITE_DR2] = emulate_on_interception,
  1102. [SVM_EXIT_WRITE_DR3] = emulate_on_interception,
  1103. [SVM_EXIT_WRITE_DR5] = emulate_on_interception,
  1104. [SVM_EXIT_WRITE_DR7] = emulate_on_interception,
  1105. [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
  1106. [SVM_EXIT_EXCP_BASE + NM_VECTOR] = nm_interception,
  1107. [SVM_EXIT_INTR] = nop_on_interception,
  1108. [SVM_EXIT_NMI] = nop_on_interception,
  1109. [SVM_EXIT_SMI] = nop_on_interception,
  1110. [SVM_EXIT_INIT] = nop_on_interception,
  1111. [SVM_EXIT_VINTR] = interrupt_window_interception,
  1112. /* [SVM_EXIT_CR0_SEL_WRITE] = emulate_on_interception, */
  1113. [SVM_EXIT_CPUID] = cpuid_interception,
  1114. [SVM_EXIT_HLT] = halt_interception,
  1115. [SVM_EXIT_INVLPG] = emulate_on_interception,
  1116. [SVM_EXIT_INVLPGA] = invalid_op_interception,
  1117. [SVM_EXIT_IOIO] = io_interception,
  1118. [SVM_EXIT_MSR] = msr_interception,
  1119. [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
  1120. [SVM_EXIT_SHUTDOWN] = shutdown_interception,
  1121. [SVM_EXIT_VMRUN] = invalid_op_interception,
  1122. [SVM_EXIT_VMMCALL] = vmmcall_interception,
  1123. [SVM_EXIT_VMLOAD] = invalid_op_interception,
  1124. [SVM_EXIT_VMSAVE] = invalid_op_interception,
  1125. [SVM_EXIT_STGI] = invalid_op_interception,
  1126. [SVM_EXIT_CLGI] = invalid_op_interception,
  1127. [SVM_EXIT_SKINIT] = invalid_op_interception,
  1128. [SVM_EXIT_MONITOR] = invalid_op_interception,
  1129. [SVM_EXIT_MWAIT] = invalid_op_interception,
  1130. };
  1131. static int handle_exit(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1132. {
  1133. u32 exit_code = vcpu->svm->vmcb->control.exit_code;
  1134. if (is_external_interrupt(vcpu->svm->vmcb->control.exit_int_info) &&
  1135. exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR)
  1136. printk(KERN_ERR "%s: unexpected exit_ini_info 0x%x "
  1137. "exit_code 0x%x\n",
  1138. __FUNCTION__, vcpu->svm->vmcb->control.exit_int_info,
  1139. exit_code);
  1140. if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
  1141. || svm_exit_handlers[exit_code] == 0) {
  1142. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  1143. kvm_run->hw.hardware_exit_reason = exit_code;
  1144. return 0;
  1145. }
  1146. return svm_exit_handlers[exit_code](vcpu, kvm_run);
  1147. }
  1148. static void reload_tss(struct kvm_vcpu *vcpu)
  1149. {
  1150. int cpu = raw_smp_processor_id();
  1151. struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
  1152. svm_data->tss_desc->type = 9; //available 32/64-bit TSS
  1153. load_TR_desc();
  1154. }
  1155. static void pre_svm_run(struct kvm_vcpu *vcpu)
  1156. {
  1157. int cpu = raw_smp_processor_id();
  1158. struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
  1159. vcpu->svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
  1160. if (vcpu->cpu != cpu ||
  1161. vcpu->svm->asid_generation != svm_data->asid_generation)
  1162. new_asid(vcpu, svm_data);
  1163. }
  1164. static inline void kvm_do_inject_irq(struct kvm_vcpu *vcpu)
  1165. {
  1166. struct vmcb_control_area *control;
  1167. control = &vcpu->svm->vmcb->control;
  1168. control->int_vector = pop_irq(vcpu);
  1169. control->int_ctl &= ~V_INTR_PRIO_MASK;
  1170. control->int_ctl |= V_IRQ_MASK |
  1171. ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
  1172. }
  1173. static void kvm_reput_irq(struct kvm_vcpu *vcpu)
  1174. {
  1175. struct vmcb_control_area *control = &vcpu->svm->vmcb->control;
  1176. if (control->int_ctl & V_IRQ_MASK) {
  1177. control->int_ctl &= ~V_IRQ_MASK;
  1178. push_irq(vcpu, control->int_vector);
  1179. }
  1180. vcpu->interrupt_window_open =
  1181. !(control->int_state & SVM_INTERRUPT_SHADOW_MASK);
  1182. }
  1183. static void do_interrupt_requests(struct kvm_vcpu *vcpu,
  1184. struct kvm_run *kvm_run)
  1185. {
  1186. struct vmcb_control_area *control = &vcpu->svm->vmcb->control;
  1187. vcpu->interrupt_window_open =
  1188. (!(control->int_state & SVM_INTERRUPT_SHADOW_MASK) &&
  1189. (vcpu->svm->vmcb->save.rflags & X86_EFLAGS_IF));
  1190. if (vcpu->interrupt_window_open && vcpu->irq_summary)
  1191. /*
  1192. * If interrupts enabled, and not blocked by sti or mov ss. Good.
  1193. */
  1194. kvm_do_inject_irq(vcpu);
  1195. /*
  1196. * Interrupts blocked. Wait for unblock.
  1197. */
  1198. if (!vcpu->interrupt_window_open &&
  1199. (vcpu->irq_summary || kvm_run->request_interrupt_window)) {
  1200. control->intercept |= 1ULL << INTERCEPT_VINTR;
  1201. } else
  1202. control->intercept &= ~(1ULL << INTERCEPT_VINTR);
  1203. }
  1204. static void post_kvm_run_save(struct kvm_vcpu *vcpu,
  1205. struct kvm_run *kvm_run)
  1206. {
  1207. kvm_run->ready_for_interrupt_injection = (vcpu->interrupt_window_open &&
  1208. vcpu->irq_summary == 0);
  1209. kvm_run->if_flag = (vcpu->svm->vmcb->save.rflags & X86_EFLAGS_IF) != 0;
  1210. kvm_run->cr8 = vcpu->cr8;
  1211. kvm_run->apic_base = vcpu->apic_base;
  1212. }
  1213. /*
  1214. * Check if userspace requested an interrupt window, and that the
  1215. * interrupt window is open.
  1216. *
  1217. * No need to exit to userspace if we already have an interrupt queued.
  1218. */
  1219. static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu,
  1220. struct kvm_run *kvm_run)
  1221. {
  1222. return (!vcpu->irq_summary &&
  1223. kvm_run->request_interrupt_window &&
  1224. vcpu->interrupt_window_open &&
  1225. (vcpu->svm->vmcb->save.rflags & X86_EFLAGS_IF));
  1226. }
  1227. static void save_db_regs(unsigned long *db_regs)
  1228. {
  1229. asm volatile ("mov %%dr0, %0" : "=r"(db_regs[0]));
  1230. asm volatile ("mov %%dr1, %0" : "=r"(db_regs[1]));
  1231. asm volatile ("mov %%dr2, %0" : "=r"(db_regs[2]));
  1232. asm volatile ("mov %%dr3, %0" : "=r"(db_regs[3]));
  1233. }
  1234. static void load_db_regs(unsigned long *db_regs)
  1235. {
  1236. asm volatile ("mov %0, %%dr0" : : "r"(db_regs[0]));
  1237. asm volatile ("mov %0, %%dr1" : : "r"(db_regs[1]));
  1238. asm volatile ("mov %0, %%dr2" : : "r"(db_regs[2]));
  1239. asm volatile ("mov %0, %%dr3" : : "r"(db_regs[3]));
  1240. }
  1241. static void svm_flush_tlb(struct kvm_vcpu *vcpu)
  1242. {
  1243. force_new_asid(vcpu);
  1244. }
  1245. static int svm_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1246. {
  1247. u16 fs_selector;
  1248. u16 gs_selector;
  1249. u16 ldt_selector;
  1250. int r;
  1251. again:
  1252. r = kvm_mmu_reload(vcpu);
  1253. if (unlikely(r))
  1254. return r;
  1255. if (!vcpu->mmio_read_completed)
  1256. do_interrupt_requests(vcpu, kvm_run);
  1257. clgi();
  1258. vcpu->guest_mode = 1;
  1259. if (vcpu->requests)
  1260. if (test_and_clear_bit(KVM_TLB_FLUSH, &vcpu->requests))
  1261. svm_flush_tlb(vcpu);
  1262. pre_svm_run(vcpu);
  1263. save_host_msrs(vcpu);
  1264. fs_selector = read_fs();
  1265. gs_selector = read_gs();
  1266. ldt_selector = read_ldt();
  1267. vcpu->svm->host_cr2 = kvm_read_cr2();
  1268. vcpu->svm->host_dr6 = read_dr6();
  1269. vcpu->svm->host_dr7 = read_dr7();
  1270. vcpu->svm->vmcb->save.cr2 = vcpu->cr2;
  1271. if (vcpu->svm->vmcb->save.dr7 & 0xff) {
  1272. write_dr7(0);
  1273. save_db_regs(vcpu->svm->host_db_regs);
  1274. load_db_regs(vcpu->svm->db_regs);
  1275. }
  1276. if (vcpu->fpu_active) {
  1277. fx_save(vcpu->host_fx_image);
  1278. fx_restore(vcpu->guest_fx_image);
  1279. }
  1280. asm volatile (
  1281. #ifdef CONFIG_X86_64
  1282. "push %%rbx; push %%rcx; push %%rdx;"
  1283. "push %%rsi; push %%rdi; push %%rbp;"
  1284. "push %%r8; push %%r9; push %%r10; push %%r11;"
  1285. "push %%r12; push %%r13; push %%r14; push %%r15;"
  1286. #else
  1287. "push %%ebx; push %%ecx; push %%edx;"
  1288. "push %%esi; push %%edi; push %%ebp;"
  1289. #endif
  1290. #ifdef CONFIG_X86_64
  1291. "mov %c[rbx](%[vcpu]), %%rbx \n\t"
  1292. "mov %c[rcx](%[vcpu]), %%rcx \n\t"
  1293. "mov %c[rdx](%[vcpu]), %%rdx \n\t"
  1294. "mov %c[rsi](%[vcpu]), %%rsi \n\t"
  1295. "mov %c[rdi](%[vcpu]), %%rdi \n\t"
  1296. "mov %c[rbp](%[vcpu]), %%rbp \n\t"
  1297. "mov %c[r8](%[vcpu]), %%r8 \n\t"
  1298. "mov %c[r9](%[vcpu]), %%r9 \n\t"
  1299. "mov %c[r10](%[vcpu]), %%r10 \n\t"
  1300. "mov %c[r11](%[vcpu]), %%r11 \n\t"
  1301. "mov %c[r12](%[vcpu]), %%r12 \n\t"
  1302. "mov %c[r13](%[vcpu]), %%r13 \n\t"
  1303. "mov %c[r14](%[vcpu]), %%r14 \n\t"
  1304. "mov %c[r15](%[vcpu]), %%r15 \n\t"
  1305. #else
  1306. "mov %c[rbx](%[vcpu]), %%ebx \n\t"
  1307. "mov %c[rcx](%[vcpu]), %%ecx \n\t"
  1308. "mov %c[rdx](%[vcpu]), %%edx \n\t"
  1309. "mov %c[rsi](%[vcpu]), %%esi \n\t"
  1310. "mov %c[rdi](%[vcpu]), %%edi \n\t"
  1311. "mov %c[rbp](%[vcpu]), %%ebp \n\t"
  1312. #endif
  1313. #ifdef CONFIG_X86_64
  1314. /* Enter guest mode */
  1315. "push %%rax \n\t"
  1316. "mov %c[svm](%[vcpu]), %%rax \n\t"
  1317. "mov %c[vmcb](%%rax), %%rax \n\t"
  1318. SVM_VMLOAD "\n\t"
  1319. SVM_VMRUN "\n\t"
  1320. SVM_VMSAVE "\n\t"
  1321. "pop %%rax \n\t"
  1322. #else
  1323. /* Enter guest mode */
  1324. "push %%eax \n\t"
  1325. "mov %c[svm](%[vcpu]), %%eax \n\t"
  1326. "mov %c[vmcb](%%eax), %%eax \n\t"
  1327. SVM_VMLOAD "\n\t"
  1328. SVM_VMRUN "\n\t"
  1329. SVM_VMSAVE "\n\t"
  1330. "pop %%eax \n\t"
  1331. #endif
  1332. /* Save guest registers, load host registers */
  1333. #ifdef CONFIG_X86_64
  1334. "mov %%rbx, %c[rbx](%[vcpu]) \n\t"
  1335. "mov %%rcx, %c[rcx](%[vcpu]) \n\t"
  1336. "mov %%rdx, %c[rdx](%[vcpu]) \n\t"
  1337. "mov %%rsi, %c[rsi](%[vcpu]) \n\t"
  1338. "mov %%rdi, %c[rdi](%[vcpu]) \n\t"
  1339. "mov %%rbp, %c[rbp](%[vcpu]) \n\t"
  1340. "mov %%r8, %c[r8](%[vcpu]) \n\t"
  1341. "mov %%r9, %c[r9](%[vcpu]) \n\t"
  1342. "mov %%r10, %c[r10](%[vcpu]) \n\t"
  1343. "mov %%r11, %c[r11](%[vcpu]) \n\t"
  1344. "mov %%r12, %c[r12](%[vcpu]) \n\t"
  1345. "mov %%r13, %c[r13](%[vcpu]) \n\t"
  1346. "mov %%r14, %c[r14](%[vcpu]) \n\t"
  1347. "mov %%r15, %c[r15](%[vcpu]) \n\t"
  1348. "pop %%r15; pop %%r14; pop %%r13; pop %%r12;"
  1349. "pop %%r11; pop %%r10; pop %%r9; pop %%r8;"
  1350. "pop %%rbp; pop %%rdi; pop %%rsi;"
  1351. "pop %%rdx; pop %%rcx; pop %%rbx; \n\t"
  1352. #else
  1353. "mov %%ebx, %c[rbx](%[vcpu]) \n\t"
  1354. "mov %%ecx, %c[rcx](%[vcpu]) \n\t"
  1355. "mov %%edx, %c[rdx](%[vcpu]) \n\t"
  1356. "mov %%esi, %c[rsi](%[vcpu]) \n\t"
  1357. "mov %%edi, %c[rdi](%[vcpu]) \n\t"
  1358. "mov %%ebp, %c[rbp](%[vcpu]) \n\t"
  1359. "pop %%ebp; pop %%edi; pop %%esi;"
  1360. "pop %%edx; pop %%ecx; pop %%ebx; \n\t"
  1361. #endif
  1362. :
  1363. : [vcpu]"a"(vcpu),
  1364. [svm]"i"(offsetof(struct kvm_vcpu, svm)),
  1365. [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
  1366. [rbx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBX])),
  1367. [rcx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RCX])),
  1368. [rdx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDX])),
  1369. [rsi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RSI])),
  1370. [rdi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDI])),
  1371. [rbp]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBP]))
  1372. #ifdef CONFIG_X86_64
  1373. ,[r8 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R8 ])),
  1374. [r9 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R9 ])),
  1375. [r10]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R10])),
  1376. [r11]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R11])),
  1377. [r12]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R12])),
  1378. [r13]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R13])),
  1379. [r14]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R14])),
  1380. [r15]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R15]))
  1381. #endif
  1382. : "cc", "memory" );
  1383. vcpu->guest_mode = 0;
  1384. if (vcpu->fpu_active) {
  1385. fx_save(vcpu->guest_fx_image);
  1386. fx_restore(vcpu->host_fx_image);
  1387. }
  1388. if ((vcpu->svm->vmcb->save.dr7 & 0xff))
  1389. load_db_regs(vcpu->svm->host_db_regs);
  1390. vcpu->cr2 = vcpu->svm->vmcb->save.cr2;
  1391. write_dr6(vcpu->svm->host_dr6);
  1392. write_dr7(vcpu->svm->host_dr7);
  1393. kvm_write_cr2(vcpu->svm->host_cr2);
  1394. load_fs(fs_selector);
  1395. load_gs(gs_selector);
  1396. load_ldt(ldt_selector);
  1397. load_host_msrs(vcpu);
  1398. reload_tss(vcpu);
  1399. /*
  1400. * Profile KVM exit RIPs:
  1401. */
  1402. if (unlikely(prof_on == KVM_PROFILING))
  1403. profile_hit(KVM_PROFILING,
  1404. (void *)(unsigned long)vcpu->svm->vmcb->save.rip);
  1405. stgi();
  1406. kvm_reput_irq(vcpu);
  1407. vcpu->svm->next_rip = 0;
  1408. if (vcpu->svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
  1409. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  1410. kvm_run->fail_entry.hardware_entry_failure_reason
  1411. = vcpu->svm->vmcb->control.exit_code;
  1412. post_kvm_run_save(vcpu, kvm_run);
  1413. return 0;
  1414. }
  1415. r = handle_exit(vcpu, kvm_run);
  1416. if (r > 0) {
  1417. if (signal_pending(current)) {
  1418. ++vcpu->stat.signal_exits;
  1419. post_kvm_run_save(vcpu, kvm_run);
  1420. kvm_run->exit_reason = KVM_EXIT_INTR;
  1421. return -EINTR;
  1422. }
  1423. if (dm_request_for_irq_injection(vcpu, kvm_run)) {
  1424. ++vcpu->stat.request_irq_exits;
  1425. post_kvm_run_save(vcpu, kvm_run);
  1426. kvm_run->exit_reason = KVM_EXIT_INTR;
  1427. return -EINTR;
  1428. }
  1429. kvm_resched(vcpu);
  1430. goto again;
  1431. }
  1432. post_kvm_run_save(vcpu, kvm_run);
  1433. return r;
  1434. }
  1435. static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
  1436. {
  1437. vcpu->svm->vmcb->save.cr3 = root;
  1438. force_new_asid(vcpu);
  1439. if (vcpu->fpu_active) {
  1440. vcpu->svm->vmcb->control.intercept_exceptions |= (1 << NM_VECTOR);
  1441. vcpu->svm->vmcb->save.cr0 |= X86_CR0_TS;
  1442. vcpu->fpu_active = 0;
  1443. }
  1444. }
  1445. static void svm_inject_page_fault(struct kvm_vcpu *vcpu,
  1446. unsigned long addr,
  1447. uint32_t err_code)
  1448. {
  1449. uint32_t exit_int_info = vcpu->svm->vmcb->control.exit_int_info;
  1450. ++vcpu->stat.pf_guest;
  1451. if (is_page_fault(exit_int_info)) {
  1452. vcpu->svm->vmcb->control.event_inj_err = 0;
  1453. vcpu->svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
  1454. SVM_EVTINJ_VALID_ERR |
  1455. SVM_EVTINJ_TYPE_EXEPT |
  1456. DF_VECTOR;
  1457. return;
  1458. }
  1459. vcpu->cr2 = addr;
  1460. vcpu->svm->vmcb->save.cr2 = addr;
  1461. vcpu->svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
  1462. SVM_EVTINJ_VALID_ERR |
  1463. SVM_EVTINJ_TYPE_EXEPT |
  1464. PF_VECTOR;
  1465. vcpu->svm->vmcb->control.event_inj_err = err_code;
  1466. }
  1467. static int is_disabled(void)
  1468. {
  1469. u64 vm_cr;
  1470. rdmsrl(MSR_VM_CR, vm_cr);
  1471. if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
  1472. return 1;
  1473. return 0;
  1474. }
  1475. static void
  1476. svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  1477. {
  1478. /*
  1479. * Patch in the VMMCALL instruction:
  1480. */
  1481. hypercall[0] = 0x0f;
  1482. hypercall[1] = 0x01;
  1483. hypercall[2] = 0xd9;
  1484. hypercall[3] = 0xc3;
  1485. }
  1486. static struct kvm_arch_ops svm_arch_ops = {
  1487. .cpu_has_kvm_support = has_svm,
  1488. .disabled_by_bios = is_disabled,
  1489. .hardware_setup = svm_hardware_setup,
  1490. .hardware_unsetup = svm_hardware_unsetup,
  1491. .hardware_enable = svm_hardware_enable,
  1492. .hardware_disable = svm_hardware_disable,
  1493. .vcpu_create = svm_create_vcpu,
  1494. .vcpu_free = svm_free_vcpu,
  1495. .vcpu_load = svm_vcpu_load,
  1496. .vcpu_put = svm_vcpu_put,
  1497. .vcpu_decache = svm_vcpu_decache,
  1498. .set_guest_debug = svm_guest_debug,
  1499. .get_msr = svm_get_msr,
  1500. .set_msr = svm_set_msr,
  1501. .get_segment_base = svm_get_segment_base,
  1502. .get_segment = svm_get_segment,
  1503. .set_segment = svm_set_segment,
  1504. .get_cs_db_l_bits = svm_get_cs_db_l_bits,
  1505. .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
  1506. .set_cr0 = svm_set_cr0,
  1507. .set_cr3 = svm_set_cr3,
  1508. .set_cr4 = svm_set_cr4,
  1509. .set_efer = svm_set_efer,
  1510. .get_idt = svm_get_idt,
  1511. .set_idt = svm_set_idt,
  1512. .get_gdt = svm_get_gdt,
  1513. .set_gdt = svm_set_gdt,
  1514. .get_dr = svm_get_dr,
  1515. .set_dr = svm_set_dr,
  1516. .cache_regs = svm_cache_regs,
  1517. .decache_regs = svm_decache_regs,
  1518. .get_rflags = svm_get_rflags,
  1519. .set_rflags = svm_set_rflags,
  1520. .invlpg = svm_invlpg,
  1521. .tlb_flush = svm_flush_tlb,
  1522. .inject_page_fault = svm_inject_page_fault,
  1523. .inject_gp = svm_inject_gp,
  1524. .run = svm_vcpu_run,
  1525. .skip_emulated_instruction = skip_emulated_instruction,
  1526. .vcpu_setup = svm_vcpu_setup,
  1527. .patch_hypercall = svm_patch_hypercall,
  1528. };
  1529. static int __init svm_init(void)
  1530. {
  1531. return kvm_init_arch(&svm_arch_ops, THIS_MODULE);
  1532. }
  1533. static void __exit svm_exit(void)
  1534. {
  1535. kvm_exit_arch();
  1536. }
  1537. module_init(svm_init)
  1538. module_exit(svm_exit)