dispc.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.h
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. * Author: Archit Taneja <archit@ti.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License version 2 as published by
  10. * the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #ifndef __OMAP2_DISPC_REG_H
  21. #define __OMAP2_DISPC_REG_H
  22. /* DISPC common registers */
  23. #define DISPC_REVISION 0x0000
  24. #define DISPC_SYSCONFIG 0x0010
  25. #define DISPC_SYSSTATUS 0x0014
  26. #define DISPC_IRQSTATUS 0x0018
  27. #define DISPC_IRQENABLE 0x001C
  28. #define DISPC_CONTROL 0x0040
  29. #define DISPC_CONFIG 0x0044
  30. #define DISPC_CAPABLE 0x0048
  31. #define DISPC_LINE_STATUS 0x005C
  32. #define DISPC_LINE_NUMBER 0x0060
  33. #define DISPC_GLOBAL_ALPHA 0x0074
  34. #define DISPC_CONTROL2 0x0238
  35. #define DISPC_CONFIG2 0x0620
  36. #define DISPC_DIVISOR 0x0804
  37. #define DISPC_GLOBAL_BUFFER 0x0800
  38. #define DISPC_CONTROL3 0x0848
  39. #define DISPC_CONFIG3 0x084C
  40. /* DISPC overlay registers */
  41. #define DISPC_OVL_BA0(n) (DISPC_OVL_BASE(n) + \
  42. DISPC_BA0_OFFSET(n))
  43. #define DISPC_OVL_BA1(n) (DISPC_OVL_BASE(n) + \
  44. DISPC_BA1_OFFSET(n))
  45. #define DISPC_OVL_BA0_UV(n) (DISPC_OVL_BASE(n) + \
  46. DISPC_BA0_UV_OFFSET(n))
  47. #define DISPC_OVL_BA1_UV(n) (DISPC_OVL_BASE(n) + \
  48. DISPC_BA1_UV_OFFSET(n))
  49. #define DISPC_OVL_POSITION(n) (DISPC_OVL_BASE(n) + \
  50. DISPC_POS_OFFSET(n))
  51. #define DISPC_OVL_SIZE(n) (DISPC_OVL_BASE(n) + \
  52. DISPC_SIZE_OFFSET(n))
  53. #define DISPC_OVL_ATTRIBUTES(n) (DISPC_OVL_BASE(n) + \
  54. DISPC_ATTR_OFFSET(n))
  55. #define DISPC_OVL_ATTRIBUTES2(n) (DISPC_OVL_BASE(n) + \
  56. DISPC_ATTR2_OFFSET(n))
  57. #define DISPC_OVL_FIFO_THRESHOLD(n) (DISPC_OVL_BASE(n) + \
  58. DISPC_FIFO_THRESH_OFFSET(n))
  59. #define DISPC_OVL_FIFO_SIZE_STATUS(n) (DISPC_OVL_BASE(n) + \
  60. DISPC_FIFO_SIZE_STATUS_OFFSET(n))
  61. #define DISPC_OVL_ROW_INC(n) (DISPC_OVL_BASE(n) + \
  62. DISPC_ROW_INC_OFFSET(n))
  63. #define DISPC_OVL_PIXEL_INC(n) (DISPC_OVL_BASE(n) + \
  64. DISPC_PIX_INC_OFFSET(n))
  65. #define DISPC_OVL_WINDOW_SKIP(n) (DISPC_OVL_BASE(n) + \
  66. DISPC_WINDOW_SKIP_OFFSET(n))
  67. #define DISPC_OVL_TABLE_BA(n) (DISPC_OVL_BASE(n) + \
  68. DISPC_TABLE_BA_OFFSET(n))
  69. #define DISPC_OVL_FIR(n) (DISPC_OVL_BASE(n) + \
  70. DISPC_FIR_OFFSET(n))
  71. #define DISPC_OVL_FIR2(n) (DISPC_OVL_BASE(n) + \
  72. DISPC_FIR2_OFFSET(n))
  73. #define DISPC_OVL_PICTURE_SIZE(n) (DISPC_OVL_BASE(n) + \
  74. DISPC_PIC_SIZE_OFFSET(n))
  75. #define DISPC_OVL_ACCU0(n) (DISPC_OVL_BASE(n) + \
  76. DISPC_ACCU0_OFFSET(n))
  77. #define DISPC_OVL_ACCU1(n) (DISPC_OVL_BASE(n) + \
  78. DISPC_ACCU1_OFFSET(n))
  79. #define DISPC_OVL_ACCU2_0(n) (DISPC_OVL_BASE(n) + \
  80. DISPC_ACCU2_0_OFFSET(n))
  81. #define DISPC_OVL_ACCU2_1(n) (DISPC_OVL_BASE(n) + \
  82. DISPC_ACCU2_1_OFFSET(n))
  83. #define DISPC_OVL_FIR_COEF_H(n, i) (DISPC_OVL_BASE(n) + \
  84. DISPC_FIR_COEF_H_OFFSET(n, i))
  85. #define DISPC_OVL_FIR_COEF_HV(n, i) (DISPC_OVL_BASE(n) + \
  86. DISPC_FIR_COEF_HV_OFFSET(n, i))
  87. #define DISPC_OVL_FIR_COEF_H2(n, i) (DISPC_OVL_BASE(n) + \
  88. DISPC_FIR_COEF_H2_OFFSET(n, i))
  89. #define DISPC_OVL_FIR_COEF_HV2(n, i) (DISPC_OVL_BASE(n) + \
  90. DISPC_FIR_COEF_HV2_OFFSET(n, i))
  91. #define DISPC_OVL_CONV_COEF(n, i) (DISPC_OVL_BASE(n) + \
  92. DISPC_CONV_COEF_OFFSET(n, i))
  93. #define DISPC_OVL_FIR_COEF_V(n, i) (DISPC_OVL_BASE(n) + \
  94. DISPC_FIR_COEF_V_OFFSET(n, i))
  95. #define DISPC_OVL_FIR_COEF_V2(n, i) (DISPC_OVL_BASE(n) + \
  96. DISPC_FIR_COEF_V2_OFFSET(n, i))
  97. #define DISPC_OVL_PRELOAD(n) (DISPC_OVL_BASE(n) + \
  98. DISPC_PRELOAD_OFFSET(n))
  99. /* DISPC up/downsampling FIR filter coefficient structure */
  100. struct dispc_coef {
  101. s8 hc4_vc22;
  102. s8 hc3_vc2;
  103. u8 hc2_vc1;
  104. s8 hc1_vc0;
  105. s8 hc0_vc00;
  106. };
  107. const struct dispc_coef *dispc_ovl_get_scale_coef(int inc, int five_taps);
  108. /* DISPC manager/channel specific registers */
  109. static inline u16 DISPC_DEFAULT_COLOR(enum omap_channel channel)
  110. {
  111. switch (channel) {
  112. case OMAP_DSS_CHANNEL_LCD:
  113. return 0x004C;
  114. case OMAP_DSS_CHANNEL_DIGIT:
  115. return 0x0050;
  116. case OMAP_DSS_CHANNEL_LCD2:
  117. return 0x03AC;
  118. case OMAP_DSS_CHANNEL_LCD3:
  119. return 0x0814;
  120. default:
  121. BUG();
  122. return 0;
  123. }
  124. }
  125. static inline u16 DISPC_TRANS_COLOR(enum omap_channel channel)
  126. {
  127. switch (channel) {
  128. case OMAP_DSS_CHANNEL_LCD:
  129. return 0x0054;
  130. case OMAP_DSS_CHANNEL_DIGIT:
  131. return 0x0058;
  132. case OMAP_DSS_CHANNEL_LCD2:
  133. return 0x03B0;
  134. case OMAP_DSS_CHANNEL_LCD3:
  135. return 0x0818;
  136. default:
  137. BUG();
  138. return 0;
  139. }
  140. }
  141. static inline u16 DISPC_TIMING_H(enum omap_channel channel)
  142. {
  143. switch (channel) {
  144. case OMAP_DSS_CHANNEL_LCD:
  145. return 0x0064;
  146. case OMAP_DSS_CHANNEL_DIGIT:
  147. BUG();
  148. return 0;
  149. case OMAP_DSS_CHANNEL_LCD2:
  150. return 0x0400;
  151. case OMAP_DSS_CHANNEL_LCD3:
  152. return 0x0840;
  153. default:
  154. BUG();
  155. return 0;
  156. }
  157. }
  158. static inline u16 DISPC_TIMING_V(enum omap_channel channel)
  159. {
  160. switch (channel) {
  161. case OMAP_DSS_CHANNEL_LCD:
  162. return 0x0068;
  163. case OMAP_DSS_CHANNEL_DIGIT:
  164. BUG();
  165. return 0;
  166. case OMAP_DSS_CHANNEL_LCD2:
  167. return 0x0404;
  168. case OMAP_DSS_CHANNEL_LCD3:
  169. return 0x0844;
  170. default:
  171. BUG();
  172. return 0;
  173. }
  174. }
  175. static inline u16 DISPC_POL_FREQ(enum omap_channel channel)
  176. {
  177. switch (channel) {
  178. case OMAP_DSS_CHANNEL_LCD:
  179. return 0x006C;
  180. case OMAP_DSS_CHANNEL_DIGIT:
  181. BUG();
  182. return 0;
  183. case OMAP_DSS_CHANNEL_LCD2:
  184. return 0x0408;
  185. case OMAP_DSS_CHANNEL_LCD3:
  186. return 0x083C;
  187. default:
  188. BUG();
  189. return 0;
  190. }
  191. }
  192. static inline u16 DISPC_DIVISORo(enum omap_channel channel)
  193. {
  194. switch (channel) {
  195. case OMAP_DSS_CHANNEL_LCD:
  196. return 0x0070;
  197. case OMAP_DSS_CHANNEL_DIGIT:
  198. BUG();
  199. return 0;
  200. case OMAP_DSS_CHANNEL_LCD2:
  201. return 0x040C;
  202. case OMAP_DSS_CHANNEL_LCD3:
  203. return 0x0838;
  204. default:
  205. BUG();
  206. return 0;
  207. }
  208. }
  209. /* Named as DISPC_SIZE_LCD, DISPC_SIZE_DIGIT and DISPC_SIZE_LCD2 in TRM */
  210. static inline u16 DISPC_SIZE_MGR(enum omap_channel channel)
  211. {
  212. switch (channel) {
  213. case OMAP_DSS_CHANNEL_LCD:
  214. return 0x007C;
  215. case OMAP_DSS_CHANNEL_DIGIT:
  216. return 0x0078;
  217. case OMAP_DSS_CHANNEL_LCD2:
  218. return 0x03CC;
  219. case OMAP_DSS_CHANNEL_LCD3:
  220. return 0x0834;
  221. default:
  222. BUG();
  223. return 0;
  224. }
  225. }
  226. static inline u16 DISPC_DATA_CYCLE1(enum omap_channel channel)
  227. {
  228. switch (channel) {
  229. case OMAP_DSS_CHANNEL_LCD:
  230. return 0x01D4;
  231. case OMAP_DSS_CHANNEL_DIGIT:
  232. BUG();
  233. return 0;
  234. case OMAP_DSS_CHANNEL_LCD2:
  235. return 0x03C0;
  236. case OMAP_DSS_CHANNEL_LCD3:
  237. return 0x0828;
  238. default:
  239. BUG();
  240. return 0;
  241. }
  242. }
  243. static inline u16 DISPC_DATA_CYCLE2(enum omap_channel channel)
  244. {
  245. switch (channel) {
  246. case OMAP_DSS_CHANNEL_LCD:
  247. return 0x01D8;
  248. case OMAP_DSS_CHANNEL_DIGIT:
  249. BUG();
  250. return 0;
  251. case OMAP_DSS_CHANNEL_LCD2:
  252. return 0x03C4;
  253. case OMAP_DSS_CHANNEL_LCD3:
  254. return 0x082C;
  255. default:
  256. BUG();
  257. return 0;
  258. }
  259. }
  260. static inline u16 DISPC_DATA_CYCLE3(enum omap_channel channel)
  261. {
  262. switch (channel) {
  263. case OMAP_DSS_CHANNEL_LCD:
  264. return 0x01DC;
  265. case OMAP_DSS_CHANNEL_DIGIT:
  266. BUG();
  267. return 0;
  268. case OMAP_DSS_CHANNEL_LCD2:
  269. return 0x03C8;
  270. case OMAP_DSS_CHANNEL_LCD3:
  271. return 0x0830;
  272. default:
  273. BUG();
  274. return 0;
  275. }
  276. }
  277. static inline u16 DISPC_CPR_COEF_R(enum omap_channel channel)
  278. {
  279. switch (channel) {
  280. case OMAP_DSS_CHANNEL_LCD:
  281. return 0x0220;
  282. case OMAP_DSS_CHANNEL_DIGIT:
  283. BUG();
  284. return 0;
  285. case OMAP_DSS_CHANNEL_LCD2:
  286. return 0x03BC;
  287. case OMAP_DSS_CHANNEL_LCD3:
  288. return 0x0824;
  289. default:
  290. BUG();
  291. return 0;
  292. }
  293. }
  294. static inline u16 DISPC_CPR_COEF_G(enum omap_channel channel)
  295. {
  296. switch (channel) {
  297. case OMAP_DSS_CHANNEL_LCD:
  298. return 0x0224;
  299. case OMAP_DSS_CHANNEL_DIGIT:
  300. BUG();
  301. return 0;
  302. case OMAP_DSS_CHANNEL_LCD2:
  303. return 0x03B8;
  304. case OMAP_DSS_CHANNEL_LCD3:
  305. return 0x0820;
  306. default:
  307. BUG();
  308. return 0;
  309. }
  310. }
  311. static inline u16 DISPC_CPR_COEF_B(enum omap_channel channel)
  312. {
  313. switch (channel) {
  314. case OMAP_DSS_CHANNEL_LCD:
  315. return 0x0228;
  316. case OMAP_DSS_CHANNEL_DIGIT:
  317. BUG();
  318. return 0;
  319. case OMAP_DSS_CHANNEL_LCD2:
  320. return 0x03B4;
  321. case OMAP_DSS_CHANNEL_LCD3:
  322. return 0x081C;
  323. default:
  324. BUG();
  325. return 0;
  326. }
  327. }
  328. /* DISPC overlay register base addresses */
  329. static inline u16 DISPC_OVL_BASE(enum omap_plane plane)
  330. {
  331. switch (plane) {
  332. case OMAP_DSS_GFX:
  333. return 0x0080;
  334. case OMAP_DSS_VIDEO1:
  335. return 0x00BC;
  336. case OMAP_DSS_VIDEO2:
  337. return 0x014C;
  338. case OMAP_DSS_VIDEO3:
  339. return 0x0300;
  340. case OMAP_DSS_WB:
  341. return 0x0500;
  342. default:
  343. BUG();
  344. return 0;
  345. }
  346. }
  347. /* DISPC overlay register offsets */
  348. static inline u16 DISPC_BA0_OFFSET(enum omap_plane plane)
  349. {
  350. switch (plane) {
  351. case OMAP_DSS_GFX:
  352. case OMAP_DSS_VIDEO1:
  353. case OMAP_DSS_VIDEO2:
  354. return 0x0000;
  355. case OMAP_DSS_VIDEO3:
  356. return 0x0008;
  357. default:
  358. BUG();
  359. return 0;
  360. }
  361. }
  362. static inline u16 DISPC_BA1_OFFSET(enum omap_plane plane)
  363. {
  364. switch (plane) {
  365. case OMAP_DSS_GFX:
  366. case OMAP_DSS_VIDEO1:
  367. case OMAP_DSS_VIDEO2:
  368. return 0x0004;
  369. case OMAP_DSS_VIDEO3:
  370. return 0x000C;
  371. default:
  372. BUG();
  373. return 0;
  374. }
  375. }
  376. static inline u16 DISPC_BA0_UV_OFFSET(enum omap_plane plane)
  377. {
  378. switch (plane) {
  379. case OMAP_DSS_GFX:
  380. BUG();
  381. return 0;
  382. case OMAP_DSS_VIDEO1:
  383. return 0x0544;
  384. case OMAP_DSS_VIDEO2:
  385. return 0x04BC;
  386. case OMAP_DSS_VIDEO3:
  387. return 0x0310;
  388. default:
  389. BUG();
  390. return 0;
  391. }
  392. }
  393. static inline u16 DISPC_BA1_UV_OFFSET(enum omap_plane plane)
  394. {
  395. switch (plane) {
  396. case OMAP_DSS_GFX:
  397. BUG();
  398. return 0;
  399. case OMAP_DSS_VIDEO1:
  400. return 0x0548;
  401. case OMAP_DSS_VIDEO2:
  402. return 0x04C0;
  403. case OMAP_DSS_VIDEO3:
  404. return 0x0314;
  405. default:
  406. BUG();
  407. return 0;
  408. }
  409. }
  410. static inline u16 DISPC_POS_OFFSET(enum omap_plane plane)
  411. {
  412. switch (plane) {
  413. case OMAP_DSS_GFX:
  414. case OMAP_DSS_VIDEO1:
  415. case OMAP_DSS_VIDEO2:
  416. return 0x0008;
  417. case OMAP_DSS_VIDEO3:
  418. return 0x009C;
  419. default:
  420. BUG();
  421. return 0;
  422. }
  423. }
  424. static inline u16 DISPC_SIZE_OFFSET(enum omap_plane plane)
  425. {
  426. switch (plane) {
  427. case OMAP_DSS_GFX:
  428. case OMAP_DSS_VIDEO1:
  429. case OMAP_DSS_VIDEO2:
  430. return 0x000C;
  431. case OMAP_DSS_VIDEO3:
  432. return 0x00A8;
  433. default:
  434. BUG();
  435. return 0;
  436. }
  437. }
  438. static inline u16 DISPC_ATTR_OFFSET(enum omap_plane plane)
  439. {
  440. switch (plane) {
  441. case OMAP_DSS_GFX:
  442. return 0x0020;
  443. case OMAP_DSS_VIDEO1:
  444. case OMAP_DSS_VIDEO2:
  445. return 0x0010;
  446. case OMAP_DSS_VIDEO3:
  447. return 0x0070;
  448. default:
  449. BUG();
  450. return 0;
  451. }
  452. }
  453. static inline u16 DISPC_ATTR2_OFFSET(enum omap_plane plane)
  454. {
  455. switch (plane) {
  456. case OMAP_DSS_GFX:
  457. BUG();
  458. return 0;
  459. case OMAP_DSS_VIDEO1:
  460. return 0x0568;
  461. case OMAP_DSS_VIDEO2:
  462. return 0x04DC;
  463. case OMAP_DSS_VIDEO3:
  464. return 0x032C;
  465. default:
  466. BUG();
  467. return 0;
  468. }
  469. }
  470. static inline u16 DISPC_FIFO_THRESH_OFFSET(enum omap_plane plane)
  471. {
  472. switch (plane) {
  473. case OMAP_DSS_GFX:
  474. return 0x0024;
  475. case OMAP_DSS_VIDEO1:
  476. case OMAP_DSS_VIDEO2:
  477. return 0x0014;
  478. case OMAP_DSS_VIDEO3:
  479. return 0x008C;
  480. default:
  481. BUG();
  482. return 0;
  483. }
  484. }
  485. static inline u16 DISPC_FIFO_SIZE_STATUS_OFFSET(enum omap_plane plane)
  486. {
  487. switch (plane) {
  488. case OMAP_DSS_GFX:
  489. return 0x0028;
  490. case OMAP_DSS_VIDEO1:
  491. case OMAP_DSS_VIDEO2:
  492. return 0x0018;
  493. case OMAP_DSS_VIDEO3:
  494. case OMAP_DSS_WB:
  495. return 0x0088;
  496. default:
  497. BUG();
  498. return 0;
  499. }
  500. }
  501. static inline u16 DISPC_ROW_INC_OFFSET(enum omap_plane plane)
  502. {
  503. switch (plane) {
  504. case OMAP_DSS_GFX:
  505. return 0x002C;
  506. case OMAP_DSS_VIDEO1:
  507. case OMAP_DSS_VIDEO2:
  508. return 0x001C;
  509. case OMAP_DSS_VIDEO3:
  510. return 0x00A4;
  511. default:
  512. BUG();
  513. return 0;
  514. }
  515. }
  516. static inline u16 DISPC_PIX_INC_OFFSET(enum omap_plane plane)
  517. {
  518. switch (plane) {
  519. case OMAP_DSS_GFX:
  520. return 0x0030;
  521. case OMAP_DSS_VIDEO1:
  522. case OMAP_DSS_VIDEO2:
  523. return 0x0020;
  524. case OMAP_DSS_VIDEO3:
  525. return 0x0098;
  526. default:
  527. BUG();
  528. return 0;
  529. }
  530. }
  531. static inline u16 DISPC_WINDOW_SKIP_OFFSET(enum omap_plane plane)
  532. {
  533. switch (plane) {
  534. case OMAP_DSS_GFX:
  535. return 0x0034;
  536. case OMAP_DSS_VIDEO1:
  537. case OMAP_DSS_VIDEO2:
  538. case OMAP_DSS_VIDEO3:
  539. BUG();
  540. return 0;
  541. default:
  542. BUG();
  543. return 0;
  544. }
  545. }
  546. static inline u16 DISPC_TABLE_BA_OFFSET(enum omap_plane plane)
  547. {
  548. switch (plane) {
  549. case OMAP_DSS_GFX:
  550. return 0x0038;
  551. case OMAP_DSS_VIDEO1:
  552. case OMAP_DSS_VIDEO2:
  553. case OMAP_DSS_VIDEO3:
  554. BUG();
  555. return 0;
  556. default:
  557. BUG();
  558. return 0;
  559. }
  560. }
  561. static inline u16 DISPC_FIR_OFFSET(enum omap_plane plane)
  562. {
  563. switch (plane) {
  564. case OMAP_DSS_GFX:
  565. BUG();
  566. return 0;
  567. case OMAP_DSS_VIDEO1:
  568. case OMAP_DSS_VIDEO2:
  569. return 0x0024;
  570. case OMAP_DSS_VIDEO3:
  571. return 0x0090;
  572. default:
  573. BUG();
  574. return 0;
  575. }
  576. }
  577. static inline u16 DISPC_FIR2_OFFSET(enum omap_plane plane)
  578. {
  579. switch (plane) {
  580. case OMAP_DSS_GFX:
  581. BUG();
  582. return 0;
  583. case OMAP_DSS_VIDEO1:
  584. return 0x0580;
  585. case OMAP_DSS_VIDEO2:
  586. return 0x055C;
  587. case OMAP_DSS_VIDEO3:
  588. return 0x0424;
  589. default:
  590. BUG();
  591. return 0;
  592. }
  593. }
  594. static inline u16 DISPC_PIC_SIZE_OFFSET(enum omap_plane plane)
  595. {
  596. switch (plane) {
  597. case OMAP_DSS_GFX:
  598. BUG();
  599. return 0;
  600. case OMAP_DSS_VIDEO1:
  601. case OMAP_DSS_VIDEO2:
  602. return 0x0028;
  603. case OMAP_DSS_VIDEO3:
  604. return 0x0094;
  605. default:
  606. BUG();
  607. return 0;
  608. }
  609. }
  610. static inline u16 DISPC_ACCU0_OFFSET(enum omap_plane plane)
  611. {
  612. switch (plane) {
  613. case OMAP_DSS_GFX:
  614. BUG();
  615. return 0;
  616. case OMAP_DSS_VIDEO1:
  617. case OMAP_DSS_VIDEO2:
  618. return 0x002C;
  619. case OMAP_DSS_VIDEO3:
  620. return 0x0000;
  621. default:
  622. BUG();
  623. return 0;
  624. }
  625. }
  626. static inline u16 DISPC_ACCU2_0_OFFSET(enum omap_plane plane)
  627. {
  628. switch (plane) {
  629. case OMAP_DSS_GFX:
  630. BUG();
  631. return 0;
  632. case OMAP_DSS_VIDEO1:
  633. return 0x0584;
  634. case OMAP_DSS_VIDEO2:
  635. return 0x0560;
  636. case OMAP_DSS_VIDEO3:
  637. return 0x0428;
  638. default:
  639. BUG();
  640. return 0;
  641. }
  642. }
  643. static inline u16 DISPC_ACCU1_OFFSET(enum omap_plane plane)
  644. {
  645. switch (plane) {
  646. case OMAP_DSS_GFX:
  647. BUG();
  648. return 0;
  649. case OMAP_DSS_VIDEO1:
  650. case OMAP_DSS_VIDEO2:
  651. return 0x0030;
  652. case OMAP_DSS_VIDEO3:
  653. return 0x0004;
  654. default:
  655. BUG();
  656. return 0;
  657. }
  658. }
  659. static inline u16 DISPC_ACCU2_1_OFFSET(enum omap_plane plane)
  660. {
  661. switch (plane) {
  662. case OMAP_DSS_GFX:
  663. BUG();
  664. return 0;
  665. case OMAP_DSS_VIDEO1:
  666. return 0x0588;
  667. case OMAP_DSS_VIDEO2:
  668. return 0x0564;
  669. case OMAP_DSS_VIDEO3:
  670. return 0x042C;
  671. default:
  672. BUG();
  673. return 0;
  674. }
  675. }
  676. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  677. static inline u16 DISPC_FIR_COEF_H_OFFSET(enum omap_plane plane, u16 i)
  678. {
  679. switch (plane) {
  680. case OMAP_DSS_GFX:
  681. BUG();
  682. return 0;
  683. case OMAP_DSS_VIDEO1:
  684. case OMAP_DSS_VIDEO2:
  685. return 0x0034 + i * 0x8;
  686. case OMAP_DSS_VIDEO3:
  687. return 0x0010 + i * 0x8;
  688. default:
  689. BUG();
  690. return 0;
  691. }
  692. }
  693. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  694. static inline u16 DISPC_FIR_COEF_H2_OFFSET(enum omap_plane plane, u16 i)
  695. {
  696. switch (plane) {
  697. case OMAP_DSS_GFX:
  698. BUG();
  699. return 0;
  700. case OMAP_DSS_VIDEO1:
  701. return 0x058C + i * 0x8;
  702. case OMAP_DSS_VIDEO2:
  703. return 0x0568 + i * 0x8;
  704. case OMAP_DSS_VIDEO3:
  705. return 0x0430 + i * 0x8;
  706. default:
  707. BUG();
  708. return 0;
  709. }
  710. }
  711. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  712. static inline u16 DISPC_FIR_COEF_HV_OFFSET(enum omap_plane plane, u16 i)
  713. {
  714. switch (plane) {
  715. case OMAP_DSS_GFX:
  716. BUG();
  717. return 0;
  718. case OMAP_DSS_VIDEO1:
  719. case OMAP_DSS_VIDEO2:
  720. return 0x0038 + i * 0x8;
  721. case OMAP_DSS_VIDEO3:
  722. return 0x0014 + i * 0x8;
  723. default:
  724. BUG();
  725. return 0;
  726. }
  727. }
  728. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  729. static inline u16 DISPC_FIR_COEF_HV2_OFFSET(enum omap_plane plane, u16 i)
  730. {
  731. switch (plane) {
  732. case OMAP_DSS_GFX:
  733. BUG();
  734. return 0;
  735. case OMAP_DSS_VIDEO1:
  736. return 0x0590 + i * 8;
  737. case OMAP_DSS_VIDEO2:
  738. return 0x056C + i * 0x8;
  739. case OMAP_DSS_VIDEO3:
  740. return 0x0434 + i * 0x8;
  741. default:
  742. BUG();
  743. return 0;
  744. }
  745. }
  746. /* coef index i = {0, 1, 2, 3, 4,} */
  747. static inline u16 DISPC_CONV_COEF_OFFSET(enum omap_plane plane, u16 i)
  748. {
  749. switch (plane) {
  750. case OMAP_DSS_GFX:
  751. BUG();
  752. return 0;
  753. case OMAP_DSS_VIDEO1:
  754. case OMAP_DSS_VIDEO2:
  755. case OMAP_DSS_VIDEO3:
  756. return 0x0074 + i * 0x4;
  757. default:
  758. BUG();
  759. return 0;
  760. }
  761. }
  762. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  763. static inline u16 DISPC_FIR_COEF_V_OFFSET(enum omap_plane plane, u16 i)
  764. {
  765. switch (plane) {
  766. case OMAP_DSS_GFX:
  767. BUG();
  768. return 0;
  769. case OMAP_DSS_VIDEO1:
  770. return 0x0124 + i * 0x4;
  771. case OMAP_DSS_VIDEO2:
  772. return 0x00B4 + i * 0x4;
  773. case OMAP_DSS_VIDEO3:
  774. return 0x0050 + i * 0x4;
  775. default:
  776. BUG();
  777. return 0;
  778. }
  779. }
  780. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  781. static inline u16 DISPC_FIR_COEF_V2_OFFSET(enum omap_plane plane, u16 i)
  782. {
  783. switch (plane) {
  784. case OMAP_DSS_GFX:
  785. BUG();
  786. return 0;
  787. case OMAP_DSS_VIDEO1:
  788. return 0x05CC + i * 0x4;
  789. case OMAP_DSS_VIDEO2:
  790. return 0x05A8 + i * 0x4;
  791. case OMAP_DSS_VIDEO3:
  792. return 0x0470 + i * 0x4;
  793. default:
  794. BUG();
  795. return 0;
  796. }
  797. }
  798. static inline u16 DISPC_PRELOAD_OFFSET(enum omap_plane plane)
  799. {
  800. switch (plane) {
  801. case OMAP_DSS_GFX:
  802. return 0x01AC;
  803. case OMAP_DSS_VIDEO1:
  804. return 0x0174;
  805. case OMAP_DSS_VIDEO2:
  806. return 0x00E8;
  807. case OMAP_DSS_VIDEO3:
  808. return 0x00A0;
  809. default:
  810. BUG();
  811. return 0;
  812. }
  813. }
  814. #endif