tg3.c 386 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.103"
  63. #define DRV_MODULE_RELDATE "November 2, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. #define TG3_RSS_INDIR_TBL_SIZE 128
  93. /* Do not place this n-ring entries value into the tp struct itself,
  94. * we really want to expose these constants to GCC so that modulo et
  95. * al. operations are done with shifts and masks instead of with
  96. * hw multiply/modulo instructions. Another solution would be to
  97. * replace things like '% foo' with '& (foo - 1)'.
  98. */
  99. #define TG3_RX_RCB_RING_SIZE(tp) \
  100. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  101. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  102. #define TG3_TX_RING_SIZE 512
  103. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  104. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_RING_SIZE)
  106. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  107. TG3_RX_JUMBO_RING_SIZE)
  108. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  109. TG3_RX_RCB_RING_SIZE(tp))
  110. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  111. TG3_TX_RING_SIZE)
  112. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  113. #define TG3_DMA_BYTE_ENAB 64
  114. #define TG3_RX_STD_DMA_SZ 1536
  115. #define TG3_RX_JMB_DMA_SZ 9046
  116. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  117. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  118. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  119. #define TG3_RX_STD_BUFF_RING_SIZE \
  120. (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
  121. #define TG3_RX_JMB_BUFF_RING_SIZE \
  122. (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
  123. /* minimum number of free TX descriptors required to wake up TX process */
  124. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  125. #define TG3_RAW_IP_ALIGN 2
  126. /* number of ETHTOOL_GSTATS u64's */
  127. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  128. #define TG3_NUM_TEST 6
  129. #define FIRMWARE_TG3 "tigon/tg3.bin"
  130. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  131. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  132. static char version[] __devinitdata =
  133. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  134. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  135. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  136. MODULE_LICENSE("GPL");
  137. MODULE_VERSION(DRV_MODULE_VERSION);
  138. MODULE_FIRMWARE(FIRMWARE_TG3);
  139. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  140. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  141. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  142. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  143. module_param(tg3_debug, int, 0);
  144. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  145. static struct pci_device_id tg3_pci_tbl[] = {
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  219. {}
  220. };
  221. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  222. static const struct {
  223. const char string[ETH_GSTRING_LEN];
  224. } ethtool_stats_keys[TG3_NUM_STATS] = {
  225. { "rx_octets" },
  226. { "rx_fragments" },
  227. { "rx_ucast_packets" },
  228. { "rx_mcast_packets" },
  229. { "rx_bcast_packets" },
  230. { "rx_fcs_errors" },
  231. { "rx_align_errors" },
  232. { "rx_xon_pause_rcvd" },
  233. { "rx_xoff_pause_rcvd" },
  234. { "rx_mac_ctrl_rcvd" },
  235. { "rx_xoff_entered" },
  236. { "rx_frame_too_long_errors" },
  237. { "rx_jabbers" },
  238. { "rx_undersize_packets" },
  239. { "rx_in_length_errors" },
  240. { "rx_out_length_errors" },
  241. { "rx_64_or_less_octet_packets" },
  242. { "rx_65_to_127_octet_packets" },
  243. { "rx_128_to_255_octet_packets" },
  244. { "rx_256_to_511_octet_packets" },
  245. { "rx_512_to_1023_octet_packets" },
  246. { "rx_1024_to_1522_octet_packets" },
  247. { "rx_1523_to_2047_octet_packets" },
  248. { "rx_2048_to_4095_octet_packets" },
  249. { "rx_4096_to_8191_octet_packets" },
  250. { "rx_8192_to_9022_octet_packets" },
  251. { "tx_octets" },
  252. { "tx_collisions" },
  253. { "tx_xon_sent" },
  254. { "tx_xoff_sent" },
  255. { "tx_flow_control" },
  256. { "tx_mac_errors" },
  257. { "tx_single_collisions" },
  258. { "tx_mult_collisions" },
  259. { "tx_deferred" },
  260. { "tx_excessive_collisions" },
  261. { "tx_late_collisions" },
  262. { "tx_collide_2times" },
  263. { "tx_collide_3times" },
  264. { "tx_collide_4times" },
  265. { "tx_collide_5times" },
  266. { "tx_collide_6times" },
  267. { "tx_collide_7times" },
  268. { "tx_collide_8times" },
  269. { "tx_collide_9times" },
  270. { "tx_collide_10times" },
  271. { "tx_collide_11times" },
  272. { "tx_collide_12times" },
  273. { "tx_collide_13times" },
  274. { "tx_collide_14times" },
  275. { "tx_collide_15times" },
  276. { "tx_ucast_packets" },
  277. { "tx_mcast_packets" },
  278. { "tx_bcast_packets" },
  279. { "tx_carrier_sense_errors" },
  280. { "tx_discards" },
  281. { "tx_errors" },
  282. { "dma_writeq_full" },
  283. { "dma_write_prioq_full" },
  284. { "rxbds_empty" },
  285. { "rx_discards" },
  286. { "rx_errors" },
  287. { "rx_threshold_hit" },
  288. { "dma_readq_full" },
  289. { "dma_read_prioq_full" },
  290. { "tx_comp_queue_full" },
  291. { "ring_set_send_prod_index" },
  292. { "ring_status_update" },
  293. { "nic_irqs" },
  294. { "nic_avoided_irqs" },
  295. { "nic_tx_threshold_hit" }
  296. };
  297. static const struct {
  298. const char string[ETH_GSTRING_LEN];
  299. } ethtool_test_keys[TG3_NUM_TEST] = {
  300. { "nvram test (online) " },
  301. { "link test (online) " },
  302. { "register test (offline)" },
  303. { "memory test (offline)" },
  304. { "loopback test (offline)" },
  305. { "interrupt test (offline)" },
  306. };
  307. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  308. {
  309. writel(val, tp->regs + off);
  310. }
  311. static u32 tg3_read32(struct tg3 *tp, u32 off)
  312. {
  313. return (readl(tp->regs + off));
  314. }
  315. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  316. {
  317. writel(val, tp->aperegs + off);
  318. }
  319. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  320. {
  321. return (readl(tp->aperegs + off));
  322. }
  323. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  324. {
  325. unsigned long flags;
  326. spin_lock_irqsave(&tp->indirect_lock, flags);
  327. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  328. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  329. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  330. }
  331. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  332. {
  333. writel(val, tp->regs + off);
  334. readl(tp->regs + off);
  335. }
  336. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  337. {
  338. unsigned long flags;
  339. u32 val;
  340. spin_lock_irqsave(&tp->indirect_lock, flags);
  341. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  342. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  343. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  344. return val;
  345. }
  346. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  347. {
  348. unsigned long flags;
  349. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  350. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  351. TG3_64BIT_REG_LOW, val);
  352. return;
  353. }
  354. if (off == TG3_RX_STD_PROD_IDX_REG) {
  355. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  356. TG3_64BIT_REG_LOW, val);
  357. return;
  358. }
  359. spin_lock_irqsave(&tp->indirect_lock, flags);
  360. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  361. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  362. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  363. /* In indirect mode when disabling interrupts, we also need
  364. * to clear the interrupt bit in the GRC local ctrl register.
  365. */
  366. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  367. (val == 0x1)) {
  368. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  369. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  370. }
  371. }
  372. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  373. {
  374. unsigned long flags;
  375. u32 val;
  376. spin_lock_irqsave(&tp->indirect_lock, flags);
  377. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  378. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  379. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  380. return val;
  381. }
  382. /* usec_wait specifies the wait time in usec when writing to certain registers
  383. * where it is unsafe to read back the register without some delay.
  384. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  385. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  386. */
  387. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  388. {
  389. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  390. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  391. /* Non-posted methods */
  392. tp->write32(tp, off, val);
  393. else {
  394. /* Posted method */
  395. tg3_write32(tp, off, val);
  396. if (usec_wait)
  397. udelay(usec_wait);
  398. tp->read32(tp, off);
  399. }
  400. /* Wait again after the read for the posted method to guarantee that
  401. * the wait time is met.
  402. */
  403. if (usec_wait)
  404. udelay(usec_wait);
  405. }
  406. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  407. {
  408. tp->write32_mbox(tp, off, val);
  409. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  410. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  411. tp->read32_mbox(tp, off);
  412. }
  413. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  414. {
  415. void __iomem *mbox = tp->regs + off;
  416. writel(val, mbox);
  417. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  418. writel(val, mbox);
  419. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  420. readl(mbox);
  421. }
  422. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  423. {
  424. return (readl(tp->regs + off + GRCMBOX_BASE));
  425. }
  426. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  427. {
  428. writel(val, tp->regs + off + GRCMBOX_BASE);
  429. }
  430. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  431. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  432. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  433. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  434. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  435. #define tw32(reg,val) tp->write32(tp, reg, val)
  436. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  437. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  438. #define tr32(reg) tp->read32(tp, reg)
  439. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  440. {
  441. unsigned long flags;
  442. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  443. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  444. return;
  445. spin_lock_irqsave(&tp->indirect_lock, flags);
  446. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  447. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  448. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  449. /* Always leave this as zero. */
  450. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  451. } else {
  452. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  453. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  454. /* Always leave this as zero. */
  455. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  456. }
  457. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  458. }
  459. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  460. {
  461. unsigned long flags;
  462. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  463. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  464. *val = 0;
  465. return;
  466. }
  467. spin_lock_irqsave(&tp->indirect_lock, flags);
  468. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  469. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  470. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  471. /* Always leave this as zero. */
  472. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  473. } else {
  474. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  475. *val = tr32(TG3PCI_MEM_WIN_DATA);
  476. /* Always leave this as zero. */
  477. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  478. }
  479. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  480. }
  481. static void tg3_ape_lock_init(struct tg3 *tp)
  482. {
  483. int i;
  484. /* Make sure the driver hasn't any stale locks. */
  485. for (i = 0; i < 8; i++)
  486. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  487. APE_LOCK_GRANT_DRIVER);
  488. }
  489. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  490. {
  491. int i, off;
  492. int ret = 0;
  493. u32 status;
  494. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  495. return 0;
  496. switch (locknum) {
  497. case TG3_APE_LOCK_GRC:
  498. case TG3_APE_LOCK_MEM:
  499. break;
  500. default:
  501. return -EINVAL;
  502. }
  503. off = 4 * locknum;
  504. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  505. /* Wait for up to 1 millisecond to acquire lock. */
  506. for (i = 0; i < 100; i++) {
  507. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  508. if (status == APE_LOCK_GRANT_DRIVER)
  509. break;
  510. udelay(10);
  511. }
  512. if (status != APE_LOCK_GRANT_DRIVER) {
  513. /* Revoke the lock request. */
  514. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  515. APE_LOCK_GRANT_DRIVER);
  516. ret = -EBUSY;
  517. }
  518. return ret;
  519. }
  520. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  521. {
  522. int off;
  523. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  524. return;
  525. switch (locknum) {
  526. case TG3_APE_LOCK_GRC:
  527. case TG3_APE_LOCK_MEM:
  528. break;
  529. default:
  530. return;
  531. }
  532. off = 4 * locknum;
  533. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  534. }
  535. static void tg3_disable_ints(struct tg3 *tp)
  536. {
  537. int i;
  538. tw32(TG3PCI_MISC_HOST_CTRL,
  539. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  540. for (i = 0; i < tp->irq_max; i++)
  541. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  542. }
  543. static void tg3_enable_ints(struct tg3 *tp)
  544. {
  545. int i;
  546. u32 coal_now = 0;
  547. tp->irq_sync = 0;
  548. wmb();
  549. tw32(TG3PCI_MISC_HOST_CTRL,
  550. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  551. for (i = 0; i < tp->irq_cnt; i++) {
  552. struct tg3_napi *tnapi = &tp->napi[i];
  553. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  554. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  555. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  556. coal_now |= tnapi->coal_now;
  557. }
  558. /* Force an initial interrupt */
  559. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  560. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  561. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  562. else
  563. tw32(HOSTCC_MODE, tp->coalesce_mode |
  564. HOSTCC_MODE_ENABLE | coal_now);
  565. }
  566. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  567. {
  568. struct tg3 *tp = tnapi->tp;
  569. struct tg3_hw_status *sblk = tnapi->hw_status;
  570. unsigned int work_exists = 0;
  571. /* check for phy events */
  572. if (!(tp->tg3_flags &
  573. (TG3_FLAG_USE_LINKCHG_REG |
  574. TG3_FLAG_POLL_SERDES))) {
  575. if (sblk->status & SD_STATUS_LINK_CHG)
  576. work_exists = 1;
  577. }
  578. /* check for RX/TX work to do */
  579. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  580. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  581. work_exists = 1;
  582. return work_exists;
  583. }
  584. /* tg3_int_reenable
  585. * similar to tg3_enable_ints, but it accurately determines whether there
  586. * is new work pending and can return without flushing the PIO write
  587. * which reenables interrupts
  588. */
  589. static void tg3_int_reenable(struct tg3_napi *tnapi)
  590. {
  591. struct tg3 *tp = tnapi->tp;
  592. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  593. mmiowb();
  594. /* When doing tagged status, this work check is unnecessary.
  595. * The last_tag we write above tells the chip which piece of
  596. * work we've completed.
  597. */
  598. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  599. tg3_has_work(tnapi))
  600. tw32(HOSTCC_MODE, tp->coalesce_mode |
  601. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  602. }
  603. static void tg3_napi_disable(struct tg3 *tp)
  604. {
  605. int i;
  606. for (i = tp->irq_cnt - 1; i >= 0; i--)
  607. napi_disable(&tp->napi[i].napi);
  608. }
  609. static void tg3_napi_enable(struct tg3 *tp)
  610. {
  611. int i;
  612. for (i = 0; i < tp->irq_cnt; i++)
  613. napi_enable(&tp->napi[i].napi);
  614. }
  615. static inline void tg3_netif_stop(struct tg3 *tp)
  616. {
  617. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  618. tg3_napi_disable(tp);
  619. netif_tx_disable(tp->dev);
  620. }
  621. static inline void tg3_netif_start(struct tg3 *tp)
  622. {
  623. /* NOTE: unconditional netif_tx_wake_all_queues is only
  624. * appropriate so long as all callers are assured to
  625. * have free tx slots (such as after tg3_init_hw)
  626. */
  627. netif_tx_wake_all_queues(tp->dev);
  628. tg3_napi_enable(tp);
  629. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  630. tg3_enable_ints(tp);
  631. }
  632. static void tg3_switch_clocks(struct tg3 *tp)
  633. {
  634. u32 clock_ctrl;
  635. u32 orig_clock_ctrl;
  636. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  637. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  638. return;
  639. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  640. orig_clock_ctrl = clock_ctrl;
  641. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  642. CLOCK_CTRL_CLKRUN_OENABLE |
  643. 0x1f);
  644. tp->pci_clock_ctrl = clock_ctrl;
  645. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  646. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  647. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  648. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  649. }
  650. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  651. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  652. clock_ctrl |
  653. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  654. 40);
  655. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  656. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  657. 40);
  658. }
  659. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  660. }
  661. #define PHY_BUSY_LOOPS 5000
  662. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  663. {
  664. u32 frame_val;
  665. unsigned int loops;
  666. int ret;
  667. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  668. tw32_f(MAC_MI_MODE,
  669. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  670. udelay(80);
  671. }
  672. *val = 0x0;
  673. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  674. MI_COM_PHY_ADDR_MASK);
  675. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  676. MI_COM_REG_ADDR_MASK);
  677. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  678. tw32_f(MAC_MI_COM, frame_val);
  679. loops = PHY_BUSY_LOOPS;
  680. while (loops != 0) {
  681. udelay(10);
  682. frame_val = tr32(MAC_MI_COM);
  683. if ((frame_val & MI_COM_BUSY) == 0) {
  684. udelay(5);
  685. frame_val = tr32(MAC_MI_COM);
  686. break;
  687. }
  688. loops -= 1;
  689. }
  690. ret = -EBUSY;
  691. if (loops != 0) {
  692. *val = frame_val & MI_COM_DATA_MASK;
  693. ret = 0;
  694. }
  695. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  696. tw32_f(MAC_MI_MODE, tp->mi_mode);
  697. udelay(80);
  698. }
  699. return ret;
  700. }
  701. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  702. {
  703. u32 frame_val;
  704. unsigned int loops;
  705. int ret;
  706. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  707. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  708. return 0;
  709. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  710. tw32_f(MAC_MI_MODE,
  711. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  712. udelay(80);
  713. }
  714. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  715. MI_COM_PHY_ADDR_MASK);
  716. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  717. MI_COM_REG_ADDR_MASK);
  718. frame_val |= (val & MI_COM_DATA_MASK);
  719. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  720. tw32_f(MAC_MI_COM, frame_val);
  721. loops = PHY_BUSY_LOOPS;
  722. while (loops != 0) {
  723. udelay(10);
  724. frame_val = tr32(MAC_MI_COM);
  725. if ((frame_val & MI_COM_BUSY) == 0) {
  726. udelay(5);
  727. frame_val = tr32(MAC_MI_COM);
  728. break;
  729. }
  730. loops -= 1;
  731. }
  732. ret = -EBUSY;
  733. if (loops != 0)
  734. ret = 0;
  735. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  736. tw32_f(MAC_MI_MODE, tp->mi_mode);
  737. udelay(80);
  738. }
  739. return ret;
  740. }
  741. static int tg3_bmcr_reset(struct tg3 *tp)
  742. {
  743. u32 phy_control;
  744. int limit, err;
  745. /* OK, reset it, and poll the BMCR_RESET bit until it
  746. * clears or we time out.
  747. */
  748. phy_control = BMCR_RESET;
  749. err = tg3_writephy(tp, MII_BMCR, phy_control);
  750. if (err != 0)
  751. return -EBUSY;
  752. limit = 5000;
  753. while (limit--) {
  754. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  755. if (err != 0)
  756. return -EBUSY;
  757. if ((phy_control & BMCR_RESET) == 0) {
  758. udelay(40);
  759. break;
  760. }
  761. udelay(10);
  762. }
  763. if (limit < 0)
  764. return -EBUSY;
  765. return 0;
  766. }
  767. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  768. {
  769. struct tg3 *tp = bp->priv;
  770. u32 val;
  771. spin_lock_bh(&tp->lock);
  772. if (tg3_readphy(tp, reg, &val))
  773. val = -EIO;
  774. spin_unlock_bh(&tp->lock);
  775. return val;
  776. }
  777. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  778. {
  779. struct tg3 *tp = bp->priv;
  780. u32 ret = 0;
  781. spin_lock_bh(&tp->lock);
  782. if (tg3_writephy(tp, reg, val))
  783. ret = -EIO;
  784. spin_unlock_bh(&tp->lock);
  785. return ret;
  786. }
  787. static int tg3_mdio_reset(struct mii_bus *bp)
  788. {
  789. return 0;
  790. }
  791. static void tg3_mdio_config_5785(struct tg3 *tp)
  792. {
  793. u32 val;
  794. struct phy_device *phydev;
  795. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  796. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  797. case TG3_PHY_ID_BCM50610:
  798. case TG3_PHY_ID_BCM50610M:
  799. val = MAC_PHYCFG2_50610_LED_MODES;
  800. break;
  801. case TG3_PHY_ID_BCMAC131:
  802. val = MAC_PHYCFG2_AC131_LED_MODES;
  803. break;
  804. case TG3_PHY_ID_RTL8211C:
  805. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  806. break;
  807. case TG3_PHY_ID_RTL8201E:
  808. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  809. break;
  810. default:
  811. return;
  812. }
  813. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  814. tw32(MAC_PHYCFG2, val);
  815. val = tr32(MAC_PHYCFG1);
  816. val &= ~(MAC_PHYCFG1_RGMII_INT |
  817. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  818. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  819. tw32(MAC_PHYCFG1, val);
  820. return;
  821. }
  822. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  823. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  824. MAC_PHYCFG2_FMODE_MASK_MASK |
  825. MAC_PHYCFG2_GMODE_MASK_MASK |
  826. MAC_PHYCFG2_ACT_MASK_MASK |
  827. MAC_PHYCFG2_QUAL_MASK_MASK |
  828. MAC_PHYCFG2_INBAND_ENABLE;
  829. tw32(MAC_PHYCFG2, val);
  830. val = tr32(MAC_PHYCFG1);
  831. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  832. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  833. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  834. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  835. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  836. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  837. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  838. }
  839. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  840. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  841. tw32(MAC_PHYCFG1, val);
  842. val = tr32(MAC_EXT_RGMII_MODE);
  843. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  844. MAC_RGMII_MODE_RX_QUALITY |
  845. MAC_RGMII_MODE_RX_ACTIVITY |
  846. MAC_RGMII_MODE_RX_ENG_DET |
  847. MAC_RGMII_MODE_TX_ENABLE |
  848. MAC_RGMII_MODE_TX_LOWPWR |
  849. MAC_RGMII_MODE_TX_RESET);
  850. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  851. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  852. val |= MAC_RGMII_MODE_RX_INT_B |
  853. MAC_RGMII_MODE_RX_QUALITY |
  854. MAC_RGMII_MODE_RX_ACTIVITY |
  855. MAC_RGMII_MODE_RX_ENG_DET;
  856. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  857. val |= MAC_RGMII_MODE_TX_ENABLE |
  858. MAC_RGMII_MODE_TX_LOWPWR |
  859. MAC_RGMII_MODE_TX_RESET;
  860. }
  861. tw32(MAC_EXT_RGMII_MODE, val);
  862. }
  863. static void tg3_mdio_start(struct tg3 *tp)
  864. {
  865. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  866. tw32_f(MAC_MI_MODE, tp->mi_mode);
  867. udelay(80);
  868. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  869. u32 funcnum, is_serdes;
  870. funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
  871. if (funcnum)
  872. tp->phy_addr = 2;
  873. else
  874. tp->phy_addr = 1;
  875. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  876. if (is_serdes)
  877. tp->phy_addr += 7;
  878. } else
  879. tp->phy_addr = TG3_PHY_MII_ADDR;
  880. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  881. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  882. tg3_mdio_config_5785(tp);
  883. }
  884. static int tg3_mdio_init(struct tg3 *tp)
  885. {
  886. int i;
  887. u32 reg;
  888. struct phy_device *phydev;
  889. tg3_mdio_start(tp);
  890. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  891. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  892. return 0;
  893. tp->mdio_bus = mdiobus_alloc();
  894. if (tp->mdio_bus == NULL)
  895. return -ENOMEM;
  896. tp->mdio_bus->name = "tg3 mdio bus";
  897. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  898. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  899. tp->mdio_bus->priv = tp;
  900. tp->mdio_bus->parent = &tp->pdev->dev;
  901. tp->mdio_bus->read = &tg3_mdio_read;
  902. tp->mdio_bus->write = &tg3_mdio_write;
  903. tp->mdio_bus->reset = &tg3_mdio_reset;
  904. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  905. tp->mdio_bus->irq = &tp->mdio_irq[0];
  906. for (i = 0; i < PHY_MAX_ADDR; i++)
  907. tp->mdio_bus->irq[i] = PHY_POLL;
  908. /* The bus registration will look for all the PHYs on the mdio bus.
  909. * Unfortunately, it does not ensure the PHY is powered up before
  910. * accessing the PHY ID registers. A chip reset is the
  911. * quickest way to bring the device back to an operational state..
  912. */
  913. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  914. tg3_bmcr_reset(tp);
  915. i = mdiobus_register(tp->mdio_bus);
  916. if (i) {
  917. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  918. tp->dev->name, i);
  919. mdiobus_free(tp->mdio_bus);
  920. return i;
  921. }
  922. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  923. if (!phydev || !phydev->drv) {
  924. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  925. mdiobus_unregister(tp->mdio_bus);
  926. mdiobus_free(tp->mdio_bus);
  927. return -ENODEV;
  928. }
  929. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  930. case TG3_PHY_ID_BCM57780:
  931. phydev->interface = PHY_INTERFACE_MODE_GMII;
  932. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  933. break;
  934. case TG3_PHY_ID_BCM50610:
  935. case TG3_PHY_ID_BCM50610M:
  936. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  937. PHY_BRCM_RX_REFCLK_UNUSED |
  938. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  939. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  940. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  941. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  942. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  943. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  944. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  945. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  946. /* fallthru */
  947. case TG3_PHY_ID_RTL8211C:
  948. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  949. break;
  950. case TG3_PHY_ID_RTL8201E:
  951. case TG3_PHY_ID_BCMAC131:
  952. phydev->interface = PHY_INTERFACE_MODE_MII;
  953. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  954. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  955. break;
  956. }
  957. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  958. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  959. tg3_mdio_config_5785(tp);
  960. return 0;
  961. }
  962. static void tg3_mdio_fini(struct tg3 *tp)
  963. {
  964. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  965. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  966. mdiobus_unregister(tp->mdio_bus);
  967. mdiobus_free(tp->mdio_bus);
  968. }
  969. }
  970. /* tp->lock is held. */
  971. static inline void tg3_generate_fw_event(struct tg3 *tp)
  972. {
  973. u32 val;
  974. val = tr32(GRC_RX_CPU_EVENT);
  975. val |= GRC_RX_CPU_DRIVER_EVENT;
  976. tw32_f(GRC_RX_CPU_EVENT, val);
  977. tp->last_event_jiffies = jiffies;
  978. }
  979. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  980. /* tp->lock is held. */
  981. static void tg3_wait_for_event_ack(struct tg3 *tp)
  982. {
  983. int i;
  984. unsigned int delay_cnt;
  985. long time_remain;
  986. /* If enough time has passed, no wait is necessary. */
  987. time_remain = (long)(tp->last_event_jiffies + 1 +
  988. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  989. (long)jiffies;
  990. if (time_remain < 0)
  991. return;
  992. /* Check if we can shorten the wait time. */
  993. delay_cnt = jiffies_to_usecs(time_remain);
  994. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  995. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  996. delay_cnt = (delay_cnt >> 3) + 1;
  997. for (i = 0; i < delay_cnt; i++) {
  998. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  999. break;
  1000. udelay(8);
  1001. }
  1002. }
  1003. /* tp->lock is held. */
  1004. static void tg3_ump_link_report(struct tg3 *tp)
  1005. {
  1006. u32 reg;
  1007. u32 val;
  1008. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1009. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1010. return;
  1011. tg3_wait_for_event_ack(tp);
  1012. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1013. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1014. val = 0;
  1015. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1016. val = reg << 16;
  1017. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1018. val |= (reg & 0xffff);
  1019. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1020. val = 0;
  1021. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1022. val = reg << 16;
  1023. if (!tg3_readphy(tp, MII_LPA, &reg))
  1024. val |= (reg & 0xffff);
  1025. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1026. val = 0;
  1027. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1028. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1029. val = reg << 16;
  1030. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1031. val |= (reg & 0xffff);
  1032. }
  1033. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1034. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1035. val = reg << 16;
  1036. else
  1037. val = 0;
  1038. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1039. tg3_generate_fw_event(tp);
  1040. }
  1041. static void tg3_link_report(struct tg3 *tp)
  1042. {
  1043. if (!netif_carrier_ok(tp->dev)) {
  1044. if (netif_msg_link(tp))
  1045. printk(KERN_INFO PFX "%s: Link is down.\n",
  1046. tp->dev->name);
  1047. tg3_ump_link_report(tp);
  1048. } else if (netif_msg_link(tp)) {
  1049. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1050. tp->dev->name,
  1051. (tp->link_config.active_speed == SPEED_1000 ?
  1052. 1000 :
  1053. (tp->link_config.active_speed == SPEED_100 ?
  1054. 100 : 10)),
  1055. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1056. "full" : "half"));
  1057. printk(KERN_INFO PFX
  1058. "%s: Flow control is %s for TX and %s for RX.\n",
  1059. tp->dev->name,
  1060. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1061. "on" : "off",
  1062. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1063. "on" : "off");
  1064. tg3_ump_link_report(tp);
  1065. }
  1066. }
  1067. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1068. {
  1069. u16 miireg;
  1070. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1071. miireg = ADVERTISE_PAUSE_CAP;
  1072. else if (flow_ctrl & FLOW_CTRL_TX)
  1073. miireg = ADVERTISE_PAUSE_ASYM;
  1074. else if (flow_ctrl & FLOW_CTRL_RX)
  1075. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1076. else
  1077. miireg = 0;
  1078. return miireg;
  1079. }
  1080. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1081. {
  1082. u16 miireg;
  1083. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1084. miireg = ADVERTISE_1000XPAUSE;
  1085. else if (flow_ctrl & FLOW_CTRL_TX)
  1086. miireg = ADVERTISE_1000XPSE_ASYM;
  1087. else if (flow_ctrl & FLOW_CTRL_RX)
  1088. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1089. else
  1090. miireg = 0;
  1091. return miireg;
  1092. }
  1093. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1094. {
  1095. u8 cap = 0;
  1096. if (lcladv & ADVERTISE_1000XPAUSE) {
  1097. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1098. if (rmtadv & LPA_1000XPAUSE)
  1099. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1100. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1101. cap = FLOW_CTRL_RX;
  1102. } else {
  1103. if (rmtadv & LPA_1000XPAUSE)
  1104. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1105. }
  1106. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1107. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1108. cap = FLOW_CTRL_TX;
  1109. }
  1110. return cap;
  1111. }
  1112. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1113. {
  1114. u8 autoneg;
  1115. u8 flowctrl = 0;
  1116. u32 old_rx_mode = tp->rx_mode;
  1117. u32 old_tx_mode = tp->tx_mode;
  1118. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1119. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1120. else
  1121. autoneg = tp->link_config.autoneg;
  1122. if (autoneg == AUTONEG_ENABLE &&
  1123. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1124. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1125. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1126. else
  1127. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1128. } else
  1129. flowctrl = tp->link_config.flowctrl;
  1130. tp->link_config.active_flowctrl = flowctrl;
  1131. if (flowctrl & FLOW_CTRL_RX)
  1132. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1133. else
  1134. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1135. if (old_rx_mode != tp->rx_mode)
  1136. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1137. if (flowctrl & FLOW_CTRL_TX)
  1138. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1139. else
  1140. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1141. if (old_tx_mode != tp->tx_mode)
  1142. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1143. }
  1144. static void tg3_adjust_link(struct net_device *dev)
  1145. {
  1146. u8 oldflowctrl, linkmesg = 0;
  1147. u32 mac_mode, lcl_adv, rmt_adv;
  1148. struct tg3 *tp = netdev_priv(dev);
  1149. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1150. spin_lock_bh(&tp->lock);
  1151. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1152. MAC_MODE_HALF_DUPLEX);
  1153. oldflowctrl = tp->link_config.active_flowctrl;
  1154. if (phydev->link) {
  1155. lcl_adv = 0;
  1156. rmt_adv = 0;
  1157. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1158. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1159. else if (phydev->speed == SPEED_1000 ||
  1160. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1161. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1162. else
  1163. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1164. if (phydev->duplex == DUPLEX_HALF)
  1165. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1166. else {
  1167. lcl_adv = tg3_advert_flowctrl_1000T(
  1168. tp->link_config.flowctrl);
  1169. if (phydev->pause)
  1170. rmt_adv = LPA_PAUSE_CAP;
  1171. if (phydev->asym_pause)
  1172. rmt_adv |= LPA_PAUSE_ASYM;
  1173. }
  1174. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1175. } else
  1176. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1177. if (mac_mode != tp->mac_mode) {
  1178. tp->mac_mode = mac_mode;
  1179. tw32_f(MAC_MODE, tp->mac_mode);
  1180. udelay(40);
  1181. }
  1182. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1183. if (phydev->speed == SPEED_10)
  1184. tw32(MAC_MI_STAT,
  1185. MAC_MI_STAT_10MBPS_MODE |
  1186. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1187. else
  1188. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1189. }
  1190. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1191. tw32(MAC_TX_LENGTHS,
  1192. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1193. (6 << TX_LENGTHS_IPG_SHIFT) |
  1194. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1195. else
  1196. tw32(MAC_TX_LENGTHS,
  1197. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1198. (6 << TX_LENGTHS_IPG_SHIFT) |
  1199. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1200. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1201. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1202. phydev->speed != tp->link_config.active_speed ||
  1203. phydev->duplex != tp->link_config.active_duplex ||
  1204. oldflowctrl != tp->link_config.active_flowctrl)
  1205. linkmesg = 1;
  1206. tp->link_config.active_speed = phydev->speed;
  1207. tp->link_config.active_duplex = phydev->duplex;
  1208. spin_unlock_bh(&tp->lock);
  1209. if (linkmesg)
  1210. tg3_link_report(tp);
  1211. }
  1212. static int tg3_phy_init(struct tg3 *tp)
  1213. {
  1214. struct phy_device *phydev;
  1215. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1216. return 0;
  1217. /* Bring the PHY back to a known state. */
  1218. tg3_bmcr_reset(tp);
  1219. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1220. /* Attach the MAC to the PHY. */
  1221. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1222. phydev->dev_flags, phydev->interface);
  1223. if (IS_ERR(phydev)) {
  1224. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1225. return PTR_ERR(phydev);
  1226. }
  1227. /* Mask with MAC supported features. */
  1228. switch (phydev->interface) {
  1229. case PHY_INTERFACE_MODE_GMII:
  1230. case PHY_INTERFACE_MODE_RGMII:
  1231. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1232. phydev->supported &= (PHY_GBIT_FEATURES |
  1233. SUPPORTED_Pause |
  1234. SUPPORTED_Asym_Pause);
  1235. break;
  1236. }
  1237. /* fallthru */
  1238. case PHY_INTERFACE_MODE_MII:
  1239. phydev->supported &= (PHY_BASIC_FEATURES |
  1240. SUPPORTED_Pause |
  1241. SUPPORTED_Asym_Pause);
  1242. break;
  1243. default:
  1244. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1245. return -EINVAL;
  1246. }
  1247. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1248. phydev->advertising = phydev->supported;
  1249. return 0;
  1250. }
  1251. static void tg3_phy_start(struct tg3 *tp)
  1252. {
  1253. struct phy_device *phydev;
  1254. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1255. return;
  1256. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1257. if (tp->link_config.phy_is_low_power) {
  1258. tp->link_config.phy_is_low_power = 0;
  1259. phydev->speed = tp->link_config.orig_speed;
  1260. phydev->duplex = tp->link_config.orig_duplex;
  1261. phydev->autoneg = tp->link_config.orig_autoneg;
  1262. phydev->advertising = tp->link_config.orig_advertising;
  1263. }
  1264. phy_start(phydev);
  1265. phy_start_aneg(phydev);
  1266. }
  1267. static void tg3_phy_stop(struct tg3 *tp)
  1268. {
  1269. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1270. return;
  1271. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1272. }
  1273. static void tg3_phy_fini(struct tg3 *tp)
  1274. {
  1275. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1276. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1277. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1278. }
  1279. }
  1280. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1281. {
  1282. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1283. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1284. }
  1285. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1286. {
  1287. u32 phytest;
  1288. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1289. u32 phy;
  1290. tg3_writephy(tp, MII_TG3_FET_TEST,
  1291. phytest | MII_TG3_FET_SHADOW_EN);
  1292. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1293. if (enable)
  1294. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1295. else
  1296. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1297. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1298. }
  1299. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1300. }
  1301. }
  1302. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1303. {
  1304. u32 reg;
  1305. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1306. return;
  1307. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1308. tg3_phy_fet_toggle_apd(tp, enable);
  1309. return;
  1310. }
  1311. reg = MII_TG3_MISC_SHDW_WREN |
  1312. MII_TG3_MISC_SHDW_SCR5_SEL |
  1313. MII_TG3_MISC_SHDW_SCR5_LPED |
  1314. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1315. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1316. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1317. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1318. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1319. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1320. reg = MII_TG3_MISC_SHDW_WREN |
  1321. MII_TG3_MISC_SHDW_APD_SEL |
  1322. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1323. if (enable)
  1324. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1325. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1326. }
  1327. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1328. {
  1329. u32 phy;
  1330. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1331. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1332. return;
  1333. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1334. u32 ephy;
  1335. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1336. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1337. tg3_writephy(tp, MII_TG3_FET_TEST,
  1338. ephy | MII_TG3_FET_SHADOW_EN);
  1339. if (!tg3_readphy(tp, reg, &phy)) {
  1340. if (enable)
  1341. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1342. else
  1343. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1344. tg3_writephy(tp, reg, phy);
  1345. }
  1346. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1347. }
  1348. } else {
  1349. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1350. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1351. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1352. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1353. if (enable)
  1354. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1355. else
  1356. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1357. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1358. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1359. }
  1360. }
  1361. }
  1362. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1363. {
  1364. u32 val;
  1365. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1366. return;
  1367. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1368. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1369. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1370. (val | (1 << 15) | (1 << 4)));
  1371. }
  1372. static void tg3_phy_apply_otp(struct tg3 *tp)
  1373. {
  1374. u32 otp, phy;
  1375. if (!tp->phy_otp)
  1376. return;
  1377. otp = tp->phy_otp;
  1378. /* Enable SM_DSP clock and tx 6dB coding. */
  1379. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1380. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1381. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1382. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1383. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1384. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1385. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1386. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1387. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1388. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1389. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1390. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1391. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1392. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1393. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1394. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1395. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1396. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1397. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1398. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1399. /* Turn off SM_DSP clock. */
  1400. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1401. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1402. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1403. }
  1404. static int tg3_wait_macro_done(struct tg3 *tp)
  1405. {
  1406. int limit = 100;
  1407. while (limit--) {
  1408. u32 tmp32;
  1409. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1410. if ((tmp32 & 0x1000) == 0)
  1411. break;
  1412. }
  1413. }
  1414. if (limit < 0)
  1415. return -EBUSY;
  1416. return 0;
  1417. }
  1418. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1419. {
  1420. static const u32 test_pat[4][6] = {
  1421. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1422. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1423. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1424. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1425. };
  1426. int chan;
  1427. for (chan = 0; chan < 4; chan++) {
  1428. int i;
  1429. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1430. (chan * 0x2000) | 0x0200);
  1431. tg3_writephy(tp, 0x16, 0x0002);
  1432. for (i = 0; i < 6; i++)
  1433. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1434. test_pat[chan][i]);
  1435. tg3_writephy(tp, 0x16, 0x0202);
  1436. if (tg3_wait_macro_done(tp)) {
  1437. *resetp = 1;
  1438. return -EBUSY;
  1439. }
  1440. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1441. (chan * 0x2000) | 0x0200);
  1442. tg3_writephy(tp, 0x16, 0x0082);
  1443. if (tg3_wait_macro_done(tp)) {
  1444. *resetp = 1;
  1445. return -EBUSY;
  1446. }
  1447. tg3_writephy(tp, 0x16, 0x0802);
  1448. if (tg3_wait_macro_done(tp)) {
  1449. *resetp = 1;
  1450. return -EBUSY;
  1451. }
  1452. for (i = 0; i < 6; i += 2) {
  1453. u32 low, high;
  1454. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1455. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1456. tg3_wait_macro_done(tp)) {
  1457. *resetp = 1;
  1458. return -EBUSY;
  1459. }
  1460. low &= 0x7fff;
  1461. high &= 0x000f;
  1462. if (low != test_pat[chan][i] ||
  1463. high != test_pat[chan][i+1]) {
  1464. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1465. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1466. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1467. return -EBUSY;
  1468. }
  1469. }
  1470. }
  1471. return 0;
  1472. }
  1473. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1474. {
  1475. int chan;
  1476. for (chan = 0; chan < 4; chan++) {
  1477. int i;
  1478. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1479. (chan * 0x2000) | 0x0200);
  1480. tg3_writephy(tp, 0x16, 0x0002);
  1481. for (i = 0; i < 6; i++)
  1482. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1483. tg3_writephy(tp, 0x16, 0x0202);
  1484. if (tg3_wait_macro_done(tp))
  1485. return -EBUSY;
  1486. }
  1487. return 0;
  1488. }
  1489. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1490. {
  1491. u32 reg32, phy9_orig;
  1492. int retries, do_phy_reset, err;
  1493. retries = 10;
  1494. do_phy_reset = 1;
  1495. do {
  1496. if (do_phy_reset) {
  1497. err = tg3_bmcr_reset(tp);
  1498. if (err)
  1499. return err;
  1500. do_phy_reset = 0;
  1501. }
  1502. /* Disable transmitter and interrupt. */
  1503. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1504. continue;
  1505. reg32 |= 0x3000;
  1506. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1507. /* Set full-duplex, 1000 mbps. */
  1508. tg3_writephy(tp, MII_BMCR,
  1509. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1510. /* Set to master mode. */
  1511. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1512. continue;
  1513. tg3_writephy(tp, MII_TG3_CTRL,
  1514. (MII_TG3_CTRL_AS_MASTER |
  1515. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1516. /* Enable SM_DSP_CLOCK and 6dB. */
  1517. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1518. /* Block the PHY control access. */
  1519. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1520. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1521. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1522. if (!err)
  1523. break;
  1524. } while (--retries);
  1525. err = tg3_phy_reset_chanpat(tp);
  1526. if (err)
  1527. return err;
  1528. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1529. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1530. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1531. tg3_writephy(tp, 0x16, 0x0000);
  1532. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1533. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1534. /* Set Extended packet length bit for jumbo frames */
  1535. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1536. }
  1537. else {
  1538. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1539. }
  1540. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1541. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1542. reg32 &= ~0x3000;
  1543. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1544. } else if (!err)
  1545. err = -EBUSY;
  1546. return err;
  1547. }
  1548. /* This will reset the tigon3 PHY if there is no valid
  1549. * link unless the FORCE argument is non-zero.
  1550. */
  1551. static int tg3_phy_reset(struct tg3 *tp)
  1552. {
  1553. u32 cpmuctrl;
  1554. u32 phy_status;
  1555. int err;
  1556. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1557. u32 val;
  1558. val = tr32(GRC_MISC_CFG);
  1559. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1560. udelay(40);
  1561. }
  1562. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1563. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1564. if (err != 0)
  1565. return -EBUSY;
  1566. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1567. netif_carrier_off(tp->dev);
  1568. tg3_link_report(tp);
  1569. }
  1570. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1571. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1572. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1573. err = tg3_phy_reset_5703_4_5(tp);
  1574. if (err)
  1575. return err;
  1576. goto out;
  1577. }
  1578. cpmuctrl = 0;
  1579. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1580. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1581. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1582. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1583. tw32(TG3_CPMU_CTRL,
  1584. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1585. }
  1586. err = tg3_bmcr_reset(tp);
  1587. if (err)
  1588. return err;
  1589. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1590. u32 phy;
  1591. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1592. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1593. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1594. }
  1595. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1596. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1597. u32 val;
  1598. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1599. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1600. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1601. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1602. udelay(40);
  1603. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1604. }
  1605. }
  1606. tg3_phy_apply_otp(tp);
  1607. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1608. tg3_phy_toggle_apd(tp, true);
  1609. else
  1610. tg3_phy_toggle_apd(tp, false);
  1611. out:
  1612. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1613. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1614. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1615. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1616. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1617. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1618. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1619. }
  1620. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1621. tg3_writephy(tp, 0x1c, 0x8d68);
  1622. tg3_writephy(tp, 0x1c, 0x8d68);
  1623. }
  1624. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1625. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1626. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1627. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1628. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1629. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1630. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1631. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1632. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1633. }
  1634. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1635. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1636. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1637. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1638. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1639. tg3_writephy(tp, MII_TG3_TEST1,
  1640. MII_TG3_TEST1_TRIM_EN | 0x4);
  1641. } else
  1642. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1643. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1644. }
  1645. /* Set Extended packet length bit (bit 14) on all chips that */
  1646. /* support jumbo frames */
  1647. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1648. /* Cannot do read-modify-write on 5401 */
  1649. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1650. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1651. u32 phy_reg;
  1652. /* Set bit 14 with read-modify-write to preserve other bits */
  1653. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1654. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1655. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1656. }
  1657. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1658. * jumbo frames transmission.
  1659. */
  1660. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1661. u32 phy_reg;
  1662. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1663. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1664. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1665. }
  1666. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1667. /* adjust output voltage */
  1668. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1669. }
  1670. tg3_phy_toggle_automdix(tp, 1);
  1671. tg3_phy_set_wirespeed(tp);
  1672. return 0;
  1673. }
  1674. static void tg3_frob_aux_power(struct tg3 *tp)
  1675. {
  1676. struct tg3 *tp_peer = tp;
  1677. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1678. return;
  1679. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1680. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1681. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1682. struct net_device *dev_peer;
  1683. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1684. /* remove_one() may have been run on the peer. */
  1685. if (!dev_peer)
  1686. tp_peer = tp;
  1687. else
  1688. tp_peer = netdev_priv(dev_peer);
  1689. }
  1690. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1691. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1692. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1693. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1694. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1695. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1696. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1697. (GRC_LCLCTRL_GPIO_OE0 |
  1698. GRC_LCLCTRL_GPIO_OE1 |
  1699. GRC_LCLCTRL_GPIO_OE2 |
  1700. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1701. GRC_LCLCTRL_GPIO_OUTPUT1),
  1702. 100);
  1703. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1704. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1705. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1706. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1707. GRC_LCLCTRL_GPIO_OE1 |
  1708. GRC_LCLCTRL_GPIO_OE2 |
  1709. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1710. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1711. tp->grc_local_ctrl;
  1712. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1713. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1714. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1715. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1716. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1717. } else {
  1718. u32 no_gpio2;
  1719. u32 grc_local_ctrl = 0;
  1720. if (tp_peer != tp &&
  1721. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1722. return;
  1723. /* Workaround to prevent overdrawing Amps. */
  1724. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1725. ASIC_REV_5714) {
  1726. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1727. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1728. grc_local_ctrl, 100);
  1729. }
  1730. /* On 5753 and variants, GPIO2 cannot be used. */
  1731. no_gpio2 = tp->nic_sram_data_cfg &
  1732. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1733. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1734. GRC_LCLCTRL_GPIO_OE1 |
  1735. GRC_LCLCTRL_GPIO_OE2 |
  1736. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1737. GRC_LCLCTRL_GPIO_OUTPUT2;
  1738. if (no_gpio2) {
  1739. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1740. GRC_LCLCTRL_GPIO_OUTPUT2);
  1741. }
  1742. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1743. grc_local_ctrl, 100);
  1744. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1745. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1746. grc_local_ctrl, 100);
  1747. if (!no_gpio2) {
  1748. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1749. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1750. grc_local_ctrl, 100);
  1751. }
  1752. }
  1753. } else {
  1754. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1755. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1756. if (tp_peer != tp &&
  1757. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1758. return;
  1759. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1760. (GRC_LCLCTRL_GPIO_OE1 |
  1761. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1762. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1763. GRC_LCLCTRL_GPIO_OE1, 100);
  1764. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1765. (GRC_LCLCTRL_GPIO_OE1 |
  1766. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1767. }
  1768. }
  1769. }
  1770. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1771. {
  1772. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1773. return 1;
  1774. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1775. if (speed != SPEED_10)
  1776. return 1;
  1777. } else if (speed == SPEED_10)
  1778. return 1;
  1779. return 0;
  1780. }
  1781. static int tg3_setup_phy(struct tg3 *, int);
  1782. #define RESET_KIND_SHUTDOWN 0
  1783. #define RESET_KIND_INIT 1
  1784. #define RESET_KIND_SUSPEND 2
  1785. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1786. static int tg3_halt_cpu(struct tg3 *, u32);
  1787. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1788. {
  1789. u32 val;
  1790. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1791. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1792. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1793. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1794. sg_dig_ctrl |=
  1795. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1796. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1797. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1798. }
  1799. return;
  1800. }
  1801. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1802. tg3_bmcr_reset(tp);
  1803. val = tr32(GRC_MISC_CFG);
  1804. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1805. udelay(40);
  1806. return;
  1807. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1808. u32 phytest;
  1809. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1810. u32 phy;
  1811. tg3_writephy(tp, MII_ADVERTISE, 0);
  1812. tg3_writephy(tp, MII_BMCR,
  1813. BMCR_ANENABLE | BMCR_ANRESTART);
  1814. tg3_writephy(tp, MII_TG3_FET_TEST,
  1815. phytest | MII_TG3_FET_SHADOW_EN);
  1816. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1817. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1818. tg3_writephy(tp,
  1819. MII_TG3_FET_SHDW_AUXMODE4,
  1820. phy);
  1821. }
  1822. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1823. }
  1824. return;
  1825. } else if (do_low_power) {
  1826. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1827. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1828. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1829. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1830. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1831. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1832. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1833. }
  1834. /* The PHY should not be powered down on some chips because
  1835. * of bugs.
  1836. */
  1837. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1838. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1839. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1840. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1841. return;
  1842. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1843. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1844. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1845. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1846. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1847. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1848. }
  1849. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1850. }
  1851. /* tp->lock is held. */
  1852. static int tg3_nvram_lock(struct tg3 *tp)
  1853. {
  1854. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1855. int i;
  1856. if (tp->nvram_lock_cnt == 0) {
  1857. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1858. for (i = 0; i < 8000; i++) {
  1859. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1860. break;
  1861. udelay(20);
  1862. }
  1863. if (i == 8000) {
  1864. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1865. return -ENODEV;
  1866. }
  1867. }
  1868. tp->nvram_lock_cnt++;
  1869. }
  1870. return 0;
  1871. }
  1872. /* tp->lock is held. */
  1873. static void tg3_nvram_unlock(struct tg3 *tp)
  1874. {
  1875. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1876. if (tp->nvram_lock_cnt > 0)
  1877. tp->nvram_lock_cnt--;
  1878. if (tp->nvram_lock_cnt == 0)
  1879. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1880. }
  1881. }
  1882. /* tp->lock is held. */
  1883. static void tg3_enable_nvram_access(struct tg3 *tp)
  1884. {
  1885. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1886. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1887. u32 nvaccess = tr32(NVRAM_ACCESS);
  1888. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1889. }
  1890. }
  1891. /* tp->lock is held. */
  1892. static void tg3_disable_nvram_access(struct tg3 *tp)
  1893. {
  1894. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1895. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1896. u32 nvaccess = tr32(NVRAM_ACCESS);
  1897. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1898. }
  1899. }
  1900. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1901. u32 offset, u32 *val)
  1902. {
  1903. u32 tmp;
  1904. int i;
  1905. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1906. return -EINVAL;
  1907. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1908. EEPROM_ADDR_DEVID_MASK |
  1909. EEPROM_ADDR_READ);
  1910. tw32(GRC_EEPROM_ADDR,
  1911. tmp |
  1912. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1913. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1914. EEPROM_ADDR_ADDR_MASK) |
  1915. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1916. for (i = 0; i < 1000; i++) {
  1917. tmp = tr32(GRC_EEPROM_ADDR);
  1918. if (tmp & EEPROM_ADDR_COMPLETE)
  1919. break;
  1920. msleep(1);
  1921. }
  1922. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1923. return -EBUSY;
  1924. tmp = tr32(GRC_EEPROM_DATA);
  1925. /*
  1926. * The data will always be opposite the native endian
  1927. * format. Perform a blind byteswap to compensate.
  1928. */
  1929. *val = swab32(tmp);
  1930. return 0;
  1931. }
  1932. #define NVRAM_CMD_TIMEOUT 10000
  1933. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1934. {
  1935. int i;
  1936. tw32(NVRAM_CMD, nvram_cmd);
  1937. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1938. udelay(10);
  1939. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1940. udelay(10);
  1941. break;
  1942. }
  1943. }
  1944. if (i == NVRAM_CMD_TIMEOUT)
  1945. return -EBUSY;
  1946. return 0;
  1947. }
  1948. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1949. {
  1950. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1951. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1952. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1953. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1954. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1955. addr = ((addr / tp->nvram_pagesize) <<
  1956. ATMEL_AT45DB0X1B_PAGE_POS) +
  1957. (addr % tp->nvram_pagesize);
  1958. return addr;
  1959. }
  1960. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1961. {
  1962. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1963. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1964. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1965. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1966. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1967. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1968. tp->nvram_pagesize) +
  1969. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1970. return addr;
  1971. }
  1972. /* NOTE: Data read in from NVRAM is byteswapped according to
  1973. * the byteswapping settings for all other register accesses.
  1974. * tg3 devices are BE devices, so on a BE machine, the data
  1975. * returned will be exactly as it is seen in NVRAM. On a LE
  1976. * machine, the 32-bit value will be byteswapped.
  1977. */
  1978. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1979. {
  1980. int ret;
  1981. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1982. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1983. offset = tg3_nvram_phys_addr(tp, offset);
  1984. if (offset > NVRAM_ADDR_MSK)
  1985. return -EINVAL;
  1986. ret = tg3_nvram_lock(tp);
  1987. if (ret)
  1988. return ret;
  1989. tg3_enable_nvram_access(tp);
  1990. tw32(NVRAM_ADDR, offset);
  1991. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1992. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1993. if (ret == 0)
  1994. *val = tr32(NVRAM_RDDATA);
  1995. tg3_disable_nvram_access(tp);
  1996. tg3_nvram_unlock(tp);
  1997. return ret;
  1998. }
  1999. /* Ensures NVRAM data is in bytestream format. */
  2000. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2001. {
  2002. u32 v;
  2003. int res = tg3_nvram_read(tp, offset, &v);
  2004. if (!res)
  2005. *val = cpu_to_be32(v);
  2006. return res;
  2007. }
  2008. /* tp->lock is held. */
  2009. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2010. {
  2011. u32 addr_high, addr_low;
  2012. int i;
  2013. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2014. tp->dev->dev_addr[1]);
  2015. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2016. (tp->dev->dev_addr[3] << 16) |
  2017. (tp->dev->dev_addr[4] << 8) |
  2018. (tp->dev->dev_addr[5] << 0));
  2019. for (i = 0; i < 4; i++) {
  2020. if (i == 1 && skip_mac_1)
  2021. continue;
  2022. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2023. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2024. }
  2025. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2026. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2027. for (i = 0; i < 12; i++) {
  2028. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2029. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2030. }
  2031. }
  2032. addr_high = (tp->dev->dev_addr[0] +
  2033. tp->dev->dev_addr[1] +
  2034. tp->dev->dev_addr[2] +
  2035. tp->dev->dev_addr[3] +
  2036. tp->dev->dev_addr[4] +
  2037. tp->dev->dev_addr[5]) &
  2038. TX_BACKOFF_SEED_MASK;
  2039. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2040. }
  2041. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2042. {
  2043. u32 misc_host_ctrl;
  2044. bool device_should_wake, do_low_power;
  2045. /* Make sure register accesses (indirect or otherwise)
  2046. * will function correctly.
  2047. */
  2048. pci_write_config_dword(tp->pdev,
  2049. TG3PCI_MISC_HOST_CTRL,
  2050. tp->misc_host_ctrl);
  2051. switch (state) {
  2052. case PCI_D0:
  2053. pci_enable_wake(tp->pdev, state, false);
  2054. pci_set_power_state(tp->pdev, PCI_D0);
  2055. /* Switch out of Vaux if it is a NIC */
  2056. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2057. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2058. return 0;
  2059. case PCI_D1:
  2060. case PCI_D2:
  2061. case PCI_D3hot:
  2062. break;
  2063. default:
  2064. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2065. tp->dev->name, state);
  2066. return -EINVAL;
  2067. }
  2068. /* Restore the CLKREQ setting. */
  2069. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2070. u16 lnkctl;
  2071. pci_read_config_word(tp->pdev,
  2072. tp->pcie_cap + PCI_EXP_LNKCTL,
  2073. &lnkctl);
  2074. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2075. pci_write_config_word(tp->pdev,
  2076. tp->pcie_cap + PCI_EXP_LNKCTL,
  2077. lnkctl);
  2078. }
  2079. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2080. tw32(TG3PCI_MISC_HOST_CTRL,
  2081. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2082. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2083. device_may_wakeup(&tp->pdev->dev) &&
  2084. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2085. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2086. do_low_power = false;
  2087. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2088. !tp->link_config.phy_is_low_power) {
  2089. struct phy_device *phydev;
  2090. u32 phyid, advertising;
  2091. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2092. tp->link_config.phy_is_low_power = 1;
  2093. tp->link_config.orig_speed = phydev->speed;
  2094. tp->link_config.orig_duplex = phydev->duplex;
  2095. tp->link_config.orig_autoneg = phydev->autoneg;
  2096. tp->link_config.orig_advertising = phydev->advertising;
  2097. advertising = ADVERTISED_TP |
  2098. ADVERTISED_Pause |
  2099. ADVERTISED_Autoneg |
  2100. ADVERTISED_10baseT_Half;
  2101. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2102. device_should_wake) {
  2103. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2104. advertising |=
  2105. ADVERTISED_100baseT_Half |
  2106. ADVERTISED_100baseT_Full |
  2107. ADVERTISED_10baseT_Full;
  2108. else
  2109. advertising |= ADVERTISED_10baseT_Full;
  2110. }
  2111. phydev->advertising = advertising;
  2112. phy_start_aneg(phydev);
  2113. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2114. if (phyid != TG3_PHY_ID_BCMAC131) {
  2115. phyid &= TG3_PHY_OUI_MASK;
  2116. if (phyid == TG3_PHY_OUI_1 ||
  2117. phyid == TG3_PHY_OUI_2 ||
  2118. phyid == TG3_PHY_OUI_3)
  2119. do_low_power = true;
  2120. }
  2121. }
  2122. } else {
  2123. do_low_power = true;
  2124. if (tp->link_config.phy_is_low_power == 0) {
  2125. tp->link_config.phy_is_low_power = 1;
  2126. tp->link_config.orig_speed = tp->link_config.speed;
  2127. tp->link_config.orig_duplex = tp->link_config.duplex;
  2128. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2129. }
  2130. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2131. tp->link_config.speed = SPEED_10;
  2132. tp->link_config.duplex = DUPLEX_HALF;
  2133. tp->link_config.autoneg = AUTONEG_ENABLE;
  2134. tg3_setup_phy(tp, 0);
  2135. }
  2136. }
  2137. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2138. u32 val;
  2139. val = tr32(GRC_VCPU_EXT_CTRL);
  2140. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2141. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2142. int i;
  2143. u32 val;
  2144. for (i = 0; i < 200; i++) {
  2145. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2146. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2147. break;
  2148. msleep(1);
  2149. }
  2150. }
  2151. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2152. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2153. WOL_DRV_STATE_SHUTDOWN |
  2154. WOL_DRV_WOL |
  2155. WOL_SET_MAGIC_PKT);
  2156. if (device_should_wake) {
  2157. u32 mac_mode;
  2158. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2159. if (do_low_power) {
  2160. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2161. udelay(40);
  2162. }
  2163. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2164. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2165. else
  2166. mac_mode = MAC_MODE_PORT_MODE_MII;
  2167. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2168. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2169. ASIC_REV_5700) {
  2170. u32 speed = (tp->tg3_flags &
  2171. TG3_FLAG_WOL_SPEED_100MB) ?
  2172. SPEED_100 : SPEED_10;
  2173. if (tg3_5700_link_polarity(tp, speed))
  2174. mac_mode |= MAC_MODE_LINK_POLARITY;
  2175. else
  2176. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2177. }
  2178. } else {
  2179. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2180. }
  2181. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2182. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2183. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2184. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2185. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2186. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2187. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2188. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2189. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2190. mac_mode |= tp->mac_mode &
  2191. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2192. if (mac_mode & MAC_MODE_APE_TX_EN)
  2193. mac_mode |= MAC_MODE_TDE_ENABLE;
  2194. }
  2195. tw32_f(MAC_MODE, mac_mode);
  2196. udelay(100);
  2197. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2198. udelay(10);
  2199. }
  2200. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2201. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2202. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2203. u32 base_val;
  2204. base_val = tp->pci_clock_ctrl;
  2205. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2206. CLOCK_CTRL_TXCLK_DISABLE);
  2207. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2208. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2209. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2210. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2211. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2212. /* do nothing */
  2213. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2214. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2215. u32 newbits1, newbits2;
  2216. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2217. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2218. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2219. CLOCK_CTRL_TXCLK_DISABLE |
  2220. CLOCK_CTRL_ALTCLK);
  2221. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2222. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2223. newbits1 = CLOCK_CTRL_625_CORE;
  2224. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2225. } else {
  2226. newbits1 = CLOCK_CTRL_ALTCLK;
  2227. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2228. }
  2229. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2230. 40);
  2231. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2232. 40);
  2233. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2234. u32 newbits3;
  2235. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2236. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2237. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2238. CLOCK_CTRL_TXCLK_DISABLE |
  2239. CLOCK_CTRL_44MHZ_CORE);
  2240. } else {
  2241. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2242. }
  2243. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2244. tp->pci_clock_ctrl | newbits3, 40);
  2245. }
  2246. }
  2247. if (!(device_should_wake) &&
  2248. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2249. tg3_power_down_phy(tp, do_low_power);
  2250. tg3_frob_aux_power(tp);
  2251. /* Workaround for unstable PLL clock */
  2252. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2253. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2254. u32 val = tr32(0x7d00);
  2255. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2256. tw32(0x7d00, val);
  2257. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2258. int err;
  2259. err = tg3_nvram_lock(tp);
  2260. tg3_halt_cpu(tp, RX_CPU_BASE);
  2261. if (!err)
  2262. tg3_nvram_unlock(tp);
  2263. }
  2264. }
  2265. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2266. if (device_should_wake)
  2267. pci_enable_wake(tp->pdev, state, true);
  2268. /* Finally, set the new power state. */
  2269. pci_set_power_state(tp->pdev, state);
  2270. return 0;
  2271. }
  2272. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2273. {
  2274. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2275. case MII_TG3_AUX_STAT_10HALF:
  2276. *speed = SPEED_10;
  2277. *duplex = DUPLEX_HALF;
  2278. break;
  2279. case MII_TG3_AUX_STAT_10FULL:
  2280. *speed = SPEED_10;
  2281. *duplex = DUPLEX_FULL;
  2282. break;
  2283. case MII_TG3_AUX_STAT_100HALF:
  2284. *speed = SPEED_100;
  2285. *duplex = DUPLEX_HALF;
  2286. break;
  2287. case MII_TG3_AUX_STAT_100FULL:
  2288. *speed = SPEED_100;
  2289. *duplex = DUPLEX_FULL;
  2290. break;
  2291. case MII_TG3_AUX_STAT_1000HALF:
  2292. *speed = SPEED_1000;
  2293. *duplex = DUPLEX_HALF;
  2294. break;
  2295. case MII_TG3_AUX_STAT_1000FULL:
  2296. *speed = SPEED_1000;
  2297. *duplex = DUPLEX_FULL;
  2298. break;
  2299. default:
  2300. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2301. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2302. SPEED_10;
  2303. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2304. DUPLEX_HALF;
  2305. break;
  2306. }
  2307. *speed = SPEED_INVALID;
  2308. *duplex = DUPLEX_INVALID;
  2309. break;
  2310. }
  2311. }
  2312. static void tg3_phy_copper_begin(struct tg3 *tp)
  2313. {
  2314. u32 new_adv;
  2315. int i;
  2316. if (tp->link_config.phy_is_low_power) {
  2317. /* Entering low power mode. Disable gigabit and
  2318. * 100baseT advertisements.
  2319. */
  2320. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2321. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2322. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2323. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2324. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2325. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2326. } else if (tp->link_config.speed == SPEED_INVALID) {
  2327. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2328. tp->link_config.advertising &=
  2329. ~(ADVERTISED_1000baseT_Half |
  2330. ADVERTISED_1000baseT_Full);
  2331. new_adv = ADVERTISE_CSMA;
  2332. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2333. new_adv |= ADVERTISE_10HALF;
  2334. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2335. new_adv |= ADVERTISE_10FULL;
  2336. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2337. new_adv |= ADVERTISE_100HALF;
  2338. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2339. new_adv |= ADVERTISE_100FULL;
  2340. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2341. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2342. if (tp->link_config.advertising &
  2343. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2344. new_adv = 0;
  2345. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2346. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2347. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2348. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2349. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2350. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2351. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2352. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2353. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2354. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2355. } else {
  2356. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2357. }
  2358. } else {
  2359. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2360. new_adv |= ADVERTISE_CSMA;
  2361. /* Asking for a specific link mode. */
  2362. if (tp->link_config.speed == SPEED_1000) {
  2363. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2364. if (tp->link_config.duplex == DUPLEX_FULL)
  2365. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2366. else
  2367. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2368. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2369. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2370. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2371. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2372. } else {
  2373. if (tp->link_config.speed == SPEED_100) {
  2374. if (tp->link_config.duplex == DUPLEX_FULL)
  2375. new_adv |= ADVERTISE_100FULL;
  2376. else
  2377. new_adv |= ADVERTISE_100HALF;
  2378. } else {
  2379. if (tp->link_config.duplex == DUPLEX_FULL)
  2380. new_adv |= ADVERTISE_10FULL;
  2381. else
  2382. new_adv |= ADVERTISE_10HALF;
  2383. }
  2384. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2385. new_adv = 0;
  2386. }
  2387. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2388. }
  2389. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2390. tp->link_config.speed != SPEED_INVALID) {
  2391. u32 bmcr, orig_bmcr;
  2392. tp->link_config.active_speed = tp->link_config.speed;
  2393. tp->link_config.active_duplex = tp->link_config.duplex;
  2394. bmcr = 0;
  2395. switch (tp->link_config.speed) {
  2396. default:
  2397. case SPEED_10:
  2398. break;
  2399. case SPEED_100:
  2400. bmcr |= BMCR_SPEED100;
  2401. break;
  2402. case SPEED_1000:
  2403. bmcr |= TG3_BMCR_SPEED1000;
  2404. break;
  2405. }
  2406. if (tp->link_config.duplex == DUPLEX_FULL)
  2407. bmcr |= BMCR_FULLDPLX;
  2408. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2409. (bmcr != orig_bmcr)) {
  2410. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2411. for (i = 0; i < 1500; i++) {
  2412. u32 tmp;
  2413. udelay(10);
  2414. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2415. tg3_readphy(tp, MII_BMSR, &tmp))
  2416. continue;
  2417. if (!(tmp & BMSR_LSTATUS)) {
  2418. udelay(40);
  2419. break;
  2420. }
  2421. }
  2422. tg3_writephy(tp, MII_BMCR, bmcr);
  2423. udelay(40);
  2424. }
  2425. } else {
  2426. tg3_writephy(tp, MII_BMCR,
  2427. BMCR_ANENABLE | BMCR_ANRESTART);
  2428. }
  2429. }
  2430. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2431. {
  2432. int err;
  2433. /* Turn off tap power management. */
  2434. /* Set Extended packet length bit */
  2435. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2436. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2437. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2438. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2439. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2440. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2441. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2442. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2443. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2444. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2445. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2446. udelay(40);
  2447. return err;
  2448. }
  2449. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2450. {
  2451. u32 adv_reg, all_mask = 0;
  2452. if (mask & ADVERTISED_10baseT_Half)
  2453. all_mask |= ADVERTISE_10HALF;
  2454. if (mask & ADVERTISED_10baseT_Full)
  2455. all_mask |= ADVERTISE_10FULL;
  2456. if (mask & ADVERTISED_100baseT_Half)
  2457. all_mask |= ADVERTISE_100HALF;
  2458. if (mask & ADVERTISED_100baseT_Full)
  2459. all_mask |= ADVERTISE_100FULL;
  2460. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2461. return 0;
  2462. if ((adv_reg & all_mask) != all_mask)
  2463. return 0;
  2464. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2465. u32 tg3_ctrl;
  2466. all_mask = 0;
  2467. if (mask & ADVERTISED_1000baseT_Half)
  2468. all_mask |= ADVERTISE_1000HALF;
  2469. if (mask & ADVERTISED_1000baseT_Full)
  2470. all_mask |= ADVERTISE_1000FULL;
  2471. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2472. return 0;
  2473. if ((tg3_ctrl & all_mask) != all_mask)
  2474. return 0;
  2475. }
  2476. return 1;
  2477. }
  2478. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2479. {
  2480. u32 curadv, reqadv;
  2481. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2482. return 1;
  2483. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2484. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2485. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2486. if (curadv != reqadv)
  2487. return 0;
  2488. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2489. tg3_readphy(tp, MII_LPA, rmtadv);
  2490. } else {
  2491. /* Reprogram the advertisement register, even if it
  2492. * does not affect the current link. If the link
  2493. * gets renegotiated in the future, we can save an
  2494. * additional renegotiation cycle by advertising
  2495. * it correctly in the first place.
  2496. */
  2497. if (curadv != reqadv) {
  2498. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2499. ADVERTISE_PAUSE_ASYM);
  2500. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2501. }
  2502. }
  2503. return 1;
  2504. }
  2505. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2506. {
  2507. int current_link_up;
  2508. u32 bmsr, dummy;
  2509. u32 lcl_adv, rmt_adv;
  2510. u16 current_speed;
  2511. u8 current_duplex;
  2512. int i, err;
  2513. tw32(MAC_EVENT, 0);
  2514. tw32_f(MAC_STATUS,
  2515. (MAC_STATUS_SYNC_CHANGED |
  2516. MAC_STATUS_CFG_CHANGED |
  2517. MAC_STATUS_MI_COMPLETION |
  2518. MAC_STATUS_LNKSTATE_CHANGED));
  2519. udelay(40);
  2520. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2521. tw32_f(MAC_MI_MODE,
  2522. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2523. udelay(80);
  2524. }
  2525. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2526. /* Some third-party PHYs need to be reset on link going
  2527. * down.
  2528. */
  2529. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2530. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2531. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2532. netif_carrier_ok(tp->dev)) {
  2533. tg3_readphy(tp, MII_BMSR, &bmsr);
  2534. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2535. !(bmsr & BMSR_LSTATUS))
  2536. force_reset = 1;
  2537. }
  2538. if (force_reset)
  2539. tg3_phy_reset(tp);
  2540. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2541. tg3_readphy(tp, MII_BMSR, &bmsr);
  2542. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2543. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2544. bmsr = 0;
  2545. if (!(bmsr & BMSR_LSTATUS)) {
  2546. err = tg3_init_5401phy_dsp(tp);
  2547. if (err)
  2548. return err;
  2549. tg3_readphy(tp, MII_BMSR, &bmsr);
  2550. for (i = 0; i < 1000; i++) {
  2551. udelay(10);
  2552. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2553. (bmsr & BMSR_LSTATUS)) {
  2554. udelay(40);
  2555. break;
  2556. }
  2557. }
  2558. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2559. !(bmsr & BMSR_LSTATUS) &&
  2560. tp->link_config.active_speed == SPEED_1000) {
  2561. err = tg3_phy_reset(tp);
  2562. if (!err)
  2563. err = tg3_init_5401phy_dsp(tp);
  2564. if (err)
  2565. return err;
  2566. }
  2567. }
  2568. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2569. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2570. /* 5701 {A0,B0} CRC bug workaround */
  2571. tg3_writephy(tp, 0x15, 0x0a75);
  2572. tg3_writephy(tp, 0x1c, 0x8c68);
  2573. tg3_writephy(tp, 0x1c, 0x8d68);
  2574. tg3_writephy(tp, 0x1c, 0x8c68);
  2575. }
  2576. /* Clear pending interrupts... */
  2577. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2578. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2579. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2580. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2581. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2582. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2583. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2584. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2585. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2586. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2587. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2588. else
  2589. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2590. }
  2591. current_link_up = 0;
  2592. current_speed = SPEED_INVALID;
  2593. current_duplex = DUPLEX_INVALID;
  2594. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2595. u32 val;
  2596. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2597. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2598. if (!(val & (1 << 10))) {
  2599. val |= (1 << 10);
  2600. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2601. goto relink;
  2602. }
  2603. }
  2604. bmsr = 0;
  2605. for (i = 0; i < 100; i++) {
  2606. tg3_readphy(tp, MII_BMSR, &bmsr);
  2607. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2608. (bmsr & BMSR_LSTATUS))
  2609. break;
  2610. udelay(40);
  2611. }
  2612. if (bmsr & BMSR_LSTATUS) {
  2613. u32 aux_stat, bmcr;
  2614. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2615. for (i = 0; i < 2000; i++) {
  2616. udelay(10);
  2617. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2618. aux_stat)
  2619. break;
  2620. }
  2621. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2622. &current_speed,
  2623. &current_duplex);
  2624. bmcr = 0;
  2625. for (i = 0; i < 200; i++) {
  2626. tg3_readphy(tp, MII_BMCR, &bmcr);
  2627. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2628. continue;
  2629. if (bmcr && bmcr != 0x7fff)
  2630. break;
  2631. udelay(10);
  2632. }
  2633. lcl_adv = 0;
  2634. rmt_adv = 0;
  2635. tp->link_config.active_speed = current_speed;
  2636. tp->link_config.active_duplex = current_duplex;
  2637. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2638. if ((bmcr & BMCR_ANENABLE) &&
  2639. tg3_copper_is_advertising_all(tp,
  2640. tp->link_config.advertising)) {
  2641. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2642. &rmt_adv))
  2643. current_link_up = 1;
  2644. }
  2645. } else {
  2646. if (!(bmcr & BMCR_ANENABLE) &&
  2647. tp->link_config.speed == current_speed &&
  2648. tp->link_config.duplex == current_duplex &&
  2649. tp->link_config.flowctrl ==
  2650. tp->link_config.active_flowctrl) {
  2651. current_link_up = 1;
  2652. }
  2653. }
  2654. if (current_link_up == 1 &&
  2655. tp->link_config.active_duplex == DUPLEX_FULL)
  2656. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2657. }
  2658. relink:
  2659. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2660. u32 tmp;
  2661. tg3_phy_copper_begin(tp);
  2662. tg3_readphy(tp, MII_BMSR, &tmp);
  2663. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2664. (tmp & BMSR_LSTATUS))
  2665. current_link_up = 1;
  2666. }
  2667. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2668. if (current_link_up == 1) {
  2669. if (tp->link_config.active_speed == SPEED_100 ||
  2670. tp->link_config.active_speed == SPEED_10)
  2671. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2672. else
  2673. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2674. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2675. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2676. else
  2677. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2678. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2679. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2680. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2681. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2682. if (current_link_up == 1 &&
  2683. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2684. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2685. else
  2686. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2687. }
  2688. /* ??? Without this setting Netgear GA302T PHY does not
  2689. * ??? send/receive packets...
  2690. */
  2691. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2692. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2693. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2694. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2695. udelay(80);
  2696. }
  2697. tw32_f(MAC_MODE, tp->mac_mode);
  2698. udelay(40);
  2699. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2700. /* Polled via timer. */
  2701. tw32_f(MAC_EVENT, 0);
  2702. } else {
  2703. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2704. }
  2705. udelay(40);
  2706. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2707. current_link_up == 1 &&
  2708. tp->link_config.active_speed == SPEED_1000 &&
  2709. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2710. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2711. udelay(120);
  2712. tw32_f(MAC_STATUS,
  2713. (MAC_STATUS_SYNC_CHANGED |
  2714. MAC_STATUS_CFG_CHANGED));
  2715. udelay(40);
  2716. tg3_write_mem(tp,
  2717. NIC_SRAM_FIRMWARE_MBOX,
  2718. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2719. }
  2720. /* Prevent send BD corruption. */
  2721. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2722. u16 oldlnkctl, newlnkctl;
  2723. pci_read_config_word(tp->pdev,
  2724. tp->pcie_cap + PCI_EXP_LNKCTL,
  2725. &oldlnkctl);
  2726. if (tp->link_config.active_speed == SPEED_100 ||
  2727. tp->link_config.active_speed == SPEED_10)
  2728. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2729. else
  2730. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2731. if (newlnkctl != oldlnkctl)
  2732. pci_write_config_word(tp->pdev,
  2733. tp->pcie_cap + PCI_EXP_LNKCTL,
  2734. newlnkctl);
  2735. }
  2736. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2737. if (current_link_up)
  2738. netif_carrier_on(tp->dev);
  2739. else
  2740. netif_carrier_off(tp->dev);
  2741. tg3_link_report(tp);
  2742. }
  2743. return 0;
  2744. }
  2745. struct tg3_fiber_aneginfo {
  2746. int state;
  2747. #define ANEG_STATE_UNKNOWN 0
  2748. #define ANEG_STATE_AN_ENABLE 1
  2749. #define ANEG_STATE_RESTART_INIT 2
  2750. #define ANEG_STATE_RESTART 3
  2751. #define ANEG_STATE_DISABLE_LINK_OK 4
  2752. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2753. #define ANEG_STATE_ABILITY_DETECT 6
  2754. #define ANEG_STATE_ACK_DETECT_INIT 7
  2755. #define ANEG_STATE_ACK_DETECT 8
  2756. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2757. #define ANEG_STATE_COMPLETE_ACK 10
  2758. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2759. #define ANEG_STATE_IDLE_DETECT 12
  2760. #define ANEG_STATE_LINK_OK 13
  2761. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2762. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2763. u32 flags;
  2764. #define MR_AN_ENABLE 0x00000001
  2765. #define MR_RESTART_AN 0x00000002
  2766. #define MR_AN_COMPLETE 0x00000004
  2767. #define MR_PAGE_RX 0x00000008
  2768. #define MR_NP_LOADED 0x00000010
  2769. #define MR_TOGGLE_TX 0x00000020
  2770. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2771. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2772. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2773. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2774. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2775. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2776. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2777. #define MR_TOGGLE_RX 0x00002000
  2778. #define MR_NP_RX 0x00004000
  2779. #define MR_LINK_OK 0x80000000
  2780. unsigned long link_time, cur_time;
  2781. u32 ability_match_cfg;
  2782. int ability_match_count;
  2783. char ability_match, idle_match, ack_match;
  2784. u32 txconfig, rxconfig;
  2785. #define ANEG_CFG_NP 0x00000080
  2786. #define ANEG_CFG_ACK 0x00000040
  2787. #define ANEG_CFG_RF2 0x00000020
  2788. #define ANEG_CFG_RF1 0x00000010
  2789. #define ANEG_CFG_PS2 0x00000001
  2790. #define ANEG_CFG_PS1 0x00008000
  2791. #define ANEG_CFG_HD 0x00004000
  2792. #define ANEG_CFG_FD 0x00002000
  2793. #define ANEG_CFG_INVAL 0x00001f06
  2794. };
  2795. #define ANEG_OK 0
  2796. #define ANEG_DONE 1
  2797. #define ANEG_TIMER_ENAB 2
  2798. #define ANEG_FAILED -1
  2799. #define ANEG_STATE_SETTLE_TIME 10000
  2800. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2801. struct tg3_fiber_aneginfo *ap)
  2802. {
  2803. u16 flowctrl;
  2804. unsigned long delta;
  2805. u32 rx_cfg_reg;
  2806. int ret;
  2807. if (ap->state == ANEG_STATE_UNKNOWN) {
  2808. ap->rxconfig = 0;
  2809. ap->link_time = 0;
  2810. ap->cur_time = 0;
  2811. ap->ability_match_cfg = 0;
  2812. ap->ability_match_count = 0;
  2813. ap->ability_match = 0;
  2814. ap->idle_match = 0;
  2815. ap->ack_match = 0;
  2816. }
  2817. ap->cur_time++;
  2818. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2819. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2820. if (rx_cfg_reg != ap->ability_match_cfg) {
  2821. ap->ability_match_cfg = rx_cfg_reg;
  2822. ap->ability_match = 0;
  2823. ap->ability_match_count = 0;
  2824. } else {
  2825. if (++ap->ability_match_count > 1) {
  2826. ap->ability_match = 1;
  2827. ap->ability_match_cfg = rx_cfg_reg;
  2828. }
  2829. }
  2830. if (rx_cfg_reg & ANEG_CFG_ACK)
  2831. ap->ack_match = 1;
  2832. else
  2833. ap->ack_match = 0;
  2834. ap->idle_match = 0;
  2835. } else {
  2836. ap->idle_match = 1;
  2837. ap->ability_match_cfg = 0;
  2838. ap->ability_match_count = 0;
  2839. ap->ability_match = 0;
  2840. ap->ack_match = 0;
  2841. rx_cfg_reg = 0;
  2842. }
  2843. ap->rxconfig = rx_cfg_reg;
  2844. ret = ANEG_OK;
  2845. switch(ap->state) {
  2846. case ANEG_STATE_UNKNOWN:
  2847. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2848. ap->state = ANEG_STATE_AN_ENABLE;
  2849. /* fallthru */
  2850. case ANEG_STATE_AN_ENABLE:
  2851. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2852. if (ap->flags & MR_AN_ENABLE) {
  2853. ap->link_time = 0;
  2854. ap->cur_time = 0;
  2855. ap->ability_match_cfg = 0;
  2856. ap->ability_match_count = 0;
  2857. ap->ability_match = 0;
  2858. ap->idle_match = 0;
  2859. ap->ack_match = 0;
  2860. ap->state = ANEG_STATE_RESTART_INIT;
  2861. } else {
  2862. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2863. }
  2864. break;
  2865. case ANEG_STATE_RESTART_INIT:
  2866. ap->link_time = ap->cur_time;
  2867. ap->flags &= ~(MR_NP_LOADED);
  2868. ap->txconfig = 0;
  2869. tw32(MAC_TX_AUTO_NEG, 0);
  2870. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2871. tw32_f(MAC_MODE, tp->mac_mode);
  2872. udelay(40);
  2873. ret = ANEG_TIMER_ENAB;
  2874. ap->state = ANEG_STATE_RESTART;
  2875. /* fallthru */
  2876. case ANEG_STATE_RESTART:
  2877. delta = ap->cur_time - ap->link_time;
  2878. if (delta > ANEG_STATE_SETTLE_TIME) {
  2879. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2880. } else {
  2881. ret = ANEG_TIMER_ENAB;
  2882. }
  2883. break;
  2884. case ANEG_STATE_DISABLE_LINK_OK:
  2885. ret = ANEG_DONE;
  2886. break;
  2887. case ANEG_STATE_ABILITY_DETECT_INIT:
  2888. ap->flags &= ~(MR_TOGGLE_TX);
  2889. ap->txconfig = ANEG_CFG_FD;
  2890. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2891. if (flowctrl & ADVERTISE_1000XPAUSE)
  2892. ap->txconfig |= ANEG_CFG_PS1;
  2893. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2894. ap->txconfig |= ANEG_CFG_PS2;
  2895. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2896. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2897. tw32_f(MAC_MODE, tp->mac_mode);
  2898. udelay(40);
  2899. ap->state = ANEG_STATE_ABILITY_DETECT;
  2900. break;
  2901. case ANEG_STATE_ABILITY_DETECT:
  2902. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2903. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2904. }
  2905. break;
  2906. case ANEG_STATE_ACK_DETECT_INIT:
  2907. ap->txconfig |= ANEG_CFG_ACK;
  2908. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2909. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2910. tw32_f(MAC_MODE, tp->mac_mode);
  2911. udelay(40);
  2912. ap->state = ANEG_STATE_ACK_DETECT;
  2913. /* fallthru */
  2914. case ANEG_STATE_ACK_DETECT:
  2915. if (ap->ack_match != 0) {
  2916. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2917. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2918. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2919. } else {
  2920. ap->state = ANEG_STATE_AN_ENABLE;
  2921. }
  2922. } else if (ap->ability_match != 0 &&
  2923. ap->rxconfig == 0) {
  2924. ap->state = ANEG_STATE_AN_ENABLE;
  2925. }
  2926. break;
  2927. case ANEG_STATE_COMPLETE_ACK_INIT:
  2928. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2929. ret = ANEG_FAILED;
  2930. break;
  2931. }
  2932. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2933. MR_LP_ADV_HALF_DUPLEX |
  2934. MR_LP_ADV_SYM_PAUSE |
  2935. MR_LP_ADV_ASYM_PAUSE |
  2936. MR_LP_ADV_REMOTE_FAULT1 |
  2937. MR_LP_ADV_REMOTE_FAULT2 |
  2938. MR_LP_ADV_NEXT_PAGE |
  2939. MR_TOGGLE_RX |
  2940. MR_NP_RX);
  2941. if (ap->rxconfig & ANEG_CFG_FD)
  2942. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2943. if (ap->rxconfig & ANEG_CFG_HD)
  2944. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2945. if (ap->rxconfig & ANEG_CFG_PS1)
  2946. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2947. if (ap->rxconfig & ANEG_CFG_PS2)
  2948. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2949. if (ap->rxconfig & ANEG_CFG_RF1)
  2950. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2951. if (ap->rxconfig & ANEG_CFG_RF2)
  2952. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2953. if (ap->rxconfig & ANEG_CFG_NP)
  2954. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2955. ap->link_time = ap->cur_time;
  2956. ap->flags ^= (MR_TOGGLE_TX);
  2957. if (ap->rxconfig & 0x0008)
  2958. ap->flags |= MR_TOGGLE_RX;
  2959. if (ap->rxconfig & ANEG_CFG_NP)
  2960. ap->flags |= MR_NP_RX;
  2961. ap->flags |= MR_PAGE_RX;
  2962. ap->state = ANEG_STATE_COMPLETE_ACK;
  2963. ret = ANEG_TIMER_ENAB;
  2964. break;
  2965. case ANEG_STATE_COMPLETE_ACK:
  2966. if (ap->ability_match != 0 &&
  2967. ap->rxconfig == 0) {
  2968. ap->state = ANEG_STATE_AN_ENABLE;
  2969. break;
  2970. }
  2971. delta = ap->cur_time - ap->link_time;
  2972. if (delta > ANEG_STATE_SETTLE_TIME) {
  2973. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2974. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2975. } else {
  2976. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2977. !(ap->flags & MR_NP_RX)) {
  2978. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2979. } else {
  2980. ret = ANEG_FAILED;
  2981. }
  2982. }
  2983. }
  2984. break;
  2985. case ANEG_STATE_IDLE_DETECT_INIT:
  2986. ap->link_time = ap->cur_time;
  2987. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2988. tw32_f(MAC_MODE, tp->mac_mode);
  2989. udelay(40);
  2990. ap->state = ANEG_STATE_IDLE_DETECT;
  2991. ret = ANEG_TIMER_ENAB;
  2992. break;
  2993. case ANEG_STATE_IDLE_DETECT:
  2994. if (ap->ability_match != 0 &&
  2995. ap->rxconfig == 0) {
  2996. ap->state = ANEG_STATE_AN_ENABLE;
  2997. break;
  2998. }
  2999. delta = ap->cur_time - ap->link_time;
  3000. if (delta > ANEG_STATE_SETTLE_TIME) {
  3001. /* XXX another gem from the Broadcom driver :( */
  3002. ap->state = ANEG_STATE_LINK_OK;
  3003. }
  3004. break;
  3005. case ANEG_STATE_LINK_OK:
  3006. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3007. ret = ANEG_DONE;
  3008. break;
  3009. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3010. /* ??? unimplemented */
  3011. break;
  3012. case ANEG_STATE_NEXT_PAGE_WAIT:
  3013. /* ??? unimplemented */
  3014. break;
  3015. default:
  3016. ret = ANEG_FAILED;
  3017. break;
  3018. }
  3019. return ret;
  3020. }
  3021. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3022. {
  3023. int res = 0;
  3024. struct tg3_fiber_aneginfo aninfo;
  3025. int status = ANEG_FAILED;
  3026. unsigned int tick;
  3027. u32 tmp;
  3028. tw32_f(MAC_TX_AUTO_NEG, 0);
  3029. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3030. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3031. udelay(40);
  3032. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3033. udelay(40);
  3034. memset(&aninfo, 0, sizeof(aninfo));
  3035. aninfo.flags |= MR_AN_ENABLE;
  3036. aninfo.state = ANEG_STATE_UNKNOWN;
  3037. aninfo.cur_time = 0;
  3038. tick = 0;
  3039. while (++tick < 195000) {
  3040. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3041. if (status == ANEG_DONE || status == ANEG_FAILED)
  3042. break;
  3043. udelay(1);
  3044. }
  3045. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3046. tw32_f(MAC_MODE, tp->mac_mode);
  3047. udelay(40);
  3048. *txflags = aninfo.txconfig;
  3049. *rxflags = aninfo.flags;
  3050. if (status == ANEG_DONE &&
  3051. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3052. MR_LP_ADV_FULL_DUPLEX)))
  3053. res = 1;
  3054. return res;
  3055. }
  3056. static void tg3_init_bcm8002(struct tg3 *tp)
  3057. {
  3058. u32 mac_status = tr32(MAC_STATUS);
  3059. int i;
  3060. /* Reset when initting first time or we have a link. */
  3061. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3062. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3063. return;
  3064. /* Set PLL lock range. */
  3065. tg3_writephy(tp, 0x16, 0x8007);
  3066. /* SW reset */
  3067. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3068. /* Wait for reset to complete. */
  3069. /* XXX schedule_timeout() ... */
  3070. for (i = 0; i < 500; i++)
  3071. udelay(10);
  3072. /* Config mode; select PMA/Ch 1 regs. */
  3073. tg3_writephy(tp, 0x10, 0x8411);
  3074. /* Enable auto-lock and comdet, select txclk for tx. */
  3075. tg3_writephy(tp, 0x11, 0x0a10);
  3076. tg3_writephy(tp, 0x18, 0x00a0);
  3077. tg3_writephy(tp, 0x16, 0x41ff);
  3078. /* Assert and deassert POR. */
  3079. tg3_writephy(tp, 0x13, 0x0400);
  3080. udelay(40);
  3081. tg3_writephy(tp, 0x13, 0x0000);
  3082. tg3_writephy(tp, 0x11, 0x0a50);
  3083. udelay(40);
  3084. tg3_writephy(tp, 0x11, 0x0a10);
  3085. /* Wait for signal to stabilize */
  3086. /* XXX schedule_timeout() ... */
  3087. for (i = 0; i < 15000; i++)
  3088. udelay(10);
  3089. /* Deselect the channel register so we can read the PHYID
  3090. * later.
  3091. */
  3092. tg3_writephy(tp, 0x10, 0x8011);
  3093. }
  3094. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3095. {
  3096. u16 flowctrl;
  3097. u32 sg_dig_ctrl, sg_dig_status;
  3098. u32 serdes_cfg, expected_sg_dig_ctrl;
  3099. int workaround, port_a;
  3100. int current_link_up;
  3101. serdes_cfg = 0;
  3102. expected_sg_dig_ctrl = 0;
  3103. workaround = 0;
  3104. port_a = 1;
  3105. current_link_up = 0;
  3106. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3107. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3108. workaround = 1;
  3109. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3110. port_a = 0;
  3111. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3112. /* preserve bits 20-23 for voltage regulator */
  3113. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3114. }
  3115. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3116. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3117. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3118. if (workaround) {
  3119. u32 val = serdes_cfg;
  3120. if (port_a)
  3121. val |= 0xc010000;
  3122. else
  3123. val |= 0x4010000;
  3124. tw32_f(MAC_SERDES_CFG, val);
  3125. }
  3126. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3127. }
  3128. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3129. tg3_setup_flow_control(tp, 0, 0);
  3130. current_link_up = 1;
  3131. }
  3132. goto out;
  3133. }
  3134. /* Want auto-negotiation. */
  3135. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3136. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3137. if (flowctrl & ADVERTISE_1000XPAUSE)
  3138. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3139. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3140. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3141. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3142. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3143. tp->serdes_counter &&
  3144. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3145. MAC_STATUS_RCVD_CFG)) ==
  3146. MAC_STATUS_PCS_SYNCED)) {
  3147. tp->serdes_counter--;
  3148. current_link_up = 1;
  3149. goto out;
  3150. }
  3151. restart_autoneg:
  3152. if (workaround)
  3153. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3154. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3155. udelay(5);
  3156. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3157. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3158. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3159. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3160. MAC_STATUS_SIGNAL_DET)) {
  3161. sg_dig_status = tr32(SG_DIG_STATUS);
  3162. mac_status = tr32(MAC_STATUS);
  3163. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3164. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3165. u32 local_adv = 0, remote_adv = 0;
  3166. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3167. local_adv |= ADVERTISE_1000XPAUSE;
  3168. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3169. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3170. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3171. remote_adv |= LPA_1000XPAUSE;
  3172. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3173. remote_adv |= LPA_1000XPAUSE_ASYM;
  3174. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3175. current_link_up = 1;
  3176. tp->serdes_counter = 0;
  3177. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3178. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3179. if (tp->serdes_counter)
  3180. tp->serdes_counter--;
  3181. else {
  3182. if (workaround) {
  3183. u32 val = serdes_cfg;
  3184. if (port_a)
  3185. val |= 0xc010000;
  3186. else
  3187. val |= 0x4010000;
  3188. tw32_f(MAC_SERDES_CFG, val);
  3189. }
  3190. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3191. udelay(40);
  3192. /* Link parallel detection - link is up */
  3193. /* only if we have PCS_SYNC and not */
  3194. /* receiving config code words */
  3195. mac_status = tr32(MAC_STATUS);
  3196. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3197. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3198. tg3_setup_flow_control(tp, 0, 0);
  3199. current_link_up = 1;
  3200. tp->tg3_flags2 |=
  3201. TG3_FLG2_PARALLEL_DETECT;
  3202. tp->serdes_counter =
  3203. SERDES_PARALLEL_DET_TIMEOUT;
  3204. } else
  3205. goto restart_autoneg;
  3206. }
  3207. }
  3208. } else {
  3209. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3210. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3211. }
  3212. out:
  3213. return current_link_up;
  3214. }
  3215. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3216. {
  3217. int current_link_up = 0;
  3218. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3219. goto out;
  3220. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3221. u32 txflags, rxflags;
  3222. int i;
  3223. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3224. u32 local_adv = 0, remote_adv = 0;
  3225. if (txflags & ANEG_CFG_PS1)
  3226. local_adv |= ADVERTISE_1000XPAUSE;
  3227. if (txflags & ANEG_CFG_PS2)
  3228. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3229. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3230. remote_adv |= LPA_1000XPAUSE;
  3231. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3232. remote_adv |= LPA_1000XPAUSE_ASYM;
  3233. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3234. current_link_up = 1;
  3235. }
  3236. for (i = 0; i < 30; i++) {
  3237. udelay(20);
  3238. tw32_f(MAC_STATUS,
  3239. (MAC_STATUS_SYNC_CHANGED |
  3240. MAC_STATUS_CFG_CHANGED));
  3241. udelay(40);
  3242. if ((tr32(MAC_STATUS) &
  3243. (MAC_STATUS_SYNC_CHANGED |
  3244. MAC_STATUS_CFG_CHANGED)) == 0)
  3245. break;
  3246. }
  3247. mac_status = tr32(MAC_STATUS);
  3248. if (current_link_up == 0 &&
  3249. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3250. !(mac_status & MAC_STATUS_RCVD_CFG))
  3251. current_link_up = 1;
  3252. } else {
  3253. tg3_setup_flow_control(tp, 0, 0);
  3254. /* Forcing 1000FD link up. */
  3255. current_link_up = 1;
  3256. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3257. udelay(40);
  3258. tw32_f(MAC_MODE, tp->mac_mode);
  3259. udelay(40);
  3260. }
  3261. out:
  3262. return current_link_up;
  3263. }
  3264. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3265. {
  3266. u32 orig_pause_cfg;
  3267. u16 orig_active_speed;
  3268. u8 orig_active_duplex;
  3269. u32 mac_status;
  3270. int current_link_up;
  3271. int i;
  3272. orig_pause_cfg = tp->link_config.active_flowctrl;
  3273. orig_active_speed = tp->link_config.active_speed;
  3274. orig_active_duplex = tp->link_config.active_duplex;
  3275. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3276. netif_carrier_ok(tp->dev) &&
  3277. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3278. mac_status = tr32(MAC_STATUS);
  3279. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3280. MAC_STATUS_SIGNAL_DET |
  3281. MAC_STATUS_CFG_CHANGED |
  3282. MAC_STATUS_RCVD_CFG);
  3283. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3284. MAC_STATUS_SIGNAL_DET)) {
  3285. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3286. MAC_STATUS_CFG_CHANGED));
  3287. return 0;
  3288. }
  3289. }
  3290. tw32_f(MAC_TX_AUTO_NEG, 0);
  3291. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3292. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3293. tw32_f(MAC_MODE, tp->mac_mode);
  3294. udelay(40);
  3295. if (tp->phy_id == PHY_ID_BCM8002)
  3296. tg3_init_bcm8002(tp);
  3297. /* Enable link change event even when serdes polling. */
  3298. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3299. udelay(40);
  3300. current_link_up = 0;
  3301. mac_status = tr32(MAC_STATUS);
  3302. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3303. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3304. else
  3305. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3306. tp->napi[0].hw_status->status =
  3307. (SD_STATUS_UPDATED |
  3308. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3309. for (i = 0; i < 100; i++) {
  3310. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3311. MAC_STATUS_CFG_CHANGED));
  3312. udelay(5);
  3313. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3314. MAC_STATUS_CFG_CHANGED |
  3315. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3316. break;
  3317. }
  3318. mac_status = tr32(MAC_STATUS);
  3319. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3320. current_link_up = 0;
  3321. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3322. tp->serdes_counter == 0) {
  3323. tw32_f(MAC_MODE, (tp->mac_mode |
  3324. MAC_MODE_SEND_CONFIGS));
  3325. udelay(1);
  3326. tw32_f(MAC_MODE, tp->mac_mode);
  3327. }
  3328. }
  3329. if (current_link_up == 1) {
  3330. tp->link_config.active_speed = SPEED_1000;
  3331. tp->link_config.active_duplex = DUPLEX_FULL;
  3332. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3333. LED_CTRL_LNKLED_OVERRIDE |
  3334. LED_CTRL_1000MBPS_ON));
  3335. } else {
  3336. tp->link_config.active_speed = SPEED_INVALID;
  3337. tp->link_config.active_duplex = DUPLEX_INVALID;
  3338. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3339. LED_CTRL_LNKLED_OVERRIDE |
  3340. LED_CTRL_TRAFFIC_OVERRIDE));
  3341. }
  3342. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3343. if (current_link_up)
  3344. netif_carrier_on(tp->dev);
  3345. else
  3346. netif_carrier_off(tp->dev);
  3347. tg3_link_report(tp);
  3348. } else {
  3349. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3350. if (orig_pause_cfg != now_pause_cfg ||
  3351. orig_active_speed != tp->link_config.active_speed ||
  3352. orig_active_duplex != tp->link_config.active_duplex)
  3353. tg3_link_report(tp);
  3354. }
  3355. return 0;
  3356. }
  3357. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3358. {
  3359. int current_link_up, err = 0;
  3360. u32 bmsr, bmcr;
  3361. u16 current_speed;
  3362. u8 current_duplex;
  3363. u32 local_adv, remote_adv;
  3364. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3365. tw32_f(MAC_MODE, tp->mac_mode);
  3366. udelay(40);
  3367. tw32(MAC_EVENT, 0);
  3368. tw32_f(MAC_STATUS,
  3369. (MAC_STATUS_SYNC_CHANGED |
  3370. MAC_STATUS_CFG_CHANGED |
  3371. MAC_STATUS_MI_COMPLETION |
  3372. MAC_STATUS_LNKSTATE_CHANGED));
  3373. udelay(40);
  3374. if (force_reset)
  3375. tg3_phy_reset(tp);
  3376. current_link_up = 0;
  3377. current_speed = SPEED_INVALID;
  3378. current_duplex = DUPLEX_INVALID;
  3379. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3380. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3381. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3382. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3383. bmsr |= BMSR_LSTATUS;
  3384. else
  3385. bmsr &= ~BMSR_LSTATUS;
  3386. }
  3387. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3388. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3389. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3390. /* do nothing, just check for link up at the end */
  3391. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3392. u32 adv, new_adv;
  3393. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3394. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3395. ADVERTISE_1000XPAUSE |
  3396. ADVERTISE_1000XPSE_ASYM |
  3397. ADVERTISE_SLCT);
  3398. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3399. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3400. new_adv |= ADVERTISE_1000XHALF;
  3401. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3402. new_adv |= ADVERTISE_1000XFULL;
  3403. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3404. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3405. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3406. tg3_writephy(tp, MII_BMCR, bmcr);
  3407. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3408. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3409. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3410. return err;
  3411. }
  3412. } else {
  3413. u32 new_bmcr;
  3414. bmcr &= ~BMCR_SPEED1000;
  3415. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3416. if (tp->link_config.duplex == DUPLEX_FULL)
  3417. new_bmcr |= BMCR_FULLDPLX;
  3418. if (new_bmcr != bmcr) {
  3419. /* BMCR_SPEED1000 is a reserved bit that needs
  3420. * to be set on write.
  3421. */
  3422. new_bmcr |= BMCR_SPEED1000;
  3423. /* Force a linkdown */
  3424. if (netif_carrier_ok(tp->dev)) {
  3425. u32 adv;
  3426. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3427. adv &= ~(ADVERTISE_1000XFULL |
  3428. ADVERTISE_1000XHALF |
  3429. ADVERTISE_SLCT);
  3430. tg3_writephy(tp, MII_ADVERTISE, adv);
  3431. tg3_writephy(tp, MII_BMCR, bmcr |
  3432. BMCR_ANRESTART |
  3433. BMCR_ANENABLE);
  3434. udelay(10);
  3435. netif_carrier_off(tp->dev);
  3436. }
  3437. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3438. bmcr = new_bmcr;
  3439. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3440. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3441. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3442. ASIC_REV_5714) {
  3443. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3444. bmsr |= BMSR_LSTATUS;
  3445. else
  3446. bmsr &= ~BMSR_LSTATUS;
  3447. }
  3448. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3449. }
  3450. }
  3451. if (bmsr & BMSR_LSTATUS) {
  3452. current_speed = SPEED_1000;
  3453. current_link_up = 1;
  3454. if (bmcr & BMCR_FULLDPLX)
  3455. current_duplex = DUPLEX_FULL;
  3456. else
  3457. current_duplex = DUPLEX_HALF;
  3458. local_adv = 0;
  3459. remote_adv = 0;
  3460. if (bmcr & BMCR_ANENABLE) {
  3461. u32 common;
  3462. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3463. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3464. common = local_adv & remote_adv;
  3465. if (common & (ADVERTISE_1000XHALF |
  3466. ADVERTISE_1000XFULL)) {
  3467. if (common & ADVERTISE_1000XFULL)
  3468. current_duplex = DUPLEX_FULL;
  3469. else
  3470. current_duplex = DUPLEX_HALF;
  3471. }
  3472. else
  3473. current_link_up = 0;
  3474. }
  3475. }
  3476. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3477. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3478. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3479. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3480. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3481. tw32_f(MAC_MODE, tp->mac_mode);
  3482. udelay(40);
  3483. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3484. tp->link_config.active_speed = current_speed;
  3485. tp->link_config.active_duplex = current_duplex;
  3486. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3487. if (current_link_up)
  3488. netif_carrier_on(tp->dev);
  3489. else {
  3490. netif_carrier_off(tp->dev);
  3491. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3492. }
  3493. tg3_link_report(tp);
  3494. }
  3495. return err;
  3496. }
  3497. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3498. {
  3499. if (tp->serdes_counter) {
  3500. /* Give autoneg time to complete. */
  3501. tp->serdes_counter--;
  3502. return;
  3503. }
  3504. if (!netif_carrier_ok(tp->dev) &&
  3505. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3506. u32 bmcr;
  3507. tg3_readphy(tp, MII_BMCR, &bmcr);
  3508. if (bmcr & BMCR_ANENABLE) {
  3509. u32 phy1, phy2;
  3510. /* Select shadow register 0x1f */
  3511. tg3_writephy(tp, 0x1c, 0x7c00);
  3512. tg3_readphy(tp, 0x1c, &phy1);
  3513. /* Select expansion interrupt status register */
  3514. tg3_writephy(tp, 0x17, 0x0f01);
  3515. tg3_readphy(tp, 0x15, &phy2);
  3516. tg3_readphy(tp, 0x15, &phy2);
  3517. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3518. /* We have signal detect and not receiving
  3519. * config code words, link is up by parallel
  3520. * detection.
  3521. */
  3522. bmcr &= ~BMCR_ANENABLE;
  3523. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3524. tg3_writephy(tp, MII_BMCR, bmcr);
  3525. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3526. }
  3527. }
  3528. }
  3529. else if (netif_carrier_ok(tp->dev) &&
  3530. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3531. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3532. u32 phy2;
  3533. /* Select expansion interrupt status register */
  3534. tg3_writephy(tp, 0x17, 0x0f01);
  3535. tg3_readphy(tp, 0x15, &phy2);
  3536. if (phy2 & 0x20) {
  3537. u32 bmcr;
  3538. /* Config code words received, turn on autoneg. */
  3539. tg3_readphy(tp, MII_BMCR, &bmcr);
  3540. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3541. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3542. }
  3543. }
  3544. }
  3545. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3546. {
  3547. int err;
  3548. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3549. err = tg3_setup_fiber_phy(tp, force_reset);
  3550. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3551. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3552. } else {
  3553. err = tg3_setup_copper_phy(tp, force_reset);
  3554. }
  3555. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3556. u32 val, scale;
  3557. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3558. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3559. scale = 65;
  3560. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3561. scale = 6;
  3562. else
  3563. scale = 12;
  3564. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3565. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3566. tw32(GRC_MISC_CFG, val);
  3567. }
  3568. if (tp->link_config.active_speed == SPEED_1000 &&
  3569. tp->link_config.active_duplex == DUPLEX_HALF)
  3570. tw32(MAC_TX_LENGTHS,
  3571. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3572. (6 << TX_LENGTHS_IPG_SHIFT) |
  3573. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3574. else
  3575. tw32(MAC_TX_LENGTHS,
  3576. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3577. (6 << TX_LENGTHS_IPG_SHIFT) |
  3578. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3579. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3580. if (netif_carrier_ok(tp->dev)) {
  3581. tw32(HOSTCC_STAT_COAL_TICKS,
  3582. tp->coal.stats_block_coalesce_usecs);
  3583. } else {
  3584. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3585. }
  3586. }
  3587. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3588. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3589. if (!netif_carrier_ok(tp->dev))
  3590. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3591. tp->pwrmgmt_thresh;
  3592. else
  3593. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3594. tw32(PCIE_PWR_MGMT_THRESH, val);
  3595. }
  3596. return err;
  3597. }
  3598. /* This is called whenever we suspect that the system chipset is re-
  3599. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3600. * is bogus tx completions. We try to recover by setting the
  3601. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3602. * in the workqueue.
  3603. */
  3604. static void tg3_tx_recover(struct tg3 *tp)
  3605. {
  3606. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3607. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3608. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3609. "mapped I/O cycles to the network device, attempting to "
  3610. "recover. Please report the problem to the driver maintainer "
  3611. "and include system chipset information.\n", tp->dev->name);
  3612. spin_lock(&tp->lock);
  3613. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3614. spin_unlock(&tp->lock);
  3615. }
  3616. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3617. {
  3618. smp_mb();
  3619. return tnapi->tx_pending -
  3620. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3621. }
  3622. /* Tigon3 never reports partial packet sends. So we do not
  3623. * need special logic to handle SKBs that have not had all
  3624. * of their frags sent yet, like SunGEM does.
  3625. */
  3626. static void tg3_tx(struct tg3_napi *tnapi)
  3627. {
  3628. struct tg3 *tp = tnapi->tp;
  3629. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3630. u32 sw_idx = tnapi->tx_cons;
  3631. struct netdev_queue *txq;
  3632. int index = tnapi - tp->napi;
  3633. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  3634. index--;
  3635. txq = netdev_get_tx_queue(tp->dev, index);
  3636. while (sw_idx != hw_idx) {
  3637. struct tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3638. struct sk_buff *skb = ri->skb;
  3639. int i, tx_bug = 0;
  3640. if (unlikely(skb == NULL)) {
  3641. tg3_tx_recover(tp);
  3642. return;
  3643. }
  3644. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3645. ri->skb = NULL;
  3646. sw_idx = NEXT_TX(sw_idx);
  3647. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3648. ri = &tnapi->tx_buffers[sw_idx];
  3649. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3650. tx_bug = 1;
  3651. sw_idx = NEXT_TX(sw_idx);
  3652. }
  3653. dev_kfree_skb(skb);
  3654. if (unlikely(tx_bug)) {
  3655. tg3_tx_recover(tp);
  3656. return;
  3657. }
  3658. }
  3659. tnapi->tx_cons = sw_idx;
  3660. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3661. * before checking for netif_queue_stopped(). Without the
  3662. * memory barrier, there is a small possibility that tg3_start_xmit()
  3663. * will miss it and cause the queue to be stopped forever.
  3664. */
  3665. smp_mb();
  3666. if (unlikely(netif_tx_queue_stopped(txq) &&
  3667. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3668. __netif_tx_lock(txq, smp_processor_id());
  3669. if (netif_tx_queue_stopped(txq) &&
  3670. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3671. netif_tx_wake_queue(txq);
  3672. __netif_tx_unlock(txq);
  3673. }
  3674. }
  3675. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3676. {
  3677. if (!ri->skb)
  3678. return;
  3679. pci_unmap_single(tp->pdev, pci_unmap_addr(ri, mapping),
  3680. map_sz, PCI_DMA_FROMDEVICE);
  3681. dev_kfree_skb_any(ri->skb);
  3682. ri->skb = NULL;
  3683. }
  3684. /* Returns size of skb allocated or < 0 on error.
  3685. *
  3686. * We only need to fill in the address because the other members
  3687. * of the RX descriptor are invariant, see tg3_init_rings.
  3688. *
  3689. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3690. * posting buffers we only dirty the first cache line of the RX
  3691. * descriptor (containing the address). Whereas for the RX status
  3692. * buffers the cpu only reads the last cacheline of the RX descriptor
  3693. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3694. */
  3695. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3696. u32 opaque_key, u32 dest_idx_unmasked)
  3697. {
  3698. struct tg3_rx_buffer_desc *desc;
  3699. struct ring_info *map, *src_map;
  3700. struct sk_buff *skb;
  3701. dma_addr_t mapping;
  3702. int skb_size, dest_idx;
  3703. src_map = NULL;
  3704. switch (opaque_key) {
  3705. case RXD_OPAQUE_RING_STD:
  3706. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3707. desc = &tpr->rx_std[dest_idx];
  3708. map = &tpr->rx_std_buffers[dest_idx];
  3709. skb_size = tp->rx_pkt_map_sz;
  3710. break;
  3711. case RXD_OPAQUE_RING_JUMBO:
  3712. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3713. desc = &tpr->rx_jmb[dest_idx].std;
  3714. map = &tpr->rx_jmb_buffers[dest_idx];
  3715. skb_size = TG3_RX_JMB_MAP_SZ;
  3716. break;
  3717. default:
  3718. return -EINVAL;
  3719. }
  3720. /* Do not overwrite any of the map or rp information
  3721. * until we are sure we can commit to a new buffer.
  3722. *
  3723. * Callers depend upon this behavior and assume that
  3724. * we leave everything unchanged if we fail.
  3725. */
  3726. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3727. if (skb == NULL)
  3728. return -ENOMEM;
  3729. skb_reserve(skb, tp->rx_offset);
  3730. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3731. PCI_DMA_FROMDEVICE);
  3732. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3733. dev_kfree_skb(skb);
  3734. return -EIO;
  3735. }
  3736. map->skb = skb;
  3737. pci_unmap_addr_set(map, mapping, mapping);
  3738. desc->addr_hi = ((u64)mapping >> 32);
  3739. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3740. return skb_size;
  3741. }
  3742. /* We only need to move over in the address because the other
  3743. * members of the RX descriptor are invariant. See notes above
  3744. * tg3_alloc_rx_skb for full details.
  3745. */
  3746. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3747. struct tg3_rx_prodring_set *dpr,
  3748. u32 opaque_key, int src_idx,
  3749. u32 dest_idx_unmasked)
  3750. {
  3751. struct tg3 *tp = tnapi->tp;
  3752. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3753. struct ring_info *src_map, *dest_map;
  3754. int dest_idx;
  3755. struct tg3_rx_prodring_set *spr = &tp->prodring[0];
  3756. switch (opaque_key) {
  3757. case RXD_OPAQUE_RING_STD:
  3758. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3759. dest_desc = &dpr->rx_std[dest_idx];
  3760. dest_map = &dpr->rx_std_buffers[dest_idx];
  3761. src_desc = &spr->rx_std[src_idx];
  3762. src_map = &spr->rx_std_buffers[src_idx];
  3763. break;
  3764. case RXD_OPAQUE_RING_JUMBO:
  3765. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3766. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3767. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3768. src_desc = &spr->rx_jmb[src_idx].std;
  3769. src_map = &spr->rx_jmb_buffers[src_idx];
  3770. break;
  3771. default:
  3772. return;
  3773. }
  3774. dest_map->skb = src_map->skb;
  3775. pci_unmap_addr_set(dest_map, mapping,
  3776. pci_unmap_addr(src_map, mapping));
  3777. dest_desc->addr_hi = src_desc->addr_hi;
  3778. dest_desc->addr_lo = src_desc->addr_lo;
  3779. src_map->skb = NULL;
  3780. }
  3781. /* The RX ring scheme is composed of multiple rings which post fresh
  3782. * buffers to the chip, and one special ring the chip uses to report
  3783. * status back to the host.
  3784. *
  3785. * The special ring reports the status of received packets to the
  3786. * host. The chip does not write into the original descriptor the
  3787. * RX buffer was obtained from. The chip simply takes the original
  3788. * descriptor as provided by the host, updates the status and length
  3789. * field, then writes this into the next status ring entry.
  3790. *
  3791. * Each ring the host uses to post buffers to the chip is described
  3792. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3793. * it is first placed into the on-chip ram. When the packet's length
  3794. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3795. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3796. * which is within the range of the new packet's length is chosen.
  3797. *
  3798. * The "separate ring for rx status" scheme may sound queer, but it makes
  3799. * sense from a cache coherency perspective. If only the host writes
  3800. * to the buffer post rings, and only the chip writes to the rx status
  3801. * rings, then cache lines never move beyond shared-modified state.
  3802. * If both the host and chip were to write into the same ring, cache line
  3803. * eviction could occur since both entities want it in an exclusive state.
  3804. */
  3805. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3806. {
  3807. struct tg3 *tp = tnapi->tp;
  3808. u32 work_mask, rx_std_posted = 0;
  3809. u32 std_prod_idx, jmb_prod_idx;
  3810. u32 sw_idx = tnapi->rx_rcb_ptr;
  3811. u16 hw_idx;
  3812. int received;
  3813. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3814. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3815. /*
  3816. * We need to order the read of hw_idx and the read of
  3817. * the opaque cookie.
  3818. */
  3819. rmb();
  3820. work_mask = 0;
  3821. received = 0;
  3822. std_prod_idx = tpr->rx_std_prod_idx;
  3823. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3824. while (sw_idx != hw_idx && budget > 0) {
  3825. struct ring_info *ri;
  3826. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3827. unsigned int len;
  3828. struct sk_buff *skb;
  3829. dma_addr_t dma_addr;
  3830. u32 opaque_key, desc_idx, *post_ptr;
  3831. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3832. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3833. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3834. ri = &tpr->rx_std_buffers[desc_idx];
  3835. dma_addr = pci_unmap_addr(ri, mapping);
  3836. skb = ri->skb;
  3837. post_ptr = &std_prod_idx;
  3838. rx_std_posted++;
  3839. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3840. ri = &tpr->rx_jmb_buffers[desc_idx];
  3841. dma_addr = pci_unmap_addr(ri, mapping);
  3842. skb = ri->skb;
  3843. post_ptr = &jmb_prod_idx;
  3844. } else
  3845. goto next_pkt_nopost;
  3846. work_mask |= opaque_key;
  3847. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3848. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3849. drop_it:
  3850. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3851. desc_idx, *post_ptr);
  3852. drop_it_no_recycle:
  3853. /* Other statistics kept track of by card. */
  3854. tp->net_stats.rx_dropped++;
  3855. goto next_pkt;
  3856. }
  3857. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3858. ETH_FCS_LEN;
  3859. if (len > RX_COPY_THRESHOLD
  3860. && tp->rx_offset == NET_IP_ALIGN
  3861. /* rx_offset will likely not equal NET_IP_ALIGN
  3862. * if this is a 5701 card running in PCI-X mode
  3863. * [see tg3_get_invariants()]
  3864. */
  3865. ) {
  3866. int skb_size;
  3867. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3868. *post_ptr);
  3869. if (skb_size < 0)
  3870. goto drop_it;
  3871. ri->skb = NULL;
  3872. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3873. PCI_DMA_FROMDEVICE);
  3874. skb_put(skb, len);
  3875. } else {
  3876. struct sk_buff *copy_skb;
  3877. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3878. desc_idx, *post_ptr);
  3879. copy_skb = netdev_alloc_skb(tp->dev,
  3880. len + TG3_RAW_IP_ALIGN);
  3881. if (copy_skb == NULL)
  3882. goto drop_it_no_recycle;
  3883. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3884. skb_put(copy_skb, len);
  3885. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3886. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3887. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3888. /* We'll reuse the original ring buffer. */
  3889. skb = copy_skb;
  3890. }
  3891. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3892. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3893. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3894. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3895. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3896. else
  3897. skb->ip_summed = CHECKSUM_NONE;
  3898. skb->protocol = eth_type_trans(skb, tp->dev);
  3899. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3900. skb->protocol != htons(ETH_P_8021Q)) {
  3901. dev_kfree_skb(skb);
  3902. goto next_pkt;
  3903. }
  3904. #if TG3_VLAN_TAG_USED
  3905. if (tp->vlgrp != NULL &&
  3906. desc->type_flags & RXD_FLAG_VLAN) {
  3907. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3908. desc->err_vlan & RXD_VLAN_MASK, skb);
  3909. } else
  3910. #endif
  3911. napi_gro_receive(&tnapi->napi, skb);
  3912. received++;
  3913. budget--;
  3914. next_pkt:
  3915. (*post_ptr)++;
  3916. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3917. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3918. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, idx);
  3919. work_mask &= ~RXD_OPAQUE_RING_STD;
  3920. rx_std_posted = 0;
  3921. }
  3922. next_pkt_nopost:
  3923. sw_idx++;
  3924. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3925. /* Refresh hw_idx to see if there is new work */
  3926. if (sw_idx == hw_idx) {
  3927. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3928. rmb();
  3929. }
  3930. }
  3931. /* ACK the status ring. */
  3932. tnapi->rx_rcb_ptr = sw_idx;
  3933. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3934. /* Refill RX ring(s). */
  3935. if (work_mask & RXD_OPAQUE_RING_STD) {
  3936. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3937. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  3938. }
  3939. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3940. tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
  3941. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  3942. }
  3943. mmiowb();
  3944. return received;
  3945. }
  3946. static void tg3_poll_link(struct tg3 *tp)
  3947. {
  3948. /* handle link change and other phy events */
  3949. if (!(tp->tg3_flags &
  3950. (TG3_FLAG_USE_LINKCHG_REG |
  3951. TG3_FLAG_POLL_SERDES))) {
  3952. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  3953. if (sblk->status & SD_STATUS_LINK_CHG) {
  3954. sblk->status = SD_STATUS_UPDATED |
  3955. (sblk->status & ~SD_STATUS_LINK_CHG);
  3956. spin_lock(&tp->lock);
  3957. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3958. tw32_f(MAC_STATUS,
  3959. (MAC_STATUS_SYNC_CHANGED |
  3960. MAC_STATUS_CFG_CHANGED |
  3961. MAC_STATUS_MI_COMPLETION |
  3962. MAC_STATUS_LNKSTATE_CHANGED));
  3963. udelay(40);
  3964. } else
  3965. tg3_setup_phy(tp, 0);
  3966. spin_unlock(&tp->lock);
  3967. }
  3968. }
  3969. }
  3970. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  3971. {
  3972. struct tg3 *tp = tnapi->tp;
  3973. /* run TX completion thread */
  3974. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  3975. tg3_tx(tnapi);
  3976. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3977. return work_done;
  3978. }
  3979. /* run RX thread, within the bounds set by NAPI.
  3980. * All RX "locking" is done by ensuring outside
  3981. * code synchronizes with tg3->napi.poll()
  3982. */
  3983. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  3984. work_done += tg3_rx(tnapi, budget - work_done);
  3985. return work_done;
  3986. }
  3987. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  3988. {
  3989. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  3990. struct tg3 *tp = tnapi->tp;
  3991. int work_done = 0;
  3992. struct tg3_hw_status *sblk = tnapi->hw_status;
  3993. while (1) {
  3994. work_done = tg3_poll_work(tnapi, work_done, budget);
  3995. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3996. goto tx_recovery;
  3997. if (unlikely(work_done >= budget))
  3998. break;
  3999. /* tp->last_tag is used in tg3_restart_ints() below
  4000. * to tell the hw how much work has been processed,
  4001. * so we must read it before checking for more work.
  4002. */
  4003. tnapi->last_tag = sblk->status_tag;
  4004. tnapi->last_irq_tag = tnapi->last_tag;
  4005. rmb();
  4006. /* check for RX/TX work to do */
  4007. if (sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4008. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr) {
  4009. napi_complete(napi);
  4010. /* Reenable interrupts. */
  4011. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4012. mmiowb();
  4013. break;
  4014. }
  4015. }
  4016. return work_done;
  4017. tx_recovery:
  4018. /* work_done is guaranteed to be less than budget. */
  4019. napi_complete(napi);
  4020. schedule_work(&tp->reset_task);
  4021. return work_done;
  4022. }
  4023. static int tg3_poll(struct napi_struct *napi, int budget)
  4024. {
  4025. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4026. struct tg3 *tp = tnapi->tp;
  4027. int work_done = 0;
  4028. struct tg3_hw_status *sblk = tnapi->hw_status;
  4029. while (1) {
  4030. tg3_poll_link(tp);
  4031. work_done = tg3_poll_work(tnapi, work_done, budget);
  4032. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4033. goto tx_recovery;
  4034. if (unlikely(work_done >= budget))
  4035. break;
  4036. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4037. /* tp->last_tag is used in tg3_int_reenable() below
  4038. * to tell the hw how much work has been processed,
  4039. * so we must read it before checking for more work.
  4040. */
  4041. tnapi->last_tag = sblk->status_tag;
  4042. tnapi->last_irq_tag = tnapi->last_tag;
  4043. rmb();
  4044. } else
  4045. sblk->status &= ~SD_STATUS_UPDATED;
  4046. if (likely(!tg3_has_work(tnapi))) {
  4047. napi_complete(napi);
  4048. tg3_int_reenable(tnapi);
  4049. break;
  4050. }
  4051. }
  4052. return work_done;
  4053. tx_recovery:
  4054. /* work_done is guaranteed to be less than budget. */
  4055. napi_complete(napi);
  4056. schedule_work(&tp->reset_task);
  4057. return work_done;
  4058. }
  4059. static void tg3_irq_quiesce(struct tg3 *tp)
  4060. {
  4061. int i;
  4062. BUG_ON(tp->irq_sync);
  4063. tp->irq_sync = 1;
  4064. smp_mb();
  4065. for (i = 0; i < tp->irq_cnt; i++)
  4066. synchronize_irq(tp->napi[i].irq_vec);
  4067. }
  4068. static inline int tg3_irq_sync(struct tg3 *tp)
  4069. {
  4070. return tp->irq_sync;
  4071. }
  4072. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4073. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4074. * with as well. Most of the time, this is not necessary except when
  4075. * shutting down the device.
  4076. */
  4077. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4078. {
  4079. spin_lock_bh(&tp->lock);
  4080. if (irq_sync)
  4081. tg3_irq_quiesce(tp);
  4082. }
  4083. static inline void tg3_full_unlock(struct tg3 *tp)
  4084. {
  4085. spin_unlock_bh(&tp->lock);
  4086. }
  4087. /* One-shot MSI handler - Chip automatically disables interrupt
  4088. * after sending MSI so driver doesn't have to do it.
  4089. */
  4090. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4091. {
  4092. struct tg3_napi *tnapi = dev_id;
  4093. struct tg3 *tp = tnapi->tp;
  4094. prefetch(tnapi->hw_status);
  4095. if (tnapi->rx_rcb)
  4096. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4097. if (likely(!tg3_irq_sync(tp)))
  4098. napi_schedule(&tnapi->napi);
  4099. return IRQ_HANDLED;
  4100. }
  4101. /* MSI ISR - No need to check for interrupt sharing and no need to
  4102. * flush status block and interrupt mailbox. PCI ordering rules
  4103. * guarantee that MSI will arrive after the status block.
  4104. */
  4105. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4106. {
  4107. struct tg3_napi *tnapi = dev_id;
  4108. struct tg3 *tp = tnapi->tp;
  4109. prefetch(tnapi->hw_status);
  4110. if (tnapi->rx_rcb)
  4111. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4112. /*
  4113. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4114. * chip-internal interrupt pending events.
  4115. * Writing non-zero to intr-mbox-0 additional tells the
  4116. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4117. * event coalescing.
  4118. */
  4119. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4120. if (likely(!tg3_irq_sync(tp)))
  4121. napi_schedule(&tnapi->napi);
  4122. return IRQ_RETVAL(1);
  4123. }
  4124. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4125. {
  4126. struct tg3_napi *tnapi = dev_id;
  4127. struct tg3 *tp = tnapi->tp;
  4128. struct tg3_hw_status *sblk = tnapi->hw_status;
  4129. unsigned int handled = 1;
  4130. /* In INTx mode, it is possible for the interrupt to arrive at
  4131. * the CPU before the status block posted prior to the interrupt.
  4132. * Reading the PCI State register will confirm whether the
  4133. * interrupt is ours and will flush the status block.
  4134. */
  4135. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4136. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4137. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4138. handled = 0;
  4139. goto out;
  4140. }
  4141. }
  4142. /*
  4143. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4144. * chip-internal interrupt pending events.
  4145. * Writing non-zero to intr-mbox-0 additional tells the
  4146. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4147. * event coalescing.
  4148. *
  4149. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4150. * spurious interrupts. The flush impacts performance but
  4151. * excessive spurious interrupts can be worse in some cases.
  4152. */
  4153. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4154. if (tg3_irq_sync(tp))
  4155. goto out;
  4156. sblk->status &= ~SD_STATUS_UPDATED;
  4157. if (likely(tg3_has_work(tnapi))) {
  4158. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4159. napi_schedule(&tnapi->napi);
  4160. } else {
  4161. /* No work, shared interrupt perhaps? re-enable
  4162. * interrupts, and flush that PCI write
  4163. */
  4164. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4165. 0x00000000);
  4166. }
  4167. out:
  4168. return IRQ_RETVAL(handled);
  4169. }
  4170. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4171. {
  4172. struct tg3_napi *tnapi = dev_id;
  4173. struct tg3 *tp = tnapi->tp;
  4174. struct tg3_hw_status *sblk = tnapi->hw_status;
  4175. unsigned int handled = 1;
  4176. /* In INTx mode, it is possible for the interrupt to arrive at
  4177. * the CPU before the status block posted prior to the interrupt.
  4178. * Reading the PCI State register will confirm whether the
  4179. * interrupt is ours and will flush the status block.
  4180. */
  4181. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4182. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4183. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4184. handled = 0;
  4185. goto out;
  4186. }
  4187. }
  4188. /*
  4189. * writing any value to intr-mbox-0 clears PCI INTA# and
  4190. * chip-internal interrupt pending events.
  4191. * writing non-zero to intr-mbox-0 additional tells the
  4192. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4193. * event coalescing.
  4194. *
  4195. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4196. * spurious interrupts. The flush impacts performance but
  4197. * excessive spurious interrupts can be worse in some cases.
  4198. */
  4199. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4200. /*
  4201. * In a shared interrupt configuration, sometimes other devices'
  4202. * interrupts will scream. We record the current status tag here
  4203. * so that the above check can report that the screaming interrupts
  4204. * are unhandled. Eventually they will be silenced.
  4205. */
  4206. tnapi->last_irq_tag = sblk->status_tag;
  4207. if (tg3_irq_sync(tp))
  4208. goto out;
  4209. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4210. napi_schedule(&tnapi->napi);
  4211. out:
  4212. return IRQ_RETVAL(handled);
  4213. }
  4214. /* ISR for interrupt test */
  4215. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4216. {
  4217. struct tg3_napi *tnapi = dev_id;
  4218. struct tg3 *tp = tnapi->tp;
  4219. struct tg3_hw_status *sblk = tnapi->hw_status;
  4220. if ((sblk->status & SD_STATUS_UPDATED) ||
  4221. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4222. tg3_disable_ints(tp);
  4223. return IRQ_RETVAL(1);
  4224. }
  4225. return IRQ_RETVAL(0);
  4226. }
  4227. static int tg3_init_hw(struct tg3 *, int);
  4228. static int tg3_halt(struct tg3 *, int, int);
  4229. /* Restart hardware after configuration changes, self-test, etc.
  4230. * Invoked with tp->lock held.
  4231. */
  4232. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4233. __releases(tp->lock)
  4234. __acquires(tp->lock)
  4235. {
  4236. int err;
  4237. err = tg3_init_hw(tp, reset_phy);
  4238. if (err) {
  4239. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4240. "aborting.\n", tp->dev->name);
  4241. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4242. tg3_full_unlock(tp);
  4243. del_timer_sync(&tp->timer);
  4244. tp->irq_sync = 0;
  4245. tg3_napi_enable(tp);
  4246. dev_close(tp->dev);
  4247. tg3_full_lock(tp, 0);
  4248. }
  4249. return err;
  4250. }
  4251. #ifdef CONFIG_NET_POLL_CONTROLLER
  4252. static void tg3_poll_controller(struct net_device *dev)
  4253. {
  4254. int i;
  4255. struct tg3 *tp = netdev_priv(dev);
  4256. for (i = 0; i < tp->irq_cnt; i++)
  4257. tg3_interrupt(tp->napi[i].irq_vec, dev);
  4258. }
  4259. #endif
  4260. static void tg3_reset_task(struct work_struct *work)
  4261. {
  4262. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4263. int err;
  4264. unsigned int restart_timer;
  4265. tg3_full_lock(tp, 0);
  4266. if (!netif_running(tp->dev)) {
  4267. tg3_full_unlock(tp);
  4268. return;
  4269. }
  4270. tg3_full_unlock(tp);
  4271. tg3_phy_stop(tp);
  4272. tg3_netif_stop(tp);
  4273. tg3_full_lock(tp, 1);
  4274. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4275. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4276. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4277. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4278. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4279. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4280. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4281. }
  4282. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4283. err = tg3_init_hw(tp, 1);
  4284. if (err)
  4285. goto out;
  4286. tg3_netif_start(tp);
  4287. if (restart_timer)
  4288. mod_timer(&tp->timer, jiffies + 1);
  4289. out:
  4290. tg3_full_unlock(tp);
  4291. if (!err)
  4292. tg3_phy_start(tp);
  4293. }
  4294. static void tg3_dump_short_state(struct tg3 *tp)
  4295. {
  4296. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4297. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4298. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4299. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4300. }
  4301. static void tg3_tx_timeout(struct net_device *dev)
  4302. {
  4303. struct tg3 *tp = netdev_priv(dev);
  4304. if (netif_msg_tx_err(tp)) {
  4305. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4306. dev->name);
  4307. tg3_dump_short_state(tp);
  4308. }
  4309. schedule_work(&tp->reset_task);
  4310. }
  4311. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4312. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4313. {
  4314. u32 base = (u32) mapping & 0xffffffff;
  4315. return ((base > 0xffffdcc0) &&
  4316. (base + len + 8 < base));
  4317. }
  4318. /* Test for DMA addresses > 40-bit */
  4319. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4320. int len)
  4321. {
  4322. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4323. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4324. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4325. return 0;
  4326. #else
  4327. return 0;
  4328. #endif
  4329. }
  4330. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4331. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4332. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4333. struct sk_buff *skb, u32 last_plus_one,
  4334. u32 *start, u32 base_flags, u32 mss)
  4335. {
  4336. struct tg3 *tp = tnapi->tp;
  4337. struct sk_buff *new_skb;
  4338. dma_addr_t new_addr = 0;
  4339. u32 entry = *start;
  4340. int i, ret = 0;
  4341. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4342. new_skb = skb_copy(skb, GFP_ATOMIC);
  4343. else {
  4344. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4345. new_skb = skb_copy_expand(skb,
  4346. skb_headroom(skb) + more_headroom,
  4347. skb_tailroom(skb), GFP_ATOMIC);
  4348. }
  4349. if (!new_skb) {
  4350. ret = -1;
  4351. } else {
  4352. /* New SKB is guaranteed to be linear. */
  4353. entry = *start;
  4354. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4355. new_addr = skb_shinfo(new_skb)->dma_head;
  4356. /* Make sure new skb does not cross any 4G boundaries.
  4357. * Drop the packet if it does.
  4358. */
  4359. if (ret || ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4360. tg3_4g_overflow_test(new_addr, new_skb->len))) {
  4361. if (!ret)
  4362. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4363. DMA_TO_DEVICE);
  4364. ret = -1;
  4365. dev_kfree_skb(new_skb);
  4366. new_skb = NULL;
  4367. } else {
  4368. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4369. base_flags, 1 | (mss << 1));
  4370. *start = NEXT_TX(entry);
  4371. }
  4372. }
  4373. /* Now clean up the sw ring entries. */
  4374. i = 0;
  4375. while (entry != last_plus_one) {
  4376. if (i == 0)
  4377. tnapi->tx_buffers[entry].skb = new_skb;
  4378. else
  4379. tnapi->tx_buffers[entry].skb = NULL;
  4380. entry = NEXT_TX(entry);
  4381. i++;
  4382. }
  4383. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4384. dev_kfree_skb(skb);
  4385. return ret;
  4386. }
  4387. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4388. dma_addr_t mapping, int len, u32 flags,
  4389. u32 mss_and_is_end)
  4390. {
  4391. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4392. int is_end = (mss_and_is_end & 0x1);
  4393. u32 mss = (mss_and_is_end >> 1);
  4394. u32 vlan_tag = 0;
  4395. if (is_end)
  4396. flags |= TXD_FLAG_END;
  4397. if (flags & TXD_FLAG_VLAN) {
  4398. vlan_tag = flags >> 16;
  4399. flags &= 0xffff;
  4400. }
  4401. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4402. txd->addr_hi = ((u64) mapping >> 32);
  4403. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4404. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4405. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4406. }
  4407. /* hard_start_xmit for devices that don't have any bugs and
  4408. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4409. */
  4410. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4411. struct net_device *dev)
  4412. {
  4413. struct tg3 *tp = netdev_priv(dev);
  4414. u32 len, entry, base_flags, mss;
  4415. struct skb_shared_info *sp;
  4416. dma_addr_t mapping;
  4417. struct tg3_napi *tnapi;
  4418. struct netdev_queue *txq;
  4419. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4420. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4421. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  4422. tnapi++;
  4423. /* We are running in BH disabled context with netif_tx_lock
  4424. * and TX reclaim runs via tp->napi.poll inside of a software
  4425. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4426. * no IRQ context deadlocks to worry about either. Rejoice!
  4427. */
  4428. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4429. if (!netif_tx_queue_stopped(txq)) {
  4430. netif_tx_stop_queue(txq);
  4431. /* This is a hard error, log it. */
  4432. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4433. "queue awake!\n", dev->name);
  4434. }
  4435. return NETDEV_TX_BUSY;
  4436. }
  4437. entry = tnapi->tx_prod;
  4438. base_flags = 0;
  4439. mss = 0;
  4440. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4441. int tcp_opt_len, ip_tcp_len;
  4442. u32 hdrlen;
  4443. if (skb_header_cloned(skb) &&
  4444. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4445. dev_kfree_skb(skb);
  4446. goto out_unlock;
  4447. }
  4448. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4449. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4450. else {
  4451. struct iphdr *iph = ip_hdr(skb);
  4452. tcp_opt_len = tcp_optlen(skb);
  4453. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4454. iph->check = 0;
  4455. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4456. hdrlen = ip_tcp_len + tcp_opt_len;
  4457. }
  4458. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4459. mss |= (hdrlen & 0xc) << 12;
  4460. if (hdrlen & 0x10)
  4461. base_flags |= 0x00000010;
  4462. base_flags |= (hdrlen & 0x3e0) << 5;
  4463. } else
  4464. mss |= hdrlen << 9;
  4465. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4466. TXD_FLAG_CPU_POST_DMA);
  4467. tcp_hdr(skb)->check = 0;
  4468. }
  4469. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4470. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4471. #if TG3_VLAN_TAG_USED
  4472. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4473. base_flags |= (TXD_FLAG_VLAN |
  4474. (vlan_tx_tag_get(skb) << 16));
  4475. #endif
  4476. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4477. dev_kfree_skb(skb);
  4478. goto out_unlock;
  4479. }
  4480. sp = skb_shinfo(skb);
  4481. mapping = sp->dma_head;
  4482. tnapi->tx_buffers[entry].skb = skb;
  4483. len = skb_headlen(skb);
  4484. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  4485. !mss && skb->len > ETH_DATA_LEN)
  4486. base_flags |= TXD_FLAG_JMB_PKT;
  4487. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4488. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4489. entry = NEXT_TX(entry);
  4490. /* Now loop through additional data fragments, and queue them. */
  4491. if (skb_shinfo(skb)->nr_frags > 0) {
  4492. unsigned int i, last;
  4493. last = skb_shinfo(skb)->nr_frags - 1;
  4494. for (i = 0; i <= last; i++) {
  4495. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4496. len = frag->size;
  4497. mapping = sp->dma_maps[i];
  4498. tnapi->tx_buffers[entry].skb = NULL;
  4499. tg3_set_txd(tnapi, entry, mapping, len,
  4500. base_flags, (i == last) | (mss << 1));
  4501. entry = NEXT_TX(entry);
  4502. }
  4503. }
  4504. /* Packets are ready, update Tx producer idx local and on card. */
  4505. tw32_tx_mbox(tnapi->prodmbox, entry);
  4506. tnapi->tx_prod = entry;
  4507. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4508. netif_tx_stop_queue(txq);
  4509. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4510. netif_tx_wake_queue(txq);
  4511. }
  4512. out_unlock:
  4513. mmiowb();
  4514. return NETDEV_TX_OK;
  4515. }
  4516. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4517. struct net_device *);
  4518. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4519. * TSO header is greater than 80 bytes.
  4520. */
  4521. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4522. {
  4523. struct sk_buff *segs, *nskb;
  4524. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4525. /* Estimate the number of fragments in the worst case */
  4526. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4527. netif_stop_queue(tp->dev);
  4528. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4529. return NETDEV_TX_BUSY;
  4530. netif_wake_queue(tp->dev);
  4531. }
  4532. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4533. if (IS_ERR(segs))
  4534. goto tg3_tso_bug_end;
  4535. do {
  4536. nskb = segs;
  4537. segs = segs->next;
  4538. nskb->next = NULL;
  4539. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4540. } while (segs);
  4541. tg3_tso_bug_end:
  4542. dev_kfree_skb(skb);
  4543. return NETDEV_TX_OK;
  4544. }
  4545. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4546. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4547. */
  4548. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4549. struct net_device *dev)
  4550. {
  4551. struct tg3 *tp = netdev_priv(dev);
  4552. u32 len, entry, base_flags, mss;
  4553. struct skb_shared_info *sp;
  4554. int would_hit_hwbug;
  4555. dma_addr_t mapping;
  4556. struct tg3_napi *tnapi;
  4557. struct netdev_queue *txq;
  4558. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4559. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4560. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  4561. tnapi++;
  4562. /* We are running in BH disabled context with netif_tx_lock
  4563. * and TX reclaim runs via tp->napi.poll inside of a software
  4564. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4565. * no IRQ context deadlocks to worry about either. Rejoice!
  4566. */
  4567. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4568. if (!netif_tx_queue_stopped(txq)) {
  4569. netif_tx_stop_queue(txq);
  4570. /* This is a hard error, log it. */
  4571. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4572. "queue awake!\n", dev->name);
  4573. }
  4574. return NETDEV_TX_BUSY;
  4575. }
  4576. entry = tnapi->tx_prod;
  4577. base_flags = 0;
  4578. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4579. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4580. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4581. struct iphdr *iph;
  4582. u32 tcp_opt_len, ip_tcp_len, hdr_len;
  4583. if (skb_header_cloned(skb) &&
  4584. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4585. dev_kfree_skb(skb);
  4586. goto out_unlock;
  4587. }
  4588. tcp_opt_len = tcp_optlen(skb);
  4589. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4590. hdr_len = ip_tcp_len + tcp_opt_len;
  4591. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4592. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4593. return (tg3_tso_bug(tp, skb));
  4594. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4595. TXD_FLAG_CPU_POST_DMA);
  4596. iph = ip_hdr(skb);
  4597. iph->check = 0;
  4598. iph->tot_len = htons(mss + hdr_len);
  4599. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4600. tcp_hdr(skb)->check = 0;
  4601. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4602. } else
  4603. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4604. iph->daddr, 0,
  4605. IPPROTO_TCP,
  4606. 0);
  4607. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4608. mss |= (hdr_len & 0xc) << 12;
  4609. if (hdr_len & 0x10)
  4610. base_flags |= 0x00000010;
  4611. base_flags |= (hdr_len & 0x3e0) << 5;
  4612. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4613. mss |= hdr_len << 9;
  4614. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4615. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4616. if (tcp_opt_len || iph->ihl > 5) {
  4617. int tsflags;
  4618. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4619. mss |= (tsflags << 11);
  4620. }
  4621. } else {
  4622. if (tcp_opt_len || iph->ihl > 5) {
  4623. int tsflags;
  4624. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4625. base_flags |= tsflags << 12;
  4626. }
  4627. }
  4628. }
  4629. #if TG3_VLAN_TAG_USED
  4630. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4631. base_flags |= (TXD_FLAG_VLAN |
  4632. (vlan_tx_tag_get(skb) << 16));
  4633. #endif
  4634. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  4635. !mss && skb->len > ETH_DATA_LEN)
  4636. base_flags |= TXD_FLAG_JMB_PKT;
  4637. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4638. dev_kfree_skb(skb);
  4639. goto out_unlock;
  4640. }
  4641. sp = skb_shinfo(skb);
  4642. mapping = sp->dma_head;
  4643. tnapi->tx_buffers[entry].skb = skb;
  4644. would_hit_hwbug = 0;
  4645. len = skb_headlen(skb);
  4646. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4647. would_hit_hwbug = 1;
  4648. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4649. tg3_4g_overflow_test(mapping, len))
  4650. would_hit_hwbug = 1;
  4651. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4652. tg3_40bit_overflow_test(tp, mapping, len))
  4653. would_hit_hwbug = 1;
  4654. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4655. would_hit_hwbug = 1;
  4656. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4657. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4658. entry = NEXT_TX(entry);
  4659. /* Now loop through additional data fragments, and queue them. */
  4660. if (skb_shinfo(skb)->nr_frags > 0) {
  4661. unsigned int i, last;
  4662. last = skb_shinfo(skb)->nr_frags - 1;
  4663. for (i = 0; i <= last; i++) {
  4664. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4665. len = frag->size;
  4666. mapping = sp->dma_maps[i];
  4667. tnapi->tx_buffers[entry].skb = NULL;
  4668. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4669. len <= 8)
  4670. would_hit_hwbug = 1;
  4671. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4672. tg3_4g_overflow_test(mapping, len))
  4673. would_hit_hwbug = 1;
  4674. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4675. tg3_40bit_overflow_test(tp, mapping, len))
  4676. would_hit_hwbug = 1;
  4677. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4678. tg3_set_txd(tnapi, entry, mapping, len,
  4679. base_flags, (i == last)|(mss << 1));
  4680. else
  4681. tg3_set_txd(tnapi, entry, mapping, len,
  4682. base_flags, (i == last));
  4683. entry = NEXT_TX(entry);
  4684. }
  4685. }
  4686. if (would_hit_hwbug) {
  4687. u32 last_plus_one = entry;
  4688. u32 start;
  4689. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4690. start &= (TG3_TX_RING_SIZE - 1);
  4691. /* If the workaround fails due to memory/mapping
  4692. * failure, silently drop this packet.
  4693. */
  4694. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4695. &start, base_flags, mss))
  4696. goto out_unlock;
  4697. entry = start;
  4698. }
  4699. /* Packets are ready, update Tx producer idx local and on card. */
  4700. tw32_tx_mbox(tnapi->prodmbox, entry);
  4701. tnapi->tx_prod = entry;
  4702. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4703. netif_tx_stop_queue(txq);
  4704. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4705. netif_tx_wake_queue(txq);
  4706. }
  4707. out_unlock:
  4708. mmiowb();
  4709. return NETDEV_TX_OK;
  4710. }
  4711. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4712. int new_mtu)
  4713. {
  4714. dev->mtu = new_mtu;
  4715. if (new_mtu > ETH_DATA_LEN) {
  4716. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4717. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4718. ethtool_op_set_tso(dev, 0);
  4719. }
  4720. else
  4721. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4722. } else {
  4723. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4724. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4725. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4726. }
  4727. }
  4728. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4729. {
  4730. struct tg3 *tp = netdev_priv(dev);
  4731. int err;
  4732. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4733. return -EINVAL;
  4734. if (!netif_running(dev)) {
  4735. /* We'll just catch it later when the
  4736. * device is up'd.
  4737. */
  4738. tg3_set_mtu(dev, tp, new_mtu);
  4739. return 0;
  4740. }
  4741. tg3_phy_stop(tp);
  4742. tg3_netif_stop(tp);
  4743. tg3_full_lock(tp, 1);
  4744. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4745. tg3_set_mtu(dev, tp, new_mtu);
  4746. err = tg3_restart_hw(tp, 0);
  4747. if (!err)
  4748. tg3_netif_start(tp);
  4749. tg3_full_unlock(tp);
  4750. if (!err)
  4751. tg3_phy_start(tp);
  4752. return err;
  4753. }
  4754. static void tg3_rx_prodring_free(struct tg3 *tp,
  4755. struct tg3_rx_prodring_set *tpr)
  4756. {
  4757. int i;
  4758. if (tpr != &tp->prodring[0])
  4759. return;
  4760. for (i = 0; i < TG3_RX_RING_SIZE; i++)
  4761. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  4762. tp->rx_pkt_map_sz);
  4763. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4764. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
  4765. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  4766. TG3_RX_JMB_MAP_SZ);
  4767. }
  4768. }
  4769. /* Initialize tx/rx rings for packet processing.
  4770. *
  4771. * The chip has been shut down and the driver detached from
  4772. * the networking, so no interrupts or new tx packets will
  4773. * end up in the driver. tp->{tx,}lock are held and thus
  4774. * we may not sleep.
  4775. */
  4776. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  4777. struct tg3_rx_prodring_set *tpr)
  4778. {
  4779. u32 i, rx_pkt_dma_sz;
  4780. if (tpr != &tp->prodring[0]) {
  4781. memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
  4782. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
  4783. memset(&tpr->rx_jmb_buffers[0], 0,
  4784. TG3_RX_JMB_BUFF_RING_SIZE);
  4785. goto done;
  4786. }
  4787. /* Zero out all descriptors. */
  4788. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  4789. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  4790. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4791. tp->dev->mtu > ETH_DATA_LEN)
  4792. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  4793. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  4794. /* Initialize invariants of the rings, we only set this
  4795. * stuff once. This works because the card does not
  4796. * write into the rx buffer posting rings.
  4797. */
  4798. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4799. struct tg3_rx_buffer_desc *rxd;
  4800. rxd = &tpr->rx_std[i];
  4801. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  4802. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4803. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4804. (i << RXD_OPAQUE_INDEX_SHIFT));
  4805. }
  4806. /* Now allocate fresh SKBs for each rx ring. */
  4807. for (i = 0; i < tp->rx_pending; i++) {
  4808. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  4809. printk(KERN_WARNING PFX
  4810. "%s: Using a smaller RX standard ring, "
  4811. "only %d out of %d buffers were allocated "
  4812. "successfully.\n",
  4813. tp->dev->name, i, tp->rx_pending);
  4814. if (i == 0)
  4815. goto initfail;
  4816. tp->rx_pending = i;
  4817. break;
  4818. }
  4819. }
  4820. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  4821. goto done;
  4822. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  4823. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4824. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4825. struct tg3_rx_buffer_desc *rxd;
  4826. rxd = &tpr->rx_jmb[i].std;
  4827. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  4828. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4829. RXD_FLAG_JUMBO;
  4830. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4831. (i << RXD_OPAQUE_INDEX_SHIFT));
  4832. }
  4833. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4834. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO,
  4835. i) < 0) {
  4836. printk(KERN_WARNING PFX
  4837. "%s: Using a smaller RX jumbo ring, "
  4838. "only %d out of %d buffers were "
  4839. "allocated successfully.\n",
  4840. tp->dev->name, i, tp->rx_jumbo_pending);
  4841. if (i == 0)
  4842. goto initfail;
  4843. tp->rx_jumbo_pending = i;
  4844. break;
  4845. }
  4846. }
  4847. }
  4848. done:
  4849. return 0;
  4850. initfail:
  4851. tg3_rx_prodring_free(tp, tpr);
  4852. return -ENOMEM;
  4853. }
  4854. static void tg3_rx_prodring_fini(struct tg3 *tp,
  4855. struct tg3_rx_prodring_set *tpr)
  4856. {
  4857. kfree(tpr->rx_std_buffers);
  4858. tpr->rx_std_buffers = NULL;
  4859. kfree(tpr->rx_jmb_buffers);
  4860. tpr->rx_jmb_buffers = NULL;
  4861. if (tpr->rx_std) {
  4862. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4863. tpr->rx_std, tpr->rx_std_mapping);
  4864. tpr->rx_std = NULL;
  4865. }
  4866. if (tpr->rx_jmb) {
  4867. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4868. tpr->rx_jmb, tpr->rx_jmb_mapping);
  4869. tpr->rx_jmb = NULL;
  4870. }
  4871. }
  4872. static int tg3_rx_prodring_init(struct tg3 *tp,
  4873. struct tg3_rx_prodring_set *tpr)
  4874. {
  4875. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
  4876. if (!tpr->rx_std_buffers)
  4877. return -ENOMEM;
  4878. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4879. &tpr->rx_std_mapping);
  4880. if (!tpr->rx_std)
  4881. goto err_out;
  4882. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4883. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
  4884. GFP_KERNEL);
  4885. if (!tpr->rx_jmb_buffers)
  4886. goto err_out;
  4887. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  4888. TG3_RX_JUMBO_RING_BYTES,
  4889. &tpr->rx_jmb_mapping);
  4890. if (!tpr->rx_jmb)
  4891. goto err_out;
  4892. }
  4893. return 0;
  4894. err_out:
  4895. tg3_rx_prodring_fini(tp, tpr);
  4896. return -ENOMEM;
  4897. }
  4898. /* Free up pending packets in all rx/tx rings.
  4899. *
  4900. * The chip has been shut down and the driver detached from
  4901. * the networking, so no interrupts or new tx packets will
  4902. * end up in the driver. tp->{tx,}lock is not held and we are not
  4903. * in an interrupt context and thus may sleep.
  4904. */
  4905. static void tg3_free_rings(struct tg3 *tp)
  4906. {
  4907. int i, j;
  4908. for (j = 0; j < tp->irq_cnt; j++) {
  4909. struct tg3_napi *tnapi = &tp->napi[j];
  4910. if (!tnapi->tx_buffers)
  4911. continue;
  4912. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4913. struct tx_ring_info *txp;
  4914. struct sk_buff *skb;
  4915. txp = &tnapi->tx_buffers[i];
  4916. skb = txp->skb;
  4917. if (skb == NULL) {
  4918. i++;
  4919. continue;
  4920. }
  4921. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4922. txp->skb = NULL;
  4923. i += skb_shinfo(skb)->nr_frags + 1;
  4924. dev_kfree_skb_any(skb);
  4925. }
  4926. if (tp->irq_cnt == 1 || j != tp->irq_cnt - 1)
  4927. tg3_rx_prodring_free(tp, &tp->prodring[j]);
  4928. }
  4929. }
  4930. /* Initialize tx/rx rings for packet processing.
  4931. *
  4932. * The chip has been shut down and the driver detached from
  4933. * the networking, so no interrupts or new tx packets will
  4934. * end up in the driver. tp->{tx,}lock are held and thus
  4935. * we may not sleep.
  4936. */
  4937. static int tg3_init_rings(struct tg3 *tp)
  4938. {
  4939. int i;
  4940. /* Free up all the SKBs. */
  4941. tg3_free_rings(tp);
  4942. for (i = 0; i < tp->irq_cnt; i++) {
  4943. struct tg3_napi *tnapi = &tp->napi[i];
  4944. tnapi->last_tag = 0;
  4945. tnapi->last_irq_tag = 0;
  4946. tnapi->hw_status->status = 0;
  4947. tnapi->hw_status->status_tag = 0;
  4948. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4949. tnapi->tx_prod = 0;
  4950. tnapi->tx_cons = 0;
  4951. if (tnapi->tx_ring)
  4952. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  4953. tnapi->rx_rcb_ptr = 0;
  4954. if (tnapi->rx_rcb)
  4955. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4956. if ((tp->irq_cnt == 1 || i != tp->irq_cnt - 1) &&
  4957. tg3_rx_prodring_alloc(tp, &tp->prodring[i]))
  4958. return -ENOMEM;
  4959. }
  4960. return 0;
  4961. }
  4962. /*
  4963. * Must not be invoked with interrupt sources disabled and
  4964. * the hardware shutdown down.
  4965. */
  4966. static void tg3_free_consistent(struct tg3 *tp)
  4967. {
  4968. int i;
  4969. for (i = 0; i < tp->irq_cnt; i++) {
  4970. struct tg3_napi *tnapi = &tp->napi[i];
  4971. if (tnapi->tx_ring) {
  4972. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4973. tnapi->tx_ring, tnapi->tx_desc_mapping);
  4974. tnapi->tx_ring = NULL;
  4975. }
  4976. kfree(tnapi->tx_buffers);
  4977. tnapi->tx_buffers = NULL;
  4978. if (tnapi->rx_rcb) {
  4979. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4980. tnapi->rx_rcb,
  4981. tnapi->rx_rcb_mapping);
  4982. tnapi->rx_rcb = NULL;
  4983. }
  4984. if (tnapi->hw_status) {
  4985. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4986. tnapi->hw_status,
  4987. tnapi->status_mapping);
  4988. tnapi->hw_status = NULL;
  4989. }
  4990. }
  4991. if (tp->hw_stats) {
  4992. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4993. tp->hw_stats, tp->stats_mapping);
  4994. tp->hw_stats = NULL;
  4995. }
  4996. for (i = 0; i < (tp->irq_cnt == 1 ? 1 : tp->irq_cnt - 1); i++)
  4997. tg3_rx_prodring_fini(tp, &tp->prodring[i]);
  4998. }
  4999. /*
  5000. * Must not be invoked with interrupt sources disabled and
  5001. * the hardware shutdown down. Can sleep.
  5002. */
  5003. static int tg3_alloc_consistent(struct tg3 *tp)
  5004. {
  5005. int i;
  5006. for (i = 0; i < (tp->irq_cnt == 1 ? 1 : tp->irq_cnt - 1); i++) {
  5007. if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
  5008. goto err_out;
  5009. }
  5010. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5011. sizeof(struct tg3_hw_stats),
  5012. &tp->stats_mapping);
  5013. if (!tp->hw_stats)
  5014. goto err_out;
  5015. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5016. for (i = 0; i < tp->irq_cnt; i++) {
  5017. struct tg3_napi *tnapi = &tp->napi[i];
  5018. struct tg3_hw_status *sblk;
  5019. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5020. TG3_HW_STATUS_SIZE,
  5021. &tnapi->status_mapping);
  5022. if (!tnapi->hw_status)
  5023. goto err_out;
  5024. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5025. sblk = tnapi->hw_status;
  5026. /*
  5027. * When RSS is enabled, the status block format changes
  5028. * slightly. The "rx_jumbo_consumer", "reserved",
  5029. * and "rx_mini_consumer" members get mapped to the
  5030. * other three rx return ring producer indexes.
  5031. */
  5032. switch (i) {
  5033. default:
  5034. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5035. break;
  5036. case 2:
  5037. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5038. break;
  5039. case 3:
  5040. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5041. break;
  5042. case 4:
  5043. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5044. break;
  5045. }
  5046. /*
  5047. * If multivector RSS is enabled, vector 0 does not handle
  5048. * rx or tx interrupts. Don't allocate any resources for it.
  5049. */
  5050. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5051. continue;
  5052. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5053. TG3_RX_RCB_RING_BYTES(tp),
  5054. &tnapi->rx_rcb_mapping);
  5055. if (!tnapi->rx_rcb)
  5056. goto err_out;
  5057. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5058. tnapi->tx_buffers = kzalloc(sizeof(struct tx_ring_info) *
  5059. TG3_TX_RING_SIZE, GFP_KERNEL);
  5060. if (!tnapi->tx_buffers)
  5061. goto err_out;
  5062. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5063. TG3_TX_RING_BYTES,
  5064. &tnapi->tx_desc_mapping);
  5065. if (!tnapi->tx_ring)
  5066. goto err_out;
  5067. }
  5068. return 0;
  5069. err_out:
  5070. tg3_free_consistent(tp);
  5071. return -ENOMEM;
  5072. }
  5073. #define MAX_WAIT_CNT 1000
  5074. /* To stop a block, clear the enable bit and poll till it
  5075. * clears. tp->lock is held.
  5076. */
  5077. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5078. {
  5079. unsigned int i;
  5080. u32 val;
  5081. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5082. switch (ofs) {
  5083. case RCVLSC_MODE:
  5084. case DMAC_MODE:
  5085. case MBFREE_MODE:
  5086. case BUFMGR_MODE:
  5087. case MEMARB_MODE:
  5088. /* We can't enable/disable these bits of the
  5089. * 5705/5750, just say success.
  5090. */
  5091. return 0;
  5092. default:
  5093. break;
  5094. }
  5095. }
  5096. val = tr32(ofs);
  5097. val &= ~enable_bit;
  5098. tw32_f(ofs, val);
  5099. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5100. udelay(100);
  5101. val = tr32(ofs);
  5102. if ((val & enable_bit) == 0)
  5103. break;
  5104. }
  5105. if (i == MAX_WAIT_CNT && !silent) {
  5106. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  5107. "ofs=%lx enable_bit=%x\n",
  5108. ofs, enable_bit);
  5109. return -ENODEV;
  5110. }
  5111. return 0;
  5112. }
  5113. /* tp->lock is held. */
  5114. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5115. {
  5116. int i, err;
  5117. tg3_disable_ints(tp);
  5118. tp->rx_mode &= ~RX_MODE_ENABLE;
  5119. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5120. udelay(10);
  5121. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5122. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5123. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5124. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5125. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5126. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5127. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5128. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5129. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5130. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5131. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5132. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5133. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5134. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5135. tw32_f(MAC_MODE, tp->mac_mode);
  5136. udelay(40);
  5137. tp->tx_mode &= ~TX_MODE_ENABLE;
  5138. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5139. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5140. udelay(100);
  5141. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5142. break;
  5143. }
  5144. if (i >= MAX_WAIT_CNT) {
  5145. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  5146. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  5147. tp->dev->name, tr32(MAC_TX_MODE));
  5148. err |= -ENODEV;
  5149. }
  5150. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5151. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5152. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5153. tw32(FTQ_RESET, 0xffffffff);
  5154. tw32(FTQ_RESET, 0x00000000);
  5155. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5156. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5157. for (i = 0; i < tp->irq_cnt; i++) {
  5158. struct tg3_napi *tnapi = &tp->napi[i];
  5159. if (tnapi->hw_status)
  5160. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5161. }
  5162. if (tp->hw_stats)
  5163. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5164. return err;
  5165. }
  5166. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5167. {
  5168. int i;
  5169. u32 apedata;
  5170. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5171. if (apedata != APE_SEG_SIG_MAGIC)
  5172. return;
  5173. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5174. if (!(apedata & APE_FW_STATUS_READY))
  5175. return;
  5176. /* Wait for up to 1 millisecond for APE to service previous event. */
  5177. for (i = 0; i < 10; i++) {
  5178. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5179. return;
  5180. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5181. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5182. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5183. event | APE_EVENT_STATUS_EVENT_PENDING);
  5184. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5185. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5186. break;
  5187. udelay(100);
  5188. }
  5189. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5190. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5191. }
  5192. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5193. {
  5194. u32 event;
  5195. u32 apedata;
  5196. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5197. return;
  5198. switch (kind) {
  5199. case RESET_KIND_INIT:
  5200. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5201. APE_HOST_SEG_SIG_MAGIC);
  5202. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5203. APE_HOST_SEG_LEN_MAGIC);
  5204. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5205. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5206. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5207. APE_HOST_DRIVER_ID_MAGIC);
  5208. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5209. APE_HOST_BEHAV_NO_PHYLOCK);
  5210. event = APE_EVENT_STATUS_STATE_START;
  5211. break;
  5212. case RESET_KIND_SHUTDOWN:
  5213. /* With the interface we are currently using,
  5214. * APE does not track driver state. Wiping
  5215. * out the HOST SEGMENT SIGNATURE forces
  5216. * the APE to assume OS absent status.
  5217. */
  5218. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5219. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5220. break;
  5221. case RESET_KIND_SUSPEND:
  5222. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5223. break;
  5224. default:
  5225. return;
  5226. }
  5227. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5228. tg3_ape_send_event(tp, event);
  5229. }
  5230. /* tp->lock is held. */
  5231. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5232. {
  5233. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5234. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5235. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5236. switch (kind) {
  5237. case RESET_KIND_INIT:
  5238. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5239. DRV_STATE_START);
  5240. break;
  5241. case RESET_KIND_SHUTDOWN:
  5242. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5243. DRV_STATE_UNLOAD);
  5244. break;
  5245. case RESET_KIND_SUSPEND:
  5246. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5247. DRV_STATE_SUSPEND);
  5248. break;
  5249. default:
  5250. break;
  5251. }
  5252. }
  5253. if (kind == RESET_KIND_INIT ||
  5254. kind == RESET_KIND_SUSPEND)
  5255. tg3_ape_driver_state_change(tp, kind);
  5256. }
  5257. /* tp->lock is held. */
  5258. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5259. {
  5260. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5261. switch (kind) {
  5262. case RESET_KIND_INIT:
  5263. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5264. DRV_STATE_START_DONE);
  5265. break;
  5266. case RESET_KIND_SHUTDOWN:
  5267. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5268. DRV_STATE_UNLOAD_DONE);
  5269. break;
  5270. default:
  5271. break;
  5272. }
  5273. }
  5274. if (kind == RESET_KIND_SHUTDOWN)
  5275. tg3_ape_driver_state_change(tp, kind);
  5276. }
  5277. /* tp->lock is held. */
  5278. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5279. {
  5280. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5281. switch (kind) {
  5282. case RESET_KIND_INIT:
  5283. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5284. DRV_STATE_START);
  5285. break;
  5286. case RESET_KIND_SHUTDOWN:
  5287. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5288. DRV_STATE_UNLOAD);
  5289. break;
  5290. case RESET_KIND_SUSPEND:
  5291. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5292. DRV_STATE_SUSPEND);
  5293. break;
  5294. default:
  5295. break;
  5296. }
  5297. }
  5298. }
  5299. static int tg3_poll_fw(struct tg3 *tp)
  5300. {
  5301. int i;
  5302. u32 val;
  5303. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5304. /* Wait up to 20ms for init done. */
  5305. for (i = 0; i < 200; i++) {
  5306. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5307. return 0;
  5308. udelay(100);
  5309. }
  5310. return -ENODEV;
  5311. }
  5312. /* Wait for firmware initialization to complete. */
  5313. for (i = 0; i < 100000; i++) {
  5314. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5315. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5316. break;
  5317. udelay(10);
  5318. }
  5319. /* Chip might not be fitted with firmware. Some Sun onboard
  5320. * parts are configured like that. So don't signal the timeout
  5321. * of the above loop as an error, but do report the lack of
  5322. * running firmware once.
  5323. */
  5324. if (i >= 100000 &&
  5325. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5326. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5327. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5328. tp->dev->name);
  5329. }
  5330. return 0;
  5331. }
  5332. /* Save PCI command register before chip reset */
  5333. static void tg3_save_pci_state(struct tg3 *tp)
  5334. {
  5335. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5336. }
  5337. /* Restore PCI state after chip reset */
  5338. static void tg3_restore_pci_state(struct tg3 *tp)
  5339. {
  5340. u32 val;
  5341. /* Re-enable indirect register accesses. */
  5342. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5343. tp->misc_host_ctrl);
  5344. /* Set MAX PCI retry to zero. */
  5345. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5346. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5347. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5348. val |= PCISTATE_RETRY_SAME_DMA;
  5349. /* Allow reads and writes to the APE register and memory space. */
  5350. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5351. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5352. PCISTATE_ALLOW_APE_SHMEM_WR;
  5353. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5354. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5355. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5356. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5357. pcie_set_readrq(tp->pdev, 4096);
  5358. else {
  5359. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5360. tp->pci_cacheline_sz);
  5361. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5362. tp->pci_lat_timer);
  5363. }
  5364. }
  5365. /* Make sure PCI-X relaxed ordering bit is clear. */
  5366. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5367. u16 pcix_cmd;
  5368. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5369. &pcix_cmd);
  5370. pcix_cmd &= ~PCI_X_CMD_ERO;
  5371. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5372. pcix_cmd);
  5373. }
  5374. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5375. /* Chip reset on 5780 will reset MSI enable bit,
  5376. * so need to restore it.
  5377. */
  5378. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5379. u16 ctrl;
  5380. pci_read_config_word(tp->pdev,
  5381. tp->msi_cap + PCI_MSI_FLAGS,
  5382. &ctrl);
  5383. pci_write_config_word(tp->pdev,
  5384. tp->msi_cap + PCI_MSI_FLAGS,
  5385. ctrl | PCI_MSI_FLAGS_ENABLE);
  5386. val = tr32(MSGINT_MODE);
  5387. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5388. }
  5389. }
  5390. }
  5391. static void tg3_stop_fw(struct tg3 *);
  5392. /* tp->lock is held. */
  5393. static int tg3_chip_reset(struct tg3 *tp)
  5394. {
  5395. u32 val;
  5396. void (*write_op)(struct tg3 *, u32, u32);
  5397. int i, err;
  5398. tg3_nvram_lock(tp);
  5399. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5400. /* No matching tg3_nvram_unlock() after this because
  5401. * chip reset below will undo the nvram lock.
  5402. */
  5403. tp->nvram_lock_cnt = 0;
  5404. /* GRC_MISC_CFG core clock reset will clear the memory
  5405. * enable bit in PCI register 4 and the MSI enable bit
  5406. * on some chips, so we save relevant registers here.
  5407. */
  5408. tg3_save_pci_state(tp);
  5409. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5410. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5411. tw32(GRC_FASTBOOT_PC, 0);
  5412. /*
  5413. * We must avoid the readl() that normally takes place.
  5414. * It locks machines, causes machine checks, and other
  5415. * fun things. So, temporarily disable the 5701
  5416. * hardware workaround, while we do the reset.
  5417. */
  5418. write_op = tp->write32;
  5419. if (write_op == tg3_write_flush_reg32)
  5420. tp->write32 = tg3_write32;
  5421. /* Prevent the irq handler from reading or writing PCI registers
  5422. * during chip reset when the memory enable bit in the PCI command
  5423. * register may be cleared. The chip does not generate interrupt
  5424. * at this time, but the irq handler may still be called due to irq
  5425. * sharing or irqpoll.
  5426. */
  5427. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5428. for (i = 0; i < tp->irq_cnt; i++) {
  5429. struct tg3_napi *tnapi = &tp->napi[i];
  5430. if (tnapi->hw_status) {
  5431. tnapi->hw_status->status = 0;
  5432. tnapi->hw_status->status_tag = 0;
  5433. }
  5434. tnapi->last_tag = 0;
  5435. tnapi->last_irq_tag = 0;
  5436. }
  5437. smp_mb();
  5438. for (i = 0; i < tp->irq_cnt; i++)
  5439. synchronize_irq(tp->napi[i].irq_vec);
  5440. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5441. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5442. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5443. }
  5444. /* do the reset */
  5445. val = GRC_MISC_CFG_CORECLK_RESET;
  5446. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5447. if (tr32(0x7e2c) == 0x60) {
  5448. tw32(0x7e2c, 0x20);
  5449. }
  5450. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5451. tw32(GRC_MISC_CFG, (1 << 29));
  5452. val |= (1 << 29);
  5453. }
  5454. }
  5455. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5456. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5457. tw32(GRC_VCPU_EXT_CTRL,
  5458. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5459. }
  5460. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5461. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5462. tw32(GRC_MISC_CFG, val);
  5463. /* restore 5701 hardware bug workaround write method */
  5464. tp->write32 = write_op;
  5465. /* Unfortunately, we have to delay before the PCI read back.
  5466. * Some 575X chips even will not respond to a PCI cfg access
  5467. * when the reset command is given to the chip.
  5468. *
  5469. * How do these hardware designers expect things to work
  5470. * properly if the PCI write is posted for a long period
  5471. * of time? It is always necessary to have some method by
  5472. * which a register read back can occur to push the write
  5473. * out which does the reset.
  5474. *
  5475. * For most tg3 variants the trick below was working.
  5476. * Ho hum...
  5477. */
  5478. udelay(120);
  5479. /* Flush PCI posted writes. The normal MMIO registers
  5480. * are inaccessible at this time so this is the only
  5481. * way to make this reliably (actually, this is no longer
  5482. * the case, see above). I tried to use indirect
  5483. * register read/write but this upset some 5701 variants.
  5484. */
  5485. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5486. udelay(120);
  5487. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5488. u16 val16;
  5489. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5490. int i;
  5491. u32 cfg_val;
  5492. /* Wait for link training to complete. */
  5493. for (i = 0; i < 5000; i++)
  5494. udelay(100);
  5495. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5496. pci_write_config_dword(tp->pdev, 0xc4,
  5497. cfg_val | (1 << 15));
  5498. }
  5499. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5500. pci_read_config_word(tp->pdev,
  5501. tp->pcie_cap + PCI_EXP_DEVCTL,
  5502. &val16);
  5503. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5504. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5505. /*
  5506. * Older PCIe devices only support the 128 byte
  5507. * MPS setting. Enforce the restriction.
  5508. */
  5509. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5510. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5511. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5512. pci_write_config_word(tp->pdev,
  5513. tp->pcie_cap + PCI_EXP_DEVCTL,
  5514. val16);
  5515. pcie_set_readrq(tp->pdev, 4096);
  5516. /* Clear error status */
  5517. pci_write_config_word(tp->pdev,
  5518. tp->pcie_cap + PCI_EXP_DEVSTA,
  5519. PCI_EXP_DEVSTA_CED |
  5520. PCI_EXP_DEVSTA_NFED |
  5521. PCI_EXP_DEVSTA_FED |
  5522. PCI_EXP_DEVSTA_URD);
  5523. }
  5524. tg3_restore_pci_state(tp);
  5525. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5526. val = 0;
  5527. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5528. val = tr32(MEMARB_MODE);
  5529. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5530. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5531. tg3_stop_fw(tp);
  5532. tw32(0x5000, 0x400);
  5533. }
  5534. tw32(GRC_MODE, tp->grc_mode);
  5535. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5536. val = tr32(0xc4);
  5537. tw32(0xc4, val | (1 << 15));
  5538. }
  5539. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5540. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5541. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5542. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5543. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5544. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5545. }
  5546. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5547. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5548. tw32_f(MAC_MODE, tp->mac_mode);
  5549. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5550. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5551. tw32_f(MAC_MODE, tp->mac_mode);
  5552. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5553. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5554. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5555. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5556. tw32_f(MAC_MODE, tp->mac_mode);
  5557. } else
  5558. tw32_f(MAC_MODE, 0);
  5559. udelay(40);
  5560. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5561. err = tg3_poll_fw(tp);
  5562. if (err)
  5563. return err;
  5564. tg3_mdio_start(tp);
  5565. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5566. u8 phy_addr;
  5567. phy_addr = tp->phy_addr;
  5568. tp->phy_addr = TG3_PHY_PCIE_ADDR;
  5569. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5570. TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
  5571. val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
  5572. TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
  5573. TG3_PCIEPHY_TX0CTRL1_NB_EN;
  5574. tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
  5575. udelay(10);
  5576. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5577. TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
  5578. val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
  5579. TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
  5580. tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
  5581. udelay(10);
  5582. tp->phy_addr = phy_addr;
  5583. }
  5584. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5585. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5586. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5587. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  5588. val = tr32(0x7c00);
  5589. tw32(0x7c00, val | (1 << 25));
  5590. }
  5591. /* Reprobe ASF enable state. */
  5592. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5593. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5594. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5595. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5596. u32 nic_cfg;
  5597. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5598. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5599. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5600. tp->last_event_jiffies = jiffies;
  5601. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5602. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5603. }
  5604. }
  5605. return 0;
  5606. }
  5607. /* tp->lock is held. */
  5608. static void tg3_stop_fw(struct tg3 *tp)
  5609. {
  5610. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5611. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5612. /* Wait for RX cpu to ACK the previous event. */
  5613. tg3_wait_for_event_ack(tp);
  5614. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5615. tg3_generate_fw_event(tp);
  5616. /* Wait for RX cpu to ACK this event. */
  5617. tg3_wait_for_event_ack(tp);
  5618. }
  5619. }
  5620. /* tp->lock is held. */
  5621. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5622. {
  5623. int err;
  5624. tg3_stop_fw(tp);
  5625. tg3_write_sig_pre_reset(tp, kind);
  5626. tg3_abort_hw(tp, silent);
  5627. err = tg3_chip_reset(tp);
  5628. __tg3_set_mac_addr(tp, 0);
  5629. tg3_write_sig_legacy(tp, kind);
  5630. tg3_write_sig_post_reset(tp, kind);
  5631. if (err)
  5632. return err;
  5633. return 0;
  5634. }
  5635. #define RX_CPU_SCRATCH_BASE 0x30000
  5636. #define RX_CPU_SCRATCH_SIZE 0x04000
  5637. #define TX_CPU_SCRATCH_BASE 0x34000
  5638. #define TX_CPU_SCRATCH_SIZE 0x04000
  5639. /* tp->lock is held. */
  5640. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5641. {
  5642. int i;
  5643. BUG_ON(offset == TX_CPU_BASE &&
  5644. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5645. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5646. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5647. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5648. return 0;
  5649. }
  5650. if (offset == RX_CPU_BASE) {
  5651. for (i = 0; i < 10000; i++) {
  5652. tw32(offset + CPU_STATE, 0xffffffff);
  5653. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5654. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5655. break;
  5656. }
  5657. tw32(offset + CPU_STATE, 0xffffffff);
  5658. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5659. udelay(10);
  5660. } else {
  5661. for (i = 0; i < 10000; i++) {
  5662. tw32(offset + CPU_STATE, 0xffffffff);
  5663. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5664. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5665. break;
  5666. }
  5667. }
  5668. if (i >= 10000) {
  5669. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5670. "and %s CPU\n",
  5671. tp->dev->name,
  5672. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5673. return -ENODEV;
  5674. }
  5675. /* Clear firmware's nvram arbitration. */
  5676. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5677. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5678. return 0;
  5679. }
  5680. struct fw_info {
  5681. unsigned int fw_base;
  5682. unsigned int fw_len;
  5683. const __be32 *fw_data;
  5684. };
  5685. /* tp->lock is held. */
  5686. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5687. int cpu_scratch_size, struct fw_info *info)
  5688. {
  5689. int err, lock_err, i;
  5690. void (*write_op)(struct tg3 *, u32, u32);
  5691. if (cpu_base == TX_CPU_BASE &&
  5692. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5693. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5694. "TX cpu firmware on %s which is 5705.\n",
  5695. tp->dev->name);
  5696. return -EINVAL;
  5697. }
  5698. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5699. write_op = tg3_write_mem;
  5700. else
  5701. write_op = tg3_write_indirect_reg32;
  5702. /* It is possible that bootcode is still loading at this point.
  5703. * Get the nvram lock first before halting the cpu.
  5704. */
  5705. lock_err = tg3_nvram_lock(tp);
  5706. err = tg3_halt_cpu(tp, cpu_base);
  5707. if (!lock_err)
  5708. tg3_nvram_unlock(tp);
  5709. if (err)
  5710. goto out;
  5711. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5712. write_op(tp, cpu_scratch_base + i, 0);
  5713. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5714. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5715. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5716. write_op(tp, (cpu_scratch_base +
  5717. (info->fw_base & 0xffff) +
  5718. (i * sizeof(u32))),
  5719. be32_to_cpu(info->fw_data[i]));
  5720. err = 0;
  5721. out:
  5722. return err;
  5723. }
  5724. /* tp->lock is held. */
  5725. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5726. {
  5727. struct fw_info info;
  5728. const __be32 *fw_data;
  5729. int err, i;
  5730. fw_data = (void *)tp->fw->data;
  5731. /* Firmware blob starts with version numbers, followed by
  5732. start address and length. We are setting complete length.
  5733. length = end_address_of_bss - start_address_of_text.
  5734. Remainder is the blob to be loaded contiguously
  5735. from start address. */
  5736. info.fw_base = be32_to_cpu(fw_data[1]);
  5737. info.fw_len = tp->fw->size - 12;
  5738. info.fw_data = &fw_data[3];
  5739. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5740. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5741. &info);
  5742. if (err)
  5743. return err;
  5744. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5745. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5746. &info);
  5747. if (err)
  5748. return err;
  5749. /* Now startup only the RX cpu. */
  5750. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5751. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5752. for (i = 0; i < 5; i++) {
  5753. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5754. break;
  5755. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5756. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5757. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5758. udelay(1000);
  5759. }
  5760. if (i >= 5) {
  5761. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5762. "to set RX CPU PC, is %08x should be %08x\n",
  5763. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5764. info.fw_base);
  5765. return -ENODEV;
  5766. }
  5767. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5768. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5769. return 0;
  5770. }
  5771. /* 5705 needs a special version of the TSO firmware. */
  5772. /* tp->lock is held. */
  5773. static int tg3_load_tso_firmware(struct tg3 *tp)
  5774. {
  5775. struct fw_info info;
  5776. const __be32 *fw_data;
  5777. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5778. int err, i;
  5779. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5780. return 0;
  5781. fw_data = (void *)tp->fw->data;
  5782. /* Firmware blob starts with version numbers, followed by
  5783. start address and length. We are setting complete length.
  5784. length = end_address_of_bss - start_address_of_text.
  5785. Remainder is the blob to be loaded contiguously
  5786. from start address. */
  5787. info.fw_base = be32_to_cpu(fw_data[1]);
  5788. cpu_scratch_size = tp->fw_len;
  5789. info.fw_len = tp->fw->size - 12;
  5790. info.fw_data = &fw_data[3];
  5791. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5792. cpu_base = RX_CPU_BASE;
  5793. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5794. } else {
  5795. cpu_base = TX_CPU_BASE;
  5796. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5797. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5798. }
  5799. err = tg3_load_firmware_cpu(tp, cpu_base,
  5800. cpu_scratch_base, cpu_scratch_size,
  5801. &info);
  5802. if (err)
  5803. return err;
  5804. /* Now startup the cpu. */
  5805. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5806. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5807. for (i = 0; i < 5; i++) {
  5808. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  5809. break;
  5810. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5811. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5812. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5813. udelay(1000);
  5814. }
  5815. if (i >= 5) {
  5816. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5817. "to set CPU PC, is %08x should be %08x\n",
  5818. tp->dev->name, tr32(cpu_base + CPU_PC),
  5819. info.fw_base);
  5820. return -ENODEV;
  5821. }
  5822. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5823. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5824. return 0;
  5825. }
  5826. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5827. {
  5828. struct tg3 *tp = netdev_priv(dev);
  5829. struct sockaddr *addr = p;
  5830. int err = 0, skip_mac_1 = 0;
  5831. if (!is_valid_ether_addr(addr->sa_data))
  5832. return -EINVAL;
  5833. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5834. if (!netif_running(dev))
  5835. return 0;
  5836. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5837. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5838. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5839. addr0_low = tr32(MAC_ADDR_0_LOW);
  5840. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5841. addr1_low = tr32(MAC_ADDR_1_LOW);
  5842. /* Skip MAC addr 1 if ASF is using it. */
  5843. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5844. !(addr1_high == 0 && addr1_low == 0))
  5845. skip_mac_1 = 1;
  5846. }
  5847. spin_lock_bh(&tp->lock);
  5848. __tg3_set_mac_addr(tp, skip_mac_1);
  5849. spin_unlock_bh(&tp->lock);
  5850. return err;
  5851. }
  5852. /* tp->lock is held. */
  5853. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5854. dma_addr_t mapping, u32 maxlen_flags,
  5855. u32 nic_addr)
  5856. {
  5857. tg3_write_mem(tp,
  5858. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5859. ((u64) mapping >> 32));
  5860. tg3_write_mem(tp,
  5861. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5862. ((u64) mapping & 0xffffffff));
  5863. tg3_write_mem(tp,
  5864. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5865. maxlen_flags);
  5866. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5867. tg3_write_mem(tp,
  5868. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5869. nic_addr);
  5870. }
  5871. static void __tg3_set_rx_mode(struct net_device *);
  5872. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5873. {
  5874. int i;
  5875. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  5876. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5877. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5878. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5879. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5880. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5881. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5882. } else {
  5883. tw32(HOSTCC_TXCOL_TICKS, 0);
  5884. tw32(HOSTCC_TXMAX_FRAMES, 0);
  5885. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  5886. tw32(HOSTCC_RXCOL_TICKS, 0);
  5887. tw32(HOSTCC_RXMAX_FRAMES, 0);
  5888. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  5889. }
  5890. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5891. u32 val = ec->stats_block_coalesce_usecs;
  5892. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5893. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5894. if (!netif_carrier_ok(tp->dev))
  5895. val = 0;
  5896. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5897. }
  5898. for (i = 0; i < tp->irq_cnt - 1; i++) {
  5899. u32 reg;
  5900. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  5901. tw32(reg, ec->rx_coalesce_usecs);
  5902. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  5903. tw32(reg, ec->tx_coalesce_usecs);
  5904. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  5905. tw32(reg, ec->rx_max_coalesced_frames);
  5906. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  5907. tw32(reg, ec->tx_max_coalesced_frames);
  5908. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  5909. tw32(reg, ec->rx_max_coalesced_frames_irq);
  5910. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  5911. tw32(reg, ec->tx_max_coalesced_frames_irq);
  5912. }
  5913. for (; i < tp->irq_max - 1; i++) {
  5914. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  5915. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  5916. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  5917. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  5918. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  5919. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  5920. }
  5921. }
  5922. /* tp->lock is held. */
  5923. static void tg3_rings_reset(struct tg3 *tp)
  5924. {
  5925. int i;
  5926. u32 stblk, txrcb, rxrcb, limit;
  5927. struct tg3_napi *tnapi = &tp->napi[0];
  5928. /* Disable all transmit rings but the first. */
  5929. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5930. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  5931. else
  5932. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5933. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5934. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  5935. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5936. BDINFO_FLAGS_DISABLED);
  5937. /* Disable all receive return rings but the first. */
  5938. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  5939. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  5940. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5941. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  5942. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5943. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  5944. else
  5945. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5946. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5947. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  5948. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5949. BDINFO_FLAGS_DISABLED);
  5950. /* Disable interrupts */
  5951. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  5952. /* Zero mailbox registers. */
  5953. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  5954. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  5955. tp->napi[i].tx_prod = 0;
  5956. tp->napi[i].tx_cons = 0;
  5957. tw32_mailbox(tp->napi[i].prodmbox, 0);
  5958. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  5959. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  5960. }
  5961. } else {
  5962. tp->napi[0].tx_prod = 0;
  5963. tp->napi[0].tx_cons = 0;
  5964. tw32_mailbox(tp->napi[0].prodmbox, 0);
  5965. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  5966. }
  5967. /* Make sure the NIC-based send BD rings are disabled. */
  5968. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5969. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  5970. for (i = 0; i < 16; i++)
  5971. tw32_tx_mbox(mbox + i * 8, 0);
  5972. }
  5973. txrcb = NIC_SRAM_SEND_RCB;
  5974. rxrcb = NIC_SRAM_RCV_RET_RCB;
  5975. /* Clear status block in ram. */
  5976. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5977. /* Set status block DMA address */
  5978. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5979. ((u64) tnapi->status_mapping >> 32));
  5980. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5981. ((u64) tnapi->status_mapping & 0xffffffff));
  5982. if (tnapi->tx_ring) {
  5983. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  5984. (TG3_TX_RING_SIZE <<
  5985. BDINFO_FLAGS_MAXLEN_SHIFT),
  5986. NIC_SRAM_TX_BUFFER_DESC);
  5987. txrcb += TG3_BDINFO_SIZE;
  5988. }
  5989. if (tnapi->rx_rcb) {
  5990. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  5991. (TG3_RX_RCB_RING_SIZE(tp) <<
  5992. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  5993. rxrcb += TG3_BDINFO_SIZE;
  5994. }
  5995. stblk = HOSTCC_STATBLCK_RING1;
  5996. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  5997. u64 mapping = (u64)tnapi->status_mapping;
  5998. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  5999. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6000. /* Clear status block in ram. */
  6001. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6002. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6003. (TG3_TX_RING_SIZE <<
  6004. BDINFO_FLAGS_MAXLEN_SHIFT),
  6005. NIC_SRAM_TX_BUFFER_DESC);
  6006. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6007. (TG3_RX_RCB_RING_SIZE(tp) <<
  6008. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6009. stblk += 8;
  6010. txrcb += TG3_BDINFO_SIZE;
  6011. rxrcb += TG3_BDINFO_SIZE;
  6012. }
  6013. }
  6014. /* tp->lock is held. */
  6015. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6016. {
  6017. u32 val, rdmac_mode;
  6018. int i, err, limit;
  6019. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  6020. tg3_disable_ints(tp);
  6021. tg3_stop_fw(tp);
  6022. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6023. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  6024. tg3_abort_hw(tp, 1);
  6025. }
  6026. if (reset_phy &&
  6027. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  6028. tg3_phy_reset(tp);
  6029. err = tg3_chip_reset(tp);
  6030. if (err)
  6031. return err;
  6032. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6033. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6034. val = tr32(TG3_CPMU_CTRL);
  6035. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6036. tw32(TG3_CPMU_CTRL, val);
  6037. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6038. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6039. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6040. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6041. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6042. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6043. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6044. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6045. val = tr32(TG3_CPMU_HST_ACC);
  6046. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6047. val |= CPMU_HST_ACC_MACCLK_6_25;
  6048. tw32(TG3_CPMU_HST_ACC, val);
  6049. }
  6050. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6051. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6052. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6053. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6054. tw32(PCIE_PWR_MGMT_THRESH, val);
  6055. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6056. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6057. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6058. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6059. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6060. }
  6061. /* This works around an issue with Athlon chipsets on
  6062. * B3 tigon3 silicon. This bit has no effect on any
  6063. * other revision. But do not set this on PCI Express
  6064. * chips and don't even touch the clocks if the CPMU is present.
  6065. */
  6066. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6067. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6068. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6069. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6070. }
  6071. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6072. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6073. val = tr32(TG3PCI_PCISTATE);
  6074. val |= PCISTATE_RETRY_SAME_DMA;
  6075. tw32(TG3PCI_PCISTATE, val);
  6076. }
  6077. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6078. /* Allow reads and writes to the
  6079. * APE register and memory space.
  6080. */
  6081. val = tr32(TG3PCI_PCISTATE);
  6082. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6083. PCISTATE_ALLOW_APE_SHMEM_WR;
  6084. tw32(TG3PCI_PCISTATE, val);
  6085. }
  6086. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6087. /* Enable some hw fixes. */
  6088. val = tr32(TG3PCI_MSI_DATA);
  6089. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6090. tw32(TG3PCI_MSI_DATA, val);
  6091. }
  6092. /* Descriptor ring init may make accesses to the
  6093. * NIC SRAM area to setup the TX descriptors, so we
  6094. * can only do this after the hardware has been
  6095. * successfully reset.
  6096. */
  6097. err = tg3_init_rings(tp);
  6098. if (err)
  6099. return err;
  6100. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  6101. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6102. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6103. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6104. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6105. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6106. /* This value is determined during the probe time DMA
  6107. * engine test, tg3_test_dma.
  6108. */
  6109. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6110. }
  6111. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6112. GRC_MODE_4X_NIC_SEND_RINGS |
  6113. GRC_MODE_NO_TX_PHDR_CSUM |
  6114. GRC_MODE_NO_RX_PHDR_CSUM);
  6115. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6116. /* Pseudo-header checksum is done by hardware logic and not
  6117. * the offload processers, so make the chip do the pseudo-
  6118. * header checksums on receive. For transmit it is more
  6119. * convenient to do the pseudo-header checksum in software
  6120. * as Linux does that on transmit for us in all cases.
  6121. */
  6122. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6123. tw32(GRC_MODE,
  6124. tp->grc_mode |
  6125. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6126. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6127. val = tr32(GRC_MISC_CFG);
  6128. val &= ~0xff;
  6129. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6130. tw32(GRC_MISC_CFG, val);
  6131. /* Initialize MBUF/DESC pool. */
  6132. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6133. /* Do nothing. */
  6134. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6135. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6136. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6137. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6138. else
  6139. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6140. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6141. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6142. }
  6143. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6144. int fw_len;
  6145. fw_len = tp->fw_len;
  6146. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6147. tw32(BUFMGR_MB_POOL_ADDR,
  6148. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6149. tw32(BUFMGR_MB_POOL_SIZE,
  6150. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6151. }
  6152. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6153. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6154. tp->bufmgr_config.mbuf_read_dma_low_water);
  6155. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6156. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6157. tw32(BUFMGR_MB_HIGH_WATER,
  6158. tp->bufmgr_config.mbuf_high_water);
  6159. } else {
  6160. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6161. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6162. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6163. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6164. tw32(BUFMGR_MB_HIGH_WATER,
  6165. tp->bufmgr_config.mbuf_high_water_jumbo);
  6166. }
  6167. tw32(BUFMGR_DMA_LOW_WATER,
  6168. tp->bufmgr_config.dma_low_water);
  6169. tw32(BUFMGR_DMA_HIGH_WATER,
  6170. tp->bufmgr_config.dma_high_water);
  6171. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6172. for (i = 0; i < 2000; i++) {
  6173. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6174. break;
  6175. udelay(10);
  6176. }
  6177. if (i >= 2000) {
  6178. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6179. tp->dev->name);
  6180. return -ENODEV;
  6181. }
  6182. /* Setup replenish threshold. */
  6183. val = tp->rx_pending / 8;
  6184. if (val == 0)
  6185. val = 1;
  6186. else if (val > tp->rx_std_max_post)
  6187. val = tp->rx_std_max_post;
  6188. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6189. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6190. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6191. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6192. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6193. }
  6194. tw32(RCVBDI_STD_THRESH, val);
  6195. /* Initialize TG3_BDINFO's at:
  6196. * RCVDBDI_STD_BD: standard eth size rx ring
  6197. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6198. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6199. *
  6200. * like so:
  6201. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6202. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6203. * ring attribute flags
  6204. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6205. *
  6206. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6207. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6208. *
  6209. * The size of each ring is fixed in the firmware, but the location is
  6210. * configurable.
  6211. */
  6212. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6213. ((u64) tpr->rx_std_mapping >> 32));
  6214. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6215. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6216. if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  6217. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6218. NIC_SRAM_RX_BUFFER_DESC);
  6219. /* Disable the mini ring */
  6220. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6221. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6222. BDINFO_FLAGS_DISABLED);
  6223. /* Program the jumbo buffer descriptor ring control
  6224. * blocks on those devices that have them.
  6225. */
  6226. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6227. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6228. /* Setup replenish threshold. */
  6229. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6230. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6231. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6232. ((u64) tpr->rx_jmb_mapping >> 32));
  6233. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6234. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6235. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6236. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6237. BDINFO_FLAGS_USE_EXT_RECV);
  6238. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6239. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6240. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6241. } else {
  6242. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6243. BDINFO_FLAGS_DISABLED);
  6244. }
  6245. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6246. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6247. (RX_STD_MAX_SIZE << 2);
  6248. else
  6249. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6250. } else
  6251. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6252. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6253. tpr->rx_std_prod_idx = tp->rx_pending;
  6254. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6255. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6256. tp->rx_jumbo_pending : 0;
  6257. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6258. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  6259. tw32(STD_REPLENISH_LWM, 32);
  6260. tw32(JMB_REPLENISH_LWM, 16);
  6261. }
  6262. tg3_rings_reset(tp);
  6263. /* Initialize MAC address and backoff seed. */
  6264. __tg3_set_mac_addr(tp, 0);
  6265. /* MTU + ethernet header + FCS + optional VLAN tag */
  6266. tw32(MAC_RX_MTU_SIZE,
  6267. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6268. /* The slot time is changed by tg3_setup_phy if we
  6269. * run at gigabit with half duplex.
  6270. */
  6271. tw32(MAC_TX_LENGTHS,
  6272. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6273. (6 << TX_LENGTHS_IPG_SHIFT) |
  6274. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6275. /* Receive rules. */
  6276. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6277. tw32(RCVLPC_CONFIG, 0x0181);
  6278. /* Calculate RDMAC_MODE setting early, we need it to determine
  6279. * the RCVLPC_STATE_ENABLE mask.
  6280. */
  6281. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6282. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6283. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6284. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6285. RDMAC_MODE_LNGREAD_ENAB);
  6286. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6287. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6288. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6289. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6290. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6291. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6292. /* If statement applies to 5705 and 5750 PCI devices only */
  6293. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6294. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6295. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6296. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6297. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6298. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6299. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6300. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6301. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6302. }
  6303. }
  6304. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6305. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6306. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6307. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6308. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6309. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6310. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6311. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6312. /* Receive/send statistics. */
  6313. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6314. val = tr32(RCVLPC_STATS_ENABLE);
  6315. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6316. tw32(RCVLPC_STATS_ENABLE, val);
  6317. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6318. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6319. val = tr32(RCVLPC_STATS_ENABLE);
  6320. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6321. tw32(RCVLPC_STATS_ENABLE, val);
  6322. } else {
  6323. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6324. }
  6325. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6326. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6327. tw32(SNDDATAI_STATSCTRL,
  6328. (SNDDATAI_SCTRL_ENABLE |
  6329. SNDDATAI_SCTRL_FASTUPD));
  6330. /* Setup host coalescing engine. */
  6331. tw32(HOSTCC_MODE, 0);
  6332. for (i = 0; i < 2000; i++) {
  6333. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6334. break;
  6335. udelay(10);
  6336. }
  6337. __tg3_set_coalesce(tp, &tp->coal);
  6338. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6339. /* Status/statistics block address. See tg3_timer,
  6340. * the tg3_periodic_fetch_stats call there, and
  6341. * tg3_get_stats to see how this works for 5705/5750 chips.
  6342. */
  6343. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6344. ((u64) tp->stats_mapping >> 32));
  6345. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6346. ((u64) tp->stats_mapping & 0xffffffff));
  6347. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6348. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6349. /* Clear statistics and status block memory areas */
  6350. for (i = NIC_SRAM_STATS_BLK;
  6351. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6352. i += sizeof(u32)) {
  6353. tg3_write_mem(tp, i, 0);
  6354. udelay(40);
  6355. }
  6356. }
  6357. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6358. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6359. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6360. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6361. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6362. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6363. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6364. /* reset to prevent losing 1st rx packet intermittently */
  6365. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6366. udelay(10);
  6367. }
  6368. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6369. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6370. else
  6371. tp->mac_mode = 0;
  6372. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6373. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6374. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6375. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6376. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6377. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6378. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6379. udelay(40);
  6380. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6381. * If TG3_FLG2_IS_NIC is zero, we should read the
  6382. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6383. * whether used as inputs or outputs, are set by boot code after
  6384. * reset.
  6385. */
  6386. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6387. u32 gpio_mask;
  6388. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6389. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6390. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6391. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6392. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6393. GRC_LCLCTRL_GPIO_OUTPUT3;
  6394. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6395. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6396. tp->grc_local_ctrl &= ~gpio_mask;
  6397. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6398. /* GPIO1 must be driven high for eeprom write protect */
  6399. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6400. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6401. GRC_LCLCTRL_GPIO_OUTPUT1);
  6402. }
  6403. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6404. udelay(100);
  6405. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6406. val = tr32(MSGINT_MODE);
  6407. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6408. tw32(MSGINT_MODE, val);
  6409. }
  6410. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6411. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6412. udelay(40);
  6413. }
  6414. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6415. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6416. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6417. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6418. WDMAC_MODE_LNGREAD_ENAB);
  6419. /* If statement applies to 5705 and 5750 PCI devices only */
  6420. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6421. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6422. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6423. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6424. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6425. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6426. /* nothing */
  6427. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6428. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6429. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6430. val |= WDMAC_MODE_RX_ACCEL;
  6431. }
  6432. }
  6433. /* Enable host coalescing bug fix */
  6434. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6435. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6436. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6437. val |= WDMAC_MODE_BURST_ALL_DATA;
  6438. tw32_f(WDMAC_MODE, val);
  6439. udelay(40);
  6440. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6441. u16 pcix_cmd;
  6442. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6443. &pcix_cmd);
  6444. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6445. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6446. pcix_cmd |= PCI_X_CMD_READ_2K;
  6447. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6448. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6449. pcix_cmd |= PCI_X_CMD_READ_2K;
  6450. }
  6451. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6452. pcix_cmd);
  6453. }
  6454. tw32_f(RDMAC_MODE, rdmac_mode);
  6455. udelay(40);
  6456. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6457. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6458. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6459. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6460. tw32(SNDDATAC_MODE,
  6461. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6462. else
  6463. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6464. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6465. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6466. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6467. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6468. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6469. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6470. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6471. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6472. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6473. tw32(SNDBDI_MODE, val);
  6474. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6475. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6476. err = tg3_load_5701_a0_firmware_fix(tp);
  6477. if (err)
  6478. return err;
  6479. }
  6480. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6481. err = tg3_load_tso_firmware(tp);
  6482. if (err)
  6483. return err;
  6484. }
  6485. tp->tx_mode = TX_MODE_ENABLE;
  6486. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6487. udelay(100);
  6488. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6489. u32 reg = MAC_RSS_INDIR_TBL_0;
  6490. u8 *ent = (u8 *)&val;
  6491. /* Setup the indirection table */
  6492. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6493. int idx = i % sizeof(val);
  6494. ent[idx] = i % (tp->irq_cnt - 1);
  6495. if (idx == sizeof(val) - 1) {
  6496. tw32(reg, val);
  6497. reg += 4;
  6498. }
  6499. }
  6500. /* Setup the "secret" hash key. */
  6501. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6502. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6503. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6504. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6505. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6506. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6507. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6508. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6509. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6510. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6511. }
  6512. tp->rx_mode = RX_MODE_ENABLE;
  6513. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6514. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6515. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6516. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6517. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6518. RX_MODE_RSS_IPV6_HASH_EN |
  6519. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6520. RX_MODE_RSS_IPV4_HASH_EN |
  6521. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6522. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6523. udelay(10);
  6524. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6525. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6526. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6527. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6528. udelay(10);
  6529. }
  6530. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6531. udelay(10);
  6532. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6533. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6534. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6535. /* Set drive transmission level to 1.2V */
  6536. /* only if the signal pre-emphasis bit is not set */
  6537. val = tr32(MAC_SERDES_CFG);
  6538. val &= 0xfffff000;
  6539. val |= 0x880;
  6540. tw32(MAC_SERDES_CFG, val);
  6541. }
  6542. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6543. tw32(MAC_SERDES_CFG, 0x616000);
  6544. }
  6545. /* Prevent chip from dropping frames when flow control
  6546. * is enabled.
  6547. */
  6548. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6549. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6550. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6551. /* Use hardware link auto-negotiation */
  6552. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6553. }
  6554. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6555. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6556. u32 tmp;
  6557. tmp = tr32(SERDES_RX_CTRL);
  6558. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6559. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6560. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6561. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6562. }
  6563. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6564. if (tp->link_config.phy_is_low_power) {
  6565. tp->link_config.phy_is_low_power = 0;
  6566. tp->link_config.speed = tp->link_config.orig_speed;
  6567. tp->link_config.duplex = tp->link_config.orig_duplex;
  6568. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6569. }
  6570. err = tg3_setup_phy(tp, 0);
  6571. if (err)
  6572. return err;
  6573. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6574. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6575. u32 tmp;
  6576. /* Clear CRC stats. */
  6577. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6578. tg3_writephy(tp, MII_TG3_TEST1,
  6579. tmp | MII_TG3_TEST1_CRC_EN);
  6580. tg3_readphy(tp, 0x14, &tmp);
  6581. }
  6582. }
  6583. }
  6584. __tg3_set_rx_mode(tp->dev);
  6585. /* Initialize receive rules. */
  6586. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6587. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6588. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6589. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6590. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6591. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6592. limit = 8;
  6593. else
  6594. limit = 16;
  6595. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6596. limit -= 4;
  6597. switch (limit) {
  6598. case 16:
  6599. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6600. case 15:
  6601. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6602. case 14:
  6603. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6604. case 13:
  6605. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6606. case 12:
  6607. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6608. case 11:
  6609. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6610. case 10:
  6611. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6612. case 9:
  6613. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6614. case 8:
  6615. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6616. case 7:
  6617. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6618. case 6:
  6619. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6620. case 5:
  6621. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6622. case 4:
  6623. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6624. case 3:
  6625. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6626. case 2:
  6627. case 1:
  6628. default:
  6629. break;
  6630. }
  6631. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6632. /* Write our heartbeat update interval to APE. */
  6633. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6634. APE_HOST_HEARTBEAT_INT_DISABLE);
  6635. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6636. return 0;
  6637. }
  6638. /* Called at device open time to get the chip ready for
  6639. * packet processing. Invoked with tp->lock held.
  6640. */
  6641. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6642. {
  6643. tg3_switch_clocks(tp);
  6644. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6645. return tg3_reset_hw(tp, reset_phy);
  6646. }
  6647. #define TG3_STAT_ADD32(PSTAT, REG) \
  6648. do { u32 __val = tr32(REG); \
  6649. (PSTAT)->low += __val; \
  6650. if ((PSTAT)->low < __val) \
  6651. (PSTAT)->high += 1; \
  6652. } while (0)
  6653. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6654. {
  6655. struct tg3_hw_stats *sp = tp->hw_stats;
  6656. if (!netif_carrier_ok(tp->dev))
  6657. return;
  6658. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6659. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6660. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6661. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6662. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6663. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6664. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6665. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6666. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6667. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6668. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6669. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6670. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6671. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6672. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6673. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6674. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6675. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6676. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6677. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6678. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6679. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6680. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6681. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6682. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6683. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6684. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6685. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6686. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6687. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6688. }
  6689. static void tg3_timer(unsigned long __opaque)
  6690. {
  6691. struct tg3 *tp = (struct tg3 *) __opaque;
  6692. if (tp->irq_sync)
  6693. goto restart_timer;
  6694. spin_lock(&tp->lock);
  6695. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6696. /* All of this garbage is because when using non-tagged
  6697. * IRQ status the mailbox/status_block protocol the chip
  6698. * uses with the cpu is race prone.
  6699. */
  6700. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6701. tw32(GRC_LOCAL_CTRL,
  6702. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6703. } else {
  6704. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6705. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  6706. }
  6707. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6708. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6709. spin_unlock(&tp->lock);
  6710. schedule_work(&tp->reset_task);
  6711. return;
  6712. }
  6713. }
  6714. /* This part only runs once per second. */
  6715. if (!--tp->timer_counter) {
  6716. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6717. tg3_periodic_fetch_stats(tp);
  6718. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6719. u32 mac_stat;
  6720. int phy_event;
  6721. mac_stat = tr32(MAC_STATUS);
  6722. phy_event = 0;
  6723. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6724. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6725. phy_event = 1;
  6726. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6727. phy_event = 1;
  6728. if (phy_event)
  6729. tg3_setup_phy(tp, 0);
  6730. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6731. u32 mac_stat = tr32(MAC_STATUS);
  6732. int need_setup = 0;
  6733. if (netif_carrier_ok(tp->dev) &&
  6734. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6735. need_setup = 1;
  6736. }
  6737. if (! netif_carrier_ok(tp->dev) &&
  6738. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6739. MAC_STATUS_SIGNAL_DET))) {
  6740. need_setup = 1;
  6741. }
  6742. if (need_setup) {
  6743. if (!tp->serdes_counter) {
  6744. tw32_f(MAC_MODE,
  6745. (tp->mac_mode &
  6746. ~MAC_MODE_PORT_MODE_MASK));
  6747. udelay(40);
  6748. tw32_f(MAC_MODE, tp->mac_mode);
  6749. udelay(40);
  6750. }
  6751. tg3_setup_phy(tp, 0);
  6752. }
  6753. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6754. tg3_serdes_parallel_detect(tp);
  6755. tp->timer_counter = tp->timer_multiplier;
  6756. }
  6757. /* Heartbeat is only sent once every 2 seconds.
  6758. *
  6759. * The heartbeat is to tell the ASF firmware that the host
  6760. * driver is still alive. In the event that the OS crashes,
  6761. * ASF needs to reset the hardware to free up the FIFO space
  6762. * that may be filled with rx packets destined for the host.
  6763. * If the FIFO is full, ASF will no longer function properly.
  6764. *
  6765. * Unintended resets have been reported on real time kernels
  6766. * where the timer doesn't run on time. Netpoll will also have
  6767. * same problem.
  6768. *
  6769. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6770. * to check the ring condition when the heartbeat is expiring
  6771. * before doing the reset. This will prevent most unintended
  6772. * resets.
  6773. */
  6774. if (!--tp->asf_counter) {
  6775. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6776. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6777. tg3_wait_for_event_ack(tp);
  6778. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6779. FWCMD_NICDRV_ALIVE3);
  6780. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6781. /* 5 seconds timeout */
  6782. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6783. tg3_generate_fw_event(tp);
  6784. }
  6785. tp->asf_counter = tp->asf_multiplier;
  6786. }
  6787. spin_unlock(&tp->lock);
  6788. restart_timer:
  6789. tp->timer.expires = jiffies + tp->timer_offset;
  6790. add_timer(&tp->timer);
  6791. }
  6792. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  6793. {
  6794. irq_handler_t fn;
  6795. unsigned long flags;
  6796. char *name;
  6797. struct tg3_napi *tnapi = &tp->napi[irq_num];
  6798. if (tp->irq_cnt == 1)
  6799. name = tp->dev->name;
  6800. else {
  6801. name = &tnapi->irq_lbl[0];
  6802. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  6803. name[IFNAMSIZ-1] = 0;
  6804. }
  6805. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6806. fn = tg3_msi;
  6807. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6808. fn = tg3_msi_1shot;
  6809. flags = IRQF_SAMPLE_RANDOM;
  6810. } else {
  6811. fn = tg3_interrupt;
  6812. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6813. fn = tg3_interrupt_tagged;
  6814. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6815. }
  6816. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  6817. }
  6818. static int tg3_test_interrupt(struct tg3 *tp)
  6819. {
  6820. struct tg3_napi *tnapi = &tp->napi[0];
  6821. struct net_device *dev = tp->dev;
  6822. int err, i, intr_ok = 0;
  6823. u32 val;
  6824. if (!netif_running(dev))
  6825. return -ENODEV;
  6826. tg3_disable_ints(tp);
  6827. free_irq(tnapi->irq_vec, tnapi);
  6828. /*
  6829. * Turn off MSI one shot mode. Otherwise this test has no
  6830. * observable way to know whether the interrupt was delivered.
  6831. */
  6832. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  6833. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  6834. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  6835. tw32(MSGINT_MODE, val);
  6836. }
  6837. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  6838. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  6839. if (err)
  6840. return err;
  6841. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  6842. tg3_enable_ints(tp);
  6843. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6844. tnapi->coal_now);
  6845. for (i = 0; i < 5; i++) {
  6846. u32 int_mbox, misc_host_ctrl;
  6847. int_mbox = tr32_mailbox(tnapi->int_mbox);
  6848. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6849. if ((int_mbox != 0) ||
  6850. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6851. intr_ok = 1;
  6852. break;
  6853. }
  6854. msleep(10);
  6855. }
  6856. tg3_disable_ints(tp);
  6857. free_irq(tnapi->irq_vec, tnapi);
  6858. err = tg3_request_irq(tp, 0);
  6859. if (err)
  6860. return err;
  6861. if (intr_ok) {
  6862. /* Reenable MSI one shot mode. */
  6863. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  6864. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  6865. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  6866. tw32(MSGINT_MODE, val);
  6867. }
  6868. return 0;
  6869. }
  6870. return -EIO;
  6871. }
  6872. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6873. * successfully restored
  6874. */
  6875. static int tg3_test_msi(struct tg3 *tp)
  6876. {
  6877. int err;
  6878. u16 pci_cmd;
  6879. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6880. return 0;
  6881. /* Turn off SERR reporting in case MSI terminates with Master
  6882. * Abort.
  6883. */
  6884. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6885. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6886. pci_cmd & ~PCI_COMMAND_SERR);
  6887. err = tg3_test_interrupt(tp);
  6888. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6889. if (!err)
  6890. return 0;
  6891. /* other failures */
  6892. if (err != -EIO)
  6893. return err;
  6894. /* MSI test failed, go back to INTx mode */
  6895. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6896. "switching to INTx mode. Please report this failure to "
  6897. "the PCI maintainer and include system chipset information.\n",
  6898. tp->dev->name);
  6899. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6900. pci_disable_msi(tp->pdev);
  6901. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6902. err = tg3_request_irq(tp, 0);
  6903. if (err)
  6904. return err;
  6905. /* Need to reset the chip because the MSI cycle may have terminated
  6906. * with Master Abort.
  6907. */
  6908. tg3_full_lock(tp, 1);
  6909. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6910. err = tg3_init_hw(tp, 1);
  6911. tg3_full_unlock(tp);
  6912. if (err)
  6913. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6914. return err;
  6915. }
  6916. static int tg3_request_firmware(struct tg3 *tp)
  6917. {
  6918. const __be32 *fw_data;
  6919. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  6920. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  6921. tp->dev->name, tp->fw_needed);
  6922. return -ENOENT;
  6923. }
  6924. fw_data = (void *)tp->fw->data;
  6925. /* Firmware blob starts with version numbers, followed by
  6926. * start address and _full_ length including BSS sections
  6927. * (which must be longer than the actual data, of course
  6928. */
  6929. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  6930. if (tp->fw_len < (tp->fw->size - 12)) {
  6931. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  6932. tp->dev->name, tp->fw_len, tp->fw_needed);
  6933. release_firmware(tp->fw);
  6934. tp->fw = NULL;
  6935. return -EINVAL;
  6936. }
  6937. /* We no longer need firmware; we have it. */
  6938. tp->fw_needed = NULL;
  6939. return 0;
  6940. }
  6941. static bool tg3_enable_msix(struct tg3 *tp)
  6942. {
  6943. int i, rc, cpus = num_online_cpus();
  6944. struct msix_entry msix_ent[tp->irq_max];
  6945. if (cpus == 1)
  6946. /* Just fallback to the simpler MSI mode. */
  6947. return false;
  6948. /*
  6949. * We want as many rx rings enabled as there are cpus.
  6950. * The first MSIX vector only deals with link interrupts, etc,
  6951. * so we add one to the number of vectors we are requesting.
  6952. */
  6953. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  6954. for (i = 0; i < tp->irq_max; i++) {
  6955. msix_ent[i].entry = i;
  6956. msix_ent[i].vector = 0;
  6957. }
  6958. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  6959. if (rc != 0) {
  6960. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  6961. return false;
  6962. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  6963. return false;
  6964. printk(KERN_NOTICE
  6965. "%s: Requested %d MSI-X vectors, received %d\n",
  6966. tp->dev->name, tp->irq_cnt, rc);
  6967. tp->irq_cnt = rc;
  6968. }
  6969. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  6970. for (i = 0; i < tp->irq_max; i++)
  6971. tp->napi[i].irq_vec = msix_ent[i].vector;
  6972. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  6973. return true;
  6974. }
  6975. static void tg3_ints_init(struct tg3 *tp)
  6976. {
  6977. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  6978. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6979. /* All MSI supporting chips should support tagged
  6980. * status. Assert that this is the case.
  6981. */
  6982. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6983. "Not using MSI.\n", tp->dev->name);
  6984. goto defcfg;
  6985. }
  6986. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  6987. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  6988. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  6989. pci_enable_msi(tp->pdev) == 0)
  6990. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6991. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6992. u32 msi_mode = tr32(MSGINT_MODE);
  6993. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6994. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  6995. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6996. }
  6997. defcfg:
  6998. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6999. tp->irq_cnt = 1;
  7000. tp->napi[0].irq_vec = tp->pdev->irq;
  7001. tp->dev->real_num_tx_queues = 1;
  7002. }
  7003. }
  7004. static void tg3_ints_fini(struct tg3 *tp)
  7005. {
  7006. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7007. pci_disable_msix(tp->pdev);
  7008. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7009. pci_disable_msi(tp->pdev);
  7010. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7011. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  7012. }
  7013. static int tg3_open(struct net_device *dev)
  7014. {
  7015. struct tg3 *tp = netdev_priv(dev);
  7016. int i, err;
  7017. if (tp->fw_needed) {
  7018. err = tg3_request_firmware(tp);
  7019. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7020. if (err)
  7021. return err;
  7022. } else if (err) {
  7023. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  7024. tp->dev->name);
  7025. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7026. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7027. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  7028. tp->dev->name);
  7029. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7030. }
  7031. }
  7032. netif_carrier_off(tp->dev);
  7033. err = tg3_set_power_state(tp, PCI_D0);
  7034. if (err)
  7035. return err;
  7036. tg3_full_lock(tp, 0);
  7037. tg3_disable_ints(tp);
  7038. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7039. tg3_full_unlock(tp);
  7040. /*
  7041. * Setup interrupts first so we know how
  7042. * many NAPI resources to allocate
  7043. */
  7044. tg3_ints_init(tp);
  7045. /* The placement of this call is tied
  7046. * to the setup and use of Host TX descriptors.
  7047. */
  7048. err = tg3_alloc_consistent(tp);
  7049. if (err)
  7050. goto err_out1;
  7051. tg3_napi_enable(tp);
  7052. for (i = 0; i < tp->irq_cnt; i++) {
  7053. struct tg3_napi *tnapi = &tp->napi[i];
  7054. err = tg3_request_irq(tp, i);
  7055. if (err) {
  7056. for (i--; i >= 0; i--)
  7057. free_irq(tnapi->irq_vec, tnapi);
  7058. break;
  7059. }
  7060. }
  7061. if (err)
  7062. goto err_out2;
  7063. tg3_full_lock(tp, 0);
  7064. err = tg3_init_hw(tp, 1);
  7065. if (err) {
  7066. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7067. tg3_free_rings(tp);
  7068. } else {
  7069. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7070. tp->timer_offset = HZ;
  7071. else
  7072. tp->timer_offset = HZ / 10;
  7073. BUG_ON(tp->timer_offset > HZ);
  7074. tp->timer_counter = tp->timer_multiplier =
  7075. (HZ / tp->timer_offset);
  7076. tp->asf_counter = tp->asf_multiplier =
  7077. ((HZ / tp->timer_offset) * 2);
  7078. init_timer(&tp->timer);
  7079. tp->timer.expires = jiffies + tp->timer_offset;
  7080. tp->timer.data = (unsigned long) tp;
  7081. tp->timer.function = tg3_timer;
  7082. }
  7083. tg3_full_unlock(tp);
  7084. if (err)
  7085. goto err_out3;
  7086. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7087. err = tg3_test_msi(tp);
  7088. if (err) {
  7089. tg3_full_lock(tp, 0);
  7090. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7091. tg3_free_rings(tp);
  7092. tg3_full_unlock(tp);
  7093. goto err_out2;
  7094. }
  7095. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7096. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7097. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7098. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7099. tw32(PCIE_TRANSACTION_CFG,
  7100. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7101. }
  7102. }
  7103. tg3_phy_start(tp);
  7104. tg3_full_lock(tp, 0);
  7105. add_timer(&tp->timer);
  7106. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7107. tg3_enable_ints(tp);
  7108. tg3_full_unlock(tp);
  7109. netif_tx_start_all_queues(dev);
  7110. return 0;
  7111. err_out3:
  7112. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7113. struct tg3_napi *tnapi = &tp->napi[i];
  7114. free_irq(tnapi->irq_vec, tnapi);
  7115. }
  7116. err_out2:
  7117. tg3_napi_disable(tp);
  7118. tg3_free_consistent(tp);
  7119. err_out1:
  7120. tg3_ints_fini(tp);
  7121. return err;
  7122. }
  7123. #if 0
  7124. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7125. {
  7126. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7127. u16 val16;
  7128. int i;
  7129. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  7130. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7131. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7132. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7133. val16, val32);
  7134. /* MAC block */
  7135. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7136. tr32(MAC_MODE), tr32(MAC_STATUS));
  7137. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7138. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7139. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7140. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7141. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7142. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7143. /* Send data initiator control block */
  7144. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7145. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7146. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7147. tr32(SNDDATAI_STATSCTRL));
  7148. /* Send data completion control block */
  7149. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7150. /* Send BD ring selector block */
  7151. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7152. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7153. /* Send BD initiator control block */
  7154. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7155. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7156. /* Send BD completion control block */
  7157. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7158. /* Receive list placement control block */
  7159. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7160. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7161. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7162. tr32(RCVLPC_STATSCTRL));
  7163. /* Receive data and receive BD initiator control block */
  7164. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7165. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7166. /* Receive data completion control block */
  7167. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7168. tr32(RCVDCC_MODE));
  7169. /* Receive BD initiator control block */
  7170. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7171. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7172. /* Receive BD completion control block */
  7173. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7174. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7175. /* Receive list selector control block */
  7176. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7177. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7178. /* Mbuf cluster free block */
  7179. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7180. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7181. /* Host coalescing control block */
  7182. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7183. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7184. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7185. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7186. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7187. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7188. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7189. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7190. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7191. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7192. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7193. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7194. /* Memory arbiter control block */
  7195. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7196. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7197. /* Buffer manager control block */
  7198. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7199. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7200. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7201. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7202. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7203. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7204. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7205. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7206. /* Read DMA control block */
  7207. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7208. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7209. /* Write DMA control block */
  7210. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7211. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7212. /* DMA completion block */
  7213. printk("DEBUG: DMAC_MODE[%08x]\n",
  7214. tr32(DMAC_MODE));
  7215. /* GRC block */
  7216. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7217. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7218. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7219. tr32(GRC_LOCAL_CTRL));
  7220. /* TG3_BDINFOs */
  7221. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7222. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7223. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7224. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7225. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7226. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7227. tr32(RCVDBDI_STD_BD + 0x0),
  7228. tr32(RCVDBDI_STD_BD + 0x4),
  7229. tr32(RCVDBDI_STD_BD + 0x8),
  7230. tr32(RCVDBDI_STD_BD + 0xc));
  7231. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7232. tr32(RCVDBDI_MINI_BD + 0x0),
  7233. tr32(RCVDBDI_MINI_BD + 0x4),
  7234. tr32(RCVDBDI_MINI_BD + 0x8),
  7235. tr32(RCVDBDI_MINI_BD + 0xc));
  7236. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7237. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7238. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7239. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7240. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7241. val32, val32_2, val32_3, val32_4);
  7242. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7243. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7244. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7245. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7246. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7247. val32, val32_2, val32_3, val32_4);
  7248. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7249. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7250. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7251. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7252. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7253. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7254. val32, val32_2, val32_3, val32_4, val32_5);
  7255. /* SW status block */
  7256. printk(KERN_DEBUG
  7257. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7258. sblk->status,
  7259. sblk->status_tag,
  7260. sblk->rx_jumbo_consumer,
  7261. sblk->rx_consumer,
  7262. sblk->rx_mini_consumer,
  7263. sblk->idx[0].rx_producer,
  7264. sblk->idx[0].tx_consumer);
  7265. /* SW statistics block */
  7266. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7267. ((u32 *)tp->hw_stats)[0],
  7268. ((u32 *)tp->hw_stats)[1],
  7269. ((u32 *)tp->hw_stats)[2],
  7270. ((u32 *)tp->hw_stats)[3]);
  7271. /* Mailboxes */
  7272. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7273. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7274. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7275. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7276. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7277. /* NIC side send descriptors. */
  7278. for (i = 0; i < 6; i++) {
  7279. unsigned long txd;
  7280. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7281. + (i * sizeof(struct tg3_tx_buffer_desc));
  7282. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7283. i,
  7284. readl(txd + 0x0), readl(txd + 0x4),
  7285. readl(txd + 0x8), readl(txd + 0xc));
  7286. }
  7287. /* NIC side RX descriptors. */
  7288. for (i = 0; i < 6; i++) {
  7289. unsigned long rxd;
  7290. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7291. + (i * sizeof(struct tg3_rx_buffer_desc));
  7292. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7293. i,
  7294. readl(rxd + 0x0), readl(rxd + 0x4),
  7295. readl(rxd + 0x8), readl(rxd + 0xc));
  7296. rxd += (4 * sizeof(u32));
  7297. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7298. i,
  7299. readl(rxd + 0x0), readl(rxd + 0x4),
  7300. readl(rxd + 0x8), readl(rxd + 0xc));
  7301. }
  7302. for (i = 0; i < 6; i++) {
  7303. unsigned long rxd;
  7304. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7305. + (i * sizeof(struct tg3_rx_buffer_desc));
  7306. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7307. i,
  7308. readl(rxd + 0x0), readl(rxd + 0x4),
  7309. readl(rxd + 0x8), readl(rxd + 0xc));
  7310. rxd += (4 * sizeof(u32));
  7311. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7312. i,
  7313. readl(rxd + 0x0), readl(rxd + 0x4),
  7314. readl(rxd + 0x8), readl(rxd + 0xc));
  7315. }
  7316. }
  7317. #endif
  7318. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7319. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7320. static int tg3_close(struct net_device *dev)
  7321. {
  7322. int i;
  7323. struct tg3 *tp = netdev_priv(dev);
  7324. tg3_napi_disable(tp);
  7325. cancel_work_sync(&tp->reset_task);
  7326. netif_tx_stop_all_queues(dev);
  7327. del_timer_sync(&tp->timer);
  7328. tg3_phy_stop(tp);
  7329. tg3_full_lock(tp, 1);
  7330. #if 0
  7331. tg3_dump_state(tp);
  7332. #endif
  7333. tg3_disable_ints(tp);
  7334. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7335. tg3_free_rings(tp);
  7336. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7337. tg3_full_unlock(tp);
  7338. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7339. struct tg3_napi *tnapi = &tp->napi[i];
  7340. free_irq(tnapi->irq_vec, tnapi);
  7341. }
  7342. tg3_ints_fini(tp);
  7343. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7344. sizeof(tp->net_stats_prev));
  7345. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7346. sizeof(tp->estats_prev));
  7347. tg3_free_consistent(tp);
  7348. tg3_set_power_state(tp, PCI_D3hot);
  7349. netif_carrier_off(tp->dev);
  7350. return 0;
  7351. }
  7352. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7353. {
  7354. unsigned long ret;
  7355. #if (BITS_PER_LONG == 32)
  7356. ret = val->low;
  7357. #else
  7358. ret = ((u64)val->high << 32) | ((u64)val->low);
  7359. #endif
  7360. return ret;
  7361. }
  7362. static inline u64 get_estat64(tg3_stat64_t *val)
  7363. {
  7364. return ((u64)val->high << 32) | ((u64)val->low);
  7365. }
  7366. static unsigned long calc_crc_errors(struct tg3 *tp)
  7367. {
  7368. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7369. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7370. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7371. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7372. u32 val;
  7373. spin_lock_bh(&tp->lock);
  7374. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7375. tg3_writephy(tp, MII_TG3_TEST1,
  7376. val | MII_TG3_TEST1_CRC_EN);
  7377. tg3_readphy(tp, 0x14, &val);
  7378. } else
  7379. val = 0;
  7380. spin_unlock_bh(&tp->lock);
  7381. tp->phy_crc_errors += val;
  7382. return tp->phy_crc_errors;
  7383. }
  7384. return get_stat64(&hw_stats->rx_fcs_errors);
  7385. }
  7386. #define ESTAT_ADD(member) \
  7387. estats->member = old_estats->member + \
  7388. get_estat64(&hw_stats->member)
  7389. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7390. {
  7391. struct tg3_ethtool_stats *estats = &tp->estats;
  7392. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7393. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7394. if (!hw_stats)
  7395. return old_estats;
  7396. ESTAT_ADD(rx_octets);
  7397. ESTAT_ADD(rx_fragments);
  7398. ESTAT_ADD(rx_ucast_packets);
  7399. ESTAT_ADD(rx_mcast_packets);
  7400. ESTAT_ADD(rx_bcast_packets);
  7401. ESTAT_ADD(rx_fcs_errors);
  7402. ESTAT_ADD(rx_align_errors);
  7403. ESTAT_ADD(rx_xon_pause_rcvd);
  7404. ESTAT_ADD(rx_xoff_pause_rcvd);
  7405. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7406. ESTAT_ADD(rx_xoff_entered);
  7407. ESTAT_ADD(rx_frame_too_long_errors);
  7408. ESTAT_ADD(rx_jabbers);
  7409. ESTAT_ADD(rx_undersize_packets);
  7410. ESTAT_ADD(rx_in_length_errors);
  7411. ESTAT_ADD(rx_out_length_errors);
  7412. ESTAT_ADD(rx_64_or_less_octet_packets);
  7413. ESTAT_ADD(rx_65_to_127_octet_packets);
  7414. ESTAT_ADD(rx_128_to_255_octet_packets);
  7415. ESTAT_ADD(rx_256_to_511_octet_packets);
  7416. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7417. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7418. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7419. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7420. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7421. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7422. ESTAT_ADD(tx_octets);
  7423. ESTAT_ADD(tx_collisions);
  7424. ESTAT_ADD(tx_xon_sent);
  7425. ESTAT_ADD(tx_xoff_sent);
  7426. ESTAT_ADD(tx_flow_control);
  7427. ESTAT_ADD(tx_mac_errors);
  7428. ESTAT_ADD(tx_single_collisions);
  7429. ESTAT_ADD(tx_mult_collisions);
  7430. ESTAT_ADD(tx_deferred);
  7431. ESTAT_ADD(tx_excessive_collisions);
  7432. ESTAT_ADD(tx_late_collisions);
  7433. ESTAT_ADD(tx_collide_2times);
  7434. ESTAT_ADD(tx_collide_3times);
  7435. ESTAT_ADD(tx_collide_4times);
  7436. ESTAT_ADD(tx_collide_5times);
  7437. ESTAT_ADD(tx_collide_6times);
  7438. ESTAT_ADD(tx_collide_7times);
  7439. ESTAT_ADD(tx_collide_8times);
  7440. ESTAT_ADD(tx_collide_9times);
  7441. ESTAT_ADD(tx_collide_10times);
  7442. ESTAT_ADD(tx_collide_11times);
  7443. ESTAT_ADD(tx_collide_12times);
  7444. ESTAT_ADD(tx_collide_13times);
  7445. ESTAT_ADD(tx_collide_14times);
  7446. ESTAT_ADD(tx_collide_15times);
  7447. ESTAT_ADD(tx_ucast_packets);
  7448. ESTAT_ADD(tx_mcast_packets);
  7449. ESTAT_ADD(tx_bcast_packets);
  7450. ESTAT_ADD(tx_carrier_sense_errors);
  7451. ESTAT_ADD(tx_discards);
  7452. ESTAT_ADD(tx_errors);
  7453. ESTAT_ADD(dma_writeq_full);
  7454. ESTAT_ADD(dma_write_prioq_full);
  7455. ESTAT_ADD(rxbds_empty);
  7456. ESTAT_ADD(rx_discards);
  7457. ESTAT_ADD(rx_errors);
  7458. ESTAT_ADD(rx_threshold_hit);
  7459. ESTAT_ADD(dma_readq_full);
  7460. ESTAT_ADD(dma_read_prioq_full);
  7461. ESTAT_ADD(tx_comp_queue_full);
  7462. ESTAT_ADD(ring_set_send_prod_index);
  7463. ESTAT_ADD(ring_status_update);
  7464. ESTAT_ADD(nic_irqs);
  7465. ESTAT_ADD(nic_avoided_irqs);
  7466. ESTAT_ADD(nic_tx_threshold_hit);
  7467. return estats;
  7468. }
  7469. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7470. {
  7471. struct tg3 *tp = netdev_priv(dev);
  7472. struct net_device_stats *stats = &tp->net_stats;
  7473. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7474. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7475. if (!hw_stats)
  7476. return old_stats;
  7477. stats->rx_packets = old_stats->rx_packets +
  7478. get_stat64(&hw_stats->rx_ucast_packets) +
  7479. get_stat64(&hw_stats->rx_mcast_packets) +
  7480. get_stat64(&hw_stats->rx_bcast_packets);
  7481. stats->tx_packets = old_stats->tx_packets +
  7482. get_stat64(&hw_stats->tx_ucast_packets) +
  7483. get_stat64(&hw_stats->tx_mcast_packets) +
  7484. get_stat64(&hw_stats->tx_bcast_packets);
  7485. stats->rx_bytes = old_stats->rx_bytes +
  7486. get_stat64(&hw_stats->rx_octets);
  7487. stats->tx_bytes = old_stats->tx_bytes +
  7488. get_stat64(&hw_stats->tx_octets);
  7489. stats->rx_errors = old_stats->rx_errors +
  7490. get_stat64(&hw_stats->rx_errors);
  7491. stats->tx_errors = old_stats->tx_errors +
  7492. get_stat64(&hw_stats->tx_errors) +
  7493. get_stat64(&hw_stats->tx_mac_errors) +
  7494. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7495. get_stat64(&hw_stats->tx_discards);
  7496. stats->multicast = old_stats->multicast +
  7497. get_stat64(&hw_stats->rx_mcast_packets);
  7498. stats->collisions = old_stats->collisions +
  7499. get_stat64(&hw_stats->tx_collisions);
  7500. stats->rx_length_errors = old_stats->rx_length_errors +
  7501. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7502. get_stat64(&hw_stats->rx_undersize_packets);
  7503. stats->rx_over_errors = old_stats->rx_over_errors +
  7504. get_stat64(&hw_stats->rxbds_empty);
  7505. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7506. get_stat64(&hw_stats->rx_align_errors);
  7507. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7508. get_stat64(&hw_stats->tx_discards);
  7509. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7510. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7511. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7512. calc_crc_errors(tp);
  7513. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7514. get_stat64(&hw_stats->rx_discards);
  7515. return stats;
  7516. }
  7517. static inline u32 calc_crc(unsigned char *buf, int len)
  7518. {
  7519. u32 reg;
  7520. u32 tmp;
  7521. int j, k;
  7522. reg = 0xffffffff;
  7523. for (j = 0; j < len; j++) {
  7524. reg ^= buf[j];
  7525. for (k = 0; k < 8; k++) {
  7526. tmp = reg & 0x01;
  7527. reg >>= 1;
  7528. if (tmp) {
  7529. reg ^= 0xedb88320;
  7530. }
  7531. }
  7532. }
  7533. return ~reg;
  7534. }
  7535. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7536. {
  7537. /* accept or reject all multicast frames */
  7538. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7539. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7540. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7541. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7542. }
  7543. static void __tg3_set_rx_mode(struct net_device *dev)
  7544. {
  7545. struct tg3 *tp = netdev_priv(dev);
  7546. u32 rx_mode;
  7547. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7548. RX_MODE_KEEP_VLAN_TAG);
  7549. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7550. * flag clear.
  7551. */
  7552. #if TG3_VLAN_TAG_USED
  7553. if (!tp->vlgrp &&
  7554. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7555. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7556. #else
  7557. /* By definition, VLAN is disabled always in this
  7558. * case.
  7559. */
  7560. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7561. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7562. #endif
  7563. if (dev->flags & IFF_PROMISC) {
  7564. /* Promiscuous mode. */
  7565. rx_mode |= RX_MODE_PROMISC;
  7566. } else if (dev->flags & IFF_ALLMULTI) {
  7567. /* Accept all multicast. */
  7568. tg3_set_multi (tp, 1);
  7569. } else if (dev->mc_count < 1) {
  7570. /* Reject all multicast. */
  7571. tg3_set_multi (tp, 0);
  7572. } else {
  7573. /* Accept one or more multicast(s). */
  7574. struct dev_mc_list *mclist;
  7575. unsigned int i;
  7576. u32 mc_filter[4] = { 0, };
  7577. u32 regidx;
  7578. u32 bit;
  7579. u32 crc;
  7580. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7581. i++, mclist = mclist->next) {
  7582. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7583. bit = ~crc & 0x7f;
  7584. regidx = (bit & 0x60) >> 5;
  7585. bit &= 0x1f;
  7586. mc_filter[regidx] |= (1 << bit);
  7587. }
  7588. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7589. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7590. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7591. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7592. }
  7593. if (rx_mode != tp->rx_mode) {
  7594. tp->rx_mode = rx_mode;
  7595. tw32_f(MAC_RX_MODE, rx_mode);
  7596. udelay(10);
  7597. }
  7598. }
  7599. static void tg3_set_rx_mode(struct net_device *dev)
  7600. {
  7601. struct tg3 *tp = netdev_priv(dev);
  7602. if (!netif_running(dev))
  7603. return;
  7604. tg3_full_lock(tp, 0);
  7605. __tg3_set_rx_mode(dev);
  7606. tg3_full_unlock(tp);
  7607. }
  7608. #define TG3_REGDUMP_LEN (32 * 1024)
  7609. static int tg3_get_regs_len(struct net_device *dev)
  7610. {
  7611. return TG3_REGDUMP_LEN;
  7612. }
  7613. static void tg3_get_regs(struct net_device *dev,
  7614. struct ethtool_regs *regs, void *_p)
  7615. {
  7616. u32 *p = _p;
  7617. struct tg3 *tp = netdev_priv(dev);
  7618. u8 *orig_p = _p;
  7619. int i;
  7620. regs->version = 0;
  7621. memset(p, 0, TG3_REGDUMP_LEN);
  7622. if (tp->link_config.phy_is_low_power)
  7623. return;
  7624. tg3_full_lock(tp, 0);
  7625. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7626. #define GET_REG32_LOOP(base,len) \
  7627. do { p = (u32 *)(orig_p + (base)); \
  7628. for (i = 0; i < len; i += 4) \
  7629. __GET_REG32((base) + i); \
  7630. } while (0)
  7631. #define GET_REG32_1(reg) \
  7632. do { p = (u32 *)(orig_p + (reg)); \
  7633. __GET_REG32((reg)); \
  7634. } while (0)
  7635. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7636. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7637. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7638. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7639. GET_REG32_1(SNDDATAC_MODE);
  7640. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7641. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7642. GET_REG32_1(SNDBDC_MODE);
  7643. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7644. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7645. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7646. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7647. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7648. GET_REG32_1(RCVDCC_MODE);
  7649. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7650. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7651. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7652. GET_REG32_1(MBFREE_MODE);
  7653. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7654. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7655. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7656. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7657. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7658. GET_REG32_1(RX_CPU_MODE);
  7659. GET_REG32_1(RX_CPU_STATE);
  7660. GET_REG32_1(RX_CPU_PGMCTR);
  7661. GET_REG32_1(RX_CPU_HWBKPT);
  7662. GET_REG32_1(TX_CPU_MODE);
  7663. GET_REG32_1(TX_CPU_STATE);
  7664. GET_REG32_1(TX_CPU_PGMCTR);
  7665. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7666. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7667. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7668. GET_REG32_1(DMAC_MODE);
  7669. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7670. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7671. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7672. #undef __GET_REG32
  7673. #undef GET_REG32_LOOP
  7674. #undef GET_REG32_1
  7675. tg3_full_unlock(tp);
  7676. }
  7677. static int tg3_get_eeprom_len(struct net_device *dev)
  7678. {
  7679. struct tg3 *tp = netdev_priv(dev);
  7680. return tp->nvram_size;
  7681. }
  7682. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7683. {
  7684. struct tg3 *tp = netdev_priv(dev);
  7685. int ret;
  7686. u8 *pd;
  7687. u32 i, offset, len, b_offset, b_count;
  7688. __be32 val;
  7689. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7690. return -EINVAL;
  7691. if (tp->link_config.phy_is_low_power)
  7692. return -EAGAIN;
  7693. offset = eeprom->offset;
  7694. len = eeprom->len;
  7695. eeprom->len = 0;
  7696. eeprom->magic = TG3_EEPROM_MAGIC;
  7697. if (offset & 3) {
  7698. /* adjustments to start on required 4 byte boundary */
  7699. b_offset = offset & 3;
  7700. b_count = 4 - b_offset;
  7701. if (b_count > len) {
  7702. /* i.e. offset=1 len=2 */
  7703. b_count = len;
  7704. }
  7705. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7706. if (ret)
  7707. return ret;
  7708. memcpy(data, ((char*)&val) + b_offset, b_count);
  7709. len -= b_count;
  7710. offset += b_count;
  7711. eeprom->len += b_count;
  7712. }
  7713. /* read bytes upto the last 4 byte boundary */
  7714. pd = &data[eeprom->len];
  7715. for (i = 0; i < (len - (len & 3)); i += 4) {
  7716. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7717. if (ret) {
  7718. eeprom->len += i;
  7719. return ret;
  7720. }
  7721. memcpy(pd + i, &val, 4);
  7722. }
  7723. eeprom->len += i;
  7724. if (len & 3) {
  7725. /* read last bytes not ending on 4 byte boundary */
  7726. pd = &data[eeprom->len];
  7727. b_count = len & 3;
  7728. b_offset = offset + len - b_count;
  7729. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7730. if (ret)
  7731. return ret;
  7732. memcpy(pd, &val, b_count);
  7733. eeprom->len += b_count;
  7734. }
  7735. return 0;
  7736. }
  7737. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7738. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7739. {
  7740. struct tg3 *tp = netdev_priv(dev);
  7741. int ret;
  7742. u32 offset, len, b_offset, odd_len;
  7743. u8 *buf;
  7744. __be32 start, end;
  7745. if (tp->link_config.phy_is_low_power)
  7746. return -EAGAIN;
  7747. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7748. eeprom->magic != TG3_EEPROM_MAGIC)
  7749. return -EINVAL;
  7750. offset = eeprom->offset;
  7751. len = eeprom->len;
  7752. if ((b_offset = (offset & 3))) {
  7753. /* adjustments to start on required 4 byte boundary */
  7754. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7755. if (ret)
  7756. return ret;
  7757. len += b_offset;
  7758. offset &= ~3;
  7759. if (len < 4)
  7760. len = 4;
  7761. }
  7762. odd_len = 0;
  7763. if (len & 3) {
  7764. /* adjustments to end on required 4 byte boundary */
  7765. odd_len = 1;
  7766. len = (len + 3) & ~3;
  7767. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7768. if (ret)
  7769. return ret;
  7770. }
  7771. buf = data;
  7772. if (b_offset || odd_len) {
  7773. buf = kmalloc(len, GFP_KERNEL);
  7774. if (!buf)
  7775. return -ENOMEM;
  7776. if (b_offset)
  7777. memcpy(buf, &start, 4);
  7778. if (odd_len)
  7779. memcpy(buf+len-4, &end, 4);
  7780. memcpy(buf + b_offset, data, eeprom->len);
  7781. }
  7782. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7783. if (buf != data)
  7784. kfree(buf);
  7785. return ret;
  7786. }
  7787. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7788. {
  7789. struct tg3 *tp = netdev_priv(dev);
  7790. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7791. struct phy_device *phydev;
  7792. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7793. return -EAGAIN;
  7794. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7795. return phy_ethtool_gset(phydev, cmd);
  7796. }
  7797. cmd->supported = (SUPPORTED_Autoneg);
  7798. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7799. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7800. SUPPORTED_1000baseT_Full);
  7801. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7802. cmd->supported |= (SUPPORTED_100baseT_Half |
  7803. SUPPORTED_100baseT_Full |
  7804. SUPPORTED_10baseT_Half |
  7805. SUPPORTED_10baseT_Full |
  7806. SUPPORTED_TP);
  7807. cmd->port = PORT_TP;
  7808. } else {
  7809. cmd->supported |= SUPPORTED_FIBRE;
  7810. cmd->port = PORT_FIBRE;
  7811. }
  7812. cmd->advertising = tp->link_config.advertising;
  7813. if (netif_running(dev)) {
  7814. cmd->speed = tp->link_config.active_speed;
  7815. cmd->duplex = tp->link_config.active_duplex;
  7816. }
  7817. cmd->phy_address = tp->phy_addr;
  7818. cmd->transceiver = XCVR_INTERNAL;
  7819. cmd->autoneg = tp->link_config.autoneg;
  7820. cmd->maxtxpkt = 0;
  7821. cmd->maxrxpkt = 0;
  7822. return 0;
  7823. }
  7824. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7825. {
  7826. struct tg3 *tp = netdev_priv(dev);
  7827. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7828. struct phy_device *phydev;
  7829. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7830. return -EAGAIN;
  7831. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7832. return phy_ethtool_sset(phydev, cmd);
  7833. }
  7834. if (cmd->autoneg != AUTONEG_ENABLE &&
  7835. cmd->autoneg != AUTONEG_DISABLE)
  7836. return -EINVAL;
  7837. if (cmd->autoneg == AUTONEG_DISABLE &&
  7838. cmd->duplex != DUPLEX_FULL &&
  7839. cmd->duplex != DUPLEX_HALF)
  7840. return -EINVAL;
  7841. if (cmd->autoneg == AUTONEG_ENABLE) {
  7842. u32 mask = ADVERTISED_Autoneg |
  7843. ADVERTISED_Pause |
  7844. ADVERTISED_Asym_Pause;
  7845. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7846. mask |= ADVERTISED_1000baseT_Half |
  7847. ADVERTISED_1000baseT_Full;
  7848. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7849. mask |= ADVERTISED_100baseT_Half |
  7850. ADVERTISED_100baseT_Full |
  7851. ADVERTISED_10baseT_Half |
  7852. ADVERTISED_10baseT_Full |
  7853. ADVERTISED_TP;
  7854. else
  7855. mask |= ADVERTISED_FIBRE;
  7856. if (cmd->advertising & ~mask)
  7857. return -EINVAL;
  7858. mask &= (ADVERTISED_1000baseT_Half |
  7859. ADVERTISED_1000baseT_Full |
  7860. ADVERTISED_100baseT_Half |
  7861. ADVERTISED_100baseT_Full |
  7862. ADVERTISED_10baseT_Half |
  7863. ADVERTISED_10baseT_Full);
  7864. cmd->advertising &= mask;
  7865. } else {
  7866. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7867. if (cmd->speed != SPEED_1000)
  7868. return -EINVAL;
  7869. if (cmd->duplex != DUPLEX_FULL)
  7870. return -EINVAL;
  7871. } else {
  7872. if (cmd->speed != SPEED_100 &&
  7873. cmd->speed != SPEED_10)
  7874. return -EINVAL;
  7875. }
  7876. }
  7877. tg3_full_lock(tp, 0);
  7878. tp->link_config.autoneg = cmd->autoneg;
  7879. if (cmd->autoneg == AUTONEG_ENABLE) {
  7880. tp->link_config.advertising = (cmd->advertising |
  7881. ADVERTISED_Autoneg);
  7882. tp->link_config.speed = SPEED_INVALID;
  7883. tp->link_config.duplex = DUPLEX_INVALID;
  7884. } else {
  7885. tp->link_config.advertising = 0;
  7886. tp->link_config.speed = cmd->speed;
  7887. tp->link_config.duplex = cmd->duplex;
  7888. }
  7889. tp->link_config.orig_speed = tp->link_config.speed;
  7890. tp->link_config.orig_duplex = tp->link_config.duplex;
  7891. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7892. if (netif_running(dev))
  7893. tg3_setup_phy(tp, 1);
  7894. tg3_full_unlock(tp);
  7895. return 0;
  7896. }
  7897. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7898. {
  7899. struct tg3 *tp = netdev_priv(dev);
  7900. strcpy(info->driver, DRV_MODULE_NAME);
  7901. strcpy(info->version, DRV_MODULE_VERSION);
  7902. strcpy(info->fw_version, tp->fw_ver);
  7903. strcpy(info->bus_info, pci_name(tp->pdev));
  7904. }
  7905. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7906. {
  7907. struct tg3 *tp = netdev_priv(dev);
  7908. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7909. device_can_wakeup(&tp->pdev->dev))
  7910. wol->supported = WAKE_MAGIC;
  7911. else
  7912. wol->supported = 0;
  7913. wol->wolopts = 0;
  7914. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7915. device_can_wakeup(&tp->pdev->dev))
  7916. wol->wolopts = WAKE_MAGIC;
  7917. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7918. }
  7919. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7920. {
  7921. struct tg3 *tp = netdev_priv(dev);
  7922. struct device *dp = &tp->pdev->dev;
  7923. if (wol->wolopts & ~WAKE_MAGIC)
  7924. return -EINVAL;
  7925. if ((wol->wolopts & WAKE_MAGIC) &&
  7926. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7927. return -EINVAL;
  7928. spin_lock_bh(&tp->lock);
  7929. if (wol->wolopts & WAKE_MAGIC) {
  7930. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7931. device_set_wakeup_enable(dp, true);
  7932. } else {
  7933. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7934. device_set_wakeup_enable(dp, false);
  7935. }
  7936. spin_unlock_bh(&tp->lock);
  7937. return 0;
  7938. }
  7939. static u32 tg3_get_msglevel(struct net_device *dev)
  7940. {
  7941. struct tg3 *tp = netdev_priv(dev);
  7942. return tp->msg_enable;
  7943. }
  7944. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7945. {
  7946. struct tg3 *tp = netdev_priv(dev);
  7947. tp->msg_enable = value;
  7948. }
  7949. static int tg3_set_tso(struct net_device *dev, u32 value)
  7950. {
  7951. struct tg3 *tp = netdev_priv(dev);
  7952. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7953. if (value)
  7954. return -EINVAL;
  7955. return 0;
  7956. }
  7957. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7958. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  7959. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  7960. if (value) {
  7961. dev->features |= NETIF_F_TSO6;
  7962. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  7963. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7964. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7965. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7966. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7967. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7968. dev->features |= NETIF_F_TSO_ECN;
  7969. } else
  7970. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7971. }
  7972. return ethtool_op_set_tso(dev, value);
  7973. }
  7974. static int tg3_nway_reset(struct net_device *dev)
  7975. {
  7976. struct tg3 *tp = netdev_priv(dev);
  7977. int r;
  7978. if (!netif_running(dev))
  7979. return -EAGAIN;
  7980. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7981. return -EINVAL;
  7982. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7983. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7984. return -EAGAIN;
  7985. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  7986. } else {
  7987. u32 bmcr;
  7988. spin_lock_bh(&tp->lock);
  7989. r = -EINVAL;
  7990. tg3_readphy(tp, MII_BMCR, &bmcr);
  7991. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7992. ((bmcr & BMCR_ANENABLE) ||
  7993. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7994. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7995. BMCR_ANENABLE);
  7996. r = 0;
  7997. }
  7998. spin_unlock_bh(&tp->lock);
  7999. }
  8000. return r;
  8001. }
  8002. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8003. {
  8004. struct tg3 *tp = netdev_priv(dev);
  8005. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  8006. ering->rx_mini_max_pending = 0;
  8007. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8008. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  8009. else
  8010. ering->rx_jumbo_max_pending = 0;
  8011. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8012. ering->rx_pending = tp->rx_pending;
  8013. ering->rx_mini_pending = 0;
  8014. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8015. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8016. else
  8017. ering->rx_jumbo_pending = 0;
  8018. ering->tx_pending = tp->napi[0].tx_pending;
  8019. }
  8020. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8021. {
  8022. struct tg3 *tp = netdev_priv(dev);
  8023. int i, irq_sync = 0, err = 0;
  8024. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  8025. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  8026. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8027. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8028. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8029. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8030. return -EINVAL;
  8031. if (netif_running(dev)) {
  8032. tg3_phy_stop(tp);
  8033. tg3_netif_stop(tp);
  8034. irq_sync = 1;
  8035. }
  8036. tg3_full_lock(tp, irq_sync);
  8037. tp->rx_pending = ering->rx_pending;
  8038. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8039. tp->rx_pending > 63)
  8040. tp->rx_pending = 63;
  8041. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8042. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  8043. tp->napi[i].tx_pending = ering->tx_pending;
  8044. if (netif_running(dev)) {
  8045. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8046. err = tg3_restart_hw(tp, 1);
  8047. if (!err)
  8048. tg3_netif_start(tp);
  8049. }
  8050. tg3_full_unlock(tp);
  8051. if (irq_sync && !err)
  8052. tg3_phy_start(tp);
  8053. return err;
  8054. }
  8055. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8056. {
  8057. struct tg3 *tp = netdev_priv(dev);
  8058. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8059. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8060. epause->rx_pause = 1;
  8061. else
  8062. epause->rx_pause = 0;
  8063. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8064. epause->tx_pause = 1;
  8065. else
  8066. epause->tx_pause = 0;
  8067. }
  8068. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8069. {
  8070. struct tg3 *tp = netdev_priv(dev);
  8071. int err = 0;
  8072. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8073. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8074. return -EAGAIN;
  8075. if (epause->autoneg) {
  8076. u32 newadv;
  8077. struct phy_device *phydev;
  8078. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8079. if (epause->rx_pause) {
  8080. if (epause->tx_pause)
  8081. newadv = ADVERTISED_Pause;
  8082. else
  8083. newadv = ADVERTISED_Pause |
  8084. ADVERTISED_Asym_Pause;
  8085. } else if (epause->tx_pause) {
  8086. newadv = ADVERTISED_Asym_Pause;
  8087. } else
  8088. newadv = 0;
  8089. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8090. u32 oldadv = phydev->advertising &
  8091. (ADVERTISED_Pause |
  8092. ADVERTISED_Asym_Pause);
  8093. if (oldadv != newadv) {
  8094. phydev->advertising &=
  8095. ~(ADVERTISED_Pause |
  8096. ADVERTISED_Asym_Pause);
  8097. phydev->advertising |= newadv;
  8098. err = phy_start_aneg(phydev);
  8099. }
  8100. } else {
  8101. tp->link_config.advertising &=
  8102. ~(ADVERTISED_Pause |
  8103. ADVERTISED_Asym_Pause);
  8104. tp->link_config.advertising |= newadv;
  8105. }
  8106. } else {
  8107. if (epause->rx_pause)
  8108. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8109. else
  8110. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8111. if (epause->tx_pause)
  8112. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8113. else
  8114. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8115. if (netif_running(dev))
  8116. tg3_setup_flow_control(tp, 0, 0);
  8117. }
  8118. } else {
  8119. int irq_sync = 0;
  8120. if (netif_running(dev)) {
  8121. tg3_netif_stop(tp);
  8122. irq_sync = 1;
  8123. }
  8124. tg3_full_lock(tp, irq_sync);
  8125. if (epause->autoneg)
  8126. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8127. else
  8128. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8129. if (epause->rx_pause)
  8130. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8131. else
  8132. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8133. if (epause->tx_pause)
  8134. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8135. else
  8136. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8137. if (netif_running(dev)) {
  8138. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8139. err = tg3_restart_hw(tp, 1);
  8140. if (!err)
  8141. tg3_netif_start(tp);
  8142. }
  8143. tg3_full_unlock(tp);
  8144. }
  8145. return err;
  8146. }
  8147. static u32 tg3_get_rx_csum(struct net_device *dev)
  8148. {
  8149. struct tg3 *tp = netdev_priv(dev);
  8150. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8151. }
  8152. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8153. {
  8154. struct tg3 *tp = netdev_priv(dev);
  8155. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8156. if (data != 0)
  8157. return -EINVAL;
  8158. return 0;
  8159. }
  8160. spin_lock_bh(&tp->lock);
  8161. if (data)
  8162. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8163. else
  8164. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8165. spin_unlock_bh(&tp->lock);
  8166. return 0;
  8167. }
  8168. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8169. {
  8170. struct tg3 *tp = netdev_priv(dev);
  8171. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8172. if (data != 0)
  8173. return -EINVAL;
  8174. return 0;
  8175. }
  8176. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8177. ethtool_op_set_tx_ipv6_csum(dev, data);
  8178. else
  8179. ethtool_op_set_tx_csum(dev, data);
  8180. return 0;
  8181. }
  8182. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8183. {
  8184. switch (sset) {
  8185. case ETH_SS_TEST:
  8186. return TG3_NUM_TEST;
  8187. case ETH_SS_STATS:
  8188. return TG3_NUM_STATS;
  8189. default:
  8190. return -EOPNOTSUPP;
  8191. }
  8192. }
  8193. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8194. {
  8195. switch (stringset) {
  8196. case ETH_SS_STATS:
  8197. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8198. break;
  8199. case ETH_SS_TEST:
  8200. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8201. break;
  8202. default:
  8203. WARN_ON(1); /* we need a WARN() */
  8204. break;
  8205. }
  8206. }
  8207. static int tg3_phys_id(struct net_device *dev, u32 data)
  8208. {
  8209. struct tg3 *tp = netdev_priv(dev);
  8210. int i;
  8211. if (!netif_running(tp->dev))
  8212. return -EAGAIN;
  8213. if (data == 0)
  8214. data = UINT_MAX / 2;
  8215. for (i = 0; i < (data * 2); i++) {
  8216. if ((i % 2) == 0)
  8217. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8218. LED_CTRL_1000MBPS_ON |
  8219. LED_CTRL_100MBPS_ON |
  8220. LED_CTRL_10MBPS_ON |
  8221. LED_CTRL_TRAFFIC_OVERRIDE |
  8222. LED_CTRL_TRAFFIC_BLINK |
  8223. LED_CTRL_TRAFFIC_LED);
  8224. else
  8225. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8226. LED_CTRL_TRAFFIC_OVERRIDE);
  8227. if (msleep_interruptible(500))
  8228. break;
  8229. }
  8230. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8231. return 0;
  8232. }
  8233. static void tg3_get_ethtool_stats (struct net_device *dev,
  8234. struct ethtool_stats *estats, u64 *tmp_stats)
  8235. {
  8236. struct tg3 *tp = netdev_priv(dev);
  8237. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8238. }
  8239. #define NVRAM_TEST_SIZE 0x100
  8240. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8241. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8242. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8243. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8244. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8245. static int tg3_test_nvram(struct tg3 *tp)
  8246. {
  8247. u32 csum, magic;
  8248. __be32 *buf;
  8249. int i, j, k, err = 0, size;
  8250. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8251. return 0;
  8252. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8253. return -EIO;
  8254. if (magic == TG3_EEPROM_MAGIC)
  8255. size = NVRAM_TEST_SIZE;
  8256. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8257. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8258. TG3_EEPROM_SB_FORMAT_1) {
  8259. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8260. case TG3_EEPROM_SB_REVISION_0:
  8261. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8262. break;
  8263. case TG3_EEPROM_SB_REVISION_2:
  8264. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8265. break;
  8266. case TG3_EEPROM_SB_REVISION_3:
  8267. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8268. break;
  8269. default:
  8270. return 0;
  8271. }
  8272. } else
  8273. return 0;
  8274. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8275. size = NVRAM_SELFBOOT_HW_SIZE;
  8276. else
  8277. return -EIO;
  8278. buf = kmalloc(size, GFP_KERNEL);
  8279. if (buf == NULL)
  8280. return -ENOMEM;
  8281. err = -EIO;
  8282. for (i = 0, j = 0; i < size; i += 4, j++) {
  8283. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8284. if (err)
  8285. break;
  8286. }
  8287. if (i < size)
  8288. goto out;
  8289. /* Selfboot format */
  8290. magic = be32_to_cpu(buf[0]);
  8291. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8292. TG3_EEPROM_MAGIC_FW) {
  8293. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8294. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8295. TG3_EEPROM_SB_REVISION_2) {
  8296. /* For rev 2, the csum doesn't include the MBA. */
  8297. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8298. csum8 += buf8[i];
  8299. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8300. csum8 += buf8[i];
  8301. } else {
  8302. for (i = 0; i < size; i++)
  8303. csum8 += buf8[i];
  8304. }
  8305. if (csum8 == 0) {
  8306. err = 0;
  8307. goto out;
  8308. }
  8309. err = -EIO;
  8310. goto out;
  8311. }
  8312. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8313. TG3_EEPROM_MAGIC_HW) {
  8314. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8315. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8316. u8 *buf8 = (u8 *) buf;
  8317. /* Separate the parity bits and the data bytes. */
  8318. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8319. if ((i == 0) || (i == 8)) {
  8320. int l;
  8321. u8 msk;
  8322. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8323. parity[k++] = buf8[i] & msk;
  8324. i++;
  8325. }
  8326. else if (i == 16) {
  8327. int l;
  8328. u8 msk;
  8329. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8330. parity[k++] = buf8[i] & msk;
  8331. i++;
  8332. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8333. parity[k++] = buf8[i] & msk;
  8334. i++;
  8335. }
  8336. data[j++] = buf8[i];
  8337. }
  8338. err = -EIO;
  8339. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8340. u8 hw8 = hweight8(data[i]);
  8341. if ((hw8 & 0x1) && parity[i])
  8342. goto out;
  8343. else if (!(hw8 & 0x1) && !parity[i])
  8344. goto out;
  8345. }
  8346. err = 0;
  8347. goto out;
  8348. }
  8349. /* Bootstrap checksum at offset 0x10 */
  8350. csum = calc_crc((unsigned char *) buf, 0x10);
  8351. if (csum != be32_to_cpu(buf[0x10/4]))
  8352. goto out;
  8353. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8354. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8355. if (csum != be32_to_cpu(buf[0xfc/4]))
  8356. goto out;
  8357. err = 0;
  8358. out:
  8359. kfree(buf);
  8360. return err;
  8361. }
  8362. #define TG3_SERDES_TIMEOUT_SEC 2
  8363. #define TG3_COPPER_TIMEOUT_SEC 6
  8364. static int tg3_test_link(struct tg3 *tp)
  8365. {
  8366. int i, max;
  8367. if (!netif_running(tp->dev))
  8368. return -ENODEV;
  8369. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8370. max = TG3_SERDES_TIMEOUT_SEC;
  8371. else
  8372. max = TG3_COPPER_TIMEOUT_SEC;
  8373. for (i = 0; i < max; i++) {
  8374. if (netif_carrier_ok(tp->dev))
  8375. return 0;
  8376. if (msleep_interruptible(1000))
  8377. break;
  8378. }
  8379. return -EIO;
  8380. }
  8381. /* Only test the commonly used registers */
  8382. static int tg3_test_registers(struct tg3 *tp)
  8383. {
  8384. int i, is_5705, is_5750;
  8385. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8386. static struct {
  8387. u16 offset;
  8388. u16 flags;
  8389. #define TG3_FL_5705 0x1
  8390. #define TG3_FL_NOT_5705 0x2
  8391. #define TG3_FL_NOT_5788 0x4
  8392. #define TG3_FL_NOT_5750 0x8
  8393. u32 read_mask;
  8394. u32 write_mask;
  8395. } reg_tbl[] = {
  8396. /* MAC Control Registers */
  8397. { MAC_MODE, TG3_FL_NOT_5705,
  8398. 0x00000000, 0x00ef6f8c },
  8399. { MAC_MODE, TG3_FL_5705,
  8400. 0x00000000, 0x01ef6b8c },
  8401. { MAC_STATUS, TG3_FL_NOT_5705,
  8402. 0x03800107, 0x00000000 },
  8403. { MAC_STATUS, TG3_FL_5705,
  8404. 0x03800100, 0x00000000 },
  8405. { MAC_ADDR_0_HIGH, 0x0000,
  8406. 0x00000000, 0x0000ffff },
  8407. { MAC_ADDR_0_LOW, 0x0000,
  8408. 0x00000000, 0xffffffff },
  8409. { MAC_RX_MTU_SIZE, 0x0000,
  8410. 0x00000000, 0x0000ffff },
  8411. { MAC_TX_MODE, 0x0000,
  8412. 0x00000000, 0x00000070 },
  8413. { MAC_TX_LENGTHS, 0x0000,
  8414. 0x00000000, 0x00003fff },
  8415. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8416. 0x00000000, 0x000007fc },
  8417. { MAC_RX_MODE, TG3_FL_5705,
  8418. 0x00000000, 0x000007dc },
  8419. { MAC_HASH_REG_0, 0x0000,
  8420. 0x00000000, 0xffffffff },
  8421. { MAC_HASH_REG_1, 0x0000,
  8422. 0x00000000, 0xffffffff },
  8423. { MAC_HASH_REG_2, 0x0000,
  8424. 0x00000000, 0xffffffff },
  8425. { MAC_HASH_REG_3, 0x0000,
  8426. 0x00000000, 0xffffffff },
  8427. /* Receive Data and Receive BD Initiator Control Registers. */
  8428. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8429. 0x00000000, 0xffffffff },
  8430. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8431. 0x00000000, 0xffffffff },
  8432. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8433. 0x00000000, 0x00000003 },
  8434. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8435. 0x00000000, 0xffffffff },
  8436. { RCVDBDI_STD_BD+0, 0x0000,
  8437. 0x00000000, 0xffffffff },
  8438. { RCVDBDI_STD_BD+4, 0x0000,
  8439. 0x00000000, 0xffffffff },
  8440. { RCVDBDI_STD_BD+8, 0x0000,
  8441. 0x00000000, 0xffff0002 },
  8442. { RCVDBDI_STD_BD+0xc, 0x0000,
  8443. 0x00000000, 0xffffffff },
  8444. /* Receive BD Initiator Control Registers. */
  8445. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8446. 0x00000000, 0xffffffff },
  8447. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8448. 0x00000000, 0x000003ff },
  8449. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8450. 0x00000000, 0xffffffff },
  8451. /* Host Coalescing Control Registers. */
  8452. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8453. 0x00000000, 0x00000004 },
  8454. { HOSTCC_MODE, TG3_FL_5705,
  8455. 0x00000000, 0x000000f6 },
  8456. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8457. 0x00000000, 0xffffffff },
  8458. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8459. 0x00000000, 0x000003ff },
  8460. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8461. 0x00000000, 0xffffffff },
  8462. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8463. 0x00000000, 0x000003ff },
  8464. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8465. 0x00000000, 0xffffffff },
  8466. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8467. 0x00000000, 0x000000ff },
  8468. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8469. 0x00000000, 0xffffffff },
  8470. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8471. 0x00000000, 0x000000ff },
  8472. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8473. 0x00000000, 0xffffffff },
  8474. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8475. 0x00000000, 0xffffffff },
  8476. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8477. 0x00000000, 0xffffffff },
  8478. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8479. 0x00000000, 0x000000ff },
  8480. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8481. 0x00000000, 0xffffffff },
  8482. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8483. 0x00000000, 0x000000ff },
  8484. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8485. 0x00000000, 0xffffffff },
  8486. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8487. 0x00000000, 0xffffffff },
  8488. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8489. 0x00000000, 0xffffffff },
  8490. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8491. 0x00000000, 0xffffffff },
  8492. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8493. 0x00000000, 0xffffffff },
  8494. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8495. 0xffffffff, 0x00000000 },
  8496. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8497. 0xffffffff, 0x00000000 },
  8498. /* Buffer Manager Control Registers. */
  8499. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8500. 0x00000000, 0x007fff80 },
  8501. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8502. 0x00000000, 0x007fffff },
  8503. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8504. 0x00000000, 0x0000003f },
  8505. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8506. 0x00000000, 0x000001ff },
  8507. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8508. 0x00000000, 0x000001ff },
  8509. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8510. 0xffffffff, 0x00000000 },
  8511. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8512. 0xffffffff, 0x00000000 },
  8513. /* Mailbox Registers */
  8514. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8515. 0x00000000, 0x000001ff },
  8516. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8517. 0x00000000, 0x000001ff },
  8518. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8519. 0x00000000, 0x000007ff },
  8520. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8521. 0x00000000, 0x000001ff },
  8522. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8523. };
  8524. is_5705 = is_5750 = 0;
  8525. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8526. is_5705 = 1;
  8527. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8528. is_5750 = 1;
  8529. }
  8530. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8531. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8532. continue;
  8533. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8534. continue;
  8535. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8536. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8537. continue;
  8538. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8539. continue;
  8540. offset = (u32) reg_tbl[i].offset;
  8541. read_mask = reg_tbl[i].read_mask;
  8542. write_mask = reg_tbl[i].write_mask;
  8543. /* Save the original register content */
  8544. save_val = tr32(offset);
  8545. /* Determine the read-only value. */
  8546. read_val = save_val & read_mask;
  8547. /* Write zero to the register, then make sure the read-only bits
  8548. * are not changed and the read/write bits are all zeros.
  8549. */
  8550. tw32(offset, 0);
  8551. val = tr32(offset);
  8552. /* Test the read-only and read/write bits. */
  8553. if (((val & read_mask) != read_val) || (val & write_mask))
  8554. goto out;
  8555. /* Write ones to all the bits defined by RdMask and WrMask, then
  8556. * make sure the read-only bits are not changed and the
  8557. * read/write bits are all ones.
  8558. */
  8559. tw32(offset, read_mask | write_mask);
  8560. val = tr32(offset);
  8561. /* Test the read-only bits. */
  8562. if ((val & read_mask) != read_val)
  8563. goto out;
  8564. /* Test the read/write bits. */
  8565. if ((val & write_mask) != write_mask)
  8566. goto out;
  8567. tw32(offset, save_val);
  8568. }
  8569. return 0;
  8570. out:
  8571. if (netif_msg_hw(tp))
  8572. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8573. offset);
  8574. tw32(offset, save_val);
  8575. return -EIO;
  8576. }
  8577. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8578. {
  8579. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8580. int i;
  8581. u32 j;
  8582. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8583. for (j = 0; j < len; j += 4) {
  8584. u32 val;
  8585. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8586. tg3_read_mem(tp, offset + j, &val);
  8587. if (val != test_pattern[i])
  8588. return -EIO;
  8589. }
  8590. }
  8591. return 0;
  8592. }
  8593. static int tg3_test_memory(struct tg3 *tp)
  8594. {
  8595. static struct mem_entry {
  8596. u32 offset;
  8597. u32 len;
  8598. } mem_tbl_570x[] = {
  8599. { 0x00000000, 0x00b50},
  8600. { 0x00002000, 0x1c000},
  8601. { 0xffffffff, 0x00000}
  8602. }, mem_tbl_5705[] = {
  8603. { 0x00000100, 0x0000c},
  8604. { 0x00000200, 0x00008},
  8605. { 0x00004000, 0x00800},
  8606. { 0x00006000, 0x01000},
  8607. { 0x00008000, 0x02000},
  8608. { 0x00010000, 0x0e000},
  8609. { 0xffffffff, 0x00000}
  8610. }, mem_tbl_5755[] = {
  8611. { 0x00000200, 0x00008},
  8612. { 0x00004000, 0x00800},
  8613. { 0x00006000, 0x00800},
  8614. { 0x00008000, 0x02000},
  8615. { 0x00010000, 0x0c000},
  8616. { 0xffffffff, 0x00000}
  8617. }, mem_tbl_5906[] = {
  8618. { 0x00000200, 0x00008},
  8619. { 0x00004000, 0x00400},
  8620. { 0x00006000, 0x00400},
  8621. { 0x00008000, 0x01000},
  8622. { 0x00010000, 0x01000},
  8623. { 0xffffffff, 0x00000}
  8624. };
  8625. struct mem_entry *mem_tbl;
  8626. int err = 0;
  8627. int i;
  8628. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8629. mem_tbl = mem_tbl_5755;
  8630. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8631. mem_tbl = mem_tbl_5906;
  8632. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8633. mem_tbl = mem_tbl_5705;
  8634. else
  8635. mem_tbl = mem_tbl_570x;
  8636. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8637. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8638. mem_tbl[i].len)) != 0)
  8639. break;
  8640. }
  8641. return err;
  8642. }
  8643. #define TG3_MAC_LOOPBACK 0
  8644. #define TG3_PHY_LOOPBACK 1
  8645. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8646. {
  8647. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8648. u32 desc_idx, coal_now;
  8649. struct sk_buff *skb, *rx_skb;
  8650. u8 *tx_data;
  8651. dma_addr_t map;
  8652. int num_pkts, tx_len, rx_len, i, err;
  8653. struct tg3_rx_buffer_desc *desc;
  8654. struct tg3_napi *tnapi, *rnapi;
  8655. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8656. if (tp->irq_cnt > 1) {
  8657. tnapi = &tp->napi[1];
  8658. rnapi = &tp->napi[1];
  8659. } else {
  8660. tnapi = &tp->napi[0];
  8661. rnapi = &tp->napi[0];
  8662. }
  8663. coal_now = tnapi->coal_now | rnapi->coal_now;
  8664. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8665. /* HW errata - mac loopback fails in some cases on 5780.
  8666. * Normal traffic and PHY loopback are not affected by
  8667. * errata.
  8668. */
  8669. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8670. return 0;
  8671. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8672. MAC_MODE_PORT_INT_LPBACK;
  8673. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8674. mac_mode |= MAC_MODE_LINK_POLARITY;
  8675. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8676. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8677. else
  8678. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8679. tw32(MAC_MODE, mac_mode);
  8680. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8681. u32 val;
  8682. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8683. tg3_phy_fet_toggle_apd(tp, false);
  8684. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8685. } else
  8686. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8687. tg3_phy_toggle_automdix(tp, 0);
  8688. tg3_writephy(tp, MII_BMCR, val);
  8689. udelay(40);
  8690. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8691. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8692. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8693. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8694. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8695. } else
  8696. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8697. /* reset to prevent losing 1st rx packet intermittently */
  8698. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8699. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8700. udelay(10);
  8701. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8702. }
  8703. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8704. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8705. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8706. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8707. mac_mode |= MAC_MODE_LINK_POLARITY;
  8708. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8709. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8710. }
  8711. tw32(MAC_MODE, mac_mode);
  8712. }
  8713. else
  8714. return -EINVAL;
  8715. err = -EIO;
  8716. tx_len = 1514;
  8717. skb = netdev_alloc_skb(tp->dev, tx_len);
  8718. if (!skb)
  8719. return -ENOMEM;
  8720. tx_data = skb_put(skb, tx_len);
  8721. memcpy(tx_data, tp->dev->dev_addr, 6);
  8722. memset(tx_data + 6, 0x0, 8);
  8723. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8724. for (i = 14; i < tx_len; i++)
  8725. tx_data[i] = (u8) (i & 0xff);
  8726. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  8727. dev_kfree_skb(skb);
  8728. return -EIO;
  8729. }
  8730. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8731. rnapi->coal_now);
  8732. udelay(10);
  8733. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8734. num_pkts = 0;
  8735. tg3_set_txd(tnapi, tnapi->tx_prod,
  8736. skb_shinfo(skb)->dma_head, tx_len, 0, 1);
  8737. tnapi->tx_prod++;
  8738. num_pkts++;
  8739. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8740. tr32_mailbox(tnapi->prodmbox);
  8741. udelay(10);
  8742. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  8743. for (i = 0; i < 35; i++) {
  8744. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8745. coal_now);
  8746. udelay(10);
  8747. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8748. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8749. if ((tx_idx == tnapi->tx_prod) &&
  8750. (rx_idx == (rx_start_idx + num_pkts)))
  8751. break;
  8752. }
  8753. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  8754. dev_kfree_skb(skb);
  8755. if (tx_idx != tnapi->tx_prod)
  8756. goto out;
  8757. if (rx_idx != rx_start_idx + num_pkts)
  8758. goto out;
  8759. desc = &rnapi->rx_rcb[rx_start_idx];
  8760. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8761. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8762. if (opaque_key != RXD_OPAQUE_RING_STD)
  8763. goto out;
  8764. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8765. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8766. goto out;
  8767. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8768. if (rx_len != tx_len)
  8769. goto out;
  8770. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8771. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8772. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8773. for (i = 14; i < tx_len; i++) {
  8774. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8775. goto out;
  8776. }
  8777. err = 0;
  8778. /* tg3_free_rings will unmap and free the rx_skb */
  8779. out:
  8780. return err;
  8781. }
  8782. #define TG3_MAC_LOOPBACK_FAILED 1
  8783. #define TG3_PHY_LOOPBACK_FAILED 2
  8784. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8785. TG3_PHY_LOOPBACK_FAILED)
  8786. static int tg3_test_loopback(struct tg3 *tp)
  8787. {
  8788. int err = 0;
  8789. u32 cpmuctrl = 0;
  8790. if (!netif_running(tp->dev))
  8791. return TG3_LOOPBACK_FAILED;
  8792. err = tg3_reset_hw(tp, 1);
  8793. if (err)
  8794. return TG3_LOOPBACK_FAILED;
  8795. /* Turn off gphy autopowerdown. */
  8796. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8797. tg3_phy_toggle_apd(tp, false);
  8798. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8799. int i;
  8800. u32 status;
  8801. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8802. /* Wait for up to 40 microseconds to acquire lock. */
  8803. for (i = 0; i < 4; i++) {
  8804. status = tr32(TG3_CPMU_MUTEX_GNT);
  8805. if (status == CPMU_MUTEX_GNT_DRIVER)
  8806. break;
  8807. udelay(10);
  8808. }
  8809. if (status != CPMU_MUTEX_GNT_DRIVER)
  8810. return TG3_LOOPBACK_FAILED;
  8811. /* Turn off link-based power management. */
  8812. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8813. tw32(TG3_CPMU_CTRL,
  8814. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8815. CPMU_CTRL_LINK_AWARE_MODE));
  8816. }
  8817. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8818. err |= TG3_MAC_LOOPBACK_FAILED;
  8819. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8820. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8821. /* Release the mutex */
  8822. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8823. }
  8824. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8825. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8826. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8827. err |= TG3_PHY_LOOPBACK_FAILED;
  8828. }
  8829. /* Re-enable gphy autopowerdown. */
  8830. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8831. tg3_phy_toggle_apd(tp, true);
  8832. return err;
  8833. }
  8834. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8835. u64 *data)
  8836. {
  8837. struct tg3 *tp = netdev_priv(dev);
  8838. if (tp->link_config.phy_is_low_power)
  8839. tg3_set_power_state(tp, PCI_D0);
  8840. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8841. if (tg3_test_nvram(tp) != 0) {
  8842. etest->flags |= ETH_TEST_FL_FAILED;
  8843. data[0] = 1;
  8844. }
  8845. if (tg3_test_link(tp) != 0) {
  8846. etest->flags |= ETH_TEST_FL_FAILED;
  8847. data[1] = 1;
  8848. }
  8849. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8850. int err, err2 = 0, irq_sync = 0;
  8851. if (netif_running(dev)) {
  8852. tg3_phy_stop(tp);
  8853. tg3_netif_stop(tp);
  8854. irq_sync = 1;
  8855. }
  8856. tg3_full_lock(tp, irq_sync);
  8857. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8858. err = tg3_nvram_lock(tp);
  8859. tg3_halt_cpu(tp, RX_CPU_BASE);
  8860. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8861. tg3_halt_cpu(tp, TX_CPU_BASE);
  8862. if (!err)
  8863. tg3_nvram_unlock(tp);
  8864. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8865. tg3_phy_reset(tp);
  8866. if (tg3_test_registers(tp) != 0) {
  8867. etest->flags |= ETH_TEST_FL_FAILED;
  8868. data[2] = 1;
  8869. }
  8870. if (tg3_test_memory(tp) != 0) {
  8871. etest->flags |= ETH_TEST_FL_FAILED;
  8872. data[3] = 1;
  8873. }
  8874. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8875. etest->flags |= ETH_TEST_FL_FAILED;
  8876. tg3_full_unlock(tp);
  8877. if (tg3_test_interrupt(tp) != 0) {
  8878. etest->flags |= ETH_TEST_FL_FAILED;
  8879. data[5] = 1;
  8880. }
  8881. tg3_full_lock(tp, 0);
  8882. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8883. if (netif_running(dev)) {
  8884. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8885. err2 = tg3_restart_hw(tp, 1);
  8886. if (!err2)
  8887. tg3_netif_start(tp);
  8888. }
  8889. tg3_full_unlock(tp);
  8890. if (irq_sync && !err2)
  8891. tg3_phy_start(tp);
  8892. }
  8893. if (tp->link_config.phy_is_low_power)
  8894. tg3_set_power_state(tp, PCI_D3hot);
  8895. }
  8896. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8897. {
  8898. struct mii_ioctl_data *data = if_mii(ifr);
  8899. struct tg3 *tp = netdev_priv(dev);
  8900. int err;
  8901. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8902. struct phy_device *phydev;
  8903. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8904. return -EAGAIN;
  8905. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8906. return phy_mii_ioctl(phydev, data, cmd);
  8907. }
  8908. switch(cmd) {
  8909. case SIOCGMIIPHY:
  8910. data->phy_id = tp->phy_addr;
  8911. /* fallthru */
  8912. case SIOCGMIIREG: {
  8913. u32 mii_regval;
  8914. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8915. break; /* We have no PHY */
  8916. if (tp->link_config.phy_is_low_power)
  8917. return -EAGAIN;
  8918. spin_lock_bh(&tp->lock);
  8919. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8920. spin_unlock_bh(&tp->lock);
  8921. data->val_out = mii_regval;
  8922. return err;
  8923. }
  8924. case SIOCSMIIREG:
  8925. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8926. break; /* We have no PHY */
  8927. if (tp->link_config.phy_is_low_power)
  8928. return -EAGAIN;
  8929. spin_lock_bh(&tp->lock);
  8930. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8931. spin_unlock_bh(&tp->lock);
  8932. return err;
  8933. default:
  8934. /* do nothing */
  8935. break;
  8936. }
  8937. return -EOPNOTSUPP;
  8938. }
  8939. #if TG3_VLAN_TAG_USED
  8940. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8941. {
  8942. struct tg3 *tp = netdev_priv(dev);
  8943. if (!netif_running(dev)) {
  8944. tp->vlgrp = grp;
  8945. return;
  8946. }
  8947. tg3_netif_stop(tp);
  8948. tg3_full_lock(tp, 0);
  8949. tp->vlgrp = grp;
  8950. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8951. __tg3_set_rx_mode(dev);
  8952. tg3_netif_start(tp);
  8953. tg3_full_unlock(tp);
  8954. }
  8955. #endif
  8956. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8957. {
  8958. struct tg3 *tp = netdev_priv(dev);
  8959. memcpy(ec, &tp->coal, sizeof(*ec));
  8960. return 0;
  8961. }
  8962. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8963. {
  8964. struct tg3 *tp = netdev_priv(dev);
  8965. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8966. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8967. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8968. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8969. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8970. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8971. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8972. }
  8973. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8974. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8975. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8976. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8977. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8978. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8979. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8980. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8981. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8982. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8983. return -EINVAL;
  8984. /* No rx interrupts will be generated if both are zero */
  8985. if ((ec->rx_coalesce_usecs == 0) &&
  8986. (ec->rx_max_coalesced_frames == 0))
  8987. return -EINVAL;
  8988. /* No tx interrupts will be generated if both are zero */
  8989. if ((ec->tx_coalesce_usecs == 0) &&
  8990. (ec->tx_max_coalesced_frames == 0))
  8991. return -EINVAL;
  8992. /* Only copy relevant parameters, ignore all others. */
  8993. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8994. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8995. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8996. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8997. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8998. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8999. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9000. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9001. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9002. if (netif_running(dev)) {
  9003. tg3_full_lock(tp, 0);
  9004. __tg3_set_coalesce(tp, &tp->coal);
  9005. tg3_full_unlock(tp);
  9006. }
  9007. return 0;
  9008. }
  9009. static const struct ethtool_ops tg3_ethtool_ops = {
  9010. .get_settings = tg3_get_settings,
  9011. .set_settings = tg3_set_settings,
  9012. .get_drvinfo = tg3_get_drvinfo,
  9013. .get_regs_len = tg3_get_regs_len,
  9014. .get_regs = tg3_get_regs,
  9015. .get_wol = tg3_get_wol,
  9016. .set_wol = tg3_set_wol,
  9017. .get_msglevel = tg3_get_msglevel,
  9018. .set_msglevel = tg3_set_msglevel,
  9019. .nway_reset = tg3_nway_reset,
  9020. .get_link = ethtool_op_get_link,
  9021. .get_eeprom_len = tg3_get_eeprom_len,
  9022. .get_eeprom = tg3_get_eeprom,
  9023. .set_eeprom = tg3_set_eeprom,
  9024. .get_ringparam = tg3_get_ringparam,
  9025. .set_ringparam = tg3_set_ringparam,
  9026. .get_pauseparam = tg3_get_pauseparam,
  9027. .set_pauseparam = tg3_set_pauseparam,
  9028. .get_rx_csum = tg3_get_rx_csum,
  9029. .set_rx_csum = tg3_set_rx_csum,
  9030. .set_tx_csum = tg3_set_tx_csum,
  9031. .set_sg = ethtool_op_set_sg,
  9032. .set_tso = tg3_set_tso,
  9033. .self_test = tg3_self_test,
  9034. .get_strings = tg3_get_strings,
  9035. .phys_id = tg3_phys_id,
  9036. .get_ethtool_stats = tg3_get_ethtool_stats,
  9037. .get_coalesce = tg3_get_coalesce,
  9038. .set_coalesce = tg3_set_coalesce,
  9039. .get_sset_count = tg3_get_sset_count,
  9040. };
  9041. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9042. {
  9043. u32 cursize, val, magic;
  9044. tp->nvram_size = EEPROM_CHIP_SIZE;
  9045. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9046. return;
  9047. if ((magic != TG3_EEPROM_MAGIC) &&
  9048. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9049. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9050. return;
  9051. /*
  9052. * Size the chip by reading offsets at increasing powers of two.
  9053. * When we encounter our validation signature, we know the addressing
  9054. * has wrapped around, and thus have our chip size.
  9055. */
  9056. cursize = 0x10;
  9057. while (cursize < tp->nvram_size) {
  9058. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9059. return;
  9060. if (val == magic)
  9061. break;
  9062. cursize <<= 1;
  9063. }
  9064. tp->nvram_size = cursize;
  9065. }
  9066. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9067. {
  9068. u32 val;
  9069. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9070. tg3_nvram_read(tp, 0, &val) != 0)
  9071. return;
  9072. /* Selfboot format */
  9073. if (val != TG3_EEPROM_MAGIC) {
  9074. tg3_get_eeprom_size(tp);
  9075. return;
  9076. }
  9077. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9078. if (val != 0) {
  9079. /* This is confusing. We want to operate on the
  9080. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9081. * call will read from NVRAM and byteswap the data
  9082. * according to the byteswapping settings for all
  9083. * other register accesses. This ensures the data we
  9084. * want will always reside in the lower 16-bits.
  9085. * However, the data in NVRAM is in LE format, which
  9086. * means the data from the NVRAM read will always be
  9087. * opposite the endianness of the CPU. The 16-bit
  9088. * byteswap then brings the data to CPU endianness.
  9089. */
  9090. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9091. return;
  9092. }
  9093. }
  9094. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9095. }
  9096. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9097. {
  9098. u32 nvcfg1;
  9099. nvcfg1 = tr32(NVRAM_CFG1);
  9100. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9101. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9102. } else {
  9103. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9104. tw32(NVRAM_CFG1, nvcfg1);
  9105. }
  9106. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9107. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9108. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9109. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9110. tp->nvram_jedecnum = JEDEC_ATMEL;
  9111. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9112. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9113. break;
  9114. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9115. tp->nvram_jedecnum = JEDEC_ATMEL;
  9116. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9117. break;
  9118. case FLASH_VENDOR_ATMEL_EEPROM:
  9119. tp->nvram_jedecnum = JEDEC_ATMEL;
  9120. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9121. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9122. break;
  9123. case FLASH_VENDOR_ST:
  9124. tp->nvram_jedecnum = JEDEC_ST;
  9125. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9126. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9127. break;
  9128. case FLASH_VENDOR_SAIFUN:
  9129. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9130. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9131. break;
  9132. case FLASH_VENDOR_SST_SMALL:
  9133. case FLASH_VENDOR_SST_LARGE:
  9134. tp->nvram_jedecnum = JEDEC_SST;
  9135. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9136. break;
  9137. }
  9138. } else {
  9139. tp->nvram_jedecnum = JEDEC_ATMEL;
  9140. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9141. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9142. }
  9143. }
  9144. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9145. {
  9146. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9147. case FLASH_5752PAGE_SIZE_256:
  9148. tp->nvram_pagesize = 256;
  9149. break;
  9150. case FLASH_5752PAGE_SIZE_512:
  9151. tp->nvram_pagesize = 512;
  9152. break;
  9153. case FLASH_5752PAGE_SIZE_1K:
  9154. tp->nvram_pagesize = 1024;
  9155. break;
  9156. case FLASH_5752PAGE_SIZE_2K:
  9157. tp->nvram_pagesize = 2048;
  9158. break;
  9159. case FLASH_5752PAGE_SIZE_4K:
  9160. tp->nvram_pagesize = 4096;
  9161. break;
  9162. case FLASH_5752PAGE_SIZE_264:
  9163. tp->nvram_pagesize = 264;
  9164. break;
  9165. case FLASH_5752PAGE_SIZE_528:
  9166. tp->nvram_pagesize = 528;
  9167. break;
  9168. }
  9169. }
  9170. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9171. {
  9172. u32 nvcfg1;
  9173. nvcfg1 = tr32(NVRAM_CFG1);
  9174. /* NVRAM protection for TPM */
  9175. if (nvcfg1 & (1 << 27))
  9176. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9177. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9178. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9179. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9180. tp->nvram_jedecnum = JEDEC_ATMEL;
  9181. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9182. break;
  9183. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9184. tp->nvram_jedecnum = JEDEC_ATMEL;
  9185. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9186. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9187. break;
  9188. case FLASH_5752VENDOR_ST_M45PE10:
  9189. case FLASH_5752VENDOR_ST_M45PE20:
  9190. case FLASH_5752VENDOR_ST_M45PE40:
  9191. tp->nvram_jedecnum = JEDEC_ST;
  9192. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9193. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9194. break;
  9195. }
  9196. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9197. tg3_nvram_get_pagesize(tp, nvcfg1);
  9198. } else {
  9199. /* For eeprom, set pagesize to maximum eeprom size */
  9200. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9201. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9202. tw32(NVRAM_CFG1, nvcfg1);
  9203. }
  9204. }
  9205. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9206. {
  9207. u32 nvcfg1, protect = 0;
  9208. nvcfg1 = tr32(NVRAM_CFG1);
  9209. /* NVRAM protection for TPM */
  9210. if (nvcfg1 & (1 << 27)) {
  9211. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9212. protect = 1;
  9213. }
  9214. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9215. switch (nvcfg1) {
  9216. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9217. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9218. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9219. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9220. tp->nvram_jedecnum = JEDEC_ATMEL;
  9221. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9222. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9223. tp->nvram_pagesize = 264;
  9224. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9225. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9226. tp->nvram_size = (protect ? 0x3e200 :
  9227. TG3_NVRAM_SIZE_512KB);
  9228. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9229. tp->nvram_size = (protect ? 0x1f200 :
  9230. TG3_NVRAM_SIZE_256KB);
  9231. else
  9232. tp->nvram_size = (protect ? 0x1f200 :
  9233. TG3_NVRAM_SIZE_128KB);
  9234. break;
  9235. case FLASH_5752VENDOR_ST_M45PE10:
  9236. case FLASH_5752VENDOR_ST_M45PE20:
  9237. case FLASH_5752VENDOR_ST_M45PE40:
  9238. tp->nvram_jedecnum = JEDEC_ST;
  9239. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9240. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9241. tp->nvram_pagesize = 256;
  9242. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9243. tp->nvram_size = (protect ?
  9244. TG3_NVRAM_SIZE_64KB :
  9245. TG3_NVRAM_SIZE_128KB);
  9246. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9247. tp->nvram_size = (protect ?
  9248. TG3_NVRAM_SIZE_64KB :
  9249. TG3_NVRAM_SIZE_256KB);
  9250. else
  9251. tp->nvram_size = (protect ?
  9252. TG3_NVRAM_SIZE_128KB :
  9253. TG3_NVRAM_SIZE_512KB);
  9254. break;
  9255. }
  9256. }
  9257. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9258. {
  9259. u32 nvcfg1;
  9260. nvcfg1 = tr32(NVRAM_CFG1);
  9261. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9262. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9263. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9264. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9265. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9266. tp->nvram_jedecnum = JEDEC_ATMEL;
  9267. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9268. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9269. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9270. tw32(NVRAM_CFG1, nvcfg1);
  9271. break;
  9272. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9273. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9274. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9275. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9276. tp->nvram_jedecnum = JEDEC_ATMEL;
  9277. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9278. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9279. tp->nvram_pagesize = 264;
  9280. break;
  9281. case FLASH_5752VENDOR_ST_M45PE10:
  9282. case FLASH_5752VENDOR_ST_M45PE20:
  9283. case FLASH_5752VENDOR_ST_M45PE40:
  9284. tp->nvram_jedecnum = JEDEC_ST;
  9285. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9286. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9287. tp->nvram_pagesize = 256;
  9288. break;
  9289. }
  9290. }
  9291. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9292. {
  9293. u32 nvcfg1, protect = 0;
  9294. nvcfg1 = tr32(NVRAM_CFG1);
  9295. /* NVRAM protection for TPM */
  9296. if (nvcfg1 & (1 << 27)) {
  9297. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9298. protect = 1;
  9299. }
  9300. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9301. switch (nvcfg1) {
  9302. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9303. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9304. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9305. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9306. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9307. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9308. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9309. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9310. tp->nvram_jedecnum = JEDEC_ATMEL;
  9311. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9312. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9313. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9314. tp->nvram_pagesize = 256;
  9315. break;
  9316. case FLASH_5761VENDOR_ST_A_M45PE20:
  9317. case FLASH_5761VENDOR_ST_A_M45PE40:
  9318. case FLASH_5761VENDOR_ST_A_M45PE80:
  9319. case FLASH_5761VENDOR_ST_A_M45PE16:
  9320. case FLASH_5761VENDOR_ST_M_M45PE20:
  9321. case FLASH_5761VENDOR_ST_M_M45PE40:
  9322. case FLASH_5761VENDOR_ST_M_M45PE80:
  9323. case FLASH_5761VENDOR_ST_M_M45PE16:
  9324. tp->nvram_jedecnum = JEDEC_ST;
  9325. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9326. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9327. tp->nvram_pagesize = 256;
  9328. break;
  9329. }
  9330. if (protect) {
  9331. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9332. } else {
  9333. switch (nvcfg1) {
  9334. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9335. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9336. case FLASH_5761VENDOR_ST_A_M45PE16:
  9337. case FLASH_5761VENDOR_ST_M_M45PE16:
  9338. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9339. break;
  9340. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9341. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9342. case FLASH_5761VENDOR_ST_A_M45PE80:
  9343. case FLASH_5761VENDOR_ST_M_M45PE80:
  9344. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9345. break;
  9346. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9347. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9348. case FLASH_5761VENDOR_ST_A_M45PE40:
  9349. case FLASH_5761VENDOR_ST_M_M45PE40:
  9350. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9351. break;
  9352. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9353. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9354. case FLASH_5761VENDOR_ST_A_M45PE20:
  9355. case FLASH_5761VENDOR_ST_M_M45PE20:
  9356. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9357. break;
  9358. }
  9359. }
  9360. }
  9361. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9362. {
  9363. tp->nvram_jedecnum = JEDEC_ATMEL;
  9364. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9365. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9366. }
  9367. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9368. {
  9369. u32 nvcfg1;
  9370. nvcfg1 = tr32(NVRAM_CFG1);
  9371. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9372. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9373. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9374. tp->nvram_jedecnum = JEDEC_ATMEL;
  9375. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9376. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9377. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9378. tw32(NVRAM_CFG1, nvcfg1);
  9379. return;
  9380. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9381. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9382. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9383. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9384. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9385. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9386. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9387. tp->nvram_jedecnum = JEDEC_ATMEL;
  9388. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9389. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9390. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9391. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9392. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9393. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9394. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9395. break;
  9396. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9397. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9398. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9399. break;
  9400. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9401. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9402. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9403. break;
  9404. }
  9405. break;
  9406. case FLASH_5752VENDOR_ST_M45PE10:
  9407. case FLASH_5752VENDOR_ST_M45PE20:
  9408. case FLASH_5752VENDOR_ST_M45PE40:
  9409. tp->nvram_jedecnum = JEDEC_ST;
  9410. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9411. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9412. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9413. case FLASH_5752VENDOR_ST_M45PE10:
  9414. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9415. break;
  9416. case FLASH_5752VENDOR_ST_M45PE20:
  9417. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9418. break;
  9419. case FLASH_5752VENDOR_ST_M45PE40:
  9420. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9421. break;
  9422. }
  9423. break;
  9424. default:
  9425. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9426. return;
  9427. }
  9428. tg3_nvram_get_pagesize(tp, nvcfg1);
  9429. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9430. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9431. }
  9432. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9433. {
  9434. u32 nvcfg1;
  9435. nvcfg1 = tr32(NVRAM_CFG1);
  9436. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9437. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9438. case FLASH_5717VENDOR_MICRO_EEPROM:
  9439. tp->nvram_jedecnum = JEDEC_ATMEL;
  9440. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9441. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9442. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9443. tw32(NVRAM_CFG1, nvcfg1);
  9444. return;
  9445. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9446. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9447. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9448. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9449. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9450. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9451. case FLASH_5717VENDOR_ATMEL_45USPT:
  9452. tp->nvram_jedecnum = JEDEC_ATMEL;
  9453. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9454. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9455. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9456. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9457. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9458. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9459. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9460. break;
  9461. default:
  9462. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9463. break;
  9464. }
  9465. break;
  9466. case FLASH_5717VENDOR_ST_M_M25PE10:
  9467. case FLASH_5717VENDOR_ST_A_M25PE10:
  9468. case FLASH_5717VENDOR_ST_M_M45PE10:
  9469. case FLASH_5717VENDOR_ST_A_M45PE10:
  9470. case FLASH_5717VENDOR_ST_M_M25PE20:
  9471. case FLASH_5717VENDOR_ST_A_M25PE20:
  9472. case FLASH_5717VENDOR_ST_M_M45PE20:
  9473. case FLASH_5717VENDOR_ST_A_M45PE20:
  9474. case FLASH_5717VENDOR_ST_25USPT:
  9475. case FLASH_5717VENDOR_ST_45USPT:
  9476. tp->nvram_jedecnum = JEDEC_ST;
  9477. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9478. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9479. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9480. case FLASH_5717VENDOR_ST_M_M25PE20:
  9481. case FLASH_5717VENDOR_ST_A_M25PE20:
  9482. case FLASH_5717VENDOR_ST_M_M45PE20:
  9483. case FLASH_5717VENDOR_ST_A_M45PE20:
  9484. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9485. break;
  9486. default:
  9487. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9488. break;
  9489. }
  9490. break;
  9491. default:
  9492. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9493. return;
  9494. }
  9495. tg3_nvram_get_pagesize(tp, nvcfg1);
  9496. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9497. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9498. }
  9499. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9500. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9501. {
  9502. tw32_f(GRC_EEPROM_ADDR,
  9503. (EEPROM_ADDR_FSM_RESET |
  9504. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9505. EEPROM_ADDR_CLKPERD_SHIFT)));
  9506. msleep(1);
  9507. /* Enable seeprom accesses. */
  9508. tw32_f(GRC_LOCAL_CTRL,
  9509. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9510. udelay(100);
  9511. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9512. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9513. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9514. if (tg3_nvram_lock(tp)) {
  9515. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9516. "tg3_nvram_init failed.\n", tp->dev->name);
  9517. return;
  9518. }
  9519. tg3_enable_nvram_access(tp);
  9520. tp->nvram_size = 0;
  9521. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9522. tg3_get_5752_nvram_info(tp);
  9523. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9524. tg3_get_5755_nvram_info(tp);
  9525. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9526. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9527. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9528. tg3_get_5787_nvram_info(tp);
  9529. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9530. tg3_get_5761_nvram_info(tp);
  9531. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9532. tg3_get_5906_nvram_info(tp);
  9533. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9534. tg3_get_57780_nvram_info(tp);
  9535. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  9536. tg3_get_5717_nvram_info(tp);
  9537. else
  9538. tg3_get_nvram_info(tp);
  9539. if (tp->nvram_size == 0)
  9540. tg3_get_nvram_size(tp);
  9541. tg3_disable_nvram_access(tp);
  9542. tg3_nvram_unlock(tp);
  9543. } else {
  9544. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9545. tg3_get_eeprom_size(tp);
  9546. }
  9547. }
  9548. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9549. u32 offset, u32 len, u8 *buf)
  9550. {
  9551. int i, j, rc = 0;
  9552. u32 val;
  9553. for (i = 0; i < len; i += 4) {
  9554. u32 addr;
  9555. __be32 data;
  9556. addr = offset + i;
  9557. memcpy(&data, buf + i, 4);
  9558. /*
  9559. * The SEEPROM interface expects the data to always be opposite
  9560. * the native endian format. We accomplish this by reversing
  9561. * all the operations that would have been performed on the
  9562. * data from a call to tg3_nvram_read_be32().
  9563. */
  9564. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9565. val = tr32(GRC_EEPROM_ADDR);
  9566. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9567. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9568. EEPROM_ADDR_READ);
  9569. tw32(GRC_EEPROM_ADDR, val |
  9570. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9571. (addr & EEPROM_ADDR_ADDR_MASK) |
  9572. EEPROM_ADDR_START |
  9573. EEPROM_ADDR_WRITE);
  9574. for (j = 0; j < 1000; j++) {
  9575. val = tr32(GRC_EEPROM_ADDR);
  9576. if (val & EEPROM_ADDR_COMPLETE)
  9577. break;
  9578. msleep(1);
  9579. }
  9580. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9581. rc = -EBUSY;
  9582. break;
  9583. }
  9584. }
  9585. return rc;
  9586. }
  9587. /* offset and length are dword aligned */
  9588. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9589. u8 *buf)
  9590. {
  9591. int ret = 0;
  9592. u32 pagesize = tp->nvram_pagesize;
  9593. u32 pagemask = pagesize - 1;
  9594. u32 nvram_cmd;
  9595. u8 *tmp;
  9596. tmp = kmalloc(pagesize, GFP_KERNEL);
  9597. if (tmp == NULL)
  9598. return -ENOMEM;
  9599. while (len) {
  9600. int j;
  9601. u32 phy_addr, page_off, size;
  9602. phy_addr = offset & ~pagemask;
  9603. for (j = 0; j < pagesize; j += 4) {
  9604. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9605. (__be32 *) (tmp + j));
  9606. if (ret)
  9607. break;
  9608. }
  9609. if (ret)
  9610. break;
  9611. page_off = offset & pagemask;
  9612. size = pagesize;
  9613. if (len < size)
  9614. size = len;
  9615. len -= size;
  9616. memcpy(tmp + page_off, buf, size);
  9617. offset = offset + (pagesize - page_off);
  9618. tg3_enable_nvram_access(tp);
  9619. /*
  9620. * Before we can erase the flash page, we need
  9621. * to issue a special "write enable" command.
  9622. */
  9623. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9624. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9625. break;
  9626. /* Erase the target page */
  9627. tw32(NVRAM_ADDR, phy_addr);
  9628. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9629. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9630. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9631. break;
  9632. /* Issue another write enable to start the write. */
  9633. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9634. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9635. break;
  9636. for (j = 0; j < pagesize; j += 4) {
  9637. __be32 data;
  9638. data = *((__be32 *) (tmp + j));
  9639. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9640. tw32(NVRAM_ADDR, phy_addr + j);
  9641. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9642. NVRAM_CMD_WR;
  9643. if (j == 0)
  9644. nvram_cmd |= NVRAM_CMD_FIRST;
  9645. else if (j == (pagesize - 4))
  9646. nvram_cmd |= NVRAM_CMD_LAST;
  9647. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9648. break;
  9649. }
  9650. if (ret)
  9651. break;
  9652. }
  9653. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9654. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9655. kfree(tmp);
  9656. return ret;
  9657. }
  9658. /* offset and length are dword aligned */
  9659. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9660. u8 *buf)
  9661. {
  9662. int i, ret = 0;
  9663. for (i = 0; i < len; i += 4, offset += 4) {
  9664. u32 page_off, phy_addr, nvram_cmd;
  9665. __be32 data;
  9666. memcpy(&data, buf + i, 4);
  9667. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9668. page_off = offset % tp->nvram_pagesize;
  9669. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9670. tw32(NVRAM_ADDR, phy_addr);
  9671. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9672. if ((page_off == 0) || (i == 0))
  9673. nvram_cmd |= NVRAM_CMD_FIRST;
  9674. if (page_off == (tp->nvram_pagesize - 4))
  9675. nvram_cmd |= NVRAM_CMD_LAST;
  9676. if (i == (len - 4))
  9677. nvram_cmd |= NVRAM_CMD_LAST;
  9678. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9679. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9680. (tp->nvram_jedecnum == JEDEC_ST) &&
  9681. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9682. if ((ret = tg3_nvram_exec_cmd(tp,
  9683. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9684. NVRAM_CMD_DONE)))
  9685. break;
  9686. }
  9687. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9688. /* We always do complete word writes to eeprom. */
  9689. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9690. }
  9691. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9692. break;
  9693. }
  9694. return ret;
  9695. }
  9696. /* offset and length are dword aligned */
  9697. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9698. {
  9699. int ret;
  9700. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9701. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9702. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9703. udelay(40);
  9704. }
  9705. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9706. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9707. }
  9708. else {
  9709. u32 grc_mode;
  9710. ret = tg3_nvram_lock(tp);
  9711. if (ret)
  9712. return ret;
  9713. tg3_enable_nvram_access(tp);
  9714. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9715. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  9716. tw32(NVRAM_WRITE1, 0x406);
  9717. grc_mode = tr32(GRC_MODE);
  9718. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9719. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9720. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9721. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9722. buf);
  9723. }
  9724. else {
  9725. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9726. buf);
  9727. }
  9728. grc_mode = tr32(GRC_MODE);
  9729. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9730. tg3_disable_nvram_access(tp);
  9731. tg3_nvram_unlock(tp);
  9732. }
  9733. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9734. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9735. udelay(40);
  9736. }
  9737. return ret;
  9738. }
  9739. struct subsys_tbl_ent {
  9740. u16 subsys_vendor, subsys_devid;
  9741. u32 phy_id;
  9742. };
  9743. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9744. /* Broadcom boards. */
  9745. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9746. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9747. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9748. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9749. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9750. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9751. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9752. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9753. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9754. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9755. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9756. /* 3com boards. */
  9757. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9758. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9759. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9760. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9761. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9762. /* DELL boards. */
  9763. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9764. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9765. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9766. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9767. /* Compaq boards. */
  9768. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9769. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9770. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9771. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9772. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9773. /* IBM boards. */
  9774. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9775. };
  9776. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9777. {
  9778. int i;
  9779. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9780. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9781. tp->pdev->subsystem_vendor) &&
  9782. (subsys_id_to_phy_id[i].subsys_devid ==
  9783. tp->pdev->subsystem_device))
  9784. return &subsys_id_to_phy_id[i];
  9785. }
  9786. return NULL;
  9787. }
  9788. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9789. {
  9790. u32 val;
  9791. u16 pmcsr;
  9792. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9793. * so need make sure we're in D0.
  9794. */
  9795. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9796. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9797. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9798. msleep(1);
  9799. /* Make sure register accesses (indirect or otherwise)
  9800. * will function correctly.
  9801. */
  9802. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9803. tp->misc_host_ctrl);
  9804. /* The memory arbiter has to be enabled in order for SRAM accesses
  9805. * to succeed. Normally on powerup the tg3 chip firmware will make
  9806. * sure it is enabled, but other entities such as system netboot
  9807. * code might disable it.
  9808. */
  9809. val = tr32(MEMARB_MODE);
  9810. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9811. tp->phy_id = PHY_ID_INVALID;
  9812. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9813. /* Assume an onboard device and WOL capable by default. */
  9814. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9815. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9816. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9817. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9818. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9819. }
  9820. val = tr32(VCPU_CFGSHDW);
  9821. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9822. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9823. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9824. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9825. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9826. goto done;
  9827. }
  9828. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9829. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9830. u32 nic_cfg, led_cfg;
  9831. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9832. int eeprom_phy_serdes = 0;
  9833. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9834. tp->nic_sram_data_cfg = nic_cfg;
  9835. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9836. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9837. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9838. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9839. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9840. (ver > 0) && (ver < 0x100))
  9841. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9842. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9843. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9844. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9845. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9846. eeprom_phy_serdes = 1;
  9847. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9848. if (nic_phy_id != 0) {
  9849. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9850. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9851. eeprom_phy_id = (id1 >> 16) << 10;
  9852. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9853. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9854. } else
  9855. eeprom_phy_id = 0;
  9856. tp->phy_id = eeprom_phy_id;
  9857. if (eeprom_phy_serdes) {
  9858. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9859. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9860. else
  9861. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9862. }
  9863. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9864. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9865. SHASTA_EXT_LED_MODE_MASK);
  9866. else
  9867. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9868. switch (led_cfg) {
  9869. default:
  9870. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9871. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9872. break;
  9873. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9874. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9875. break;
  9876. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9877. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9878. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9879. * read on some older 5700/5701 bootcode.
  9880. */
  9881. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9882. ASIC_REV_5700 ||
  9883. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9884. ASIC_REV_5701)
  9885. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9886. break;
  9887. case SHASTA_EXT_LED_SHARED:
  9888. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9889. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9890. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9891. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9892. LED_CTRL_MODE_PHY_2);
  9893. break;
  9894. case SHASTA_EXT_LED_MAC:
  9895. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9896. break;
  9897. case SHASTA_EXT_LED_COMBO:
  9898. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9899. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9900. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9901. LED_CTRL_MODE_PHY_2);
  9902. break;
  9903. }
  9904. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9905. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9906. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9907. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9908. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9909. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9910. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9911. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9912. if ((tp->pdev->subsystem_vendor ==
  9913. PCI_VENDOR_ID_ARIMA) &&
  9914. (tp->pdev->subsystem_device == 0x205a ||
  9915. tp->pdev->subsystem_device == 0x2063))
  9916. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9917. } else {
  9918. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9919. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9920. }
  9921. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9922. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9923. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9924. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9925. }
  9926. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9927. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9928. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9929. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9930. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9931. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9932. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9933. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9934. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9935. if (cfg2 & (1 << 17))
  9936. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9937. /* serdes signal pre-emphasis in register 0x590 set by */
  9938. /* bootcode if bit 18 is set */
  9939. if (cfg2 & (1 << 18))
  9940. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9941. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9942. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9943. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9944. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9945. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9946. u32 cfg3;
  9947. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9948. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9949. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9950. }
  9951. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9952. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9953. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9954. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9955. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9956. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9957. }
  9958. done:
  9959. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9960. device_set_wakeup_enable(&tp->pdev->dev,
  9961. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9962. }
  9963. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9964. {
  9965. int i;
  9966. u32 val;
  9967. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9968. tw32(OTP_CTRL, cmd);
  9969. /* Wait for up to 1 ms for command to execute. */
  9970. for (i = 0; i < 100; i++) {
  9971. val = tr32(OTP_STATUS);
  9972. if (val & OTP_STATUS_CMD_DONE)
  9973. break;
  9974. udelay(10);
  9975. }
  9976. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9977. }
  9978. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9979. * configuration is a 32-bit value that straddles the alignment boundary.
  9980. * We do two 32-bit reads and then shift and merge the results.
  9981. */
  9982. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9983. {
  9984. u32 bhalf_otp, thalf_otp;
  9985. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9986. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9987. return 0;
  9988. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9989. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9990. return 0;
  9991. thalf_otp = tr32(OTP_READ_DATA);
  9992. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9993. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9994. return 0;
  9995. bhalf_otp = tr32(OTP_READ_DATA);
  9996. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9997. }
  9998. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9999. {
  10000. u32 hw_phy_id_1, hw_phy_id_2;
  10001. u32 hw_phy_id, hw_phy_id_masked;
  10002. int err;
  10003. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10004. return tg3_phy_init(tp);
  10005. /* Reading the PHY ID register can conflict with ASF
  10006. * firmware access to the PHY hardware.
  10007. */
  10008. err = 0;
  10009. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10010. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10011. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  10012. } else {
  10013. /* Now read the physical PHY_ID from the chip and verify
  10014. * that it is sane. If it doesn't look good, we fall back
  10015. * to either the hard-coded table based PHY_ID and failing
  10016. * that the value found in the eeprom area.
  10017. */
  10018. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10019. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10020. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10021. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10022. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10023. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  10024. }
  10025. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  10026. tp->phy_id = hw_phy_id;
  10027. if (hw_phy_id_masked == PHY_ID_BCM8002)
  10028. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10029. else
  10030. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  10031. } else {
  10032. if (tp->phy_id != PHY_ID_INVALID) {
  10033. /* Do nothing, phy ID already set up in
  10034. * tg3_get_eeprom_hw_cfg().
  10035. */
  10036. } else {
  10037. struct subsys_tbl_ent *p;
  10038. /* No eeprom signature? Try the hardcoded
  10039. * subsys device table.
  10040. */
  10041. p = lookup_by_subsys(tp);
  10042. if (!p)
  10043. return -ENODEV;
  10044. tp->phy_id = p->phy_id;
  10045. if (!tp->phy_id ||
  10046. tp->phy_id == PHY_ID_BCM8002)
  10047. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10048. }
  10049. }
  10050. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  10051. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10052. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10053. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10054. tg3_readphy(tp, MII_BMSR, &bmsr);
  10055. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10056. (bmsr & BMSR_LSTATUS))
  10057. goto skip_phy_reset;
  10058. err = tg3_phy_reset(tp);
  10059. if (err)
  10060. return err;
  10061. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10062. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10063. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10064. tg3_ctrl = 0;
  10065. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10066. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10067. MII_TG3_CTRL_ADV_1000_FULL);
  10068. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10069. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10070. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10071. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10072. }
  10073. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10074. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10075. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10076. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10077. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10078. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10079. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10080. tg3_writephy(tp, MII_BMCR,
  10081. BMCR_ANENABLE | BMCR_ANRESTART);
  10082. }
  10083. tg3_phy_set_wirespeed(tp);
  10084. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10085. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10086. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10087. }
  10088. skip_phy_reset:
  10089. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  10090. err = tg3_init_5401phy_dsp(tp);
  10091. if (err)
  10092. return err;
  10093. }
  10094. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  10095. err = tg3_init_5401phy_dsp(tp);
  10096. }
  10097. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10098. tp->link_config.advertising =
  10099. (ADVERTISED_1000baseT_Half |
  10100. ADVERTISED_1000baseT_Full |
  10101. ADVERTISED_Autoneg |
  10102. ADVERTISED_FIBRE);
  10103. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10104. tp->link_config.advertising &=
  10105. ~(ADVERTISED_1000baseT_Half |
  10106. ADVERTISED_1000baseT_Full);
  10107. return err;
  10108. }
  10109. static void __devinit tg3_read_partno(struct tg3 *tp)
  10110. {
  10111. unsigned char vpd_data[256]; /* in little-endian format */
  10112. unsigned int i;
  10113. u32 magic;
  10114. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10115. tg3_nvram_read(tp, 0x0, &magic))
  10116. goto out_not_found;
  10117. if (magic == TG3_EEPROM_MAGIC) {
  10118. for (i = 0; i < 256; i += 4) {
  10119. u32 tmp;
  10120. /* The data is in little-endian format in NVRAM.
  10121. * Use the big-endian read routines to preserve
  10122. * the byte order as it exists in NVRAM.
  10123. */
  10124. if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
  10125. goto out_not_found;
  10126. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10127. }
  10128. } else {
  10129. int vpd_cap;
  10130. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  10131. for (i = 0; i < 256; i += 4) {
  10132. u32 tmp, j = 0;
  10133. __le32 v;
  10134. u16 tmp16;
  10135. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  10136. i);
  10137. while (j++ < 100) {
  10138. pci_read_config_word(tp->pdev, vpd_cap +
  10139. PCI_VPD_ADDR, &tmp16);
  10140. if (tmp16 & 0x8000)
  10141. break;
  10142. msleep(1);
  10143. }
  10144. if (!(tmp16 & 0x8000))
  10145. goto out_not_found;
  10146. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  10147. &tmp);
  10148. v = cpu_to_le32(tmp);
  10149. memcpy(&vpd_data[i], &v, sizeof(v));
  10150. }
  10151. }
  10152. /* Now parse and find the part number. */
  10153. for (i = 0; i < 254; ) {
  10154. unsigned char val = vpd_data[i];
  10155. unsigned int block_end;
  10156. if (val == 0x82 || val == 0x91) {
  10157. i = (i + 3 +
  10158. (vpd_data[i + 1] +
  10159. (vpd_data[i + 2] << 8)));
  10160. continue;
  10161. }
  10162. if (val != 0x90)
  10163. goto out_not_found;
  10164. block_end = (i + 3 +
  10165. (vpd_data[i + 1] +
  10166. (vpd_data[i + 2] << 8)));
  10167. i += 3;
  10168. if (block_end > 256)
  10169. goto out_not_found;
  10170. while (i < (block_end - 2)) {
  10171. if (vpd_data[i + 0] == 'P' &&
  10172. vpd_data[i + 1] == 'N') {
  10173. int partno_len = vpd_data[i + 2];
  10174. i += 3;
  10175. if (partno_len > 24 || (partno_len + i) > 256)
  10176. goto out_not_found;
  10177. memcpy(tp->board_part_number,
  10178. &vpd_data[i], partno_len);
  10179. /* Success. */
  10180. return;
  10181. }
  10182. i += 3 + vpd_data[i + 2];
  10183. }
  10184. /* Part number not found. */
  10185. goto out_not_found;
  10186. }
  10187. out_not_found:
  10188. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10189. strcpy(tp->board_part_number, "BCM95906");
  10190. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10191. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10192. strcpy(tp->board_part_number, "BCM57780");
  10193. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10194. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10195. strcpy(tp->board_part_number, "BCM57760");
  10196. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10197. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10198. strcpy(tp->board_part_number, "BCM57790");
  10199. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10200. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10201. strcpy(tp->board_part_number, "BCM57788");
  10202. else
  10203. strcpy(tp->board_part_number, "none");
  10204. }
  10205. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10206. {
  10207. u32 val;
  10208. if (tg3_nvram_read(tp, offset, &val) ||
  10209. (val & 0xfc000000) != 0x0c000000 ||
  10210. tg3_nvram_read(tp, offset + 4, &val) ||
  10211. val != 0)
  10212. return 0;
  10213. return 1;
  10214. }
  10215. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10216. {
  10217. u32 val, offset, start, ver_offset;
  10218. int i;
  10219. bool newver = false;
  10220. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10221. tg3_nvram_read(tp, 0x4, &start))
  10222. return;
  10223. offset = tg3_nvram_logical_addr(tp, offset);
  10224. if (tg3_nvram_read(tp, offset, &val))
  10225. return;
  10226. if ((val & 0xfc000000) == 0x0c000000) {
  10227. if (tg3_nvram_read(tp, offset + 4, &val))
  10228. return;
  10229. if (val == 0)
  10230. newver = true;
  10231. }
  10232. if (newver) {
  10233. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  10234. return;
  10235. offset = offset + ver_offset - start;
  10236. for (i = 0; i < 16; i += 4) {
  10237. __be32 v;
  10238. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10239. return;
  10240. memcpy(tp->fw_ver + i, &v, sizeof(v));
  10241. }
  10242. } else {
  10243. u32 major, minor;
  10244. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10245. return;
  10246. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10247. TG3_NVM_BCVER_MAJSFT;
  10248. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10249. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  10250. }
  10251. }
  10252. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10253. {
  10254. u32 val, major, minor;
  10255. /* Use native endian representation */
  10256. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10257. return;
  10258. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10259. TG3_NVM_HWSB_CFG1_MAJSFT;
  10260. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10261. TG3_NVM_HWSB_CFG1_MINSFT;
  10262. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10263. }
  10264. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10265. {
  10266. u32 offset, major, minor, build;
  10267. tp->fw_ver[0] = 's';
  10268. tp->fw_ver[1] = 'b';
  10269. tp->fw_ver[2] = '\0';
  10270. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10271. return;
  10272. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10273. case TG3_EEPROM_SB_REVISION_0:
  10274. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10275. break;
  10276. case TG3_EEPROM_SB_REVISION_2:
  10277. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10278. break;
  10279. case TG3_EEPROM_SB_REVISION_3:
  10280. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10281. break;
  10282. default:
  10283. return;
  10284. }
  10285. if (tg3_nvram_read(tp, offset, &val))
  10286. return;
  10287. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10288. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10289. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10290. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10291. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10292. if (minor > 99 || build > 26)
  10293. return;
  10294. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  10295. if (build > 0) {
  10296. tp->fw_ver[8] = 'a' + build - 1;
  10297. tp->fw_ver[9] = '\0';
  10298. }
  10299. }
  10300. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10301. {
  10302. u32 val, offset, start;
  10303. int i, vlen;
  10304. for (offset = TG3_NVM_DIR_START;
  10305. offset < TG3_NVM_DIR_END;
  10306. offset += TG3_NVM_DIRENT_SIZE) {
  10307. if (tg3_nvram_read(tp, offset, &val))
  10308. return;
  10309. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10310. break;
  10311. }
  10312. if (offset == TG3_NVM_DIR_END)
  10313. return;
  10314. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10315. start = 0x08000000;
  10316. else if (tg3_nvram_read(tp, offset - 4, &start))
  10317. return;
  10318. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10319. !tg3_fw_img_is_valid(tp, offset) ||
  10320. tg3_nvram_read(tp, offset + 8, &val))
  10321. return;
  10322. offset += val - start;
  10323. vlen = strlen(tp->fw_ver);
  10324. tp->fw_ver[vlen++] = ',';
  10325. tp->fw_ver[vlen++] = ' ';
  10326. for (i = 0; i < 4; i++) {
  10327. __be32 v;
  10328. if (tg3_nvram_read_be32(tp, offset, &v))
  10329. return;
  10330. offset += sizeof(v);
  10331. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10332. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10333. break;
  10334. }
  10335. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10336. vlen += sizeof(v);
  10337. }
  10338. }
  10339. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10340. {
  10341. int vlen;
  10342. u32 apedata;
  10343. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10344. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10345. return;
  10346. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10347. if (apedata != APE_SEG_SIG_MAGIC)
  10348. return;
  10349. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10350. if (!(apedata & APE_FW_STATUS_READY))
  10351. return;
  10352. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10353. vlen = strlen(tp->fw_ver);
  10354. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10355. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10356. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10357. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10358. (apedata & APE_FW_VERSION_BLDMSK));
  10359. }
  10360. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10361. {
  10362. u32 val;
  10363. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10364. tp->fw_ver[0] = 's';
  10365. tp->fw_ver[1] = 'b';
  10366. tp->fw_ver[2] = '\0';
  10367. return;
  10368. }
  10369. if (tg3_nvram_read(tp, 0, &val))
  10370. return;
  10371. if (val == TG3_EEPROM_MAGIC)
  10372. tg3_read_bc_ver(tp);
  10373. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10374. tg3_read_sb_ver(tp, val);
  10375. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10376. tg3_read_hwsb_ver(tp);
  10377. else
  10378. return;
  10379. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10380. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10381. return;
  10382. tg3_read_mgmtfw_ver(tp);
  10383. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10384. }
  10385. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10386. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10387. {
  10388. static struct pci_device_id write_reorder_chipsets[] = {
  10389. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10390. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10391. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10392. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10393. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10394. PCI_DEVICE_ID_VIA_8385_0) },
  10395. { },
  10396. };
  10397. u32 misc_ctrl_reg;
  10398. u32 pci_state_reg, grc_misc_cfg;
  10399. u32 val;
  10400. u16 pci_cmd;
  10401. int err;
  10402. /* Force memory write invalidate off. If we leave it on,
  10403. * then on 5700_BX chips we have to enable a workaround.
  10404. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10405. * to match the cacheline size. The Broadcom driver have this
  10406. * workaround but turns MWI off all the times so never uses
  10407. * it. This seems to suggest that the workaround is insufficient.
  10408. */
  10409. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10410. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10411. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10412. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10413. * has the register indirect write enable bit set before
  10414. * we try to access any of the MMIO registers. It is also
  10415. * critical that the PCI-X hw workaround situation is decided
  10416. * before that as well.
  10417. */
  10418. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10419. &misc_ctrl_reg);
  10420. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10421. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10422. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10423. u32 prod_id_asic_rev;
  10424. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717C ||
  10425. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717S ||
  10426. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718C ||
  10427. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718S)
  10428. pci_read_config_dword(tp->pdev,
  10429. TG3PCI_GEN2_PRODID_ASICREV,
  10430. &prod_id_asic_rev);
  10431. else
  10432. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10433. &prod_id_asic_rev);
  10434. tp->pci_chip_rev_id = prod_id_asic_rev;
  10435. }
  10436. /* Wrong chip ID in 5752 A0. This code can be removed later
  10437. * as A0 is not in production.
  10438. */
  10439. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10440. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10441. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10442. * we need to disable memory and use config. cycles
  10443. * only to access all registers. The 5702/03 chips
  10444. * can mistakenly decode the special cycles from the
  10445. * ICH chipsets as memory write cycles, causing corruption
  10446. * of register and memory space. Only certain ICH bridges
  10447. * will drive special cycles with non-zero data during the
  10448. * address phase which can fall within the 5703's address
  10449. * range. This is not an ICH bug as the PCI spec allows
  10450. * non-zero address during special cycles. However, only
  10451. * these ICH bridges are known to drive non-zero addresses
  10452. * during special cycles.
  10453. *
  10454. * Since special cycles do not cross PCI bridges, we only
  10455. * enable this workaround if the 5703 is on the secondary
  10456. * bus of these ICH bridges.
  10457. */
  10458. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10459. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10460. static struct tg3_dev_id {
  10461. u32 vendor;
  10462. u32 device;
  10463. u32 rev;
  10464. } ich_chipsets[] = {
  10465. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10466. PCI_ANY_ID },
  10467. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10468. PCI_ANY_ID },
  10469. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10470. 0xa },
  10471. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10472. PCI_ANY_ID },
  10473. { },
  10474. };
  10475. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10476. struct pci_dev *bridge = NULL;
  10477. while (pci_id->vendor != 0) {
  10478. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10479. bridge);
  10480. if (!bridge) {
  10481. pci_id++;
  10482. continue;
  10483. }
  10484. if (pci_id->rev != PCI_ANY_ID) {
  10485. if (bridge->revision > pci_id->rev)
  10486. continue;
  10487. }
  10488. if (bridge->subordinate &&
  10489. (bridge->subordinate->number ==
  10490. tp->pdev->bus->number)) {
  10491. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10492. pci_dev_put(bridge);
  10493. break;
  10494. }
  10495. }
  10496. }
  10497. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10498. static struct tg3_dev_id {
  10499. u32 vendor;
  10500. u32 device;
  10501. } bridge_chipsets[] = {
  10502. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10503. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10504. { },
  10505. };
  10506. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10507. struct pci_dev *bridge = NULL;
  10508. while (pci_id->vendor != 0) {
  10509. bridge = pci_get_device(pci_id->vendor,
  10510. pci_id->device,
  10511. bridge);
  10512. if (!bridge) {
  10513. pci_id++;
  10514. continue;
  10515. }
  10516. if (bridge->subordinate &&
  10517. (bridge->subordinate->number <=
  10518. tp->pdev->bus->number) &&
  10519. (bridge->subordinate->subordinate >=
  10520. tp->pdev->bus->number)) {
  10521. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10522. pci_dev_put(bridge);
  10523. break;
  10524. }
  10525. }
  10526. }
  10527. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10528. * DMA addresses > 40-bit. This bridge may have other additional
  10529. * 57xx devices behind it in some 4-port NIC designs for example.
  10530. * Any tg3 device found behind the bridge will also need the 40-bit
  10531. * DMA workaround.
  10532. */
  10533. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10534. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10535. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10536. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10537. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10538. }
  10539. else {
  10540. struct pci_dev *bridge = NULL;
  10541. do {
  10542. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10543. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10544. bridge);
  10545. if (bridge && bridge->subordinate &&
  10546. (bridge->subordinate->number <=
  10547. tp->pdev->bus->number) &&
  10548. (bridge->subordinate->subordinate >=
  10549. tp->pdev->bus->number)) {
  10550. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10551. pci_dev_put(bridge);
  10552. break;
  10553. }
  10554. } while (bridge);
  10555. }
  10556. /* Initialize misc host control in PCI block. */
  10557. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10558. MISC_HOST_CTRL_CHIPREV);
  10559. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10560. tp->misc_host_ctrl);
  10561. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10562. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10563. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10564. tp->pdev_peer = tg3_find_peer(tp);
  10565. /* Intentionally exclude ASIC_REV_5906 */
  10566. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10567. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10568. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10569. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10570. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10571. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10572. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10573. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10574. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10575. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10576. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10577. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10578. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10579. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10580. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10581. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10582. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10583. /* 5700 B0 chips do not support checksumming correctly due
  10584. * to hardware bugs.
  10585. */
  10586. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10587. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10588. else {
  10589. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10590. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10591. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10592. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10593. }
  10594. /* Determine TSO capabilities */
  10595. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10596. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10597. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10598. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10599. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10600. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10601. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10602. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10603. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10604. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10605. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10606. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10607. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  10608. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  10609. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  10610. tp->fw_needed = FIRMWARE_TG3TSO5;
  10611. else
  10612. tp->fw_needed = FIRMWARE_TG3TSO;
  10613. }
  10614. tp->irq_max = 1;
  10615. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10616. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10617. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10618. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10619. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10620. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10621. tp->pdev_peer == tp->pdev))
  10622. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10623. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10624. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10625. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10626. }
  10627. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10628. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10629. tp->irq_max = TG3_IRQ_MAX_VECS;
  10630. }
  10631. }
  10632. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10633. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10634. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10635. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10636. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10637. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10638. }
  10639. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10640. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10641. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10642. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10643. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10644. &pci_state_reg);
  10645. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10646. if (tp->pcie_cap != 0) {
  10647. u16 lnkctl;
  10648. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10649. pcie_set_readrq(tp->pdev, 4096);
  10650. pci_read_config_word(tp->pdev,
  10651. tp->pcie_cap + PCI_EXP_LNKCTL,
  10652. &lnkctl);
  10653. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10654. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10655. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10656. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10657. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10658. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10659. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10660. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10661. }
  10662. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10663. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10664. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10665. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10666. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10667. if (!tp->pcix_cap) {
  10668. printk(KERN_ERR PFX "Cannot find PCI-X "
  10669. "capability, aborting.\n");
  10670. return -EIO;
  10671. }
  10672. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10673. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10674. }
  10675. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10676. * reordering to the mailbox registers done by the host
  10677. * controller can cause major troubles. We read back from
  10678. * every mailbox register write to force the writes to be
  10679. * posted to the chip in order.
  10680. */
  10681. if (pci_dev_present(write_reorder_chipsets) &&
  10682. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10683. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10684. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10685. &tp->pci_cacheline_sz);
  10686. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10687. &tp->pci_lat_timer);
  10688. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10689. tp->pci_lat_timer < 64) {
  10690. tp->pci_lat_timer = 64;
  10691. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10692. tp->pci_lat_timer);
  10693. }
  10694. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10695. /* 5700 BX chips need to have their TX producer index
  10696. * mailboxes written twice to workaround a bug.
  10697. */
  10698. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10699. /* If we are in PCI-X mode, enable register write workaround.
  10700. *
  10701. * The workaround is to use indirect register accesses
  10702. * for all chip writes not to mailbox registers.
  10703. */
  10704. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10705. u32 pm_reg;
  10706. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10707. /* The chip can have it's power management PCI config
  10708. * space registers clobbered due to this bug.
  10709. * So explicitly force the chip into D0 here.
  10710. */
  10711. pci_read_config_dword(tp->pdev,
  10712. tp->pm_cap + PCI_PM_CTRL,
  10713. &pm_reg);
  10714. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10715. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10716. pci_write_config_dword(tp->pdev,
  10717. tp->pm_cap + PCI_PM_CTRL,
  10718. pm_reg);
  10719. /* Also, force SERR#/PERR# in PCI command. */
  10720. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10721. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10722. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10723. }
  10724. }
  10725. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10726. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10727. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10728. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10729. /* Chip-specific fixup from Broadcom driver */
  10730. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10731. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10732. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10733. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10734. }
  10735. /* Default fast path register access methods */
  10736. tp->read32 = tg3_read32;
  10737. tp->write32 = tg3_write32;
  10738. tp->read32_mbox = tg3_read32;
  10739. tp->write32_mbox = tg3_write32;
  10740. tp->write32_tx_mbox = tg3_write32;
  10741. tp->write32_rx_mbox = tg3_write32;
  10742. /* Various workaround register access methods */
  10743. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10744. tp->write32 = tg3_write_indirect_reg32;
  10745. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10746. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10747. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10748. /*
  10749. * Back to back register writes can cause problems on these
  10750. * chips, the workaround is to read back all reg writes
  10751. * except those to mailbox regs.
  10752. *
  10753. * See tg3_write_indirect_reg32().
  10754. */
  10755. tp->write32 = tg3_write_flush_reg32;
  10756. }
  10757. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10758. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10759. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10760. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10761. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10762. }
  10763. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10764. tp->read32 = tg3_read_indirect_reg32;
  10765. tp->write32 = tg3_write_indirect_reg32;
  10766. tp->read32_mbox = tg3_read_indirect_mbox;
  10767. tp->write32_mbox = tg3_write_indirect_mbox;
  10768. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10769. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10770. iounmap(tp->regs);
  10771. tp->regs = NULL;
  10772. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10773. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10774. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10775. }
  10776. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10777. tp->read32_mbox = tg3_read32_mbox_5906;
  10778. tp->write32_mbox = tg3_write32_mbox_5906;
  10779. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10780. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10781. }
  10782. if (tp->write32 == tg3_write_indirect_reg32 ||
  10783. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10784. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10785. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10786. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10787. /* Get eeprom hw config before calling tg3_set_power_state().
  10788. * In particular, the TG3_FLG2_IS_NIC flag must be
  10789. * determined before calling tg3_set_power_state() so that
  10790. * we know whether or not to switch out of Vaux power.
  10791. * When the flag is set, it means that GPIO1 is used for eeprom
  10792. * write protect and also implies that it is a LOM where GPIOs
  10793. * are not used to switch power.
  10794. */
  10795. tg3_get_eeprom_hw_cfg(tp);
  10796. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10797. /* Allow reads and writes to the
  10798. * APE register and memory space.
  10799. */
  10800. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10801. PCISTATE_ALLOW_APE_SHMEM_WR;
  10802. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10803. pci_state_reg);
  10804. }
  10805. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10806. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10807. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10808. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10809. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10810. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10811. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10812. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10813. * It is also used as eeprom write protect on LOMs.
  10814. */
  10815. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10816. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10817. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10818. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10819. GRC_LCLCTRL_GPIO_OUTPUT1);
  10820. /* Unused GPIO3 must be driven as output on 5752 because there
  10821. * are no pull-up resistors on unused GPIO pins.
  10822. */
  10823. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10824. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10825. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10826. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10827. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10828. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  10829. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  10830. /* Turn off the debug UART. */
  10831. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10832. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10833. /* Keep VMain power. */
  10834. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10835. GRC_LCLCTRL_GPIO_OUTPUT0;
  10836. }
  10837. /* Force the chip into D0. */
  10838. err = tg3_set_power_state(tp, PCI_D0);
  10839. if (err) {
  10840. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10841. pci_name(tp->pdev));
  10842. return err;
  10843. }
  10844. /* Derive initial jumbo mode from MTU assigned in
  10845. * ether_setup() via the alloc_etherdev() call
  10846. */
  10847. if (tp->dev->mtu > ETH_DATA_LEN &&
  10848. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10849. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10850. /* Determine WakeOnLan speed to use. */
  10851. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10852. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10853. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10854. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10855. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10856. } else {
  10857. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10858. }
  10859. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10860. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  10861. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10862. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10863. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10864. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10865. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10866. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  10867. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10868. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10869. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10870. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10871. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10872. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10873. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10874. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10875. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  10876. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10877. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  10878. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  10879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10880. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10881. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10882. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10883. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10884. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10885. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10886. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10887. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10888. } else
  10889. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10890. }
  10891. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10892. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10893. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10894. if (tp->phy_otp == 0)
  10895. tp->phy_otp = TG3_OTP_DEFAULT;
  10896. }
  10897. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10898. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10899. else
  10900. tp->mi_mode = MAC_MI_MODE_BASE;
  10901. tp->coalesce_mode = 0;
  10902. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10903. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10904. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10905. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10906. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10907. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10908. err = tg3_mdio_init(tp);
  10909. if (err)
  10910. return err;
  10911. /* Initialize data/descriptor byte/word swapping. */
  10912. val = tr32(GRC_MODE);
  10913. val &= GRC_MODE_HOST_STACKUP;
  10914. tw32(GRC_MODE, val | tp->grc_mode);
  10915. tg3_switch_clocks(tp);
  10916. /* Clear this out for sanity. */
  10917. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10918. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10919. &pci_state_reg);
  10920. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10921. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10922. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10923. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10924. chiprevid == CHIPREV_ID_5701_B0 ||
  10925. chiprevid == CHIPREV_ID_5701_B2 ||
  10926. chiprevid == CHIPREV_ID_5701_B5) {
  10927. void __iomem *sram_base;
  10928. /* Write some dummy words into the SRAM status block
  10929. * area, see if it reads back correctly. If the return
  10930. * value is bad, force enable the PCIX workaround.
  10931. */
  10932. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10933. writel(0x00000000, sram_base);
  10934. writel(0x00000000, sram_base + 4);
  10935. writel(0xffffffff, sram_base + 4);
  10936. if (readl(sram_base) != 0x00000000)
  10937. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10938. }
  10939. }
  10940. udelay(50);
  10941. tg3_nvram_init(tp);
  10942. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10943. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10944. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10945. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10946. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10947. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10948. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10949. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10950. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10951. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10952. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10953. HOSTCC_MODE_CLRTICK_TXBD);
  10954. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10955. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10956. tp->misc_host_ctrl);
  10957. }
  10958. /* Preserve the APE MAC_MODE bits */
  10959. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10960. tp->mac_mode = tr32(MAC_MODE) |
  10961. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10962. else
  10963. tp->mac_mode = TG3_DEF_MAC_MODE;
  10964. /* these are limited to 10/100 only */
  10965. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10966. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10967. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10968. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10969. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10970. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10971. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10972. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10973. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10974. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10975. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10976. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10977. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  10978. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10979. err = tg3_phy_probe(tp);
  10980. if (err) {
  10981. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10982. pci_name(tp->pdev), err);
  10983. /* ... but do not return immediately ... */
  10984. tg3_mdio_fini(tp);
  10985. }
  10986. tg3_read_partno(tp);
  10987. tg3_read_fw_ver(tp);
  10988. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10989. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10990. } else {
  10991. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10992. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10993. else
  10994. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10995. }
  10996. /* 5700 {AX,BX} chips have a broken status block link
  10997. * change bit implementation, so we must use the
  10998. * status register in those cases.
  10999. */
  11000. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11001. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11002. else
  11003. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11004. /* The led_ctrl is set during tg3_phy_probe, here we might
  11005. * have to force the link status polling mechanism based
  11006. * upon subsystem IDs.
  11007. */
  11008. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11009. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11010. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  11011. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  11012. TG3_FLAG_USE_LINKCHG_REG);
  11013. }
  11014. /* For all SERDES we poll the MAC status register. */
  11015. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  11016. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11017. else
  11018. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11019. tp->rx_offset = NET_IP_ALIGN;
  11020. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11021. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  11022. tp->rx_offset = 0;
  11023. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  11024. /* Increment the rx prod index on the rx std ring by at most
  11025. * 8 for these chips to workaround hw errata.
  11026. */
  11027. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11028. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11029. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11030. tp->rx_std_max_post = 8;
  11031. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11032. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11033. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11034. return err;
  11035. }
  11036. #ifdef CONFIG_SPARC
  11037. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11038. {
  11039. struct net_device *dev = tp->dev;
  11040. struct pci_dev *pdev = tp->pdev;
  11041. struct device_node *dp = pci_device_to_OF_node(pdev);
  11042. const unsigned char *addr;
  11043. int len;
  11044. addr = of_get_property(dp, "local-mac-address", &len);
  11045. if (addr && len == 6) {
  11046. memcpy(dev->dev_addr, addr, 6);
  11047. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11048. return 0;
  11049. }
  11050. return -ENODEV;
  11051. }
  11052. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11053. {
  11054. struct net_device *dev = tp->dev;
  11055. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11056. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11057. return 0;
  11058. }
  11059. #endif
  11060. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11061. {
  11062. struct net_device *dev = tp->dev;
  11063. u32 hi, lo, mac_offset;
  11064. int addr_ok = 0;
  11065. #ifdef CONFIG_SPARC
  11066. if (!tg3_get_macaddr_sparc(tp))
  11067. return 0;
  11068. #endif
  11069. mac_offset = 0x7c;
  11070. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11071. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11072. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11073. mac_offset = 0xcc;
  11074. if (tg3_nvram_lock(tp))
  11075. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11076. else
  11077. tg3_nvram_unlock(tp);
  11078. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11079. if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
  11080. mac_offset = 0xcc;
  11081. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11082. mac_offset = 0x10;
  11083. /* First try to get it from MAC address mailbox. */
  11084. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11085. if ((hi >> 16) == 0x484b) {
  11086. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11087. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11088. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11089. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11090. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11091. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11092. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11093. /* Some old bootcode may report a 0 MAC address in SRAM */
  11094. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11095. }
  11096. if (!addr_ok) {
  11097. /* Next, try NVRAM. */
  11098. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11099. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11100. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11101. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11102. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11103. }
  11104. /* Finally just fetch it out of the MAC control regs. */
  11105. else {
  11106. hi = tr32(MAC_ADDR_0_HIGH);
  11107. lo = tr32(MAC_ADDR_0_LOW);
  11108. dev->dev_addr[5] = lo & 0xff;
  11109. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11110. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11111. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11112. dev->dev_addr[1] = hi & 0xff;
  11113. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11114. }
  11115. }
  11116. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11117. #ifdef CONFIG_SPARC
  11118. if (!tg3_get_default_macaddr_sparc(tp))
  11119. return 0;
  11120. #endif
  11121. return -EINVAL;
  11122. }
  11123. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11124. return 0;
  11125. }
  11126. #define BOUNDARY_SINGLE_CACHELINE 1
  11127. #define BOUNDARY_MULTI_CACHELINE 2
  11128. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11129. {
  11130. int cacheline_size;
  11131. u8 byte;
  11132. int goal;
  11133. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11134. if (byte == 0)
  11135. cacheline_size = 1024;
  11136. else
  11137. cacheline_size = (int) byte * 4;
  11138. /* On 5703 and later chips, the boundary bits have no
  11139. * effect.
  11140. */
  11141. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11142. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11143. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11144. goto out;
  11145. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11146. goal = BOUNDARY_MULTI_CACHELINE;
  11147. #else
  11148. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11149. goal = BOUNDARY_SINGLE_CACHELINE;
  11150. #else
  11151. goal = 0;
  11152. #endif
  11153. #endif
  11154. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11155. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11156. goto out;
  11157. }
  11158. if (!goal)
  11159. goto out;
  11160. /* PCI controllers on most RISC systems tend to disconnect
  11161. * when a device tries to burst across a cache-line boundary.
  11162. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11163. *
  11164. * Unfortunately, for PCI-E there are only limited
  11165. * write-side controls for this, and thus for reads
  11166. * we will still get the disconnects. We'll also waste
  11167. * these PCI cycles for both read and write for chips
  11168. * other than 5700 and 5701 which do not implement the
  11169. * boundary bits.
  11170. */
  11171. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11172. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11173. switch (cacheline_size) {
  11174. case 16:
  11175. case 32:
  11176. case 64:
  11177. case 128:
  11178. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11179. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11180. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11181. } else {
  11182. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11183. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11184. }
  11185. break;
  11186. case 256:
  11187. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11188. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11189. break;
  11190. default:
  11191. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11192. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11193. break;
  11194. }
  11195. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11196. switch (cacheline_size) {
  11197. case 16:
  11198. case 32:
  11199. case 64:
  11200. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11201. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11202. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11203. break;
  11204. }
  11205. /* fallthrough */
  11206. case 128:
  11207. default:
  11208. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11209. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11210. break;
  11211. }
  11212. } else {
  11213. switch (cacheline_size) {
  11214. case 16:
  11215. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11216. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11217. DMA_RWCTRL_WRITE_BNDRY_16);
  11218. break;
  11219. }
  11220. /* fallthrough */
  11221. case 32:
  11222. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11223. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11224. DMA_RWCTRL_WRITE_BNDRY_32);
  11225. break;
  11226. }
  11227. /* fallthrough */
  11228. case 64:
  11229. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11230. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11231. DMA_RWCTRL_WRITE_BNDRY_64);
  11232. break;
  11233. }
  11234. /* fallthrough */
  11235. case 128:
  11236. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11237. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11238. DMA_RWCTRL_WRITE_BNDRY_128);
  11239. break;
  11240. }
  11241. /* fallthrough */
  11242. case 256:
  11243. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11244. DMA_RWCTRL_WRITE_BNDRY_256);
  11245. break;
  11246. case 512:
  11247. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11248. DMA_RWCTRL_WRITE_BNDRY_512);
  11249. break;
  11250. case 1024:
  11251. default:
  11252. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11253. DMA_RWCTRL_WRITE_BNDRY_1024);
  11254. break;
  11255. }
  11256. }
  11257. out:
  11258. return val;
  11259. }
  11260. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11261. {
  11262. struct tg3_internal_buffer_desc test_desc;
  11263. u32 sram_dma_descs;
  11264. int i, ret;
  11265. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11266. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11267. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11268. tw32(RDMAC_STATUS, 0);
  11269. tw32(WDMAC_STATUS, 0);
  11270. tw32(BUFMGR_MODE, 0);
  11271. tw32(FTQ_RESET, 0);
  11272. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11273. test_desc.addr_lo = buf_dma & 0xffffffff;
  11274. test_desc.nic_mbuf = 0x00002100;
  11275. test_desc.len = size;
  11276. /*
  11277. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11278. * the *second* time the tg3 driver was getting loaded after an
  11279. * initial scan.
  11280. *
  11281. * Broadcom tells me:
  11282. * ...the DMA engine is connected to the GRC block and a DMA
  11283. * reset may affect the GRC block in some unpredictable way...
  11284. * The behavior of resets to individual blocks has not been tested.
  11285. *
  11286. * Broadcom noted the GRC reset will also reset all sub-components.
  11287. */
  11288. if (to_device) {
  11289. test_desc.cqid_sqid = (13 << 8) | 2;
  11290. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11291. udelay(40);
  11292. } else {
  11293. test_desc.cqid_sqid = (16 << 8) | 7;
  11294. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11295. udelay(40);
  11296. }
  11297. test_desc.flags = 0x00000005;
  11298. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11299. u32 val;
  11300. val = *(((u32 *)&test_desc) + i);
  11301. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11302. sram_dma_descs + (i * sizeof(u32)));
  11303. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11304. }
  11305. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11306. if (to_device) {
  11307. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11308. } else {
  11309. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11310. }
  11311. ret = -ENODEV;
  11312. for (i = 0; i < 40; i++) {
  11313. u32 val;
  11314. if (to_device)
  11315. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11316. else
  11317. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11318. if ((val & 0xffff) == sram_dma_descs) {
  11319. ret = 0;
  11320. break;
  11321. }
  11322. udelay(100);
  11323. }
  11324. return ret;
  11325. }
  11326. #define TEST_BUFFER_SIZE 0x2000
  11327. static int __devinit tg3_test_dma(struct tg3 *tp)
  11328. {
  11329. dma_addr_t buf_dma;
  11330. u32 *buf, saved_dma_rwctrl;
  11331. int ret = 0;
  11332. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11333. if (!buf) {
  11334. ret = -ENOMEM;
  11335. goto out_nofree;
  11336. }
  11337. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11338. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11339. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11340. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  11341. goto out;
  11342. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11343. /* DMA read watermark not used on PCIE */
  11344. tp->dma_rwctrl |= 0x00180000;
  11345. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11346. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11347. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11348. tp->dma_rwctrl |= 0x003f0000;
  11349. else
  11350. tp->dma_rwctrl |= 0x003f000f;
  11351. } else {
  11352. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11353. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11354. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11355. u32 read_water = 0x7;
  11356. /* If the 5704 is behind the EPB bridge, we can
  11357. * do the less restrictive ONE_DMA workaround for
  11358. * better performance.
  11359. */
  11360. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11361. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11362. tp->dma_rwctrl |= 0x8000;
  11363. else if (ccval == 0x6 || ccval == 0x7)
  11364. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11365. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11366. read_water = 4;
  11367. /* Set bit 23 to enable PCIX hw bug fix */
  11368. tp->dma_rwctrl |=
  11369. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11370. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11371. (1 << 23);
  11372. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11373. /* 5780 always in PCIX mode */
  11374. tp->dma_rwctrl |= 0x00144000;
  11375. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11376. /* 5714 always in PCIX mode */
  11377. tp->dma_rwctrl |= 0x00148000;
  11378. } else {
  11379. tp->dma_rwctrl |= 0x001b000f;
  11380. }
  11381. }
  11382. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11383. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11384. tp->dma_rwctrl &= 0xfffffff0;
  11385. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11386. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11387. /* Remove this if it causes problems for some boards. */
  11388. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11389. /* On 5700/5701 chips, we need to set this bit.
  11390. * Otherwise the chip will issue cacheline transactions
  11391. * to streamable DMA memory with not all the byte
  11392. * enables turned on. This is an error on several
  11393. * RISC PCI controllers, in particular sparc64.
  11394. *
  11395. * On 5703/5704 chips, this bit has been reassigned
  11396. * a different meaning. In particular, it is used
  11397. * on those chips to enable a PCI-X workaround.
  11398. */
  11399. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11400. }
  11401. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11402. #if 0
  11403. /* Unneeded, already done by tg3_get_invariants. */
  11404. tg3_switch_clocks(tp);
  11405. #endif
  11406. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11407. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11408. goto out;
  11409. /* It is best to perform DMA test with maximum write burst size
  11410. * to expose the 5700/5701 write DMA bug.
  11411. */
  11412. saved_dma_rwctrl = tp->dma_rwctrl;
  11413. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11414. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11415. while (1) {
  11416. u32 *p = buf, i;
  11417. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11418. p[i] = i;
  11419. /* Send the buffer to the chip. */
  11420. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11421. if (ret) {
  11422. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  11423. break;
  11424. }
  11425. #if 0
  11426. /* validate data reached card RAM correctly. */
  11427. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11428. u32 val;
  11429. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11430. if (le32_to_cpu(val) != p[i]) {
  11431. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  11432. /* ret = -ENODEV here? */
  11433. }
  11434. p[i] = 0;
  11435. }
  11436. #endif
  11437. /* Now read it back. */
  11438. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11439. if (ret) {
  11440. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  11441. break;
  11442. }
  11443. /* Verify it. */
  11444. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11445. if (p[i] == i)
  11446. continue;
  11447. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11448. DMA_RWCTRL_WRITE_BNDRY_16) {
  11449. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11450. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11451. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11452. break;
  11453. } else {
  11454. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  11455. ret = -ENODEV;
  11456. goto out;
  11457. }
  11458. }
  11459. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11460. /* Success. */
  11461. ret = 0;
  11462. break;
  11463. }
  11464. }
  11465. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11466. DMA_RWCTRL_WRITE_BNDRY_16) {
  11467. static struct pci_device_id dma_wait_state_chipsets[] = {
  11468. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11469. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11470. { },
  11471. };
  11472. /* DMA test passed without adjusting DMA boundary,
  11473. * now look for chipsets that are known to expose the
  11474. * DMA bug without failing the test.
  11475. */
  11476. if (pci_dev_present(dma_wait_state_chipsets)) {
  11477. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11478. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11479. }
  11480. else
  11481. /* Safe to use the calculated DMA boundary. */
  11482. tp->dma_rwctrl = saved_dma_rwctrl;
  11483. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11484. }
  11485. out:
  11486. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11487. out_nofree:
  11488. return ret;
  11489. }
  11490. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11491. {
  11492. tp->link_config.advertising =
  11493. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11494. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11495. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11496. ADVERTISED_Autoneg | ADVERTISED_MII);
  11497. tp->link_config.speed = SPEED_INVALID;
  11498. tp->link_config.duplex = DUPLEX_INVALID;
  11499. tp->link_config.autoneg = AUTONEG_ENABLE;
  11500. tp->link_config.active_speed = SPEED_INVALID;
  11501. tp->link_config.active_duplex = DUPLEX_INVALID;
  11502. tp->link_config.phy_is_low_power = 0;
  11503. tp->link_config.orig_speed = SPEED_INVALID;
  11504. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11505. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11506. }
  11507. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11508. {
  11509. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS &&
  11510. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  11511. tp->bufmgr_config.mbuf_read_dma_low_water =
  11512. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11513. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11514. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11515. tp->bufmgr_config.mbuf_high_water =
  11516. DEFAULT_MB_HIGH_WATER_5705;
  11517. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11518. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11519. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11520. tp->bufmgr_config.mbuf_high_water =
  11521. DEFAULT_MB_HIGH_WATER_5906;
  11522. }
  11523. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11524. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11525. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11526. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11527. tp->bufmgr_config.mbuf_high_water_jumbo =
  11528. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11529. } else {
  11530. tp->bufmgr_config.mbuf_read_dma_low_water =
  11531. DEFAULT_MB_RDMA_LOW_WATER;
  11532. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11533. DEFAULT_MB_MACRX_LOW_WATER;
  11534. tp->bufmgr_config.mbuf_high_water =
  11535. DEFAULT_MB_HIGH_WATER;
  11536. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11537. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11538. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11539. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11540. tp->bufmgr_config.mbuf_high_water_jumbo =
  11541. DEFAULT_MB_HIGH_WATER_JUMBO;
  11542. }
  11543. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11544. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11545. }
  11546. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11547. {
  11548. switch (tp->phy_id & PHY_ID_MASK) {
  11549. case PHY_ID_BCM5400: return "5400";
  11550. case PHY_ID_BCM5401: return "5401";
  11551. case PHY_ID_BCM5411: return "5411";
  11552. case PHY_ID_BCM5701: return "5701";
  11553. case PHY_ID_BCM5703: return "5703";
  11554. case PHY_ID_BCM5704: return "5704";
  11555. case PHY_ID_BCM5705: return "5705";
  11556. case PHY_ID_BCM5750: return "5750";
  11557. case PHY_ID_BCM5752: return "5752";
  11558. case PHY_ID_BCM5714: return "5714";
  11559. case PHY_ID_BCM5780: return "5780";
  11560. case PHY_ID_BCM5755: return "5755";
  11561. case PHY_ID_BCM5787: return "5787";
  11562. case PHY_ID_BCM5784: return "5784";
  11563. case PHY_ID_BCM5756: return "5722/5756";
  11564. case PHY_ID_BCM5906: return "5906";
  11565. case PHY_ID_BCM5761: return "5761";
  11566. case PHY_ID_BCM5717: return "5717";
  11567. case PHY_ID_BCM8002: return "8002/serdes";
  11568. case 0: return "serdes";
  11569. default: return "unknown";
  11570. }
  11571. }
  11572. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11573. {
  11574. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11575. strcpy(str, "PCI Express");
  11576. return str;
  11577. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11578. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11579. strcpy(str, "PCIX:");
  11580. if ((clock_ctrl == 7) ||
  11581. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11582. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11583. strcat(str, "133MHz");
  11584. else if (clock_ctrl == 0)
  11585. strcat(str, "33MHz");
  11586. else if (clock_ctrl == 2)
  11587. strcat(str, "50MHz");
  11588. else if (clock_ctrl == 4)
  11589. strcat(str, "66MHz");
  11590. else if (clock_ctrl == 6)
  11591. strcat(str, "100MHz");
  11592. } else {
  11593. strcpy(str, "PCI:");
  11594. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11595. strcat(str, "66MHz");
  11596. else
  11597. strcat(str, "33MHz");
  11598. }
  11599. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11600. strcat(str, ":32-bit");
  11601. else
  11602. strcat(str, ":64-bit");
  11603. return str;
  11604. }
  11605. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11606. {
  11607. struct pci_dev *peer;
  11608. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11609. for (func = 0; func < 8; func++) {
  11610. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11611. if (peer && peer != tp->pdev)
  11612. break;
  11613. pci_dev_put(peer);
  11614. }
  11615. /* 5704 can be configured in single-port mode, set peer to
  11616. * tp->pdev in that case.
  11617. */
  11618. if (!peer) {
  11619. peer = tp->pdev;
  11620. return peer;
  11621. }
  11622. /*
  11623. * We don't need to keep the refcount elevated; there's no way
  11624. * to remove one half of this device without removing the other
  11625. */
  11626. pci_dev_put(peer);
  11627. return peer;
  11628. }
  11629. static void __devinit tg3_init_coal(struct tg3 *tp)
  11630. {
  11631. struct ethtool_coalesce *ec = &tp->coal;
  11632. memset(ec, 0, sizeof(*ec));
  11633. ec->cmd = ETHTOOL_GCOALESCE;
  11634. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11635. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11636. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11637. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11638. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11639. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11640. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11641. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11642. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11643. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11644. HOSTCC_MODE_CLRTICK_TXBD)) {
  11645. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11646. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11647. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11648. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11649. }
  11650. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11651. ec->rx_coalesce_usecs_irq = 0;
  11652. ec->tx_coalesce_usecs_irq = 0;
  11653. ec->stats_block_coalesce_usecs = 0;
  11654. }
  11655. }
  11656. static const struct net_device_ops tg3_netdev_ops = {
  11657. .ndo_open = tg3_open,
  11658. .ndo_stop = tg3_close,
  11659. .ndo_start_xmit = tg3_start_xmit,
  11660. .ndo_get_stats = tg3_get_stats,
  11661. .ndo_validate_addr = eth_validate_addr,
  11662. .ndo_set_multicast_list = tg3_set_rx_mode,
  11663. .ndo_set_mac_address = tg3_set_mac_addr,
  11664. .ndo_do_ioctl = tg3_ioctl,
  11665. .ndo_tx_timeout = tg3_tx_timeout,
  11666. .ndo_change_mtu = tg3_change_mtu,
  11667. #if TG3_VLAN_TAG_USED
  11668. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11669. #endif
  11670. #ifdef CONFIG_NET_POLL_CONTROLLER
  11671. .ndo_poll_controller = tg3_poll_controller,
  11672. #endif
  11673. };
  11674. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11675. .ndo_open = tg3_open,
  11676. .ndo_stop = tg3_close,
  11677. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11678. .ndo_get_stats = tg3_get_stats,
  11679. .ndo_validate_addr = eth_validate_addr,
  11680. .ndo_set_multicast_list = tg3_set_rx_mode,
  11681. .ndo_set_mac_address = tg3_set_mac_addr,
  11682. .ndo_do_ioctl = tg3_ioctl,
  11683. .ndo_tx_timeout = tg3_tx_timeout,
  11684. .ndo_change_mtu = tg3_change_mtu,
  11685. #if TG3_VLAN_TAG_USED
  11686. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11687. #endif
  11688. #ifdef CONFIG_NET_POLL_CONTROLLER
  11689. .ndo_poll_controller = tg3_poll_controller,
  11690. #endif
  11691. };
  11692. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11693. const struct pci_device_id *ent)
  11694. {
  11695. static int tg3_version_printed = 0;
  11696. struct net_device *dev;
  11697. struct tg3 *tp;
  11698. int i, err, pm_cap;
  11699. u32 sndmbx, rcvmbx, intmbx;
  11700. char str[40];
  11701. u64 dma_mask, persist_dma_mask;
  11702. if (tg3_version_printed++ == 0)
  11703. printk(KERN_INFO "%s", version);
  11704. err = pci_enable_device(pdev);
  11705. if (err) {
  11706. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11707. "aborting.\n");
  11708. return err;
  11709. }
  11710. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11711. if (err) {
  11712. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11713. "aborting.\n");
  11714. goto err_out_disable_pdev;
  11715. }
  11716. pci_set_master(pdev);
  11717. /* Find power-management capability. */
  11718. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11719. if (pm_cap == 0) {
  11720. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11721. "aborting.\n");
  11722. err = -EIO;
  11723. goto err_out_free_res;
  11724. }
  11725. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  11726. if (!dev) {
  11727. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11728. err = -ENOMEM;
  11729. goto err_out_free_res;
  11730. }
  11731. SET_NETDEV_DEV(dev, &pdev->dev);
  11732. #if TG3_VLAN_TAG_USED
  11733. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11734. #endif
  11735. tp = netdev_priv(dev);
  11736. tp->pdev = pdev;
  11737. tp->dev = dev;
  11738. tp->pm_cap = pm_cap;
  11739. tp->rx_mode = TG3_DEF_RX_MODE;
  11740. tp->tx_mode = TG3_DEF_TX_MODE;
  11741. if (tg3_debug > 0)
  11742. tp->msg_enable = tg3_debug;
  11743. else
  11744. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11745. /* The word/byte swap controls here control register access byte
  11746. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11747. * setting below.
  11748. */
  11749. tp->misc_host_ctrl =
  11750. MISC_HOST_CTRL_MASK_PCI_INT |
  11751. MISC_HOST_CTRL_WORD_SWAP |
  11752. MISC_HOST_CTRL_INDIR_ACCESS |
  11753. MISC_HOST_CTRL_PCISTATE_RW;
  11754. /* The NONFRM (non-frame) byte/word swap controls take effect
  11755. * on descriptor entries, anything which isn't packet data.
  11756. *
  11757. * The StrongARM chips on the board (one for tx, one for rx)
  11758. * are running in big-endian mode.
  11759. */
  11760. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11761. GRC_MODE_WSWAP_NONFRM_DATA);
  11762. #ifdef __BIG_ENDIAN
  11763. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11764. #endif
  11765. spin_lock_init(&tp->lock);
  11766. spin_lock_init(&tp->indirect_lock);
  11767. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11768. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11769. if (!tp->regs) {
  11770. printk(KERN_ERR PFX "Cannot map device registers, "
  11771. "aborting.\n");
  11772. err = -ENOMEM;
  11773. goto err_out_free_dev;
  11774. }
  11775. tg3_init_link_config(tp);
  11776. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11777. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11778. dev->ethtool_ops = &tg3_ethtool_ops;
  11779. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11780. dev->irq = pdev->irq;
  11781. err = tg3_get_invariants(tp);
  11782. if (err) {
  11783. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11784. "aborting.\n");
  11785. goto err_out_iounmap;
  11786. }
  11787. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  11788. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  11789. dev->netdev_ops = &tg3_netdev_ops;
  11790. else
  11791. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11792. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11793. * device behind the EPB cannot support DMA addresses > 40-bit.
  11794. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11795. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11796. * do DMA address check in tg3_start_xmit().
  11797. */
  11798. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11799. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  11800. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11801. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  11802. #ifdef CONFIG_HIGHMEM
  11803. dma_mask = DMA_BIT_MASK(64);
  11804. #endif
  11805. } else
  11806. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  11807. /* Configure DMA attributes. */
  11808. if (dma_mask > DMA_BIT_MASK(32)) {
  11809. err = pci_set_dma_mask(pdev, dma_mask);
  11810. if (!err) {
  11811. dev->features |= NETIF_F_HIGHDMA;
  11812. err = pci_set_consistent_dma_mask(pdev,
  11813. persist_dma_mask);
  11814. if (err < 0) {
  11815. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11816. "DMA for consistent allocations\n");
  11817. goto err_out_iounmap;
  11818. }
  11819. }
  11820. }
  11821. if (err || dma_mask == DMA_BIT_MASK(32)) {
  11822. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  11823. if (err) {
  11824. printk(KERN_ERR PFX "No usable DMA configuration, "
  11825. "aborting.\n");
  11826. goto err_out_iounmap;
  11827. }
  11828. }
  11829. tg3_init_bufmgr_config(tp);
  11830. /* Selectively allow TSO based on operating conditions */
  11831. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  11832. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  11833. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11834. else {
  11835. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  11836. tp->fw_needed = NULL;
  11837. }
  11838. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11839. tp->fw_needed = FIRMWARE_TG3;
  11840. /* TSO is on by default on chips that support hardware TSO.
  11841. * Firmware TSO on older chips gives lower performance, so it
  11842. * is off by default, but can be enabled using ethtool.
  11843. */
  11844. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  11845. (dev->features & NETIF_F_IP_CSUM))
  11846. dev->features |= NETIF_F_TSO;
  11847. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  11848. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  11849. if (dev->features & NETIF_F_IPV6_CSUM)
  11850. dev->features |= NETIF_F_TSO6;
  11851. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  11852. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11853. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11854. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11855. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11856. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11857. dev->features |= NETIF_F_TSO_ECN;
  11858. }
  11859. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11860. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11861. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11862. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11863. tp->rx_pending = 63;
  11864. }
  11865. err = tg3_get_device_address(tp);
  11866. if (err) {
  11867. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11868. "aborting.\n");
  11869. goto err_out_fw;
  11870. }
  11871. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11872. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11873. if (!tp->aperegs) {
  11874. printk(KERN_ERR PFX "Cannot map APE registers, "
  11875. "aborting.\n");
  11876. err = -ENOMEM;
  11877. goto err_out_fw;
  11878. }
  11879. tg3_ape_lock_init(tp);
  11880. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  11881. tg3_read_dash_ver(tp);
  11882. }
  11883. /*
  11884. * Reset chip in case UNDI or EFI driver did not shutdown
  11885. * DMA self test will enable WDMAC and we'll see (spurious)
  11886. * pending DMA on the PCI bus at that point.
  11887. */
  11888. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11889. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11890. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11891. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11892. }
  11893. err = tg3_test_dma(tp);
  11894. if (err) {
  11895. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11896. goto err_out_apeunmap;
  11897. }
  11898. /* flow control autonegotiation is default behavior */
  11899. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11900. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11901. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  11902. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  11903. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  11904. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  11905. struct tg3_napi *tnapi = &tp->napi[i];
  11906. tnapi->tp = tp;
  11907. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  11908. tnapi->int_mbox = intmbx;
  11909. if (i < 4)
  11910. intmbx += 0x8;
  11911. else
  11912. intmbx += 0x4;
  11913. tnapi->consmbox = rcvmbx;
  11914. tnapi->prodmbox = sndmbx;
  11915. if (i) {
  11916. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  11917. netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
  11918. } else {
  11919. tnapi->coal_now = HOSTCC_MODE_NOW;
  11920. netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
  11921. }
  11922. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  11923. break;
  11924. /*
  11925. * If we support MSIX, we'll be using RSS. If we're using
  11926. * RSS, the first vector only handles link interrupts and the
  11927. * remaining vectors handle rx and tx interrupts. Reuse the
  11928. * mailbox values for the next iteration. The values we setup
  11929. * above are still useful for the single vectored mode.
  11930. */
  11931. if (!i)
  11932. continue;
  11933. rcvmbx += 0x8;
  11934. if (sndmbx & 0x4)
  11935. sndmbx -= 0x4;
  11936. else
  11937. sndmbx += 0xc;
  11938. }
  11939. tg3_init_coal(tp);
  11940. pci_set_drvdata(pdev, dev);
  11941. err = register_netdev(dev);
  11942. if (err) {
  11943. printk(KERN_ERR PFX "Cannot register net device, "
  11944. "aborting.\n");
  11945. goto err_out_apeunmap;
  11946. }
  11947. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11948. dev->name,
  11949. tp->board_part_number,
  11950. tp->pci_chip_rev_id,
  11951. tg3_bus_string(tp, str),
  11952. dev->dev_addr);
  11953. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  11954. struct phy_device *phydev;
  11955. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  11956. printk(KERN_INFO
  11957. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11958. tp->dev->name, phydev->drv->name,
  11959. dev_name(&phydev->dev));
  11960. } else
  11961. printk(KERN_INFO
  11962. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11963. tp->dev->name, tg3_phy_string(tp),
  11964. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11965. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11966. "10/100/1000Base-T")),
  11967. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11968. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11969. dev->name,
  11970. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11971. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11972. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11973. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11974. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11975. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11976. dev->name, tp->dma_rwctrl,
  11977. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  11978. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  11979. return 0;
  11980. err_out_apeunmap:
  11981. if (tp->aperegs) {
  11982. iounmap(tp->aperegs);
  11983. tp->aperegs = NULL;
  11984. }
  11985. err_out_fw:
  11986. if (tp->fw)
  11987. release_firmware(tp->fw);
  11988. err_out_iounmap:
  11989. if (tp->regs) {
  11990. iounmap(tp->regs);
  11991. tp->regs = NULL;
  11992. }
  11993. err_out_free_dev:
  11994. free_netdev(dev);
  11995. err_out_free_res:
  11996. pci_release_regions(pdev);
  11997. err_out_disable_pdev:
  11998. pci_disable_device(pdev);
  11999. pci_set_drvdata(pdev, NULL);
  12000. return err;
  12001. }
  12002. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12003. {
  12004. struct net_device *dev = pci_get_drvdata(pdev);
  12005. if (dev) {
  12006. struct tg3 *tp = netdev_priv(dev);
  12007. if (tp->fw)
  12008. release_firmware(tp->fw);
  12009. flush_scheduled_work();
  12010. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12011. tg3_phy_fini(tp);
  12012. tg3_mdio_fini(tp);
  12013. }
  12014. unregister_netdev(dev);
  12015. if (tp->aperegs) {
  12016. iounmap(tp->aperegs);
  12017. tp->aperegs = NULL;
  12018. }
  12019. if (tp->regs) {
  12020. iounmap(tp->regs);
  12021. tp->regs = NULL;
  12022. }
  12023. free_netdev(dev);
  12024. pci_release_regions(pdev);
  12025. pci_disable_device(pdev);
  12026. pci_set_drvdata(pdev, NULL);
  12027. }
  12028. }
  12029. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12030. {
  12031. struct net_device *dev = pci_get_drvdata(pdev);
  12032. struct tg3 *tp = netdev_priv(dev);
  12033. pci_power_t target_state;
  12034. int err;
  12035. /* PCI register 4 needs to be saved whether netif_running() or not.
  12036. * MSI address and data need to be saved if using MSI and
  12037. * netif_running().
  12038. */
  12039. pci_save_state(pdev);
  12040. if (!netif_running(dev))
  12041. return 0;
  12042. flush_scheduled_work();
  12043. tg3_phy_stop(tp);
  12044. tg3_netif_stop(tp);
  12045. del_timer_sync(&tp->timer);
  12046. tg3_full_lock(tp, 1);
  12047. tg3_disable_ints(tp);
  12048. tg3_full_unlock(tp);
  12049. netif_device_detach(dev);
  12050. tg3_full_lock(tp, 0);
  12051. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12052. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12053. tg3_full_unlock(tp);
  12054. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12055. err = tg3_set_power_state(tp, target_state);
  12056. if (err) {
  12057. int err2;
  12058. tg3_full_lock(tp, 0);
  12059. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12060. err2 = tg3_restart_hw(tp, 1);
  12061. if (err2)
  12062. goto out;
  12063. tp->timer.expires = jiffies + tp->timer_offset;
  12064. add_timer(&tp->timer);
  12065. netif_device_attach(dev);
  12066. tg3_netif_start(tp);
  12067. out:
  12068. tg3_full_unlock(tp);
  12069. if (!err2)
  12070. tg3_phy_start(tp);
  12071. }
  12072. return err;
  12073. }
  12074. static int tg3_resume(struct pci_dev *pdev)
  12075. {
  12076. struct net_device *dev = pci_get_drvdata(pdev);
  12077. struct tg3 *tp = netdev_priv(dev);
  12078. int err;
  12079. pci_restore_state(tp->pdev);
  12080. if (!netif_running(dev))
  12081. return 0;
  12082. err = tg3_set_power_state(tp, PCI_D0);
  12083. if (err)
  12084. return err;
  12085. netif_device_attach(dev);
  12086. tg3_full_lock(tp, 0);
  12087. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12088. err = tg3_restart_hw(tp, 1);
  12089. if (err)
  12090. goto out;
  12091. tp->timer.expires = jiffies + tp->timer_offset;
  12092. add_timer(&tp->timer);
  12093. tg3_netif_start(tp);
  12094. out:
  12095. tg3_full_unlock(tp);
  12096. if (!err)
  12097. tg3_phy_start(tp);
  12098. return err;
  12099. }
  12100. static struct pci_driver tg3_driver = {
  12101. .name = DRV_MODULE_NAME,
  12102. .id_table = tg3_pci_tbl,
  12103. .probe = tg3_init_one,
  12104. .remove = __devexit_p(tg3_remove_one),
  12105. .suspend = tg3_suspend,
  12106. .resume = tg3_resume
  12107. };
  12108. static int __init tg3_init(void)
  12109. {
  12110. return pci_register_driver(&tg3_driver);
  12111. }
  12112. static void __exit tg3_cleanup(void)
  12113. {
  12114. pci_unregister_driver(&tg3_driver);
  12115. }
  12116. module_init(tg3_init);
  12117. module_exit(tg3_cleanup);