dss.c 22 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/err.h>
  26. #include <linux/delay.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/clk.h>
  29. #include <plat/display.h>
  30. #include <plat/clock.h>
  31. #include "dss.h"
  32. #include "dss_features.h"
  33. #define DSS_SZ_REGS SZ_512
  34. struct dss_reg {
  35. u16 idx;
  36. };
  37. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  38. #define DSS_REVISION DSS_REG(0x0000)
  39. #define DSS_SYSCONFIG DSS_REG(0x0010)
  40. #define DSS_SYSSTATUS DSS_REG(0x0014)
  41. #define DSS_IRQSTATUS DSS_REG(0x0018)
  42. #define DSS_CONTROL DSS_REG(0x0040)
  43. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  44. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  45. #define DSS_SDI_STATUS DSS_REG(0x005C)
  46. #define REG_GET(idx, start, end) \
  47. FLD_GET(dss_read_reg(idx), start, end)
  48. #define REG_FLD_MOD(idx, val, start, end) \
  49. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  50. static struct {
  51. struct platform_device *pdev;
  52. void __iomem *base;
  53. int ctx_id;
  54. struct clk *dpll4_m4_ck;
  55. struct clk *dss_ick;
  56. struct clk *dss_fck;
  57. struct clk *dss_sys_clk;
  58. struct clk *dss_tv_fck;
  59. struct clk *dss_video_fck;
  60. unsigned num_clks_enabled;
  61. unsigned long cache_req_pck;
  62. unsigned long cache_prate;
  63. struct dss_clock_info cache_dss_cinfo;
  64. struct dispc_clock_info cache_dispc_cinfo;
  65. enum dss_clk_source dsi_clk_source;
  66. enum dss_clk_source dispc_clk_source;
  67. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  68. } dss;
  69. static const struct dss_clk_source_name dss_generic_clk_source_names[] = {
  70. { DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, "DSI_PLL_HSDIV_DISPC" },
  71. { DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, "DSI_PLL_HSDIV_DSI" },
  72. { DSS_CLK_SRC_FCK, "DSS_FCK" },
  73. };
  74. static void dss_clk_enable_all_no_ctx(void);
  75. static void dss_clk_disable_all_no_ctx(void);
  76. static void dss_clk_enable_no_ctx(enum dss_clock clks);
  77. static void dss_clk_disable_no_ctx(enum dss_clock clks);
  78. static int _omap_dss_wait_reset(void);
  79. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  80. {
  81. __raw_writel(val, dss.base + idx.idx);
  82. }
  83. static inline u32 dss_read_reg(const struct dss_reg idx)
  84. {
  85. return __raw_readl(dss.base + idx.idx);
  86. }
  87. #define SR(reg) \
  88. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  89. #define RR(reg) \
  90. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  91. void dss_save_context(void)
  92. {
  93. if (cpu_is_omap24xx())
  94. return;
  95. SR(SYSCONFIG);
  96. SR(CONTROL);
  97. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  98. OMAP_DISPLAY_TYPE_SDI) {
  99. SR(SDI_CONTROL);
  100. SR(PLL_CONTROL);
  101. }
  102. }
  103. void dss_restore_context(void)
  104. {
  105. if (_omap_dss_wait_reset())
  106. DSSERR("DSS not coming out of reset after sleep\n");
  107. RR(SYSCONFIG);
  108. RR(CONTROL);
  109. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  110. OMAP_DISPLAY_TYPE_SDI) {
  111. RR(SDI_CONTROL);
  112. RR(PLL_CONTROL);
  113. }
  114. }
  115. #undef SR
  116. #undef RR
  117. void dss_sdi_init(u8 datapairs)
  118. {
  119. u32 l;
  120. BUG_ON(datapairs > 3 || datapairs < 1);
  121. l = dss_read_reg(DSS_SDI_CONTROL);
  122. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  123. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  124. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  125. dss_write_reg(DSS_SDI_CONTROL, l);
  126. l = dss_read_reg(DSS_PLL_CONTROL);
  127. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  128. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  129. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  130. dss_write_reg(DSS_PLL_CONTROL, l);
  131. }
  132. int dss_sdi_enable(void)
  133. {
  134. unsigned long timeout;
  135. dispc_pck_free_enable(1);
  136. /* Reset SDI PLL */
  137. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  138. udelay(1); /* wait 2x PCLK */
  139. /* Lock SDI PLL */
  140. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  141. /* Waiting for PLL lock request to complete */
  142. timeout = jiffies + msecs_to_jiffies(500);
  143. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  144. if (time_after_eq(jiffies, timeout)) {
  145. DSSERR("PLL lock request timed out\n");
  146. goto err1;
  147. }
  148. }
  149. /* Clearing PLL_GO bit */
  150. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  151. /* Waiting for PLL to lock */
  152. timeout = jiffies + msecs_to_jiffies(500);
  153. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  154. if (time_after_eq(jiffies, timeout)) {
  155. DSSERR("PLL lock timed out\n");
  156. goto err1;
  157. }
  158. }
  159. dispc_lcd_enable_signal(1);
  160. /* Waiting for SDI reset to complete */
  161. timeout = jiffies + msecs_to_jiffies(500);
  162. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  163. if (time_after_eq(jiffies, timeout)) {
  164. DSSERR("SDI reset timed out\n");
  165. goto err2;
  166. }
  167. }
  168. return 0;
  169. err2:
  170. dispc_lcd_enable_signal(0);
  171. err1:
  172. /* Reset SDI PLL */
  173. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  174. dispc_pck_free_enable(0);
  175. return -ETIMEDOUT;
  176. }
  177. void dss_sdi_disable(void)
  178. {
  179. dispc_lcd_enable_signal(0);
  180. dispc_pck_free_enable(0);
  181. /* Reset SDI PLL */
  182. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  183. }
  184. const char *dss_get_generic_clk_source_name(enum dss_clk_source clk_src)
  185. {
  186. return dss_generic_clk_source_names[clk_src].clksrc_name;
  187. }
  188. void dss_dump_clocks(struct seq_file *s)
  189. {
  190. unsigned long dpll4_ck_rate;
  191. unsigned long dpll4_m4_ck_rate;
  192. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  193. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  194. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  195. seq_printf(s, "- DSS -\n");
  196. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  197. if (cpu_is_omap3630())
  198. seq_printf(s, "%s (%s) = %lu / %lu = %lu\n",
  199. dss_get_generic_clk_source_name(DSS_CLK_SRC_FCK),
  200. dss_feat_get_clk_source_name(DSS_CLK_SRC_FCK),
  201. dpll4_ck_rate,
  202. dpll4_ck_rate / dpll4_m4_ck_rate,
  203. dss_clk_get_rate(DSS_CLK_FCK));
  204. else
  205. seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n",
  206. dss_get_generic_clk_source_name(DSS_CLK_SRC_FCK),
  207. dss_feat_get_clk_source_name(DSS_CLK_SRC_FCK),
  208. dpll4_ck_rate,
  209. dpll4_ck_rate / dpll4_m4_ck_rate,
  210. dss_clk_get_rate(DSS_CLK_FCK));
  211. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  212. }
  213. void dss_dump_regs(struct seq_file *s)
  214. {
  215. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  216. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  217. DUMPREG(DSS_REVISION);
  218. DUMPREG(DSS_SYSCONFIG);
  219. DUMPREG(DSS_SYSSTATUS);
  220. DUMPREG(DSS_IRQSTATUS);
  221. DUMPREG(DSS_CONTROL);
  222. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  223. OMAP_DISPLAY_TYPE_SDI) {
  224. DUMPREG(DSS_SDI_CONTROL);
  225. DUMPREG(DSS_PLL_CONTROL);
  226. DUMPREG(DSS_SDI_STATUS);
  227. }
  228. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  229. #undef DUMPREG
  230. }
  231. void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
  232. {
  233. int b;
  234. switch (clk_src) {
  235. case DSS_CLK_SRC_FCK:
  236. b = 0;
  237. break;
  238. case DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  239. b = 1;
  240. dsi_wait_pll_hsdiv_dispc_active();
  241. break;
  242. default:
  243. BUG();
  244. }
  245. REG_FLD_MOD(DSS_CONTROL, b, 0, 0); /* DISPC_CLK_SWITCH */
  246. dss.dispc_clk_source = clk_src;
  247. }
  248. void dss_select_dsi_clk_source(enum dss_clk_source clk_src)
  249. {
  250. int b;
  251. switch (clk_src) {
  252. case DSS_CLK_SRC_FCK:
  253. b = 0;
  254. break;
  255. case DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  256. b = 1;
  257. dsi_wait_pll_hsdiv_dsi_active();
  258. break;
  259. default:
  260. BUG();
  261. }
  262. REG_FLD_MOD(DSS_CONTROL, b, 1, 1); /* DSI_CLK_SWITCH */
  263. dss.dsi_clk_source = clk_src;
  264. }
  265. enum dss_clk_source dss_get_dispc_clk_source(void)
  266. {
  267. return dss.dispc_clk_source;
  268. }
  269. enum dss_clk_source dss_get_dsi_clk_source(void)
  270. {
  271. return dss.dsi_clk_source;
  272. }
  273. /* calculate clock rates using dividers in cinfo */
  274. int dss_calc_clock_rates(struct dss_clock_info *cinfo)
  275. {
  276. unsigned long prate;
  277. if (cinfo->fck_div > (cpu_is_omap3630() ? 32 : 16) ||
  278. cinfo->fck_div == 0)
  279. return -EINVAL;
  280. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  281. cinfo->fck = prate / cinfo->fck_div;
  282. return 0;
  283. }
  284. int dss_set_clock_div(struct dss_clock_info *cinfo)
  285. {
  286. unsigned long prate;
  287. int r;
  288. if (cpu_is_omap34xx()) {
  289. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  290. DSSDBG("dpll4_m4 = %ld\n", prate);
  291. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  292. if (r)
  293. return r;
  294. }
  295. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  296. return 0;
  297. }
  298. int dss_get_clock_div(struct dss_clock_info *cinfo)
  299. {
  300. cinfo->fck = dss_clk_get_rate(DSS_CLK_FCK);
  301. if (cpu_is_omap34xx()) {
  302. unsigned long prate;
  303. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  304. if (cpu_is_omap3630())
  305. cinfo->fck_div = prate / (cinfo->fck);
  306. else
  307. cinfo->fck_div = prate / (cinfo->fck / 2);
  308. } else {
  309. cinfo->fck_div = 0;
  310. }
  311. return 0;
  312. }
  313. unsigned long dss_get_dpll4_rate(void)
  314. {
  315. if (cpu_is_omap34xx())
  316. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  317. else
  318. return 0;
  319. }
  320. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  321. struct dss_clock_info *dss_cinfo,
  322. struct dispc_clock_info *dispc_cinfo)
  323. {
  324. unsigned long prate;
  325. struct dss_clock_info best_dss;
  326. struct dispc_clock_info best_dispc;
  327. unsigned long fck, max_dss_fck;
  328. u16 fck_div;
  329. int match = 0;
  330. int min_fck_per_pck;
  331. prate = dss_get_dpll4_rate();
  332. max_dss_fck = dss_feat_get_max_dss_fck();
  333. fck = dss_clk_get_rate(DSS_CLK_FCK);
  334. if (req_pck == dss.cache_req_pck &&
  335. ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
  336. dss.cache_dss_cinfo.fck == fck)) {
  337. DSSDBG("dispc clock info found from cache.\n");
  338. *dss_cinfo = dss.cache_dss_cinfo;
  339. *dispc_cinfo = dss.cache_dispc_cinfo;
  340. return 0;
  341. }
  342. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  343. if (min_fck_per_pck &&
  344. req_pck * min_fck_per_pck > max_dss_fck) {
  345. DSSERR("Requested pixel clock not possible with the current "
  346. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  347. "the constraint off.\n");
  348. min_fck_per_pck = 0;
  349. }
  350. retry:
  351. memset(&best_dss, 0, sizeof(best_dss));
  352. memset(&best_dispc, 0, sizeof(best_dispc));
  353. if (cpu_is_omap24xx()) {
  354. struct dispc_clock_info cur_dispc;
  355. /* XXX can we change the clock on omap2? */
  356. fck = dss_clk_get_rate(DSS_CLK_FCK);
  357. fck_div = 1;
  358. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  359. match = 1;
  360. best_dss.fck = fck;
  361. best_dss.fck_div = fck_div;
  362. best_dispc = cur_dispc;
  363. goto found;
  364. } else if (cpu_is_omap34xx()) {
  365. for (fck_div = (cpu_is_omap3630() ? 32 : 16);
  366. fck_div > 0; --fck_div) {
  367. struct dispc_clock_info cur_dispc;
  368. if (cpu_is_omap3630())
  369. fck = prate / fck_div;
  370. else
  371. fck = prate / fck_div * 2;
  372. if (fck > max_dss_fck)
  373. continue;
  374. if (min_fck_per_pck &&
  375. fck < req_pck * min_fck_per_pck)
  376. continue;
  377. match = 1;
  378. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  379. if (abs(cur_dispc.pck - req_pck) <
  380. abs(best_dispc.pck - req_pck)) {
  381. best_dss.fck = fck;
  382. best_dss.fck_div = fck_div;
  383. best_dispc = cur_dispc;
  384. if (cur_dispc.pck == req_pck)
  385. goto found;
  386. }
  387. }
  388. } else {
  389. BUG();
  390. }
  391. found:
  392. if (!match) {
  393. if (min_fck_per_pck) {
  394. DSSERR("Could not find suitable clock settings.\n"
  395. "Turning FCK/PCK constraint off and"
  396. "trying again.\n");
  397. min_fck_per_pck = 0;
  398. goto retry;
  399. }
  400. DSSERR("Could not find suitable clock settings.\n");
  401. return -EINVAL;
  402. }
  403. if (dss_cinfo)
  404. *dss_cinfo = best_dss;
  405. if (dispc_cinfo)
  406. *dispc_cinfo = best_dispc;
  407. dss.cache_req_pck = req_pck;
  408. dss.cache_prate = prate;
  409. dss.cache_dss_cinfo = best_dss;
  410. dss.cache_dispc_cinfo = best_dispc;
  411. return 0;
  412. }
  413. static int _omap_dss_wait_reset(void)
  414. {
  415. int t = 0;
  416. while (REG_GET(DSS_SYSSTATUS, 0, 0) == 0) {
  417. if (++t > 1000) {
  418. DSSERR("soft reset failed\n");
  419. return -ENODEV;
  420. }
  421. udelay(1);
  422. }
  423. return 0;
  424. }
  425. static int _omap_dss_reset(void)
  426. {
  427. /* Soft reset */
  428. REG_FLD_MOD(DSS_SYSCONFIG, 1, 1, 1);
  429. return _omap_dss_wait_reset();
  430. }
  431. void dss_set_venc_output(enum omap_dss_venc_type type)
  432. {
  433. int l = 0;
  434. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  435. l = 0;
  436. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  437. l = 1;
  438. else
  439. BUG();
  440. /* venc out selection. 0 = comp, 1 = svideo */
  441. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  442. }
  443. void dss_set_dac_pwrdn_bgz(bool enable)
  444. {
  445. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  446. }
  447. static int dss_init(void)
  448. {
  449. int r;
  450. u32 rev;
  451. struct resource *dss_mem;
  452. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  453. if (!dss_mem) {
  454. DSSERR("can't get IORESOURCE_MEM DSS\n");
  455. r = -EINVAL;
  456. goto fail0;
  457. }
  458. dss.base = ioremap(dss_mem->start, resource_size(dss_mem));
  459. if (!dss.base) {
  460. DSSERR("can't ioremap DSS\n");
  461. r = -ENOMEM;
  462. goto fail0;
  463. }
  464. /* disable LCD and DIGIT output. This seems to fix the synclost
  465. * problem that we get, if the bootloader starts the DSS and
  466. * the kernel resets it */
  467. omap_writel(omap_readl(0x48050440) & ~0x3, 0x48050440);
  468. /* We need to wait here a bit, otherwise we sometimes start to
  469. * get synclost errors, and after that only power cycle will
  470. * restore DSS functionality. I have no idea why this happens.
  471. * And we have to wait _before_ resetting the DSS, but after
  472. * enabling clocks.
  473. */
  474. msleep(50);
  475. _omap_dss_reset();
  476. /* autoidle */
  477. REG_FLD_MOD(DSS_SYSCONFIG, 1, 0, 0);
  478. /* Select DPLL */
  479. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  480. #ifdef CONFIG_OMAP2_DSS_VENC
  481. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  482. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  483. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  484. #endif
  485. if (cpu_is_omap34xx()) {
  486. dss.dpll4_m4_ck = clk_get(NULL, "dpll4_m4_ck");
  487. if (IS_ERR(dss.dpll4_m4_ck)) {
  488. DSSERR("Failed to get dpll4_m4_ck\n");
  489. r = PTR_ERR(dss.dpll4_m4_ck);
  490. goto fail1;
  491. }
  492. }
  493. dss.dsi_clk_source = DSS_CLK_SRC_FCK;
  494. dss.dispc_clk_source = DSS_CLK_SRC_FCK;
  495. dss_save_context();
  496. rev = dss_read_reg(DSS_REVISION);
  497. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  498. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  499. return 0;
  500. fail1:
  501. iounmap(dss.base);
  502. fail0:
  503. return r;
  504. }
  505. static void dss_exit(void)
  506. {
  507. if (cpu_is_omap34xx())
  508. clk_put(dss.dpll4_m4_ck);
  509. iounmap(dss.base);
  510. }
  511. /* CONTEXT */
  512. static int dss_get_ctx_id(void)
  513. {
  514. struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
  515. int r;
  516. if (!pdata->board_data->get_last_off_on_transaction_id)
  517. return 0;
  518. r = pdata->board_data->get_last_off_on_transaction_id(&dss.pdev->dev);
  519. if (r < 0) {
  520. dev_err(&dss.pdev->dev, "getting transaction ID failed, "
  521. "will force context restore\n");
  522. r = -1;
  523. }
  524. return r;
  525. }
  526. int dss_need_ctx_restore(void)
  527. {
  528. int id = dss_get_ctx_id();
  529. if (id < 0 || id != dss.ctx_id) {
  530. DSSDBG("ctx id %d -> id %d\n",
  531. dss.ctx_id, id);
  532. dss.ctx_id = id;
  533. return 1;
  534. } else {
  535. return 0;
  536. }
  537. }
  538. static void save_all_ctx(void)
  539. {
  540. DSSDBG("save context\n");
  541. dss_clk_enable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
  542. dss_save_context();
  543. dispc_save_context();
  544. #ifdef CONFIG_OMAP2_DSS_DSI
  545. dsi_save_context();
  546. #endif
  547. dss_clk_disable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
  548. }
  549. static void restore_all_ctx(void)
  550. {
  551. DSSDBG("restore context\n");
  552. dss_clk_enable_all_no_ctx();
  553. dss_restore_context();
  554. dispc_restore_context();
  555. #ifdef CONFIG_OMAP2_DSS_DSI
  556. dsi_restore_context();
  557. #endif
  558. dss_clk_disable_all_no_ctx();
  559. }
  560. static int dss_get_clock(struct clk **clock, const char *clk_name)
  561. {
  562. struct clk *clk;
  563. clk = clk_get(&dss.pdev->dev, clk_name);
  564. if (IS_ERR(clk)) {
  565. DSSERR("can't get clock %s", clk_name);
  566. return PTR_ERR(clk);
  567. }
  568. *clock = clk;
  569. DSSDBG("clk %s, rate %ld\n", clk_name, clk_get_rate(clk));
  570. return 0;
  571. }
  572. static int dss_get_clocks(void)
  573. {
  574. int r;
  575. struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
  576. dss.dss_ick = NULL;
  577. dss.dss_fck = NULL;
  578. dss.dss_sys_clk = NULL;
  579. dss.dss_tv_fck = NULL;
  580. dss.dss_video_fck = NULL;
  581. r = dss_get_clock(&dss.dss_ick, "ick");
  582. if (r)
  583. goto err;
  584. r = dss_get_clock(&dss.dss_fck, "fck");
  585. if (r)
  586. goto err;
  587. if (!pdata->opt_clock_available) {
  588. r = -ENODEV;
  589. goto err;
  590. }
  591. if (pdata->opt_clock_available("sys_clk")) {
  592. r = dss_get_clock(&dss.dss_sys_clk, "sys_clk");
  593. if (r)
  594. goto err;
  595. }
  596. if (pdata->opt_clock_available("tv_clk")) {
  597. r = dss_get_clock(&dss.dss_tv_fck, "tv_clk");
  598. if (r)
  599. goto err;
  600. }
  601. if (pdata->opt_clock_available("video_clk")) {
  602. r = dss_get_clock(&dss.dss_video_fck, "video_clk");
  603. if (r)
  604. goto err;
  605. }
  606. return 0;
  607. err:
  608. if (dss.dss_ick)
  609. clk_put(dss.dss_ick);
  610. if (dss.dss_fck)
  611. clk_put(dss.dss_fck);
  612. if (dss.dss_sys_clk)
  613. clk_put(dss.dss_sys_clk);
  614. if (dss.dss_tv_fck)
  615. clk_put(dss.dss_tv_fck);
  616. if (dss.dss_video_fck)
  617. clk_put(dss.dss_video_fck);
  618. return r;
  619. }
  620. static void dss_put_clocks(void)
  621. {
  622. if (dss.dss_video_fck)
  623. clk_put(dss.dss_video_fck);
  624. if (dss.dss_tv_fck)
  625. clk_put(dss.dss_tv_fck);
  626. if (dss.dss_sys_clk)
  627. clk_put(dss.dss_sys_clk);
  628. clk_put(dss.dss_fck);
  629. clk_put(dss.dss_ick);
  630. }
  631. unsigned long dss_clk_get_rate(enum dss_clock clk)
  632. {
  633. switch (clk) {
  634. case DSS_CLK_ICK:
  635. return clk_get_rate(dss.dss_ick);
  636. case DSS_CLK_FCK:
  637. return clk_get_rate(dss.dss_fck);
  638. case DSS_CLK_SYSCK:
  639. return clk_get_rate(dss.dss_sys_clk);
  640. case DSS_CLK_TVFCK:
  641. return clk_get_rate(dss.dss_tv_fck);
  642. case DSS_CLK_VIDFCK:
  643. return clk_get_rate(dss.dss_video_fck);
  644. }
  645. BUG();
  646. return 0;
  647. }
  648. static unsigned count_clk_bits(enum dss_clock clks)
  649. {
  650. unsigned num_clks = 0;
  651. if (clks & DSS_CLK_ICK)
  652. ++num_clks;
  653. if (clks & DSS_CLK_FCK)
  654. ++num_clks;
  655. if (clks & DSS_CLK_SYSCK)
  656. ++num_clks;
  657. if (clks & DSS_CLK_TVFCK)
  658. ++num_clks;
  659. if (clks & DSS_CLK_VIDFCK)
  660. ++num_clks;
  661. return num_clks;
  662. }
  663. static void dss_clk_enable_no_ctx(enum dss_clock clks)
  664. {
  665. unsigned num_clks = count_clk_bits(clks);
  666. if (clks & DSS_CLK_ICK)
  667. clk_enable(dss.dss_ick);
  668. if (clks & DSS_CLK_FCK)
  669. clk_enable(dss.dss_fck);
  670. if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
  671. clk_enable(dss.dss_sys_clk);
  672. if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
  673. clk_enable(dss.dss_tv_fck);
  674. if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
  675. clk_enable(dss.dss_video_fck);
  676. dss.num_clks_enabled += num_clks;
  677. }
  678. void dss_clk_enable(enum dss_clock clks)
  679. {
  680. bool check_ctx = dss.num_clks_enabled == 0;
  681. dss_clk_enable_no_ctx(clks);
  682. /*
  683. * HACK: On omap4 the registers may not be accessible right after
  684. * enabling the clocks. At some point this will be handled by
  685. * pm_runtime, but for the time begin this should make things work.
  686. */
  687. if (cpu_is_omap44xx() && check_ctx)
  688. udelay(10);
  689. if (check_ctx && cpu_is_omap34xx() && dss_need_ctx_restore())
  690. restore_all_ctx();
  691. }
  692. static void dss_clk_disable_no_ctx(enum dss_clock clks)
  693. {
  694. unsigned num_clks = count_clk_bits(clks);
  695. if (clks & DSS_CLK_ICK)
  696. clk_disable(dss.dss_ick);
  697. if (clks & DSS_CLK_FCK)
  698. clk_disable(dss.dss_fck);
  699. if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
  700. clk_disable(dss.dss_sys_clk);
  701. if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
  702. clk_disable(dss.dss_tv_fck);
  703. if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
  704. clk_disable(dss.dss_video_fck);
  705. dss.num_clks_enabled -= num_clks;
  706. }
  707. void dss_clk_disable(enum dss_clock clks)
  708. {
  709. if (cpu_is_omap34xx()) {
  710. unsigned num_clks = count_clk_bits(clks);
  711. BUG_ON(dss.num_clks_enabled < num_clks);
  712. if (dss.num_clks_enabled == num_clks)
  713. save_all_ctx();
  714. }
  715. dss_clk_disable_no_ctx(clks);
  716. }
  717. static void dss_clk_enable_all_no_ctx(void)
  718. {
  719. enum dss_clock clks;
  720. clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
  721. if (cpu_is_omap34xx())
  722. clks |= DSS_CLK_VIDFCK;
  723. dss_clk_enable_no_ctx(clks);
  724. }
  725. static void dss_clk_disable_all_no_ctx(void)
  726. {
  727. enum dss_clock clks;
  728. clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
  729. if (cpu_is_omap34xx())
  730. clks |= DSS_CLK_VIDFCK;
  731. dss_clk_disable_no_ctx(clks);
  732. }
  733. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  734. /* CLOCKS */
  735. static void core_dump_clocks(struct seq_file *s)
  736. {
  737. int i;
  738. struct clk *clocks[5] = {
  739. dss.dss_ick,
  740. dss.dss_fck,
  741. dss.dss_sys_clk,
  742. dss.dss_tv_fck,
  743. dss.dss_video_fck
  744. };
  745. seq_printf(s, "- CORE -\n");
  746. seq_printf(s, "internal clk count\t\t%u\n", dss.num_clks_enabled);
  747. for (i = 0; i < 5; i++) {
  748. if (!clocks[i])
  749. continue;
  750. seq_printf(s, "%-15s\t%lu\t%d\n",
  751. clocks[i]->name,
  752. clk_get_rate(clocks[i]),
  753. clocks[i]->usecount);
  754. }
  755. }
  756. #endif /* defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT) */
  757. /* DEBUGFS */
  758. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  759. void dss_debug_dump_clocks(struct seq_file *s)
  760. {
  761. core_dump_clocks(s);
  762. dss_dump_clocks(s);
  763. dispc_dump_clocks(s);
  764. #ifdef CONFIG_OMAP2_DSS_DSI
  765. dsi_dump_clocks(s);
  766. #endif
  767. }
  768. #endif
  769. /* DSS HW IP initialisation */
  770. static int omap_dsshw_probe(struct platform_device *pdev)
  771. {
  772. int r;
  773. dss.pdev = pdev;
  774. r = dss_get_clocks();
  775. if (r)
  776. goto err_clocks;
  777. dss_clk_enable_all_no_ctx();
  778. dss.ctx_id = dss_get_ctx_id();
  779. DSSDBG("initial ctx id %u\n", dss.ctx_id);
  780. r = dss_init();
  781. if (r) {
  782. DSSERR("Failed to initialize DSS\n");
  783. goto err_dss;
  784. }
  785. r = dpi_init();
  786. if (r) {
  787. DSSERR("Failed to initialize DPI\n");
  788. goto err_dpi;
  789. }
  790. r = sdi_init();
  791. if (r) {
  792. DSSERR("Failed to initialize SDI\n");
  793. goto err_sdi;
  794. }
  795. dss_clk_disable_all_no_ctx();
  796. return 0;
  797. err_sdi:
  798. dpi_exit();
  799. err_dpi:
  800. dss_exit();
  801. err_dss:
  802. dss_clk_disable_all_no_ctx();
  803. dss_put_clocks();
  804. err_clocks:
  805. return r;
  806. }
  807. static int omap_dsshw_remove(struct platform_device *pdev)
  808. {
  809. dss_exit();
  810. /*
  811. * As part of hwmod changes, DSS is not the only controller of dss
  812. * clocks; hwmod framework itself will also enable clocks during hwmod
  813. * init for dss, and autoidle is set in h/w for DSS. Hence, there's no
  814. * need to disable clocks if their usecounts > 1.
  815. */
  816. WARN_ON(dss.num_clks_enabled > 0);
  817. dss_put_clocks();
  818. return 0;
  819. }
  820. static struct platform_driver omap_dsshw_driver = {
  821. .probe = omap_dsshw_probe,
  822. .remove = omap_dsshw_remove,
  823. .driver = {
  824. .name = "omapdss_dss",
  825. .owner = THIS_MODULE,
  826. },
  827. };
  828. int dss_init_platform_driver(void)
  829. {
  830. return platform_driver_register(&omap_dsshw_driver);
  831. }
  832. void dss_uninit_platform_driver(void)
  833. {
  834. return platform_driver_unregister(&omap_dsshw_driver);
  835. }