i915_dma.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "intel_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. /* Really want an OS-independent resettable timer. Would like to have
  35. * this loop run for (eg) 3 sec, but have the timer reset every time
  36. * the head pointer changes, so that EBUSY only happens if the ring
  37. * actually stalls for (eg) 3 seconds.
  38. */
  39. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  40. {
  41. drm_i915_private_t *dev_priv = dev->dev_private;
  42. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  43. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  44. u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
  45. u32 last_acthd = I915_READ(acthd_reg);
  46. u32 acthd;
  47. u32 last_head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  48. int i;
  49. for (i = 0; i < 100000; i++) {
  50. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  51. acthd = I915_READ(acthd_reg);
  52. ring->space = ring->head - (ring->tail + 8);
  53. if (ring->space < 0)
  54. ring->space += ring->Size;
  55. if (ring->space >= n)
  56. return 0;
  57. if (master_priv->sarea_priv)
  58. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  59. if (ring->head != last_head)
  60. i = 0;
  61. if (acthd != last_acthd)
  62. i = 0;
  63. last_head = ring->head;
  64. last_acthd = acthd;
  65. msleep_interruptible(10);
  66. }
  67. return -EBUSY;
  68. }
  69. /**
  70. * Sets up the hardware status page for devices that need a physical address
  71. * in the register.
  72. */
  73. static int i915_init_phys_hws(struct drm_device *dev)
  74. {
  75. drm_i915_private_t *dev_priv = dev->dev_private;
  76. /* Program Hardware Status Page */
  77. dev_priv->status_page_dmah =
  78. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE, 0xffffffff);
  79. if (!dev_priv->status_page_dmah) {
  80. DRM_ERROR("Can not allocate hardware status page\n");
  81. return -ENOMEM;
  82. }
  83. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  84. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  85. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  86. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  87. DRM_DEBUG("Enabled hardware status page\n");
  88. return 0;
  89. }
  90. /**
  91. * Frees the hardware status page, whether it's a physical address or a virtual
  92. * address set up by the X Server.
  93. */
  94. static void i915_free_hws(struct drm_device *dev)
  95. {
  96. drm_i915_private_t *dev_priv = dev->dev_private;
  97. if (dev_priv->status_page_dmah) {
  98. drm_pci_free(dev, dev_priv->status_page_dmah);
  99. dev_priv->status_page_dmah = NULL;
  100. }
  101. if (dev_priv->status_gfx_addr) {
  102. dev_priv->status_gfx_addr = 0;
  103. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  104. }
  105. /* Need to rewrite hardware status page */
  106. I915_WRITE(HWS_PGA, 0x1ffff000);
  107. }
  108. void i915_kernel_lost_context(struct drm_device * dev)
  109. {
  110. drm_i915_private_t *dev_priv = dev->dev_private;
  111. struct drm_i915_master_private *master_priv;
  112. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  113. /*
  114. * We should never lose context on the ring with modesetting
  115. * as we don't expose it to userspace
  116. */
  117. if (drm_core_check_feature(dev, DRIVER_MODESET))
  118. return;
  119. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  120. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  121. ring->space = ring->head - (ring->tail + 8);
  122. if (ring->space < 0)
  123. ring->space += ring->Size;
  124. if (!dev->primary->master)
  125. return;
  126. master_priv = dev->primary->master->driver_priv;
  127. if (ring->head == ring->tail && master_priv->sarea_priv)
  128. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  129. }
  130. static int i915_dma_cleanup(struct drm_device * dev)
  131. {
  132. drm_i915_private_t *dev_priv = dev->dev_private;
  133. /* Make sure interrupts are disabled here because the uninstall ioctl
  134. * may not have been called from userspace and after dev_private
  135. * is freed, it's too late.
  136. */
  137. if (dev->irq_enabled)
  138. drm_irq_uninstall(dev);
  139. if (dev_priv->ring.virtual_start) {
  140. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  141. dev_priv->ring.virtual_start = NULL;
  142. dev_priv->ring.map.handle = NULL;
  143. dev_priv->ring.map.size = 0;
  144. }
  145. /* Clear the HWS virtual address at teardown */
  146. if (I915_NEED_GFX_HWS(dev))
  147. i915_free_hws(dev);
  148. return 0;
  149. }
  150. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  151. {
  152. drm_i915_private_t *dev_priv = dev->dev_private;
  153. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  154. master_priv->sarea = drm_getsarea(dev);
  155. if (master_priv->sarea) {
  156. master_priv->sarea_priv = (drm_i915_sarea_t *)
  157. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  158. } else {
  159. DRM_DEBUG("sarea not found assuming DRI2 userspace\n");
  160. }
  161. if (init->ring_size != 0) {
  162. if (dev_priv->ring.ring_obj != NULL) {
  163. i915_dma_cleanup(dev);
  164. DRM_ERROR("Client tried to initialize ringbuffer in "
  165. "GEM mode\n");
  166. return -EINVAL;
  167. }
  168. dev_priv->ring.Size = init->ring_size;
  169. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  170. dev_priv->ring.map.offset = init->ring_start;
  171. dev_priv->ring.map.size = init->ring_size;
  172. dev_priv->ring.map.type = 0;
  173. dev_priv->ring.map.flags = 0;
  174. dev_priv->ring.map.mtrr = 0;
  175. drm_core_ioremap_wc(&dev_priv->ring.map, dev);
  176. if (dev_priv->ring.map.handle == NULL) {
  177. i915_dma_cleanup(dev);
  178. DRM_ERROR("can not ioremap virtual address for"
  179. " ring buffer\n");
  180. return -ENOMEM;
  181. }
  182. }
  183. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  184. dev_priv->cpp = init->cpp;
  185. dev_priv->back_offset = init->back_offset;
  186. dev_priv->front_offset = init->front_offset;
  187. dev_priv->current_page = 0;
  188. if (master_priv->sarea_priv)
  189. master_priv->sarea_priv->pf_current_page = 0;
  190. /* Allow hardware batchbuffers unless told otherwise.
  191. */
  192. dev_priv->allow_batchbuffer = 1;
  193. return 0;
  194. }
  195. static int i915_dma_resume(struct drm_device * dev)
  196. {
  197. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  198. DRM_DEBUG("%s\n", __func__);
  199. if (dev_priv->ring.map.handle == NULL) {
  200. DRM_ERROR("can not ioremap virtual address for"
  201. " ring buffer\n");
  202. return -ENOMEM;
  203. }
  204. /* Program Hardware Status Page */
  205. if (!dev_priv->hw_status_page) {
  206. DRM_ERROR("Can not find hardware status page\n");
  207. return -EINVAL;
  208. }
  209. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  210. if (dev_priv->status_gfx_addr != 0)
  211. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  212. else
  213. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  214. DRM_DEBUG("Enabled hardware status page\n");
  215. return 0;
  216. }
  217. static int i915_dma_init(struct drm_device *dev, void *data,
  218. struct drm_file *file_priv)
  219. {
  220. drm_i915_init_t *init = data;
  221. int retcode = 0;
  222. switch (init->func) {
  223. case I915_INIT_DMA:
  224. retcode = i915_initialize(dev, init);
  225. break;
  226. case I915_CLEANUP_DMA:
  227. retcode = i915_dma_cleanup(dev);
  228. break;
  229. case I915_RESUME_DMA:
  230. retcode = i915_dma_resume(dev);
  231. break;
  232. default:
  233. retcode = -EINVAL;
  234. break;
  235. }
  236. return retcode;
  237. }
  238. /* Implement basically the same security restrictions as hardware does
  239. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  240. *
  241. * Most of the calculations below involve calculating the size of a
  242. * particular instruction. It's important to get the size right as
  243. * that tells us where the next instruction to check is. Any illegal
  244. * instruction detected will be given a size of zero, which is a
  245. * signal to abort the rest of the buffer.
  246. */
  247. static int do_validate_cmd(int cmd)
  248. {
  249. switch (((cmd >> 29) & 0x7)) {
  250. case 0x0:
  251. switch ((cmd >> 23) & 0x3f) {
  252. case 0x0:
  253. return 1; /* MI_NOOP */
  254. case 0x4:
  255. return 1; /* MI_FLUSH */
  256. default:
  257. return 0; /* disallow everything else */
  258. }
  259. break;
  260. case 0x1:
  261. return 0; /* reserved */
  262. case 0x2:
  263. return (cmd & 0xff) + 2; /* 2d commands */
  264. case 0x3:
  265. if (((cmd >> 24) & 0x1f) <= 0x18)
  266. return 1;
  267. switch ((cmd >> 24) & 0x1f) {
  268. case 0x1c:
  269. return 1;
  270. case 0x1d:
  271. switch ((cmd >> 16) & 0xff) {
  272. case 0x3:
  273. return (cmd & 0x1f) + 2;
  274. case 0x4:
  275. return (cmd & 0xf) + 2;
  276. default:
  277. return (cmd & 0xffff) + 2;
  278. }
  279. case 0x1e:
  280. if (cmd & (1 << 23))
  281. return (cmd & 0xffff) + 1;
  282. else
  283. return 1;
  284. case 0x1f:
  285. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  286. return (cmd & 0x1ffff) + 2;
  287. else if (cmd & (1 << 17)) /* indirect random */
  288. if ((cmd & 0xffff) == 0)
  289. return 0; /* unknown length, too hard */
  290. else
  291. return (((cmd & 0xffff) + 1) / 2) + 1;
  292. else
  293. return 2; /* indirect sequential */
  294. default:
  295. return 0;
  296. }
  297. default:
  298. return 0;
  299. }
  300. return 0;
  301. }
  302. static int validate_cmd(int cmd)
  303. {
  304. int ret = do_validate_cmd(cmd);
  305. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  306. return ret;
  307. }
  308. static int i915_emit_cmds(struct drm_device * dev, int __user * buffer, int dwords)
  309. {
  310. drm_i915_private_t *dev_priv = dev->dev_private;
  311. int i;
  312. RING_LOCALS;
  313. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  314. return -EINVAL;
  315. BEGIN_LP_RING((dwords+1)&~1);
  316. for (i = 0; i < dwords;) {
  317. int cmd, sz;
  318. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i], sizeof(cmd)))
  319. return -EINVAL;
  320. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  321. return -EINVAL;
  322. OUT_RING(cmd);
  323. while (++i, --sz) {
  324. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i],
  325. sizeof(cmd))) {
  326. return -EINVAL;
  327. }
  328. OUT_RING(cmd);
  329. }
  330. }
  331. if (dwords & 1)
  332. OUT_RING(0);
  333. ADVANCE_LP_RING();
  334. return 0;
  335. }
  336. int
  337. i915_emit_box(struct drm_device *dev,
  338. struct drm_clip_rect __user *boxes,
  339. int i, int DR1, int DR4)
  340. {
  341. drm_i915_private_t *dev_priv = dev->dev_private;
  342. struct drm_clip_rect box;
  343. RING_LOCALS;
  344. if (DRM_COPY_FROM_USER_UNCHECKED(&box, &boxes[i], sizeof(box))) {
  345. return -EFAULT;
  346. }
  347. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  348. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  349. box.x1, box.y1, box.x2, box.y2);
  350. return -EINVAL;
  351. }
  352. if (IS_I965G(dev)) {
  353. BEGIN_LP_RING(4);
  354. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  355. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  356. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  357. OUT_RING(DR4);
  358. ADVANCE_LP_RING();
  359. } else {
  360. BEGIN_LP_RING(6);
  361. OUT_RING(GFX_OP_DRAWRECT_INFO);
  362. OUT_RING(DR1);
  363. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  364. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  365. OUT_RING(DR4);
  366. OUT_RING(0);
  367. ADVANCE_LP_RING();
  368. }
  369. return 0;
  370. }
  371. /* XXX: Emitting the counter should really be moved to part of the IRQ
  372. * emit. For now, do it in both places:
  373. */
  374. static void i915_emit_breadcrumb(struct drm_device *dev)
  375. {
  376. drm_i915_private_t *dev_priv = dev->dev_private;
  377. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  378. RING_LOCALS;
  379. dev_priv->counter++;
  380. if (dev_priv->counter > 0x7FFFFFFFUL)
  381. dev_priv->counter = 0;
  382. if (master_priv->sarea_priv)
  383. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  384. BEGIN_LP_RING(4);
  385. OUT_RING(MI_STORE_DWORD_INDEX);
  386. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  387. OUT_RING(dev_priv->counter);
  388. OUT_RING(0);
  389. ADVANCE_LP_RING();
  390. }
  391. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  392. drm_i915_cmdbuffer_t * cmd)
  393. {
  394. int nbox = cmd->num_cliprects;
  395. int i = 0, count, ret;
  396. if (cmd->sz & 0x3) {
  397. DRM_ERROR("alignment");
  398. return -EINVAL;
  399. }
  400. i915_kernel_lost_context(dev);
  401. count = nbox ? nbox : 1;
  402. for (i = 0; i < count; i++) {
  403. if (i < nbox) {
  404. ret = i915_emit_box(dev, cmd->cliprects, i,
  405. cmd->DR1, cmd->DR4);
  406. if (ret)
  407. return ret;
  408. }
  409. ret = i915_emit_cmds(dev, (int __user *)cmd->buf, cmd->sz / 4);
  410. if (ret)
  411. return ret;
  412. }
  413. i915_emit_breadcrumb(dev);
  414. return 0;
  415. }
  416. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  417. drm_i915_batchbuffer_t * batch)
  418. {
  419. drm_i915_private_t *dev_priv = dev->dev_private;
  420. struct drm_clip_rect __user *boxes = batch->cliprects;
  421. int nbox = batch->num_cliprects;
  422. int i = 0, count;
  423. RING_LOCALS;
  424. if ((batch->start | batch->used) & 0x7) {
  425. DRM_ERROR("alignment");
  426. return -EINVAL;
  427. }
  428. i915_kernel_lost_context(dev);
  429. count = nbox ? nbox : 1;
  430. for (i = 0; i < count; i++) {
  431. if (i < nbox) {
  432. int ret = i915_emit_box(dev, boxes, i,
  433. batch->DR1, batch->DR4);
  434. if (ret)
  435. return ret;
  436. }
  437. if (!IS_I830(dev) && !IS_845G(dev)) {
  438. BEGIN_LP_RING(2);
  439. if (IS_I965G(dev)) {
  440. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  441. OUT_RING(batch->start);
  442. } else {
  443. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  444. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  445. }
  446. ADVANCE_LP_RING();
  447. } else {
  448. BEGIN_LP_RING(4);
  449. OUT_RING(MI_BATCH_BUFFER);
  450. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  451. OUT_RING(batch->start + batch->used - 4);
  452. OUT_RING(0);
  453. ADVANCE_LP_RING();
  454. }
  455. }
  456. i915_emit_breadcrumb(dev);
  457. return 0;
  458. }
  459. static int i915_dispatch_flip(struct drm_device * dev)
  460. {
  461. drm_i915_private_t *dev_priv = dev->dev_private;
  462. struct drm_i915_master_private *master_priv =
  463. dev->primary->master->driver_priv;
  464. RING_LOCALS;
  465. if (!master_priv->sarea_priv)
  466. return -EINVAL;
  467. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  468. __func__,
  469. dev_priv->current_page,
  470. master_priv->sarea_priv->pf_current_page);
  471. i915_kernel_lost_context(dev);
  472. BEGIN_LP_RING(2);
  473. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  474. OUT_RING(0);
  475. ADVANCE_LP_RING();
  476. BEGIN_LP_RING(6);
  477. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  478. OUT_RING(0);
  479. if (dev_priv->current_page == 0) {
  480. OUT_RING(dev_priv->back_offset);
  481. dev_priv->current_page = 1;
  482. } else {
  483. OUT_RING(dev_priv->front_offset);
  484. dev_priv->current_page = 0;
  485. }
  486. OUT_RING(0);
  487. ADVANCE_LP_RING();
  488. BEGIN_LP_RING(2);
  489. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  490. OUT_RING(0);
  491. ADVANCE_LP_RING();
  492. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  493. BEGIN_LP_RING(4);
  494. OUT_RING(MI_STORE_DWORD_INDEX);
  495. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  496. OUT_RING(dev_priv->counter);
  497. OUT_RING(0);
  498. ADVANCE_LP_RING();
  499. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  500. return 0;
  501. }
  502. static int i915_quiescent(struct drm_device * dev)
  503. {
  504. drm_i915_private_t *dev_priv = dev->dev_private;
  505. i915_kernel_lost_context(dev);
  506. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  507. }
  508. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  509. struct drm_file *file_priv)
  510. {
  511. int ret;
  512. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  513. mutex_lock(&dev->struct_mutex);
  514. ret = i915_quiescent(dev);
  515. mutex_unlock(&dev->struct_mutex);
  516. return ret;
  517. }
  518. static int i915_batchbuffer(struct drm_device *dev, void *data,
  519. struct drm_file *file_priv)
  520. {
  521. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  522. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  523. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  524. master_priv->sarea_priv;
  525. drm_i915_batchbuffer_t *batch = data;
  526. int ret;
  527. if (!dev_priv->allow_batchbuffer) {
  528. DRM_ERROR("Batchbuffer ioctl disabled\n");
  529. return -EINVAL;
  530. }
  531. DRM_DEBUG("i915 batchbuffer, start %x used %d cliprects %d\n",
  532. batch->start, batch->used, batch->num_cliprects);
  533. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  534. if (batch->num_cliprects && DRM_VERIFYAREA_READ(batch->cliprects,
  535. batch->num_cliprects *
  536. sizeof(struct drm_clip_rect)))
  537. return -EFAULT;
  538. mutex_lock(&dev->struct_mutex);
  539. ret = i915_dispatch_batchbuffer(dev, batch);
  540. mutex_unlock(&dev->struct_mutex);
  541. if (sarea_priv)
  542. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  543. return ret;
  544. }
  545. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  546. struct drm_file *file_priv)
  547. {
  548. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  549. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  550. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  551. master_priv->sarea_priv;
  552. drm_i915_cmdbuffer_t *cmdbuf = data;
  553. int ret;
  554. DRM_DEBUG("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  555. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  556. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  557. if (cmdbuf->num_cliprects &&
  558. DRM_VERIFYAREA_READ(cmdbuf->cliprects,
  559. cmdbuf->num_cliprects *
  560. sizeof(struct drm_clip_rect))) {
  561. DRM_ERROR("Fault accessing cliprects\n");
  562. return -EFAULT;
  563. }
  564. mutex_lock(&dev->struct_mutex);
  565. ret = i915_dispatch_cmdbuffer(dev, cmdbuf);
  566. mutex_unlock(&dev->struct_mutex);
  567. if (ret) {
  568. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  569. return ret;
  570. }
  571. if (sarea_priv)
  572. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  573. return 0;
  574. }
  575. static int i915_flip_bufs(struct drm_device *dev, void *data,
  576. struct drm_file *file_priv)
  577. {
  578. int ret;
  579. DRM_DEBUG("%s\n", __func__);
  580. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  581. mutex_lock(&dev->struct_mutex);
  582. ret = i915_dispatch_flip(dev);
  583. mutex_unlock(&dev->struct_mutex);
  584. return ret;
  585. }
  586. static int i915_getparam(struct drm_device *dev, void *data,
  587. struct drm_file *file_priv)
  588. {
  589. drm_i915_private_t *dev_priv = dev->dev_private;
  590. drm_i915_getparam_t *param = data;
  591. int value;
  592. if (!dev_priv) {
  593. DRM_ERROR("called with no initialization\n");
  594. return -EINVAL;
  595. }
  596. switch (param->param) {
  597. case I915_PARAM_IRQ_ACTIVE:
  598. value = dev->pdev->irq ? 1 : 0;
  599. break;
  600. case I915_PARAM_ALLOW_BATCHBUFFER:
  601. value = dev_priv->allow_batchbuffer ? 1 : 0;
  602. break;
  603. case I915_PARAM_LAST_DISPATCH:
  604. value = READ_BREADCRUMB(dev_priv);
  605. break;
  606. case I915_PARAM_CHIPSET_ID:
  607. value = dev->pci_device;
  608. break;
  609. case I915_PARAM_HAS_GEM:
  610. value = dev_priv->has_gem;
  611. break;
  612. case I915_PARAM_NUM_FENCES_AVAIL:
  613. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  614. break;
  615. default:
  616. DRM_DEBUG("Unknown parameter %d\n", param->param);
  617. return -EINVAL;
  618. }
  619. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  620. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  621. return -EFAULT;
  622. }
  623. return 0;
  624. }
  625. static int i915_setparam(struct drm_device *dev, void *data,
  626. struct drm_file *file_priv)
  627. {
  628. drm_i915_private_t *dev_priv = dev->dev_private;
  629. drm_i915_setparam_t *param = data;
  630. if (!dev_priv) {
  631. DRM_ERROR("called with no initialization\n");
  632. return -EINVAL;
  633. }
  634. switch (param->param) {
  635. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  636. break;
  637. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  638. dev_priv->tex_lru_log_granularity = param->value;
  639. break;
  640. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  641. dev_priv->allow_batchbuffer = param->value;
  642. break;
  643. case I915_SETPARAM_NUM_USED_FENCES:
  644. if (param->value > dev_priv->num_fence_regs ||
  645. param->value < 0)
  646. return -EINVAL;
  647. /* Userspace can use first N regs */
  648. dev_priv->fence_reg_start = param->value;
  649. break;
  650. default:
  651. DRM_DEBUG("unknown parameter %d\n", param->param);
  652. return -EINVAL;
  653. }
  654. return 0;
  655. }
  656. static int i915_set_status_page(struct drm_device *dev, void *data,
  657. struct drm_file *file_priv)
  658. {
  659. drm_i915_private_t *dev_priv = dev->dev_private;
  660. drm_i915_hws_addr_t *hws = data;
  661. if (!I915_NEED_GFX_HWS(dev))
  662. return -EINVAL;
  663. if (!dev_priv) {
  664. DRM_ERROR("called with no initialization\n");
  665. return -EINVAL;
  666. }
  667. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  668. WARN(1, "tried to set status page when mode setting active\n");
  669. return 0;
  670. }
  671. printk(KERN_DEBUG "set status page addr 0x%08x\n", (u32)hws->addr);
  672. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  673. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  674. dev_priv->hws_map.size = 4*1024;
  675. dev_priv->hws_map.type = 0;
  676. dev_priv->hws_map.flags = 0;
  677. dev_priv->hws_map.mtrr = 0;
  678. drm_core_ioremap(&dev_priv->hws_map, dev);
  679. if (dev_priv->hws_map.handle == NULL) {
  680. i915_dma_cleanup(dev);
  681. dev_priv->status_gfx_addr = 0;
  682. DRM_ERROR("can not ioremap virtual address for"
  683. " G33 hw status page\n");
  684. return -ENOMEM;
  685. }
  686. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  687. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  688. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  689. DRM_DEBUG("load hws HWS_PGA with gfx mem 0x%x\n",
  690. dev_priv->status_gfx_addr);
  691. DRM_DEBUG("load hws at %p\n", dev_priv->hw_status_page);
  692. return 0;
  693. }
  694. /**
  695. * i915_probe_agp - get AGP bootup configuration
  696. * @pdev: PCI device
  697. * @aperture_size: returns AGP aperture configured size
  698. * @preallocated_size: returns size of BIOS preallocated AGP space
  699. *
  700. * Since Intel integrated graphics are UMA, the BIOS has to set aside
  701. * some RAM for the framebuffer at early boot. This code figures out
  702. * how much was set aside so we can use it for our own purposes.
  703. */
  704. static int i915_probe_agp(struct drm_device *dev, unsigned long *aperture_size,
  705. unsigned long *preallocated_size)
  706. {
  707. struct pci_dev *bridge_dev;
  708. u16 tmp = 0;
  709. unsigned long overhead;
  710. unsigned long stolen;
  711. bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  712. if (!bridge_dev) {
  713. DRM_ERROR("bridge device not found\n");
  714. return -1;
  715. }
  716. /* Get the fb aperture size and "stolen" memory amount. */
  717. pci_read_config_word(bridge_dev, INTEL_GMCH_CTRL, &tmp);
  718. pci_dev_put(bridge_dev);
  719. *aperture_size = 1024 * 1024;
  720. *preallocated_size = 1024 * 1024;
  721. switch (dev->pdev->device) {
  722. case PCI_DEVICE_ID_INTEL_82830_CGC:
  723. case PCI_DEVICE_ID_INTEL_82845G_IG:
  724. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  725. case PCI_DEVICE_ID_INTEL_82865_IG:
  726. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  727. *aperture_size *= 64;
  728. else
  729. *aperture_size *= 128;
  730. break;
  731. default:
  732. /* 9xx supports large sizes, just look at the length */
  733. *aperture_size = pci_resource_len(dev->pdev, 2);
  734. break;
  735. }
  736. /*
  737. * Some of the preallocated space is taken by the GTT
  738. * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
  739. */
  740. if (IS_G4X(dev))
  741. overhead = 4096;
  742. else
  743. overhead = (*aperture_size / 1024) + 4096;
  744. switch (tmp & INTEL_GMCH_GMS_MASK) {
  745. case INTEL_855_GMCH_GMS_DISABLED:
  746. DRM_ERROR("video memory is disabled\n");
  747. return -1;
  748. case INTEL_855_GMCH_GMS_STOLEN_1M:
  749. stolen = 1 * 1024 * 1024;
  750. break;
  751. case INTEL_855_GMCH_GMS_STOLEN_4M:
  752. stolen = 4 * 1024 * 1024;
  753. break;
  754. case INTEL_855_GMCH_GMS_STOLEN_8M:
  755. stolen = 8 * 1024 * 1024;
  756. break;
  757. case INTEL_855_GMCH_GMS_STOLEN_16M:
  758. stolen = 16 * 1024 * 1024;
  759. break;
  760. case INTEL_855_GMCH_GMS_STOLEN_32M:
  761. stolen = 32 * 1024 * 1024;
  762. break;
  763. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  764. stolen = 48 * 1024 * 1024;
  765. break;
  766. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  767. stolen = 64 * 1024 * 1024;
  768. break;
  769. case INTEL_GMCH_GMS_STOLEN_128M:
  770. stolen = 128 * 1024 * 1024;
  771. break;
  772. case INTEL_GMCH_GMS_STOLEN_256M:
  773. stolen = 256 * 1024 * 1024;
  774. break;
  775. case INTEL_GMCH_GMS_STOLEN_96M:
  776. stolen = 96 * 1024 * 1024;
  777. break;
  778. case INTEL_GMCH_GMS_STOLEN_160M:
  779. stolen = 160 * 1024 * 1024;
  780. break;
  781. case INTEL_GMCH_GMS_STOLEN_224M:
  782. stolen = 224 * 1024 * 1024;
  783. break;
  784. case INTEL_GMCH_GMS_STOLEN_352M:
  785. stolen = 352 * 1024 * 1024;
  786. break;
  787. default:
  788. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  789. tmp & INTEL_GMCH_GMS_MASK);
  790. return -1;
  791. }
  792. *preallocated_size = stolen - overhead;
  793. return 0;
  794. }
  795. static int i915_load_modeset_init(struct drm_device *dev)
  796. {
  797. struct drm_i915_private *dev_priv = dev->dev_private;
  798. unsigned long agp_size, prealloc_size;
  799. int fb_bar = IS_I9XX(dev) ? 2 : 0;
  800. int ret = 0;
  801. dev->devname = kstrdup(DRIVER_NAME, GFP_KERNEL);
  802. if (!dev->devname) {
  803. ret = -ENOMEM;
  804. goto out;
  805. }
  806. dev->mode_config.fb_base = drm_get_resource_start(dev, fb_bar) &
  807. 0xff000000;
  808. if (IS_MOBILE(dev) || IS_I9XX(dev))
  809. dev_priv->cursor_needs_physical = true;
  810. else
  811. dev_priv->cursor_needs_physical = false;
  812. if (IS_I965G(dev) || IS_G33(dev))
  813. dev_priv->cursor_needs_physical = false;
  814. ret = i915_probe_agp(dev, &agp_size, &prealloc_size);
  815. if (ret)
  816. goto kfree_devname;
  817. /* Basic memrange allocator for stolen space (aka vram) */
  818. drm_mm_init(&dev_priv->vram, 0, prealloc_size);
  819. /* Let GEM Manage from end of prealloc space to end of aperture */
  820. i915_gem_do_init(dev, prealloc_size, agp_size);
  821. ret = i915_gem_init_ringbuffer(dev);
  822. if (ret)
  823. goto kfree_devname;
  824. /* Allow hardware batchbuffers unless told otherwise.
  825. */
  826. dev_priv->allow_batchbuffer = 1;
  827. ret = intel_init_bios(dev);
  828. if (ret)
  829. DRM_INFO("failed to find VBIOS tables\n");
  830. ret = drm_irq_install(dev);
  831. if (ret)
  832. goto destroy_ringbuffer;
  833. /* FIXME: re-add hotplug support */
  834. #if 0
  835. ret = drm_hotplug_init(dev);
  836. if (ret)
  837. goto destroy_ringbuffer;
  838. #endif
  839. /* Always safe in the mode setting case. */
  840. /* FIXME: do pre/post-mode set stuff in core KMS code */
  841. dev->vblank_disable_allowed = 1;
  842. /*
  843. * Initialize the hardware status page IRQ location.
  844. */
  845. I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
  846. intel_modeset_init(dev);
  847. drm_helper_initial_config(dev, false);
  848. return 0;
  849. destroy_ringbuffer:
  850. i915_gem_cleanup_ringbuffer(dev);
  851. kfree_devname:
  852. kfree(dev->devname);
  853. out:
  854. return ret;
  855. }
  856. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  857. {
  858. struct drm_i915_master_private *master_priv;
  859. master_priv = drm_calloc(1, sizeof(*master_priv), DRM_MEM_DRIVER);
  860. if (!master_priv)
  861. return -ENOMEM;
  862. master->driver_priv = master_priv;
  863. return 0;
  864. }
  865. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  866. {
  867. struct drm_i915_master_private *master_priv = master->driver_priv;
  868. if (!master_priv)
  869. return;
  870. drm_free(master_priv, sizeof(*master_priv), DRM_MEM_DRIVER);
  871. master->driver_priv = NULL;
  872. }
  873. /**
  874. * i915_driver_load - setup chip and create an initial config
  875. * @dev: DRM device
  876. * @flags: startup flags
  877. *
  878. * The driver load routine has to do several things:
  879. * - drive output discovery via intel_modeset_init()
  880. * - initialize the memory manager
  881. * - allocate initial config memory
  882. * - setup the DRM framebuffer with the allocated memory
  883. */
  884. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  885. {
  886. struct drm_i915_private *dev_priv = dev->dev_private;
  887. unsigned long base, size;
  888. int ret = 0, mmio_bar = IS_I9XX(dev) ? 0 : 1;
  889. /* i915 has 4 more counters */
  890. dev->counters += 4;
  891. dev->types[6] = _DRM_STAT_IRQ;
  892. dev->types[7] = _DRM_STAT_PRIMARY;
  893. dev->types[8] = _DRM_STAT_SECONDARY;
  894. dev->types[9] = _DRM_STAT_DMA;
  895. dev_priv = drm_alloc(sizeof(drm_i915_private_t), DRM_MEM_DRIVER);
  896. if (dev_priv == NULL)
  897. return -ENOMEM;
  898. memset(dev_priv, 0, sizeof(drm_i915_private_t));
  899. dev->dev_private = (void *)dev_priv;
  900. dev_priv->dev = dev;
  901. /* Add register map (needed for suspend/resume) */
  902. base = drm_get_resource_start(dev, mmio_bar);
  903. size = drm_get_resource_len(dev, mmio_bar);
  904. dev_priv->regs = ioremap(base, size);
  905. if (!dev_priv->regs) {
  906. DRM_ERROR("failed to map registers\n");
  907. ret = -EIO;
  908. goto free_priv;
  909. }
  910. dev_priv->mm.gtt_mapping =
  911. io_mapping_create_wc(dev->agp->base,
  912. dev->agp->agp_info.aper_size * 1024*1024);
  913. if (dev_priv->mm.gtt_mapping == NULL) {
  914. ret = -EIO;
  915. goto out_rmmap;
  916. }
  917. /* Set up a WC MTRR for non-PAT systems. This is more common than
  918. * one would think, because the kernel disables PAT on first
  919. * generation Core chips because WC PAT gets overridden by a UC
  920. * MTRR if present. Even if a UC MTRR isn't present.
  921. */
  922. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  923. dev->agp->agp_info.aper_size *
  924. 1024 * 1024,
  925. MTRR_TYPE_WRCOMB, 1);
  926. if (dev_priv->mm.gtt_mtrr < 0) {
  927. DRM_INFO("MTRR allocation failed\n. Graphics "
  928. "performance may suffer.\n");
  929. }
  930. #ifdef CONFIG_HIGHMEM64G
  931. /* don't enable GEM on PAE - needs agp + set_memory_* interface fixes */
  932. dev_priv->has_gem = 0;
  933. #else
  934. /* enable GEM by default */
  935. dev_priv->has_gem = 1;
  936. #endif
  937. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  938. if (IS_GM45(dev))
  939. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  940. i915_gem_load(dev);
  941. /* Init HWS */
  942. if (!I915_NEED_GFX_HWS(dev)) {
  943. ret = i915_init_phys_hws(dev);
  944. if (ret != 0)
  945. goto out_iomapfree;
  946. }
  947. /* On the 945G/GM, the chipset reports the MSI capability on the
  948. * integrated graphics even though the support isn't actually there
  949. * according to the published specs. It doesn't appear to function
  950. * correctly in testing on 945G.
  951. * This may be a side effect of MSI having been made available for PEG
  952. * and the registers being closely associated.
  953. *
  954. * According to chipset errata, on the 965GM, MSI interrupts may
  955. * be lost or delayed, but we use them anyways to avoid
  956. * stuck interrupts on some machines.
  957. */
  958. if (!IS_I945G(dev) && !IS_I945GM(dev))
  959. pci_enable_msi(dev->pdev);
  960. intel_opregion_init(dev);
  961. spin_lock_init(&dev_priv->user_irq_lock);
  962. dev_priv->user_irq_refcount = 0;
  963. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  964. if (ret) {
  965. (void) i915_driver_unload(dev);
  966. return ret;
  967. }
  968. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  969. ret = i915_load_modeset_init(dev);
  970. if (ret < 0) {
  971. DRM_ERROR("failed to init modeset\n");
  972. goto out_rmmap;
  973. }
  974. }
  975. return 0;
  976. out_iomapfree:
  977. io_mapping_free(dev_priv->mm.gtt_mapping);
  978. out_rmmap:
  979. iounmap(dev_priv->regs);
  980. free_priv:
  981. drm_free(dev_priv, sizeof(struct drm_i915_private), DRM_MEM_DRIVER);
  982. return ret;
  983. }
  984. int i915_driver_unload(struct drm_device *dev)
  985. {
  986. struct drm_i915_private *dev_priv = dev->dev_private;
  987. io_mapping_free(dev_priv->mm.gtt_mapping);
  988. if (dev_priv->mm.gtt_mtrr >= 0) {
  989. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  990. dev->agp->agp_info.aper_size * 1024 * 1024);
  991. dev_priv->mm.gtt_mtrr = -1;
  992. }
  993. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  994. drm_irq_uninstall(dev);
  995. }
  996. if (dev->pdev->msi_enabled)
  997. pci_disable_msi(dev->pdev);
  998. if (dev_priv->regs != NULL)
  999. iounmap(dev_priv->regs);
  1000. intel_opregion_free(dev);
  1001. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1002. intel_modeset_cleanup(dev);
  1003. i915_gem_free_all_phys_object(dev);
  1004. mutex_lock(&dev->struct_mutex);
  1005. i915_gem_cleanup_ringbuffer(dev);
  1006. mutex_unlock(&dev->struct_mutex);
  1007. drm_mm_takedown(&dev_priv->vram);
  1008. i915_gem_lastclose(dev);
  1009. }
  1010. drm_free(dev->dev_private, sizeof(drm_i915_private_t),
  1011. DRM_MEM_DRIVER);
  1012. return 0;
  1013. }
  1014. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  1015. {
  1016. struct drm_i915_file_private *i915_file_priv;
  1017. DRM_DEBUG("\n");
  1018. i915_file_priv = (struct drm_i915_file_private *)
  1019. drm_alloc(sizeof(*i915_file_priv), DRM_MEM_FILES);
  1020. if (!i915_file_priv)
  1021. return -ENOMEM;
  1022. file_priv->driver_priv = i915_file_priv;
  1023. i915_file_priv->mm.last_gem_seqno = 0;
  1024. i915_file_priv->mm.last_gem_throttle_seqno = 0;
  1025. return 0;
  1026. }
  1027. /**
  1028. * i915_driver_lastclose - clean up after all DRM clients have exited
  1029. * @dev: DRM device
  1030. *
  1031. * Take care of cleaning up after all DRM clients have exited. In the
  1032. * mode setting case, we want to restore the kernel's initial mode (just
  1033. * in case the last client left us in a bad state).
  1034. *
  1035. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1036. * and DMA structures, since the kernel won't be using them, and clea
  1037. * up any GEM state.
  1038. */
  1039. void i915_driver_lastclose(struct drm_device * dev)
  1040. {
  1041. drm_i915_private_t *dev_priv = dev->dev_private;
  1042. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1043. intelfb_restore();
  1044. return;
  1045. }
  1046. i915_gem_lastclose(dev);
  1047. if (dev_priv->agp_heap)
  1048. i915_mem_takedown(&(dev_priv->agp_heap));
  1049. i915_dma_cleanup(dev);
  1050. }
  1051. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1052. {
  1053. drm_i915_private_t *dev_priv = dev->dev_private;
  1054. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1055. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1056. }
  1057. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1058. {
  1059. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  1060. drm_free(i915_file_priv, sizeof(*i915_file_priv), DRM_MEM_FILES);
  1061. }
  1062. struct drm_ioctl_desc i915_ioctls[] = {
  1063. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1064. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1065. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1066. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1067. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1068. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1069. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  1070. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1071. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1072. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  1073. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1074. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1075. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1076. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1077. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  1078. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1079. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1080. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1081. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
  1082. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1083. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1084. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH),
  1085. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH),
  1086. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1087. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1088. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, 0),
  1089. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, 0),
  1090. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, 0),
  1091. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, 0),
  1092. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, 0),
  1093. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, 0),
  1094. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, 0),
  1095. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, 0),
  1096. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, 0),
  1097. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, 0),
  1098. };
  1099. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1100. /**
  1101. * Determine if the device really is AGP or not.
  1102. *
  1103. * All Intel graphics chipsets are treated as AGP, even if they are really
  1104. * PCI-e.
  1105. *
  1106. * \param dev The device to be tested.
  1107. *
  1108. * \returns
  1109. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1110. */
  1111. int i915_driver_device_is_agp(struct drm_device * dev)
  1112. {
  1113. return 1;
  1114. }