wm8990.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646
  1. /*
  2. * wm8990.c -- WM8990 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008 Wolfson Microelectronics PLC.
  5. * Author: Liam Girdwood
  6. * lg@opensource.wolfsonmicro.com or linux@wolfsonmicro.com
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/pm.h>
  19. #include <linux/i2c.h>
  20. #include <linux/platform_device.h>
  21. #include <sound/core.h>
  22. #include <sound/pcm.h>
  23. #include <sound/pcm_params.h>
  24. #include <sound/soc.h>
  25. #include <sound/soc-dapm.h>
  26. #include <sound/initval.h>
  27. #include <sound/tlv.h>
  28. #include <asm/div64.h>
  29. #include "wm8990.h"
  30. #define WM8990_VERSION "0.2"
  31. /* codec private data */
  32. struct wm8990_priv {
  33. unsigned int sysclk;
  34. unsigned int pcmclk;
  35. };
  36. /*
  37. * wm8990 register cache. Note that register 0 is not included in the
  38. * cache.
  39. */
  40. static const u16 wm8990_reg[] = {
  41. 0x8990, /* R0 - Reset */
  42. 0x0000, /* R1 - Power Management (1) */
  43. 0x6000, /* R2 - Power Management (2) */
  44. 0x0000, /* R3 - Power Management (3) */
  45. 0x4050, /* R4 - Audio Interface (1) */
  46. 0x4000, /* R5 - Audio Interface (2) */
  47. 0x01C8, /* R6 - Clocking (1) */
  48. 0x0000, /* R7 - Clocking (2) */
  49. 0x0040, /* R8 - Audio Interface (3) */
  50. 0x0040, /* R9 - Audio Interface (4) */
  51. 0x0004, /* R10 - DAC CTRL */
  52. 0x00C0, /* R11 - Left DAC Digital Volume */
  53. 0x00C0, /* R12 - Right DAC Digital Volume */
  54. 0x0000, /* R13 - Digital Side Tone */
  55. 0x0100, /* R14 - ADC CTRL */
  56. 0x00C0, /* R15 - Left ADC Digital Volume */
  57. 0x00C0, /* R16 - Right ADC Digital Volume */
  58. 0x0000, /* R17 */
  59. 0x0000, /* R18 - GPIO CTRL 1 */
  60. 0x1000, /* R19 - GPIO1 & GPIO2 */
  61. 0x1010, /* R20 - GPIO3 & GPIO4 */
  62. 0x1010, /* R21 - GPIO5 & GPIO6 */
  63. 0x8000, /* R22 - GPIOCTRL 2 */
  64. 0x0800, /* R23 - GPIO_POL */
  65. 0x008B, /* R24 - Left Line Input 1&2 Volume */
  66. 0x008B, /* R25 - Left Line Input 3&4 Volume */
  67. 0x008B, /* R26 - Right Line Input 1&2 Volume */
  68. 0x008B, /* R27 - Right Line Input 3&4 Volume */
  69. 0x0000, /* R28 - Left Output Volume */
  70. 0x0000, /* R29 - Right Output Volume */
  71. 0x0066, /* R30 - Line Outputs Volume */
  72. 0x0022, /* R31 - Out3/4 Volume */
  73. 0x0079, /* R32 - Left OPGA Volume */
  74. 0x0079, /* R33 - Right OPGA Volume */
  75. 0x0003, /* R34 - Speaker Volume */
  76. 0x0003, /* R35 - ClassD1 */
  77. 0x0000, /* R36 */
  78. 0x0100, /* R37 - ClassD3 */
  79. 0x0079, /* R38 - ClassD4 */
  80. 0x0000, /* R39 - Input Mixer1 */
  81. 0x0000, /* R40 - Input Mixer2 */
  82. 0x0000, /* R41 - Input Mixer3 */
  83. 0x0000, /* R42 - Input Mixer4 */
  84. 0x0000, /* R43 - Input Mixer5 */
  85. 0x0000, /* R44 - Input Mixer6 */
  86. 0x0000, /* R45 - Output Mixer1 */
  87. 0x0000, /* R46 - Output Mixer2 */
  88. 0x0000, /* R47 - Output Mixer3 */
  89. 0x0000, /* R48 - Output Mixer4 */
  90. 0x0000, /* R49 - Output Mixer5 */
  91. 0x0000, /* R50 - Output Mixer6 */
  92. 0x0180, /* R51 - Out3/4 Mixer */
  93. 0x0000, /* R52 - Line Mixer1 */
  94. 0x0000, /* R53 - Line Mixer2 */
  95. 0x0000, /* R54 - Speaker Mixer */
  96. 0x0000, /* R55 - Additional Control */
  97. 0x0000, /* R56 - AntiPOP1 */
  98. 0x0000, /* R57 - AntiPOP2 */
  99. 0x0000, /* R58 - MICBIAS */
  100. 0x0000, /* R59 */
  101. 0x0008, /* R60 - PLL1 */
  102. 0x0031, /* R61 - PLL2 */
  103. 0x0026, /* R62 - PLL3 */
  104. 0x0000, /* R63 - Driver internal */
  105. };
  106. /*
  107. * read wm8990 register cache
  108. */
  109. static inline unsigned int wm8990_read_reg_cache(struct snd_soc_codec *codec,
  110. unsigned int reg)
  111. {
  112. u16 *cache = codec->reg_cache;
  113. BUG_ON(reg >= ARRAY_SIZE(wm8990_reg));
  114. return cache[reg];
  115. }
  116. /*
  117. * write wm8990 register cache
  118. */
  119. static inline void wm8990_write_reg_cache(struct snd_soc_codec *codec,
  120. unsigned int reg, unsigned int value)
  121. {
  122. u16 *cache = codec->reg_cache;
  123. /* Reset register and reserved registers are uncached */
  124. if (reg == 0 || reg >= ARRAY_SIZE(wm8990_reg))
  125. return;
  126. cache[reg] = value;
  127. }
  128. /*
  129. * write to the wm8990 register space
  130. */
  131. static int wm8990_write(struct snd_soc_codec *codec, unsigned int reg,
  132. unsigned int value)
  133. {
  134. u8 data[3];
  135. data[0] = reg & 0xFF;
  136. data[1] = (value >> 8) & 0xFF;
  137. data[2] = value & 0xFF;
  138. wm8990_write_reg_cache(codec, reg, value);
  139. if (codec->hw_write(codec->control_data, data, 3) == 2)
  140. return 0;
  141. else
  142. return -EIO;
  143. }
  144. #define wm8990_reset(c) wm8990_write(c, WM8990_RESET, 0)
  145. static const DECLARE_TLV_DB_LINEAR(rec_mix_tlv, -1500, 600);
  146. static const DECLARE_TLV_DB_LINEAR(in_pga_tlv, -1650, 3000);
  147. static const DECLARE_TLV_DB_LINEAR(out_mix_tlv, 0, -2100);
  148. static const DECLARE_TLV_DB_LINEAR(out_pga_tlv, -7300, 600);
  149. static const DECLARE_TLV_DB_LINEAR(out_omix_tlv, -600, 0);
  150. static const DECLARE_TLV_DB_LINEAR(out_dac_tlv, -7163, 0);
  151. static const DECLARE_TLV_DB_LINEAR(in_adc_tlv, -7163, 1763);
  152. static const DECLARE_TLV_DB_LINEAR(out_sidetone_tlv, -3600, 0);
  153. static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  154. struct snd_ctl_elem_value *ucontrol)
  155. {
  156. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  157. int reg = kcontrol->private_value & 0xff;
  158. int ret;
  159. u16 val;
  160. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  161. if (ret < 0)
  162. return ret;
  163. /* now hit the volume update bits (always bit 8) */
  164. val = wm8990_read_reg_cache(codec, reg);
  165. return wm8990_write(codec, reg, val | 0x0100);
  166. }
  167. #define SOC_WM899X_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert,\
  168. tlv_array) {\
  169. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  170. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  171. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  172. .tlv.p = (tlv_array), \
  173. .info = snd_soc_info_volsw, \
  174. .get = snd_soc_get_volsw, .put = wm899x_outpga_put_volsw_vu, \
  175. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  176. static const char *wm8990_digital_sidetone[] =
  177. {"None", "Left ADC", "Right ADC", "Reserved"};
  178. static const struct soc_enum wm8990_left_digital_sidetone_enum =
  179. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  180. WM8990_ADC_TO_DACL_SHIFT,
  181. WM8990_ADC_TO_DACL_MASK,
  182. wm8990_digital_sidetone);
  183. static const struct soc_enum wm8990_right_digital_sidetone_enum =
  184. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  185. WM8990_ADC_TO_DACR_SHIFT,
  186. WM8990_ADC_TO_DACR_MASK,
  187. wm8990_digital_sidetone);
  188. static const char *wm8990_adcmode[] =
  189. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  190. static const struct soc_enum wm8990_right_adcmode_enum =
  191. SOC_ENUM_SINGLE(WM8990_ADC_CTRL,
  192. WM8990_ADC_HPF_CUT_SHIFT,
  193. WM8990_ADC_HPF_CUT_MASK,
  194. wm8990_adcmode);
  195. static const struct snd_kcontrol_new wm8990_snd_controls[] = {
  196. /* INMIXL */
  197. SOC_SINGLE("LIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L12MNBST_BIT, 1, 0),
  198. SOC_SINGLE("LIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L34MNBST_BIT, 1, 0),
  199. /* INMIXR */
  200. SOC_SINGLE("RIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R12MNBST_BIT, 1, 0),
  201. SOC_SINGLE("RIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R34MNBST_BIT, 1, 0),
  202. /* LOMIX */
  203. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER3,
  204. WM8990_LLI3LOVOL_SHIFT, WM8990_LLI3LOVOL_MASK, 1, out_mix_tlv),
  205. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  206. WM8990_LR12LOVOL_SHIFT, WM8990_LR12LOVOL_MASK, 1, out_mix_tlv),
  207. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  208. WM8990_LL12LOVOL_SHIFT, WM8990_LL12LOVOL_MASK, 1, out_mix_tlv),
  209. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER5,
  210. WM8990_LRI3LOVOL_SHIFT, WM8990_LRI3LOVOL_MASK, 1, out_mix_tlv),
  211. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  212. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  213. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  214. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  215. /* ROMIX */
  216. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER4,
  217. WM8990_RRI3ROVOL_SHIFT, WM8990_RRI3ROVOL_MASK, 1, out_mix_tlv),
  218. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  219. WM8990_RL12ROVOL_SHIFT, WM8990_RL12ROVOL_MASK, 1, out_mix_tlv),
  220. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  221. WM8990_RR12ROVOL_SHIFT, WM8990_RR12ROVOL_MASK, 1, out_mix_tlv),
  222. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER6,
  223. WM8990_RLI3ROVOL_SHIFT, WM8990_RLI3ROVOL_MASK, 1, out_mix_tlv),
  224. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  225. WM8990_RLBROVOL_SHIFT, WM8990_RLBROVOL_MASK, 1, out_mix_tlv),
  226. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  227. WM8990_RRBROVOL_SHIFT, WM8990_RRBROVOL_MASK, 1, out_mix_tlv),
  228. /* LOUT */
  229. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8990_LEFT_OUTPUT_VOLUME,
  230. WM8990_LOUTVOL_SHIFT, WM8990_LOUTVOL_MASK, 0, out_pga_tlv),
  231. SOC_SINGLE("LOUT ZC", WM8990_LEFT_OUTPUT_VOLUME, WM8990_LOZC_BIT, 1, 0),
  232. /* ROUT */
  233. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8990_RIGHT_OUTPUT_VOLUME,
  234. WM8990_ROUTVOL_SHIFT, WM8990_ROUTVOL_MASK, 0, out_pga_tlv),
  235. SOC_SINGLE("ROUT ZC", WM8990_RIGHT_OUTPUT_VOLUME, WM8990_ROZC_BIT, 1, 0),
  236. /* LOPGA */
  237. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8990_LEFT_OPGA_VOLUME,
  238. WM8990_LOPGAVOL_SHIFT, WM8990_LOPGAVOL_MASK, 0, out_pga_tlv),
  239. SOC_SINGLE("LOPGA ZC Switch", WM8990_LEFT_OPGA_VOLUME,
  240. WM8990_LOPGAZC_BIT, 1, 0),
  241. /* ROPGA */
  242. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8990_RIGHT_OPGA_VOLUME,
  243. WM8990_ROPGAVOL_SHIFT, WM8990_ROPGAVOL_MASK, 0, out_pga_tlv),
  244. SOC_SINGLE("ROPGA ZC Switch", WM8990_RIGHT_OPGA_VOLUME,
  245. WM8990_ROPGAZC_BIT, 1, 0),
  246. SOC_SINGLE("LON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  247. WM8990_LONMUTE_BIT, 1, 0),
  248. SOC_SINGLE("LOP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  249. WM8990_LOPMUTE_BIT, 1, 0),
  250. SOC_SINGLE("LOP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  251. WM8990_LOATTN_BIT, 1, 0),
  252. SOC_SINGLE("RON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  253. WM8990_RONMUTE_BIT, 1, 0),
  254. SOC_SINGLE("ROP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  255. WM8990_ROPMUTE_BIT, 1, 0),
  256. SOC_SINGLE("ROP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  257. WM8990_ROATTN_BIT, 1, 0),
  258. SOC_SINGLE("OUT3 Mute Switch", WM8990_OUT3_4_VOLUME,
  259. WM8990_OUT3MUTE_BIT, 1, 0),
  260. SOC_SINGLE("OUT3 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  261. WM8990_OUT3ATTN_BIT, 1, 0),
  262. SOC_SINGLE("OUT4 Mute Switch", WM8990_OUT3_4_VOLUME,
  263. WM8990_OUT4MUTE_BIT, 1, 0),
  264. SOC_SINGLE("OUT4 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  265. WM8990_OUT4ATTN_BIT, 1, 0),
  266. SOC_SINGLE("Speaker Mode Switch", WM8990_CLASSD1,
  267. WM8990_CDMODE_BIT, 1, 0),
  268. SOC_SINGLE("Speaker Output Attenuation Volume", WM8990_SPEAKER_VOLUME,
  269. WM8990_SPKATTN_SHIFT, WM8990_SPKATTN_MASK, 0),
  270. SOC_SINGLE("Speaker DC Boost Volume", WM8990_CLASSD3,
  271. WM8990_DCGAIN_SHIFT, WM8990_DCGAIN_MASK, 0),
  272. SOC_SINGLE("Speaker AC Boost Volume", WM8990_CLASSD3,
  273. WM8990_ACGAIN_SHIFT, WM8990_ACGAIN_MASK, 0),
  274. SOC_SINGLE_TLV("Speaker Volume", WM8990_CLASSD4,
  275. WM8990_SPKVOL_SHIFT, WM8990_SPKVOL_MASK, 0, out_pga_tlv),
  276. SOC_SINGLE("Speaker ZC Switch", WM8990_CLASSD4,
  277. WM8990_SPKZC_SHIFT, WM8990_SPKZC_MASK, 0),
  278. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  279. WM8990_LEFT_DAC_DIGITAL_VOLUME,
  280. WM8990_DACL_VOL_SHIFT,
  281. WM8990_DACL_VOL_MASK,
  282. 0,
  283. out_dac_tlv),
  284. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  285. WM8990_RIGHT_DAC_DIGITAL_VOLUME,
  286. WM8990_DACR_VOL_SHIFT,
  287. WM8990_DACR_VOL_MASK,
  288. 0,
  289. out_dac_tlv),
  290. SOC_ENUM("Left Digital Sidetone", wm8990_left_digital_sidetone_enum),
  291. SOC_ENUM("Right Digital Sidetone", wm8990_right_digital_sidetone_enum),
  292. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  293. WM8990_ADCL_DAC_SVOL_SHIFT, WM8990_ADCL_DAC_SVOL_MASK, 0,
  294. out_sidetone_tlv),
  295. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  296. WM8990_ADCR_DAC_SVOL_SHIFT, WM8990_ADCR_DAC_SVOL_MASK, 0,
  297. out_sidetone_tlv),
  298. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8990_ADC_CTRL,
  299. WM8990_ADC_HPF_ENA_BIT, 1, 0),
  300. SOC_ENUM("ADC HPF Mode", wm8990_right_adcmode_enum),
  301. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  302. WM8990_LEFT_ADC_DIGITAL_VOLUME,
  303. WM8990_ADCL_VOL_SHIFT,
  304. WM8990_ADCL_VOL_MASK,
  305. 0,
  306. in_adc_tlv),
  307. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  308. WM8990_RIGHT_ADC_DIGITAL_VOLUME,
  309. WM8990_ADCR_VOL_SHIFT,
  310. WM8990_ADCR_VOL_MASK,
  311. 0,
  312. in_adc_tlv),
  313. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  314. WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  315. WM8990_LIN12VOL_SHIFT,
  316. WM8990_LIN12VOL_MASK,
  317. 0,
  318. in_pga_tlv),
  319. SOC_SINGLE("LIN12 ZC Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  320. WM8990_LI12ZC_BIT, 1, 0),
  321. SOC_SINGLE("LIN12 Mute Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  322. WM8990_LI12MUTE_BIT, 1, 0),
  323. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  324. WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  325. WM8990_LIN34VOL_SHIFT,
  326. WM8990_LIN34VOL_MASK,
  327. 0,
  328. in_pga_tlv),
  329. SOC_SINGLE("LIN34 ZC Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  330. WM8990_LI34ZC_BIT, 1, 0),
  331. SOC_SINGLE("LIN34 Mute Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  332. WM8990_LI34MUTE_BIT, 1, 0),
  333. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  334. WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  335. WM8990_RIN12VOL_SHIFT,
  336. WM8990_RIN12VOL_MASK,
  337. 0,
  338. in_pga_tlv),
  339. SOC_SINGLE("RIN12 ZC Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  340. WM8990_RI12ZC_BIT, 1, 0),
  341. SOC_SINGLE("RIN12 Mute Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  342. WM8990_RI12MUTE_BIT, 1, 0),
  343. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  344. WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  345. WM8990_RIN34VOL_SHIFT,
  346. WM8990_RIN34VOL_MASK,
  347. 0,
  348. in_pga_tlv),
  349. SOC_SINGLE("RIN34 ZC Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  350. WM8990_RI34ZC_BIT, 1, 0),
  351. SOC_SINGLE("RIN34 Mute Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  352. WM8990_RI34MUTE_BIT, 1, 0),
  353. };
  354. /*
  355. * _DAPM_ Controls
  356. */
  357. static int inmixer_event(struct snd_soc_dapm_widget *w,
  358. struct snd_kcontrol *kcontrol, int event)
  359. {
  360. u16 reg, fakepower;
  361. reg = wm8990_read_reg_cache(w->codec, WM8990_POWER_MANAGEMENT_2);
  362. fakepower = wm8990_read_reg_cache(w->codec, WM8990_INTDRIVBITS);
  363. if (fakepower & ((1 << WM8990_INMIXL_PWR_BIT) |
  364. (1 << WM8990_AINLMUX_PWR_BIT))) {
  365. reg |= WM8990_AINL_ENA;
  366. } else {
  367. reg &= ~WM8990_AINL_ENA;
  368. }
  369. if (fakepower & ((1 << WM8990_INMIXR_PWR_BIT) |
  370. (1 << WM8990_AINRMUX_PWR_BIT))) {
  371. reg |= WM8990_AINR_ENA;
  372. } else {
  373. reg &= ~WM8990_AINL_ENA;
  374. }
  375. wm8990_write(w->codec, WM8990_POWER_MANAGEMENT_2, reg);
  376. return 0;
  377. }
  378. static int outmixer_event(struct snd_soc_dapm_widget *w,
  379. struct snd_kcontrol *kcontrol, int event)
  380. {
  381. u32 reg_shift = kcontrol->private_value & 0xfff;
  382. int ret = 0;
  383. u16 reg;
  384. switch (reg_shift) {
  385. case WM8990_SPEAKER_MIXER | (WM8990_LDSPK_BIT << 8) :
  386. reg = wm8990_read_reg_cache(w->codec, WM8990_OUTPUT_MIXER1);
  387. if (reg & WM8990_LDLO) {
  388. printk(KERN_WARNING
  389. "Cannot set as Output Mixer 1 LDLO Set\n");
  390. ret = -1;
  391. }
  392. break;
  393. case WM8990_SPEAKER_MIXER | (WM8990_RDSPK_BIT << 8):
  394. reg = wm8990_read_reg_cache(w->codec, WM8990_OUTPUT_MIXER2);
  395. if (reg & WM8990_RDRO) {
  396. printk(KERN_WARNING
  397. "Cannot set as Output Mixer 2 RDRO Set\n");
  398. ret = -1;
  399. }
  400. break;
  401. case WM8990_OUTPUT_MIXER1 | (WM8990_LDLO_BIT << 8):
  402. reg = wm8990_read_reg_cache(w->codec, WM8990_SPEAKER_MIXER);
  403. if (reg & WM8990_LDSPK) {
  404. printk(KERN_WARNING
  405. "Cannot set as Speaker Mixer LDSPK Set\n");
  406. ret = -1;
  407. }
  408. break;
  409. case WM8990_OUTPUT_MIXER2 | (WM8990_RDRO_BIT << 8):
  410. reg = wm8990_read_reg_cache(w->codec, WM8990_SPEAKER_MIXER);
  411. if (reg & WM8990_RDSPK) {
  412. printk(KERN_WARNING
  413. "Cannot set as Speaker Mixer RDSPK Set\n");
  414. ret = -1;
  415. }
  416. break;
  417. }
  418. return ret;
  419. }
  420. /* INMIX dB values */
  421. static const unsigned int in_mix_tlv[] = {
  422. TLV_DB_RANGE_HEAD(1),
  423. 0, 7, TLV_DB_LINEAR_ITEM(-1200, 600),
  424. };
  425. /* Left In PGA Connections */
  426. static const struct snd_kcontrol_new wm8990_dapm_lin12_pga_controls[] = {
  427. SOC_DAPM_SINGLE("LIN1 Switch", WM8990_INPUT_MIXER2, WM8990_LMN1_BIT, 1, 0),
  428. SOC_DAPM_SINGLE("LIN2 Switch", WM8990_INPUT_MIXER2, WM8990_LMP2_BIT, 1, 0),
  429. };
  430. static const struct snd_kcontrol_new wm8990_dapm_lin34_pga_controls[] = {
  431. SOC_DAPM_SINGLE("LIN3 Switch", WM8990_INPUT_MIXER2, WM8990_LMN3_BIT, 1, 0),
  432. SOC_DAPM_SINGLE("LIN4 Switch", WM8990_INPUT_MIXER2, WM8990_LMP4_BIT, 1, 0),
  433. };
  434. /* Right In PGA Connections */
  435. static const struct snd_kcontrol_new wm8990_dapm_rin12_pga_controls[] = {
  436. SOC_DAPM_SINGLE("RIN1 Switch", WM8990_INPUT_MIXER2, WM8990_RMN1_BIT, 1, 0),
  437. SOC_DAPM_SINGLE("RIN2 Switch", WM8990_INPUT_MIXER2, WM8990_RMP2_BIT, 1, 0),
  438. };
  439. static const struct snd_kcontrol_new wm8990_dapm_rin34_pga_controls[] = {
  440. SOC_DAPM_SINGLE("RIN3 Switch", WM8990_INPUT_MIXER2, WM8990_RMN3_BIT, 1, 0),
  441. SOC_DAPM_SINGLE("RIN4 Switch", WM8990_INPUT_MIXER2, WM8990_RMP4_BIT, 1, 0),
  442. };
  443. /* INMIXL */
  444. static const struct snd_kcontrol_new wm8990_dapm_inmixl_controls[] = {
  445. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8990_INPUT_MIXER3,
  446. WM8990_LDBVOL_SHIFT, WM8990_LDBVOL_MASK, 0, in_mix_tlv),
  447. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8990_INPUT_MIXER5, WM8990_LI2BVOL_SHIFT,
  448. 7, 0, in_mix_tlv),
  449. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  450. 1, 0),
  451. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  452. 1, 0),
  453. };
  454. /* INMIXR */
  455. static const struct snd_kcontrol_new wm8990_dapm_inmixr_controls[] = {
  456. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8990_INPUT_MIXER4,
  457. WM8990_RDBVOL_SHIFT, WM8990_RDBVOL_MASK, 0, in_mix_tlv),
  458. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8990_INPUT_MIXER6, WM8990_RI2BVOL_SHIFT,
  459. 7, 0, in_mix_tlv),
  460. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  461. 1, 0),
  462. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  463. 1, 0),
  464. };
  465. /* AINLMUX */
  466. static const char *wm8990_ainlmux[] =
  467. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  468. static const struct soc_enum wm8990_ainlmux_enum =
  469. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINLMODE_SHIFT,
  470. ARRAY_SIZE(wm8990_ainlmux), wm8990_ainlmux);
  471. static const struct snd_kcontrol_new wm8990_dapm_ainlmux_controls =
  472. SOC_DAPM_ENUM("Route", wm8990_ainlmux_enum);
  473. /* DIFFINL */
  474. /* AINRMUX */
  475. static const char *wm8990_ainrmux[] =
  476. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  477. static const struct soc_enum wm8990_ainrmux_enum =
  478. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINRMODE_SHIFT,
  479. ARRAY_SIZE(wm8990_ainrmux), wm8990_ainrmux);
  480. static const struct snd_kcontrol_new wm8990_dapm_ainrmux_controls =
  481. SOC_DAPM_ENUM("Route", wm8990_ainrmux_enum);
  482. /* RXVOICE */
  483. static const struct snd_kcontrol_new wm8990_dapm_rxvoice_controls[] = {
  484. SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8990_INPUT_MIXER5, WM8990_LR4BVOL_SHIFT,
  485. WM8990_LR4BVOL_MASK, 0, in_mix_tlv),
  486. SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8990_INPUT_MIXER6, WM8990_RL4BVOL_SHIFT,
  487. WM8990_RL4BVOL_MASK, 0, in_mix_tlv),
  488. };
  489. /* LOMIX */
  490. static const struct snd_kcontrol_new wm8990_dapm_lomix_controls[] = {
  491. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  492. WM8990_LRBLO_BIT, 1, 0),
  493. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  494. WM8990_LLBLO_BIT, 1, 0),
  495. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  496. WM8990_LRI3LO_BIT, 1, 0),
  497. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  498. WM8990_LLI3LO_BIT, 1, 0),
  499. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  500. WM8990_LR12LO_BIT, 1, 0),
  501. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  502. WM8990_LL12LO_BIT, 1, 0),
  503. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8990_OUTPUT_MIXER1,
  504. WM8990_LDLO_BIT, 1, 0),
  505. };
  506. /* ROMIX */
  507. static const struct snd_kcontrol_new wm8990_dapm_romix_controls[] = {
  508. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  509. WM8990_RLBRO_BIT, 1, 0),
  510. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  511. WM8990_RRBRO_BIT, 1, 0),
  512. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  513. WM8990_RLI3RO_BIT, 1, 0),
  514. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  515. WM8990_RRI3RO_BIT, 1, 0),
  516. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  517. WM8990_RL12RO_BIT, 1, 0),
  518. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  519. WM8990_RR12RO_BIT, 1, 0),
  520. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8990_OUTPUT_MIXER2,
  521. WM8990_RDRO_BIT, 1, 0),
  522. };
  523. /* LONMIX */
  524. static const struct snd_kcontrol_new wm8990_dapm_lonmix_controls[] = {
  525. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  526. WM8990_LLOPGALON_BIT, 1, 0),
  527. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER1,
  528. WM8990_LROPGALON_BIT, 1, 0),
  529. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8990_LINE_MIXER1,
  530. WM8990_LOPLON_BIT, 1, 0),
  531. };
  532. /* LOPMIX */
  533. static const struct snd_kcontrol_new wm8990_dapm_lopmix_controls[] = {
  534. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER1,
  535. WM8990_LR12LOP_BIT, 1, 0),
  536. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER1,
  537. WM8990_LL12LOP_BIT, 1, 0),
  538. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  539. WM8990_LLOPGALOP_BIT, 1, 0),
  540. };
  541. /* RONMIX */
  542. static const struct snd_kcontrol_new wm8990_dapm_ronmix_controls[] = {
  543. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  544. WM8990_RROPGARON_BIT, 1, 0),
  545. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER2,
  546. WM8990_RLOPGARON_BIT, 1, 0),
  547. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8990_LINE_MIXER2,
  548. WM8990_ROPRON_BIT, 1, 0),
  549. };
  550. /* ROPMIX */
  551. static const struct snd_kcontrol_new wm8990_dapm_ropmix_controls[] = {
  552. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER2,
  553. WM8990_RL12ROP_BIT, 1, 0),
  554. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER2,
  555. WM8990_RR12ROP_BIT, 1, 0),
  556. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  557. WM8990_RROPGAROP_BIT, 1, 0),
  558. };
  559. /* OUT3MIX */
  560. static const struct snd_kcontrol_new wm8990_dapm_out3mix_controls[] = {
  561. SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  562. WM8990_LI4O3_BIT, 1, 0),
  563. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8990_OUT3_4_MIXER,
  564. WM8990_LPGAO3_BIT, 1, 0),
  565. };
  566. /* OUT4MIX */
  567. static const struct snd_kcontrol_new wm8990_dapm_out4mix_controls[] = {
  568. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8990_OUT3_4_MIXER,
  569. WM8990_RPGAO4_BIT, 1, 0),
  570. SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  571. WM8990_RI4O4_BIT, 1, 0),
  572. };
  573. /* SPKMIX */
  574. static const struct snd_kcontrol_new wm8990_dapm_spkmix_controls[] = {
  575. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  576. WM8990_LI2SPK_BIT, 1, 0),
  577. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8990_SPEAKER_MIXER,
  578. WM8990_LB2SPK_BIT, 1, 0),
  579. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  580. WM8990_LOPGASPK_BIT, 1, 0),
  581. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8990_SPEAKER_MIXER,
  582. WM8990_LDSPK_BIT, 1, 0),
  583. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8990_SPEAKER_MIXER,
  584. WM8990_RDSPK_BIT, 1, 0),
  585. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  586. WM8990_ROPGASPK_BIT, 1, 0),
  587. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8990_SPEAKER_MIXER,
  588. WM8990_RL12ROP_BIT, 1, 0),
  589. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  590. WM8990_RI2SPK_BIT, 1, 0),
  591. };
  592. static const struct snd_soc_dapm_widget wm8990_dapm_widgets[] = {
  593. /* Input Side */
  594. /* Input Lines */
  595. SND_SOC_DAPM_INPUT("LIN1"),
  596. SND_SOC_DAPM_INPUT("LIN2"),
  597. SND_SOC_DAPM_INPUT("LIN3"),
  598. SND_SOC_DAPM_INPUT("LIN4/RXN"),
  599. SND_SOC_DAPM_INPUT("RIN3"),
  600. SND_SOC_DAPM_INPUT("RIN4/RXP"),
  601. SND_SOC_DAPM_INPUT("RIN1"),
  602. SND_SOC_DAPM_INPUT("RIN2"),
  603. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  604. /* DACs */
  605. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8990_POWER_MANAGEMENT_2,
  606. WM8990_ADCL_ENA_BIT, 0),
  607. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8990_POWER_MANAGEMENT_2,
  608. WM8990_ADCR_ENA_BIT, 0),
  609. /* Input PGAs */
  610. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN12_ENA_BIT,
  611. 0, &wm8990_dapm_lin12_pga_controls[0],
  612. ARRAY_SIZE(wm8990_dapm_lin12_pga_controls)),
  613. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN34_ENA_BIT,
  614. 0, &wm8990_dapm_lin34_pga_controls[0],
  615. ARRAY_SIZE(wm8990_dapm_lin34_pga_controls)),
  616. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN12_ENA_BIT,
  617. 0, &wm8990_dapm_rin12_pga_controls[0],
  618. ARRAY_SIZE(wm8990_dapm_rin12_pga_controls)),
  619. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN34_ENA_BIT,
  620. 0, &wm8990_dapm_rin34_pga_controls[0],
  621. ARRAY_SIZE(wm8990_dapm_rin34_pga_controls)),
  622. /* INMIXL */
  623. SND_SOC_DAPM_MIXER_E("INMIXL", WM8990_INTDRIVBITS, WM8990_INMIXL_PWR_BIT, 0,
  624. &wm8990_dapm_inmixl_controls[0],
  625. ARRAY_SIZE(wm8990_dapm_inmixl_controls),
  626. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  627. /* AINLMUX */
  628. SND_SOC_DAPM_MUX_E("AILNMUX", WM8990_INTDRIVBITS, WM8990_AINLMUX_PWR_BIT, 0,
  629. &wm8990_dapm_ainlmux_controls, inmixer_event,
  630. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  631. /* INMIXR */
  632. SND_SOC_DAPM_MIXER_E("INMIXR", WM8990_INTDRIVBITS, WM8990_INMIXR_PWR_BIT, 0,
  633. &wm8990_dapm_inmixr_controls[0],
  634. ARRAY_SIZE(wm8990_dapm_inmixr_controls),
  635. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  636. /* AINRMUX */
  637. SND_SOC_DAPM_MUX_E("AIRNMUX", WM8990_INTDRIVBITS, WM8990_AINRMUX_PWR_BIT, 0,
  638. &wm8990_dapm_ainrmux_controls, inmixer_event,
  639. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  640. /* Output Side */
  641. /* DACs */
  642. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8990_POWER_MANAGEMENT_3,
  643. WM8990_DACL_ENA_BIT, 0),
  644. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8990_POWER_MANAGEMENT_3,
  645. WM8990_DACR_ENA_BIT, 0),
  646. /* LOMIX */
  647. SND_SOC_DAPM_MIXER_E("LOMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOMIX_ENA_BIT,
  648. 0, &wm8990_dapm_lomix_controls[0],
  649. ARRAY_SIZE(wm8990_dapm_lomix_controls),
  650. outmixer_event, SND_SOC_DAPM_PRE_REG),
  651. /* LONMIX */
  652. SND_SOC_DAPM_MIXER("LONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LON_ENA_BIT, 0,
  653. &wm8990_dapm_lonmix_controls[0],
  654. ARRAY_SIZE(wm8990_dapm_lonmix_controls)),
  655. /* LOPMIX */
  656. SND_SOC_DAPM_MIXER("LOPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOP_ENA_BIT, 0,
  657. &wm8990_dapm_lopmix_controls[0],
  658. ARRAY_SIZE(wm8990_dapm_lopmix_controls)),
  659. /* OUT3MIX */
  660. SND_SOC_DAPM_MIXER("OUT3MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT3_ENA_BIT, 0,
  661. &wm8990_dapm_out3mix_controls[0],
  662. ARRAY_SIZE(wm8990_dapm_out3mix_controls)),
  663. /* SPKMIX */
  664. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8990_POWER_MANAGEMENT_1, WM8990_SPK_ENA_BIT, 0,
  665. &wm8990_dapm_spkmix_controls[0],
  666. ARRAY_SIZE(wm8990_dapm_spkmix_controls), outmixer_event,
  667. SND_SOC_DAPM_PRE_REG),
  668. /* OUT4MIX */
  669. SND_SOC_DAPM_MIXER("OUT4MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT4_ENA_BIT, 0,
  670. &wm8990_dapm_out4mix_controls[0],
  671. ARRAY_SIZE(wm8990_dapm_out4mix_controls)),
  672. /* ROPMIX */
  673. SND_SOC_DAPM_MIXER("ROPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROP_ENA_BIT, 0,
  674. &wm8990_dapm_ropmix_controls[0],
  675. ARRAY_SIZE(wm8990_dapm_ropmix_controls)),
  676. /* RONMIX */
  677. SND_SOC_DAPM_MIXER("RONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_RON_ENA_BIT, 0,
  678. &wm8990_dapm_ronmix_controls[0],
  679. ARRAY_SIZE(wm8990_dapm_ronmix_controls)),
  680. /* ROMIX */
  681. SND_SOC_DAPM_MIXER_E("ROMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROMIX_ENA_BIT,
  682. 0, &wm8990_dapm_romix_controls[0],
  683. ARRAY_SIZE(wm8990_dapm_romix_controls),
  684. outmixer_event, SND_SOC_DAPM_PRE_REG),
  685. /* LOUT PGA */
  686. SND_SOC_DAPM_PGA("LOUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_LOUT_ENA_BIT, 0,
  687. NULL, 0),
  688. /* ROUT PGA */
  689. SND_SOC_DAPM_PGA("ROUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_ROUT_ENA_BIT, 0,
  690. NULL, 0),
  691. /* LOPGA */
  692. SND_SOC_DAPM_PGA("LOPGA", WM8990_POWER_MANAGEMENT_3, WM8990_LOPGA_ENA_BIT, 0,
  693. NULL, 0),
  694. /* ROPGA */
  695. SND_SOC_DAPM_PGA("ROPGA", WM8990_POWER_MANAGEMENT_3, WM8990_ROPGA_ENA_BIT, 0,
  696. NULL, 0),
  697. /* MICBIAS */
  698. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8990_POWER_MANAGEMENT_1,
  699. WM8990_MICBIAS_ENA_BIT, 0),
  700. SND_SOC_DAPM_OUTPUT("LON"),
  701. SND_SOC_DAPM_OUTPUT("LOP"),
  702. SND_SOC_DAPM_OUTPUT("OUT3"),
  703. SND_SOC_DAPM_OUTPUT("LOUT"),
  704. SND_SOC_DAPM_OUTPUT("SPKN"),
  705. SND_SOC_DAPM_OUTPUT("SPKP"),
  706. SND_SOC_DAPM_OUTPUT("ROUT"),
  707. SND_SOC_DAPM_OUTPUT("OUT4"),
  708. SND_SOC_DAPM_OUTPUT("ROP"),
  709. SND_SOC_DAPM_OUTPUT("RON"),
  710. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  711. };
  712. static const struct snd_soc_dapm_route audio_map[] = {
  713. /* Make DACs turn on when playing even if not mixed into any outputs */
  714. {"Internal DAC Sink", NULL, "Left DAC"},
  715. {"Internal DAC Sink", NULL, "Right DAC"},
  716. /* Make ADCs turn on when recording even if not mixed from any inputs */
  717. {"Left ADC", NULL, "Internal ADC Source"},
  718. {"Right ADC", NULL, "Internal ADC Source"},
  719. /* Input Side */
  720. /* LIN12 PGA */
  721. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  722. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  723. /* LIN34 PGA */
  724. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  725. {"LIN34 PGA", "LIN4 Switch", "LIN4"},
  726. /* INMIXL */
  727. {"INMIXL", "Record Left Volume", "LOMIX"},
  728. {"INMIXL", "LIN2 Volume", "LIN2"},
  729. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  730. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  731. /* AILNMUX */
  732. {"AILNMUX", "INMIXL Mix", "INMIXL"},
  733. {"AILNMUX", "DIFFINL Mix", "LIN12PGA"},
  734. {"AILNMUX", "DIFFINL Mix", "LIN34PGA"},
  735. {"AILNMUX", "RXVOICE Mix", "LIN4/RXN"},
  736. {"AILNMUX", "RXVOICE Mix", "RIN4/RXP"},
  737. /* ADC */
  738. {"Left ADC", NULL, "AILNMUX"},
  739. /* RIN12 PGA */
  740. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  741. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  742. /* RIN34 PGA */
  743. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  744. {"RIN34 PGA", "RIN4 Switch", "RIN4"},
  745. /* INMIXL */
  746. {"INMIXR", "Record Right Volume", "ROMIX"},
  747. {"INMIXR", "RIN2 Volume", "RIN2"},
  748. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  749. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  750. /* AIRNMUX */
  751. {"AIRNMUX", "INMIXR Mix", "INMIXR"},
  752. {"AIRNMUX", "DIFFINR Mix", "RIN12PGA"},
  753. {"AIRNMUX", "DIFFINR Mix", "RIN34PGA"},
  754. {"AIRNMUX", "RXVOICE Mix", "RIN4/RXN"},
  755. {"AIRNMUX", "RXVOICE Mix", "RIN4/RXP"},
  756. /* ADC */
  757. {"Right ADC", NULL, "AIRNMUX"},
  758. /* LOMIX */
  759. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  760. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  761. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  762. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  763. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"},
  764. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"},
  765. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  766. /* ROMIX */
  767. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  768. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  769. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  770. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  771. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"},
  772. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"},
  773. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  774. /* SPKMIX */
  775. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  776. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  777. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"},
  778. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"},
  779. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  780. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  781. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  782. {"SPKMIX", "SPKMIX Left DAC Switch", "Left DAC"},
  783. /* LONMIX */
  784. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  785. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  786. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  787. /* LOPMIX */
  788. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  789. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  790. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  791. /* OUT3MIX */
  792. {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXP"},
  793. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  794. /* OUT4MIX */
  795. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  796. {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
  797. /* RONMIX */
  798. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  799. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  800. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  801. /* ROPMIX */
  802. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  803. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  804. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  805. /* Out Mixer PGAs */
  806. {"LOPGA", NULL, "LOMIX"},
  807. {"ROPGA", NULL, "ROMIX"},
  808. {"LOUT PGA", NULL, "LOMIX"},
  809. {"ROUT PGA", NULL, "ROMIX"},
  810. /* Output Pins */
  811. {"LON", NULL, "LONMIX"},
  812. {"LOP", NULL, "LOPMIX"},
  813. {"OUT", NULL, "OUT3MIX"},
  814. {"LOUT", NULL, "LOUT PGA"},
  815. {"SPKN", NULL, "SPKMIX"},
  816. {"ROUT", NULL, "ROUT PGA"},
  817. {"OUT4", NULL, "OUT4MIX"},
  818. {"ROP", NULL, "ROPMIX"},
  819. {"RON", NULL, "RONMIX"},
  820. };
  821. static int wm8990_add_widgets(struct snd_soc_codec *codec)
  822. {
  823. snd_soc_dapm_new_controls(codec, wm8990_dapm_widgets,
  824. ARRAY_SIZE(wm8990_dapm_widgets));
  825. /* set up the WM8990 audio map */
  826. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  827. snd_soc_dapm_new_widgets(codec);
  828. return 0;
  829. }
  830. /* PLL divisors */
  831. struct _pll_div {
  832. u32 div2;
  833. u32 n;
  834. u32 k;
  835. };
  836. /* The size in bits of the pll divide multiplied by 10
  837. * to allow rounding later */
  838. #define FIXED_PLL_SIZE ((1 << 16) * 10)
  839. static void pll_factors(struct _pll_div *pll_div, unsigned int target,
  840. unsigned int source)
  841. {
  842. u64 Kpart;
  843. unsigned int K, Ndiv, Nmod;
  844. Ndiv = target / source;
  845. if (Ndiv < 6) {
  846. source >>= 1;
  847. pll_div->div2 = 1;
  848. Ndiv = target / source;
  849. } else
  850. pll_div->div2 = 0;
  851. if ((Ndiv < 6) || (Ndiv > 12))
  852. printk(KERN_WARNING
  853. "WM8990 N value outwith recommended range! N = %d\n", Ndiv);
  854. pll_div->n = Ndiv;
  855. Nmod = target % source;
  856. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  857. do_div(Kpart, source);
  858. K = Kpart & 0xFFFFFFFF;
  859. /* Check if we need to round */
  860. if ((K % 10) >= 5)
  861. K += 5;
  862. /* Move down to proper range now rounding is done */
  863. K /= 10;
  864. pll_div->k = K;
  865. }
  866. static int wm8990_set_dai_pll(struct snd_soc_dai *codec_dai,
  867. int pll_id, unsigned int freq_in, unsigned int freq_out)
  868. {
  869. u16 reg;
  870. struct snd_soc_codec *codec = codec_dai->codec;
  871. struct _pll_div pll_div;
  872. if (freq_in && freq_out) {
  873. pll_factors(&pll_div, freq_out * 4, freq_in);
  874. /* Turn on PLL */
  875. reg = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_2);
  876. reg |= WM8990_PLL_ENA;
  877. wm8990_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
  878. /* sysclk comes from PLL */
  879. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2);
  880. wm8990_write(codec, WM8990_CLOCKING_2, reg | WM8990_SYSCLK_SRC);
  881. /* set up N , fractional mode and pre-divisor if neccessary */
  882. wm8990_write(codec, WM8990_PLL1, pll_div.n | WM8990_SDM |
  883. (pll_div.div2?WM8990_PRESCALE:0));
  884. wm8990_write(codec, WM8990_PLL2, (u8)(pll_div.k>>8));
  885. wm8990_write(codec, WM8990_PLL3, (u8)(pll_div.k & 0xFF));
  886. } else {
  887. /* Turn on PLL */
  888. reg = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_2);
  889. reg &= ~WM8990_PLL_ENA;
  890. wm8990_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
  891. }
  892. return 0;
  893. }
  894. /*
  895. * Clock after PLL and dividers
  896. */
  897. static int wm8990_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  898. int clk_id, unsigned int freq, int dir)
  899. {
  900. struct snd_soc_codec *codec = codec_dai->codec;
  901. struct wm8990_priv *wm8990 = codec->private_data;
  902. wm8990->sysclk = freq;
  903. return 0;
  904. }
  905. /*
  906. * Set's ADC and Voice DAC format.
  907. */
  908. static int wm8990_set_dai_fmt(struct snd_soc_dai *codec_dai,
  909. unsigned int fmt)
  910. {
  911. struct snd_soc_codec *codec = codec_dai->codec;
  912. u16 audio1, audio3;
  913. audio1 = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_1);
  914. audio3 = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_3);
  915. /* set master/slave audio interface */
  916. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  917. case SND_SOC_DAIFMT_CBS_CFS:
  918. audio3 &= ~WM8990_AIF_MSTR1;
  919. break;
  920. case SND_SOC_DAIFMT_CBM_CFM:
  921. audio3 |= WM8990_AIF_MSTR1;
  922. break;
  923. default:
  924. return -EINVAL;
  925. }
  926. audio1 &= ~WM8990_AIF_FMT_MASK;
  927. /* interface format */
  928. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  929. case SND_SOC_DAIFMT_I2S:
  930. audio1 |= WM8990_AIF_TMF_I2S;
  931. audio1 &= ~WM8990_AIF_LRCLK_INV;
  932. break;
  933. case SND_SOC_DAIFMT_RIGHT_J:
  934. audio1 |= WM8990_AIF_TMF_RIGHTJ;
  935. audio1 &= ~WM8990_AIF_LRCLK_INV;
  936. break;
  937. case SND_SOC_DAIFMT_LEFT_J:
  938. audio1 |= WM8990_AIF_TMF_LEFTJ;
  939. audio1 &= ~WM8990_AIF_LRCLK_INV;
  940. break;
  941. case SND_SOC_DAIFMT_DSP_A:
  942. audio1 |= WM8990_AIF_TMF_DSP;
  943. audio1 &= ~WM8990_AIF_LRCLK_INV;
  944. break;
  945. case SND_SOC_DAIFMT_DSP_B:
  946. audio1 |= WM8990_AIF_TMF_DSP | WM8990_AIF_LRCLK_INV;
  947. break;
  948. default:
  949. return -EINVAL;
  950. }
  951. wm8990_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  952. wm8990_write(codec, WM8990_AUDIO_INTERFACE_3, audio3);
  953. return 0;
  954. }
  955. static int wm8990_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  956. int div_id, int div)
  957. {
  958. struct snd_soc_codec *codec = codec_dai->codec;
  959. u16 reg;
  960. switch (div_id) {
  961. case WM8990_MCLK_DIV:
  962. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2) &
  963. ~WM8990_MCLK_DIV_MASK;
  964. wm8990_write(codec, WM8990_CLOCKING_2, reg | div);
  965. break;
  966. case WM8990_DACCLK_DIV:
  967. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2) &
  968. ~WM8990_DAC_CLKDIV_MASK;
  969. wm8990_write(codec, WM8990_CLOCKING_2, reg | div);
  970. break;
  971. case WM8990_ADCCLK_DIV:
  972. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2) &
  973. ~WM8990_ADC_CLKDIV_MASK;
  974. wm8990_write(codec, WM8990_CLOCKING_2, reg | div);
  975. break;
  976. case WM8990_BCLK_DIV:
  977. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_1) &
  978. ~WM8990_BCLK_DIV_MASK;
  979. wm8990_write(codec, WM8990_CLOCKING_1, reg | div);
  980. break;
  981. default:
  982. return -EINVAL;
  983. }
  984. return 0;
  985. }
  986. /*
  987. * Set PCM DAI bit size and sample rate.
  988. */
  989. static int wm8990_hw_params(struct snd_pcm_substream *substream,
  990. struct snd_pcm_hw_params *params,
  991. struct snd_soc_dai *dai)
  992. {
  993. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  994. struct snd_soc_device *socdev = rtd->socdev;
  995. struct snd_soc_codec *codec = socdev->card->codec;
  996. u16 audio1 = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_1);
  997. audio1 &= ~WM8990_AIF_WL_MASK;
  998. /* bit size */
  999. switch (params_format(params)) {
  1000. case SNDRV_PCM_FORMAT_S16_LE:
  1001. break;
  1002. case SNDRV_PCM_FORMAT_S20_3LE:
  1003. audio1 |= WM8990_AIF_WL_20BITS;
  1004. break;
  1005. case SNDRV_PCM_FORMAT_S24_LE:
  1006. audio1 |= WM8990_AIF_WL_24BITS;
  1007. break;
  1008. case SNDRV_PCM_FORMAT_S32_LE:
  1009. audio1 |= WM8990_AIF_WL_32BITS;
  1010. break;
  1011. }
  1012. wm8990_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  1013. return 0;
  1014. }
  1015. static int wm8990_mute(struct snd_soc_dai *dai, int mute)
  1016. {
  1017. struct snd_soc_codec *codec = dai->codec;
  1018. u16 val;
  1019. val = wm8990_read_reg_cache(codec, WM8990_DAC_CTRL) & ~WM8990_DAC_MUTE;
  1020. if (mute)
  1021. wm8990_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  1022. else
  1023. wm8990_write(codec, WM8990_DAC_CTRL, val);
  1024. return 0;
  1025. }
  1026. static int wm8990_set_bias_level(struct snd_soc_codec *codec,
  1027. enum snd_soc_bias_level level)
  1028. {
  1029. u16 val;
  1030. switch (level) {
  1031. case SND_SOC_BIAS_ON:
  1032. break;
  1033. case SND_SOC_BIAS_PREPARE:
  1034. /* VMID=2*50k */
  1035. val = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_1) &
  1036. ~WM8990_VMID_MODE_MASK;
  1037. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, val | 0x2);
  1038. break;
  1039. case SND_SOC_BIAS_STANDBY:
  1040. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  1041. /* Enable all output discharge bits */
  1042. wm8990_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1043. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1044. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1045. WM8990_DIS_ROUT);
  1046. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  1047. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1048. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1049. WM8990_VMIDTOG);
  1050. /* Delay to allow output caps to discharge */
  1051. msleep(msecs_to_jiffies(300));
  1052. /* Disable VMIDTOG */
  1053. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1054. WM8990_BUFDCOPEN | WM8990_POBCTRL);
  1055. /* disable all output discharge bits */
  1056. wm8990_write(codec, WM8990_ANTIPOP1, 0);
  1057. /* Enable outputs */
  1058. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1b00);
  1059. msleep(msecs_to_jiffies(50));
  1060. /* Enable VMID at 2x50k */
  1061. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f02);
  1062. msleep(msecs_to_jiffies(100));
  1063. /* Enable VREF */
  1064. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1065. msleep(msecs_to_jiffies(600));
  1066. /* Enable BUFIOEN */
  1067. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1068. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1069. WM8990_BUFIOEN);
  1070. /* Disable outputs */
  1071. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x3);
  1072. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1073. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_BUFIOEN);
  1074. /* Enable workaround for ADC clocking issue. */
  1075. wm8990_write(codec, WM8990_EXT_ACCESS_ENA, 0x2);
  1076. wm8990_write(codec, WM8990_EXT_CTL1, 0xa003);
  1077. wm8990_write(codec, WM8990_EXT_ACCESS_ENA, 0);
  1078. }
  1079. /* VMID=2*250k */
  1080. val = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_1) &
  1081. ~WM8990_VMID_MODE_MASK;
  1082. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, val | 0x4);
  1083. break;
  1084. case SND_SOC_BIAS_OFF:
  1085. /* Enable POBCTRL and SOFT_ST */
  1086. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1087. WM8990_POBCTRL | WM8990_BUFIOEN);
  1088. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  1089. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1090. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1091. WM8990_BUFIOEN);
  1092. /* mute DAC */
  1093. val = wm8990_read_reg_cache(codec, WM8990_DAC_CTRL);
  1094. wm8990_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  1095. /* Enable any disabled outputs */
  1096. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1097. /* Disable VMID */
  1098. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f01);
  1099. msleep(msecs_to_jiffies(300));
  1100. /* Enable all output discharge bits */
  1101. wm8990_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1102. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1103. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1104. WM8990_DIS_ROUT);
  1105. /* Disable VREF */
  1106. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x0);
  1107. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1108. wm8990_write(codec, WM8990_ANTIPOP2, 0x0);
  1109. break;
  1110. }
  1111. codec->bias_level = level;
  1112. return 0;
  1113. }
  1114. #define WM8990_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
  1115. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \
  1116. SNDRV_PCM_RATE_48000)
  1117. #define WM8990_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1118. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1119. /*
  1120. * The WM8990 supports 2 different and mutually exclusive DAI
  1121. * configurations.
  1122. *
  1123. * 1. ADC/DAC on Primary Interface
  1124. * 2. ADC on Primary Interface/DAC on secondary
  1125. */
  1126. struct snd_soc_dai wm8990_dai = {
  1127. /* ADC/DAC on primary */
  1128. .name = "WM8990 ADC/DAC Primary",
  1129. .id = 1,
  1130. .playback = {
  1131. .stream_name = "Playback",
  1132. .channels_min = 1,
  1133. .channels_max = 2,
  1134. .rates = WM8990_RATES,
  1135. .formats = WM8990_FORMATS,},
  1136. .capture = {
  1137. .stream_name = "Capture",
  1138. .channels_min = 1,
  1139. .channels_max = 2,
  1140. .rates = WM8990_RATES,
  1141. .formats = WM8990_FORMATS,},
  1142. .ops = {
  1143. .hw_params = wm8990_hw_params,
  1144. .digital_mute = wm8990_mute,
  1145. .set_fmt = wm8990_set_dai_fmt,
  1146. .set_clkdiv = wm8990_set_dai_clkdiv,
  1147. .set_pll = wm8990_set_dai_pll,
  1148. .set_sysclk = wm8990_set_dai_sysclk,
  1149. },
  1150. };
  1151. EXPORT_SYMBOL_GPL(wm8990_dai);
  1152. static int wm8990_suspend(struct platform_device *pdev, pm_message_t state)
  1153. {
  1154. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1155. struct snd_soc_codec *codec = socdev->card->codec;
  1156. /* we only need to suspend if we are a valid card */
  1157. if (!codec->card)
  1158. return 0;
  1159. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1160. return 0;
  1161. }
  1162. static int wm8990_resume(struct platform_device *pdev)
  1163. {
  1164. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1165. struct snd_soc_codec *codec = socdev->card->codec;
  1166. int i;
  1167. u8 data[2];
  1168. u16 *cache = codec->reg_cache;
  1169. /* we only need to resume if we are a valid card */
  1170. if (!codec->card)
  1171. return 0;
  1172. /* Sync reg_cache with the hardware */
  1173. for (i = 0; i < ARRAY_SIZE(wm8990_reg); i++) {
  1174. if (i + 1 == WM8990_RESET)
  1175. continue;
  1176. data[0] = ((i + 1) << 1) | ((cache[i] >> 8) & 0x0001);
  1177. data[1] = cache[i] & 0x00ff;
  1178. codec->hw_write(codec->control_data, data, 2);
  1179. }
  1180. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1181. return 0;
  1182. }
  1183. /*
  1184. * initialise the WM8990 driver
  1185. * register the mixer and dsp interfaces with the kernel
  1186. */
  1187. static int wm8990_init(struct snd_soc_device *socdev)
  1188. {
  1189. struct snd_soc_codec *codec = socdev->card->codec;
  1190. u16 reg;
  1191. int ret = 0;
  1192. codec->name = "WM8990";
  1193. codec->owner = THIS_MODULE;
  1194. codec->read = wm8990_read_reg_cache;
  1195. codec->write = wm8990_write;
  1196. codec->set_bias_level = wm8990_set_bias_level;
  1197. codec->dai = &wm8990_dai;
  1198. codec->num_dai = 2;
  1199. codec->reg_cache_size = ARRAY_SIZE(wm8990_reg);
  1200. codec->reg_cache = kmemdup(wm8990_reg, sizeof(wm8990_reg), GFP_KERNEL);
  1201. if (codec->reg_cache == NULL)
  1202. return -ENOMEM;
  1203. wm8990_reset(codec);
  1204. /* register pcms */
  1205. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1206. if (ret < 0) {
  1207. printk(KERN_ERR "wm8990: failed to create pcms\n");
  1208. goto pcm_err;
  1209. }
  1210. /* charge output caps */
  1211. codec->bias_level = SND_SOC_BIAS_OFF;
  1212. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1213. reg = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_4);
  1214. wm8990_write(codec, WM8990_AUDIO_INTERFACE_4, reg | WM8990_ALRCGPIO1);
  1215. reg = wm8990_read_reg_cache(codec, WM8990_GPIO1_GPIO2) &
  1216. ~WM8990_GPIO1_SEL_MASK;
  1217. wm8990_write(codec, WM8990_GPIO1_GPIO2, reg | 1);
  1218. reg = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_2);
  1219. wm8990_write(codec, WM8990_POWER_MANAGEMENT_2, reg | WM8990_OPCLK_ENA);
  1220. wm8990_write(codec, WM8990_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1221. wm8990_write(codec, WM8990_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1222. snd_soc_add_controls(codec, wm8990_snd_controls,
  1223. ARRAY_SIZE(wm8990_snd_controls));
  1224. wm8990_add_widgets(codec);
  1225. ret = snd_soc_init_card(socdev);
  1226. if (ret < 0) {
  1227. printk(KERN_ERR "wm8990: failed to register card\n");
  1228. goto card_err;
  1229. }
  1230. return ret;
  1231. card_err:
  1232. snd_soc_free_pcms(socdev);
  1233. snd_soc_dapm_free(socdev);
  1234. pcm_err:
  1235. kfree(codec->reg_cache);
  1236. return ret;
  1237. }
  1238. /* If the i2c layer weren't so broken, we could pass this kind of data
  1239. around */
  1240. static struct snd_soc_device *wm8990_socdev;
  1241. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1242. /*
  1243. * WM891 2 wire address is determined by GPIO5
  1244. * state during powerup.
  1245. * low = 0x34
  1246. * high = 0x36
  1247. */
  1248. static int wm8990_i2c_probe(struct i2c_client *i2c,
  1249. const struct i2c_device_id *id)
  1250. {
  1251. struct snd_soc_device *socdev = wm8990_socdev;
  1252. struct snd_soc_codec *codec = socdev->card->codec;
  1253. int ret;
  1254. i2c_set_clientdata(i2c, codec);
  1255. codec->control_data = i2c;
  1256. ret = wm8990_init(socdev);
  1257. if (ret < 0)
  1258. pr_err("failed to initialise WM8990\n");
  1259. return ret;
  1260. }
  1261. static int wm8990_i2c_remove(struct i2c_client *client)
  1262. {
  1263. struct snd_soc_codec *codec = i2c_get_clientdata(client);
  1264. kfree(codec->reg_cache);
  1265. return 0;
  1266. }
  1267. static const struct i2c_device_id wm8990_i2c_id[] = {
  1268. { "wm8990", 0 },
  1269. { }
  1270. };
  1271. MODULE_DEVICE_TABLE(i2c, wm8990_i2c_id);
  1272. static struct i2c_driver wm8990_i2c_driver = {
  1273. .driver = {
  1274. .name = "WM8990 I2C Codec",
  1275. .owner = THIS_MODULE,
  1276. },
  1277. .probe = wm8990_i2c_probe,
  1278. .remove = wm8990_i2c_remove,
  1279. .id_table = wm8990_i2c_id,
  1280. };
  1281. static int wm8990_add_i2c_device(struct platform_device *pdev,
  1282. const struct wm8990_setup_data *setup)
  1283. {
  1284. struct i2c_board_info info;
  1285. struct i2c_adapter *adapter;
  1286. struct i2c_client *client;
  1287. int ret;
  1288. ret = i2c_add_driver(&wm8990_i2c_driver);
  1289. if (ret != 0) {
  1290. dev_err(&pdev->dev, "can't add i2c driver\n");
  1291. return ret;
  1292. }
  1293. memset(&info, 0, sizeof(struct i2c_board_info));
  1294. info.addr = setup->i2c_address;
  1295. strlcpy(info.type, "wm8990", I2C_NAME_SIZE);
  1296. adapter = i2c_get_adapter(setup->i2c_bus);
  1297. if (!adapter) {
  1298. dev_err(&pdev->dev, "can't get i2c adapter %d\n",
  1299. setup->i2c_bus);
  1300. goto err_driver;
  1301. }
  1302. client = i2c_new_device(adapter, &info);
  1303. i2c_put_adapter(adapter);
  1304. if (!client) {
  1305. dev_err(&pdev->dev, "can't add i2c device at 0x%x\n",
  1306. (unsigned int)info.addr);
  1307. goto err_driver;
  1308. }
  1309. return 0;
  1310. err_driver:
  1311. i2c_del_driver(&wm8990_i2c_driver);
  1312. return -ENODEV;
  1313. }
  1314. #endif
  1315. static int wm8990_probe(struct platform_device *pdev)
  1316. {
  1317. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1318. struct wm8990_setup_data *setup;
  1319. struct snd_soc_codec *codec;
  1320. struct wm8990_priv *wm8990;
  1321. int ret;
  1322. pr_info("WM8990 Audio Codec %s\n", WM8990_VERSION);
  1323. setup = socdev->codec_data;
  1324. codec = kzalloc(sizeof(struct snd_soc_codec), GFP_KERNEL);
  1325. if (codec == NULL)
  1326. return -ENOMEM;
  1327. wm8990 = kzalloc(sizeof(struct wm8990_priv), GFP_KERNEL);
  1328. if (wm8990 == NULL) {
  1329. kfree(codec);
  1330. return -ENOMEM;
  1331. }
  1332. codec->private_data = wm8990;
  1333. socdev->card->codec = codec;
  1334. mutex_init(&codec->mutex);
  1335. INIT_LIST_HEAD(&codec->dapm_widgets);
  1336. INIT_LIST_HEAD(&codec->dapm_paths);
  1337. wm8990_socdev = socdev;
  1338. ret = -ENODEV;
  1339. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1340. if (setup->i2c_address) {
  1341. codec->hw_write = (hw_write_t)i2c_master_send;
  1342. ret = wm8990_add_i2c_device(pdev, setup);
  1343. }
  1344. #endif
  1345. if (ret != 0) {
  1346. kfree(codec->private_data);
  1347. kfree(codec);
  1348. }
  1349. return ret;
  1350. }
  1351. /* power down chip */
  1352. static int wm8990_remove(struct platform_device *pdev)
  1353. {
  1354. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1355. struct snd_soc_codec *codec = socdev->card->codec;
  1356. if (codec->control_data)
  1357. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1358. snd_soc_free_pcms(socdev);
  1359. snd_soc_dapm_free(socdev);
  1360. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1361. i2c_unregister_device(codec->control_data);
  1362. i2c_del_driver(&wm8990_i2c_driver);
  1363. #endif
  1364. kfree(codec->private_data);
  1365. kfree(codec);
  1366. return 0;
  1367. }
  1368. struct snd_soc_codec_device soc_codec_dev_wm8990 = {
  1369. .probe = wm8990_probe,
  1370. .remove = wm8990_remove,
  1371. .suspend = wm8990_suspend,
  1372. .resume = wm8990_resume,
  1373. };
  1374. EXPORT_SYMBOL_GPL(soc_codec_dev_wm8990);
  1375. static int __init wm8990_modinit(void)
  1376. {
  1377. return snd_soc_register_dai(&wm8990_dai);
  1378. }
  1379. module_init(wm8990_modinit);
  1380. static void __exit wm8990_exit(void)
  1381. {
  1382. snd_soc_unregister_dai(&wm8990_dai);
  1383. }
  1384. module_exit(wm8990_exit);
  1385. MODULE_DESCRIPTION("ASoC WM8990 driver");
  1386. MODULE_AUTHOR("Liam Girdwood");
  1387. MODULE_LICENSE("GPL");