tlv320aic3x.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417
  1. /*
  2. * ALSA SoC TLV320AIC3X codec driver
  3. *
  4. * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
  5. * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  6. *
  7. * Based on sound/soc/codecs/wm8753.c by Liam Girdwood
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * Notes:
  14. * The AIC3X is a driver for a low power stereo audio
  15. * codecs aic31, aic32, aic33.
  16. *
  17. * It supports full aic33 codec functionality.
  18. * The compatibility with aic32, aic31 is as follows:
  19. * aic32 | aic31
  20. * ---------------------------------------
  21. * MONO_LOUT -> N/A | MONO_LOUT -> N/A
  22. * | IN1L -> LINE1L
  23. * | IN1R -> LINE1R
  24. * | IN2L -> LINE2L
  25. * | IN2R -> LINE2R
  26. * | MIC3L/R -> N/A
  27. * truncated internal functionality in
  28. * accordance with documentation
  29. * ---------------------------------------
  30. *
  31. * Hence the machine layer should disable unsupported inputs/outputs by
  32. * snd_soc_dapm_disable_pin(codec, "MONO_LOUT"), etc.
  33. */
  34. #include <linux/module.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/init.h>
  37. #include <linux/delay.h>
  38. #include <linux/pm.h>
  39. #include <linux/i2c.h>
  40. #include <linux/platform_device.h>
  41. #include <sound/core.h>
  42. #include <sound/pcm.h>
  43. #include <sound/pcm_params.h>
  44. #include <sound/soc.h>
  45. #include <sound/soc-dapm.h>
  46. #include <sound/initval.h>
  47. #include "tlv320aic3x.h"
  48. #define AIC3X_VERSION "0.2"
  49. /* codec private data */
  50. struct aic3x_priv {
  51. unsigned int sysclk;
  52. int master;
  53. };
  54. /*
  55. * AIC3X register cache
  56. * We can't read the AIC3X register space when we are
  57. * using 2 wire for device control, so we cache them instead.
  58. * There is no point in caching the reset register
  59. */
  60. static const u8 aic3x_reg[AIC3X_CACHEREGNUM] = {
  61. 0x00, 0x00, 0x00, 0x10, /* 0 */
  62. 0x04, 0x00, 0x00, 0x00, /* 4 */
  63. 0x00, 0x00, 0x00, 0x01, /* 8 */
  64. 0x00, 0x00, 0x00, 0x80, /* 12 */
  65. 0x80, 0xff, 0xff, 0x78, /* 16 */
  66. 0x78, 0x78, 0x78, 0x78, /* 20 */
  67. 0x78, 0x00, 0x00, 0xfe, /* 24 */
  68. 0x00, 0x00, 0xfe, 0x00, /* 28 */
  69. 0x18, 0x18, 0x00, 0x00, /* 32 */
  70. 0x00, 0x00, 0x00, 0x00, /* 36 */
  71. 0x00, 0x00, 0x00, 0x80, /* 40 */
  72. 0x80, 0x00, 0x00, 0x00, /* 44 */
  73. 0x00, 0x00, 0x00, 0x04, /* 48 */
  74. 0x00, 0x00, 0x00, 0x00, /* 52 */
  75. 0x00, 0x00, 0x04, 0x00, /* 56 */
  76. 0x00, 0x00, 0x00, 0x00, /* 60 */
  77. 0x00, 0x04, 0x00, 0x00, /* 64 */
  78. 0x00, 0x00, 0x00, 0x00, /* 68 */
  79. 0x04, 0x00, 0x00, 0x00, /* 72 */
  80. 0x00, 0x00, 0x00, 0x00, /* 76 */
  81. 0x00, 0x00, 0x00, 0x00, /* 80 */
  82. 0x00, 0x00, 0x00, 0x00, /* 84 */
  83. 0x00, 0x00, 0x00, 0x00, /* 88 */
  84. 0x00, 0x00, 0x00, 0x00, /* 92 */
  85. 0x00, 0x00, 0x00, 0x00, /* 96 */
  86. 0x00, 0x00, 0x02, /* 100 */
  87. };
  88. /*
  89. * read aic3x register cache
  90. */
  91. static inline unsigned int aic3x_read_reg_cache(struct snd_soc_codec *codec,
  92. unsigned int reg)
  93. {
  94. u8 *cache = codec->reg_cache;
  95. if (reg >= AIC3X_CACHEREGNUM)
  96. return -1;
  97. return cache[reg];
  98. }
  99. /*
  100. * write aic3x register cache
  101. */
  102. static inline void aic3x_write_reg_cache(struct snd_soc_codec *codec,
  103. u8 reg, u8 value)
  104. {
  105. u8 *cache = codec->reg_cache;
  106. if (reg >= AIC3X_CACHEREGNUM)
  107. return;
  108. cache[reg] = value;
  109. }
  110. /*
  111. * write to the aic3x register space
  112. */
  113. static int aic3x_write(struct snd_soc_codec *codec, unsigned int reg,
  114. unsigned int value)
  115. {
  116. u8 data[2];
  117. /* data is
  118. * D15..D8 aic3x register offset
  119. * D7...D0 register data
  120. */
  121. data[0] = reg & 0xff;
  122. data[1] = value & 0xff;
  123. aic3x_write_reg_cache(codec, data[0], data[1]);
  124. if (codec->hw_write(codec->control_data, data, 2) == 2)
  125. return 0;
  126. else
  127. return -EIO;
  128. }
  129. /*
  130. * read from the aic3x register space
  131. */
  132. static int aic3x_read(struct snd_soc_codec *codec, unsigned int reg,
  133. u8 *value)
  134. {
  135. *value = reg & 0xff;
  136. if (codec->hw_read(codec->control_data, value, 1) != 1)
  137. return -EIO;
  138. aic3x_write_reg_cache(codec, reg, *value);
  139. return 0;
  140. }
  141. #define SOC_DAPM_SINGLE_AIC3X(xname, reg, shift, mask, invert) \
  142. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  143. .info = snd_soc_info_volsw, \
  144. .get = snd_soc_dapm_get_volsw, .put = snd_soc_dapm_put_volsw_aic3x, \
  145. .private_value = SOC_SINGLE_VALUE(reg, shift, mask, invert) }
  146. /*
  147. * All input lines are connected when !0xf and disconnected with 0xf bit field,
  148. * so we have to use specific dapm_put call for input mixer
  149. */
  150. static int snd_soc_dapm_put_volsw_aic3x(struct snd_kcontrol *kcontrol,
  151. struct snd_ctl_elem_value *ucontrol)
  152. {
  153. struct snd_soc_dapm_widget *widget = snd_kcontrol_chip(kcontrol);
  154. int reg = kcontrol->private_value & 0xff;
  155. int shift = (kcontrol->private_value >> 8) & 0x0f;
  156. int mask = (kcontrol->private_value >> 16) & 0xff;
  157. int invert = (kcontrol->private_value >> 24) & 0x01;
  158. unsigned short val, val_mask;
  159. int ret;
  160. struct snd_soc_dapm_path *path;
  161. int found = 0;
  162. val = (ucontrol->value.integer.value[0] & mask);
  163. mask = 0xf;
  164. if (val)
  165. val = mask;
  166. if (invert)
  167. val = mask - val;
  168. val_mask = mask << shift;
  169. val = val << shift;
  170. mutex_lock(&widget->codec->mutex);
  171. if (snd_soc_test_bits(widget->codec, reg, val_mask, val)) {
  172. /* find dapm widget path assoc with kcontrol */
  173. list_for_each_entry(path, &widget->codec->dapm_paths, list) {
  174. if (path->kcontrol != kcontrol)
  175. continue;
  176. /* found, now check type */
  177. found = 1;
  178. if (val)
  179. /* new connection */
  180. path->connect = invert ? 0 : 1;
  181. else
  182. /* old connection must be powered down */
  183. path->connect = invert ? 1 : 0;
  184. break;
  185. }
  186. if (found)
  187. snd_soc_dapm_sync(widget->codec);
  188. }
  189. ret = snd_soc_update_bits(widget->codec, reg, val_mask, val);
  190. mutex_unlock(&widget->codec->mutex);
  191. return ret;
  192. }
  193. static const char *aic3x_left_dac_mux[] = { "DAC_L1", "DAC_L3", "DAC_L2" };
  194. static const char *aic3x_right_dac_mux[] = { "DAC_R1", "DAC_R3", "DAC_R2" };
  195. static const char *aic3x_left_hpcom_mux[] =
  196. { "differential of HPLOUT", "constant VCM", "single-ended" };
  197. static const char *aic3x_right_hpcom_mux[] =
  198. { "differential of HPROUT", "constant VCM", "single-ended",
  199. "differential of HPLCOM", "external feedback" };
  200. static const char *aic3x_linein_mode_mux[] = { "single-ended", "differential" };
  201. static const char *aic3x_adc_hpf[] =
  202. { "Disabled", "0.0045xFs", "0.0125xFs", "0.025xFs" };
  203. #define LDAC_ENUM 0
  204. #define RDAC_ENUM 1
  205. #define LHPCOM_ENUM 2
  206. #define RHPCOM_ENUM 3
  207. #define LINE1L_ENUM 4
  208. #define LINE1R_ENUM 5
  209. #define LINE2L_ENUM 6
  210. #define LINE2R_ENUM 7
  211. #define ADC_HPF_ENUM 8
  212. static const struct soc_enum aic3x_enum[] = {
  213. SOC_ENUM_SINGLE(DAC_LINE_MUX, 6, 3, aic3x_left_dac_mux),
  214. SOC_ENUM_SINGLE(DAC_LINE_MUX, 4, 3, aic3x_right_dac_mux),
  215. SOC_ENUM_SINGLE(HPLCOM_CFG, 4, 3, aic3x_left_hpcom_mux),
  216. SOC_ENUM_SINGLE(HPRCOM_CFG, 3, 5, aic3x_right_hpcom_mux),
  217. SOC_ENUM_SINGLE(LINE1L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
  218. SOC_ENUM_SINGLE(LINE1R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
  219. SOC_ENUM_SINGLE(LINE2L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
  220. SOC_ENUM_SINGLE(LINE2R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
  221. SOC_ENUM_DOUBLE(AIC3X_CODEC_DFILT_CTRL, 6, 4, 4, aic3x_adc_hpf),
  222. };
  223. static const struct snd_kcontrol_new aic3x_snd_controls[] = {
  224. /* Output */
  225. SOC_DOUBLE_R("PCM Playback Volume", LDAC_VOL, RDAC_VOL, 0, 0x7f, 1),
  226. SOC_DOUBLE_R("Line DAC Playback Volume", DACL1_2_LLOPM_VOL,
  227. DACR1_2_RLOPM_VOL, 0, 0x7f, 1),
  228. SOC_SINGLE("LineL Playback Switch", LLOPM_CTRL, 3, 0x01, 0),
  229. SOC_SINGLE("LineR Playback Switch", RLOPM_CTRL, 3, 0x01, 0),
  230. SOC_DOUBLE_R("LineL DAC Playback Volume", DACL1_2_LLOPM_VOL,
  231. DACR1_2_LLOPM_VOL, 0, 0x7f, 1),
  232. SOC_SINGLE("LineL Left PGA Bypass Playback Volume", PGAL_2_LLOPM_VOL,
  233. 0, 0x7f, 1),
  234. SOC_SINGLE("LineR Right PGA Bypass Playback Volume", PGAR_2_RLOPM_VOL,
  235. 0, 0x7f, 1),
  236. SOC_DOUBLE_R("LineL Line2 Bypass Playback Volume", LINE2L_2_LLOPM_VOL,
  237. LINE2R_2_LLOPM_VOL, 0, 0x7f, 1),
  238. SOC_DOUBLE_R("LineR Line2 Bypass Playback Volume", LINE2L_2_RLOPM_VOL,
  239. LINE2R_2_RLOPM_VOL, 0, 0x7f, 1),
  240. SOC_DOUBLE_R("Mono DAC Playback Volume", DACL1_2_MONOLOPM_VOL,
  241. DACR1_2_MONOLOPM_VOL, 0, 0x7f, 1),
  242. SOC_SINGLE("Mono DAC Playback Switch", MONOLOPM_CTRL, 3, 0x01, 0),
  243. SOC_DOUBLE_R("Mono PGA Bypass Playback Volume", PGAL_2_MONOLOPM_VOL,
  244. PGAR_2_MONOLOPM_VOL, 0, 0x7f, 1),
  245. SOC_DOUBLE_R("Mono Line2 Bypass Playback Volume", LINE2L_2_MONOLOPM_VOL,
  246. LINE2R_2_MONOLOPM_VOL, 0, 0x7f, 1),
  247. SOC_DOUBLE_R("HP DAC Playback Volume", DACL1_2_HPLOUT_VOL,
  248. DACR1_2_HPROUT_VOL, 0, 0x7f, 1),
  249. SOC_DOUBLE_R("HP DAC Playback Switch", HPLOUT_CTRL, HPROUT_CTRL, 3,
  250. 0x01, 0),
  251. SOC_DOUBLE_R("HP Right PGA Bypass Playback Volume", PGAR_2_HPLOUT_VOL,
  252. PGAR_2_HPROUT_VOL, 0, 0x7f, 1),
  253. SOC_SINGLE("HPL PGA Bypass Playback Volume", PGAL_2_HPLOUT_VOL,
  254. 0, 0x7f, 1),
  255. SOC_SINGLE("HPR PGA Bypass Playback Volume", PGAL_2_HPROUT_VOL,
  256. 0, 0x7f, 1),
  257. SOC_DOUBLE_R("HP Line2 Bypass Playback Volume", LINE2L_2_HPLOUT_VOL,
  258. LINE2R_2_HPROUT_VOL, 0, 0x7f, 1),
  259. SOC_DOUBLE_R("HPCOM DAC Playback Volume", DACL1_2_HPLCOM_VOL,
  260. DACR1_2_HPRCOM_VOL, 0, 0x7f, 1),
  261. SOC_DOUBLE_R("HPCOM DAC Playback Switch", HPLCOM_CTRL, HPRCOM_CTRL, 3,
  262. 0x01, 0),
  263. SOC_SINGLE("HPLCOM PGA Bypass Playback Volume", PGAL_2_HPLCOM_VOL,
  264. 0, 0x7f, 1),
  265. SOC_SINGLE("HPRCOM PGA Bypass Playback Volume", PGAL_2_HPRCOM_VOL,
  266. 0, 0x7f, 1),
  267. SOC_DOUBLE_R("HPCOM Line2 Bypass Playback Volume", LINE2L_2_HPLCOM_VOL,
  268. LINE2R_2_HPRCOM_VOL, 0, 0x7f, 1),
  269. /*
  270. * Note: enable Automatic input Gain Controller with care. It can
  271. * adjust PGA to max value when ADC is on and will never go back.
  272. */
  273. SOC_DOUBLE_R("AGC Switch", LAGC_CTRL_A, RAGC_CTRL_A, 7, 0x01, 0),
  274. /* Input */
  275. SOC_DOUBLE_R("PGA Capture Volume", LADC_VOL, RADC_VOL, 0, 0x7f, 0),
  276. SOC_DOUBLE_R("PGA Capture Switch", LADC_VOL, RADC_VOL, 7, 0x01, 1),
  277. SOC_ENUM("ADC HPF Cut-off", aic3x_enum[ADC_HPF_ENUM]),
  278. };
  279. /* Left DAC Mux */
  280. static const struct snd_kcontrol_new aic3x_left_dac_mux_controls =
  281. SOC_DAPM_ENUM("Route", aic3x_enum[LDAC_ENUM]);
  282. /* Right DAC Mux */
  283. static const struct snd_kcontrol_new aic3x_right_dac_mux_controls =
  284. SOC_DAPM_ENUM("Route", aic3x_enum[RDAC_ENUM]);
  285. /* Left HPCOM Mux */
  286. static const struct snd_kcontrol_new aic3x_left_hpcom_mux_controls =
  287. SOC_DAPM_ENUM("Route", aic3x_enum[LHPCOM_ENUM]);
  288. /* Right HPCOM Mux */
  289. static const struct snd_kcontrol_new aic3x_right_hpcom_mux_controls =
  290. SOC_DAPM_ENUM("Route", aic3x_enum[RHPCOM_ENUM]);
  291. /* Left DAC_L1 Mixer */
  292. static const struct snd_kcontrol_new aic3x_left_dac_mixer_controls[] = {
  293. SOC_DAPM_SINGLE("LineL Switch", DACL1_2_LLOPM_VOL, 7, 1, 0),
  294. SOC_DAPM_SINGLE("LineR Switch", DACL1_2_RLOPM_VOL, 7, 1, 0),
  295. SOC_DAPM_SINGLE("Mono Switch", DACL1_2_MONOLOPM_VOL, 7, 1, 0),
  296. SOC_DAPM_SINGLE("HP Switch", DACL1_2_HPLOUT_VOL, 7, 1, 0),
  297. SOC_DAPM_SINGLE("HPCOM Switch", DACL1_2_HPLCOM_VOL, 7, 1, 0),
  298. };
  299. /* Right DAC_R1 Mixer */
  300. static const struct snd_kcontrol_new aic3x_right_dac_mixer_controls[] = {
  301. SOC_DAPM_SINGLE("LineL Switch", DACR1_2_LLOPM_VOL, 7, 1, 0),
  302. SOC_DAPM_SINGLE("LineR Switch", DACR1_2_RLOPM_VOL, 7, 1, 0),
  303. SOC_DAPM_SINGLE("Mono Switch", DACR1_2_MONOLOPM_VOL, 7, 1, 0),
  304. SOC_DAPM_SINGLE("HP Switch", DACR1_2_HPROUT_VOL, 7, 1, 0),
  305. SOC_DAPM_SINGLE("HPCOM Switch", DACR1_2_HPRCOM_VOL, 7, 1, 0),
  306. };
  307. /* Left PGA Mixer */
  308. static const struct snd_kcontrol_new aic3x_left_pga_mixer_controls[] = {
  309. SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL, 3, 1, 1),
  310. SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL, 3, 1, 1),
  311. SOC_DAPM_SINGLE_AIC3X("Line2L Switch", LINE2L_2_LADC_CTRL, 3, 1, 1),
  312. SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_LADC_CTRL, 4, 1, 1),
  313. SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_LADC_CTRL, 0, 1, 1),
  314. };
  315. /* Right PGA Mixer */
  316. static const struct snd_kcontrol_new aic3x_right_pga_mixer_controls[] = {
  317. SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL, 3, 1, 1),
  318. SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL, 3, 1, 1),
  319. SOC_DAPM_SINGLE_AIC3X("Line2R Switch", LINE2R_2_RADC_CTRL, 3, 1, 1),
  320. SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_RADC_CTRL, 4, 1, 1),
  321. SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_RADC_CTRL, 0, 1, 1),
  322. };
  323. /* Left Line1 Mux */
  324. static const struct snd_kcontrol_new aic3x_left_line1_mux_controls =
  325. SOC_DAPM_ENUM("Route", aic3x_enum[LINE1L_ENUM]);
  326. /* Right Line1 Mux */
  327. static const struct snd_kcontrol_new aic3x_right_line1_mux_controls =
  328. SOC_DAPM_ENUM("Route", aic3x_enum[LINE1R_ENUM]);
  329. /* Left Line2 Mux */
  330. static const struct snd_kcontrol_new aic3x_left_line2_mux_controls =
  331. SOC_DAPM_ENUM("Route", aic3x_enum[LINE2L_ENUM]);
  332. /* Right Line2 Mux */
  333. static const struct snd_kcontrol_new aic3x_right_line2_mux_controls =
  334. SOC_DAPM_ENUM("Route", aic3x_enum[LINE2R_ENUM]);
  335. /* Left PGA Bypass Mixer */
  336. static const struct snd_kcontrol_new aic3x_left_pga_bp_mixer_controls[] = {
  337. SOC_DAPM_SINGLE("LineL Switch", PGAL_2_LLOPM_VOL, 7, 1, 0),
  338. SOC_DAPM_SINGLE("LineR Switch", PGAL_2_RLOPM_VOL, 7, 1, 0),
  339. SOC_DAPM_SINGLE("Mono Switch", PGAL_2_MONOLOPM_VOL, 7, 1, 0),
  340. SOC_DAPM_SINGLE("HPL Switch", PGAL_2_HPLOUT_VOL, 7, 1, 0),
  341. SOC_DAPM_SINGLE("HPR Switch", PGAL_2_HPROUT_VOL, 7, 1, 0),
  342. SOC_DAPM_SINGLE("HPLCOM Switch", PGAL_2_HPLCOM_VOL, 7, 1, 0),
  343. SOC_DAPM_SINGLE("HPRCOM Switch", PGAL_2_HPRCOM_VOL, 7, 1, 0),
  344. };
  345. /* Right PGA Bypass Mixer */
  346. static const struct snd_kcontrol_new aic3x_right_pga_bp_mixer_controls[] = {
  347. SOC_DAPM_SINGLE("LineL Switch", PGAR_2_LLOPM_VOL, 7, 1, 0),
  348. SOC_DAPM_SINGLE("LineR Switch", PGAR_2_RLOPM_VOL, 7, 1, 0),
  349. SOC_DAPM_SINGLE("Mono Switch", PGAR_2_MONOLOPM_VOL, 7, 1, 0),
  350. SOC_DAPM_SINGLE("HPL Switch", PGAR_2_HPLOUT_VOL, 7, 1, 0),
  351. SOC_DAPM_SINGLE("HPR Switch", PGAR_2_HPROUT_VOL, 7, 1, 0),
  352. SOC_DAPM_SINGLE("HPLCOM Switch", PGAR_2_HPLCOM_VOL, 7, 1, 0),
  353. SOC_DAPM_SINGLE("HPRCOM Switch", PGAR_2_HPRCOM_VOL, 7, 1, 0),
  354. };
  355. /* Left Line2 Bypass Mixer */
  356. static const struct snd_kcontrol_new aic3x_left_line2_bp_mixer_controls[] = {
  357. SOC_DAPM_SINGLE("LineL Switch", LINE2L_2_LLOPM_VOL, 7, 1, 0),
  358. SOC_DAPM_SINGLE("LineR Switch", LINE2L_2_RLOPM_VOL, 7, 1, 0),
  359. SOC_DAPM_SINGLE("Mono Switch", LINE2L_2_MONOLOPM_VOL, 7, 1, 0),
  360. SOC_DAPM_SINGLE("HP Switch", LINE2L_2_HPLOUT_VOL, 7, 1, 0),
  361. SOC_DAPM_SINGLE("HPLCOM Switch", LINE2L_2_HPLCOM_VOL, 7, 1, 0),
  362. };
  363. /* Right Line2 Bypass Mixer */
  364. static const struct snd_kcontrol_new aic3x_right_line2_bp_mixer_controls[] = {
  365. SOC_DAPM_SINGLE("LineL Switch", LINE2R_2_LLOPM_VOL, 7, 1, 0),
  366. SOC_DAPM_SINGLE("LineR Switch", LINE2R_2_RLOPM_VOL, 7, 1, 0),
  367. SOC_DAPM_SINGLE("Mono Switch", LINE2R_2_MONOLOPM_VOL, 7, 1, 0),
  368. SOC_DAPM_SINGLE("HP Switch", LINE2R_2_HPROUT_VOL, 7, 1, 0),
  369. SOC_DAPM_SINGLE("HPRCOM Switch", LINE2R_2_HPRCOM_VOL, 7, 1, 0),
  370. };
  371. static const struct snd_soc_dapm_widget aic3x_dapm_widgets[] = {
  372. /* Left DAC to Left Outputs */
  373. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", DAC_PWR, 7, 0),
  374. SND_SOC_DAPM_MUX("Left DAC Mux", SND_SOC_NOPM, 0, 0,
  375. &aic3x_left_dac_mux_controls),
  376. SND_SOC_DAPM_MIXER("Left DAC_L1 Mixer", SND_SOC_NOPM, 0, 0,
  377. &aic3x_left_dac_mixer_controls[0],
  378. ARRAY_SIZE(aic3x_left_dac_mixer_controls)),
  379. SND_SOC_DAPM_MUX("Left HPCOM Mux", SND_SOC_NOPM, 0, 0,
  380. &aic3x_left_hpcom_mux_controls),
  381. SND_SOC_DAPM_PGA("Left Line Out", LLOPM_CTRL, 0, 0, NULL, 0),
  382. SND_SOC_DAPM_PGA("Left HP Out", HPLOUT_CTRL, 0, 0, NULL, 0),
  383. SND_SOC_DAPM_PGA("Left HP Com", HPLCOM_CTRL, 0, 0, NULL, 0),
  384. /* Right DAC to Right Outputs */
  385. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", DAC_PWR, 6, 0),
  386. SND_SOC_DAPM_MUX("Right DAC Mux", SND_SOC_NOPM, 0, 0,
  387. &aic3x_right_dac_mux_controls),
  388. SND_SOC_DAPM_MIXER("Right DAC_R1 Mixer", SND_SOC_NOPM, 0, 0,
  389. &aic3x_right_dac_mixer_controls[0],
  390. ARRAY_SIZE(aic3x_right_dac_mixer_controls)),
  391. SND_SOC_DAPM_MUX("Right HPCOM Mux", SND_SOC_NOPM, 0, 0,
  392. &aic3x_right_hpcom_mux_controls),
  393. SND_SOC_DAPM_PGA("Right Line Out", RLOPM_CTRL, 0, 0, NULL, 0),
  394. SND_SOC_DAPM_PGA("Right HP Out", HPROUT_CTRL, 0, 0, NULL, 0),
  395. SND_SOC_DAPM_PGA("Right HP Com", HPRCOM_CTRL, 0, 0, NULL, 0),
  396. /* Mono Output */
  397. SND_SOC_DAPM_PGA("Mono Out", MONOLOPM_CTRL, 0, 0, NULL, 0),
  398. /* Inputs to Left ADC */
  399. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", LINE1L_2_LADC_CTRL, 2, 0),
  400. SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM, 0, 0,
  401. &aic3x_left_pga_mixer_controls[0],
  402. ARRAY_SIZE(aic3x_left_pga_mixer_controls)),
  403. SND_SOC_DAPM_MUX("Left Line1L Mux", SND_SOC_NOPM, 0, 0,
  404. &aic3x_left_line1_mux_controls),
  405. SND_SOC_DAPM_MUX("Left Line1R Mux", SND_SOC_NOPM, 0, 0,
  406. &aic3x_left_line1_mux_controls),
  407. SND_SOC_DAPM_MUX("Left Line2L Mux", SND_SOC_NOPM, 0, 0,
  408. &aic3x_left_line2_mux_controls),
  409. /* Inputs to Right ADC */
  410. SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
  411. LINE1R_2_RADC_CTRL, 2, 0),
  412. SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM, 0, 0,
  413. &aic3x_right_pga_mixer_controls[0],
  414. ARRAY_SIZE(aic3x_right_pga_mixer_controls)),
  415. SND_SOC_DAPM_MUX("Right Line1L Mux", SND_SOC_NOPM, 0, 0,
  416. &aic3x_right_line1_mux_controls),
  417. SND_SOC_DAPM_MUX("Right Line1R Mux", SND_SOC_NOPM, 0, 0,
  418. &aic3x_right_line1_mux_controls),
  419. SND_SOC_DAPM_MUX("Right Line2R Mux", SND_SOC_NOPM, 0, 0,
  420. &aic3x_right_line2_mux_controls),
  421. /*
  422. * Not a real mic bias widget but similar function. This is for dynamic
  423. * control of GPIO1 digital mic modulator clock output function when
  424. * using digital mic.
  425. */
  426. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "GPIO1 dmic modclk",
  427. AIC3X_GPIO1_REG, 4, 0xf,
  428. AIC3X_GPIO1_FUNC_DIGITAL_MIC_MODCLK,
  429. AIC3X_GPIO1_FUNC_DISABLED),
  430. /*
  431. * Also similar function like mic bias. Selects digital mic with
  432. * configurable oversampling rate instead of ADC converter.
  433. */
  434. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 128",
  435. AIC3X_ASD_INTF_CTRLA, 0, 3, 1, 0),
  436. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 64",
  437. AIC3X_ASD_INTF_CTRLA, 0, 3, 2, 0),
  438. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 32",
  439. AIC3X_ASD_INTF_CTRLA, 0, 3, 3, 0),
  440. /* Mic Bias */
  441. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2V",
  442. MICBIAS_CTRL, 6, 3, 1, 0),
  443. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2.5V",
  444. MICBIAS_CTRL, 6, 3, 2, 0),
  445. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias AVDD",
  446. MICBIAS_CTRL, 6, 3, 3, 0),
  447. /* Left PGA to Left Output bypass */
  448. SND_SOC_DAPM_MIXER("Left PGA Bypass Mixer", SND_SOC_NOPM, 0, 0,
  449. &aic3x_left_pga_bp_mixer_controls[0],
  450. ARRAY_SIZE(aic3x_left_pga_bp_mixer_controls)),
  451. /* Right PGA to Right Output bypass */
  452. SND_SOC_DAPM_MIXER("Right PGA Bypass Mixer", SND_SOC_NOPM, 0, 0,
  453. &aic3x_right_pga_bp_mixer_controls[0],
  454. ARRAY_SIZE(aic3x_right_pga_bp_mixer_controls)),
  455. /* Left Line2 to Left Output bypass */
  456. SND_SOC_DAPM_MIXER("Left Line2 Bypass Mixer", SND_SOC_NOPM, 0, 0,
  457. &aic3x_left_line2_bp_mixer_controls[0],
  458. ARRAY_SIZE(aic3x_left_line2_bp_mixer_controls)),
  459. /* Right Line2 to Right Output bypass */
  460. SND_SOC_DAPM_MIXER("Right Line2 Bypass Mixer", SND_SOC_NOPM, 0, 0,
  461. &aic3x_right_line2_bp_mixer_controls[0],
  462. ARRAY_SIZE(aic3x_right_line2_bp_mixer_controls)),
  463. SND_SOC_DAPM_OUTPUT("LLOUT"),
  464. SND_SOC_DAPM_OUTPUT("RLOUT"),
  465. SND_SOC_DAPM_OUTPUT("MONO_LOUT"),
  466. SND_SOC_DAPM_OUTPUT("HPLOUT"),
  467. SND_SOC_DAPM_OUTPUT("HPROUT"),
  468. SND_SOC_DAPM_OUTPUT("HPLCOM"),
  469. SND_SOC_DAPM_OUTPUT("HPRCOM"),
  470. SND_SOC_DAPM_INPUT("MIC3L"),
  471. SND_SOC_DAPM_INPUT("MIC3R"),
  472. SND_SOC_DAPM_INPUT("LINE1L"),
  473. SND_SOC_DAPM_INPUT("LINE1R"),
  474. SND_SOC_DAPM_INPUT("LINE2L"),
  475. SND_SOC_DAPM_INPUT("LINE2R"),
  476. };
  477. static const struct snd_soc_dapm_route intercon[] = {
  478. /* Left Output */
  479. {"Left DAC Mux", "DAC_L1", "Left DAC"},
  480. {"Left DAC Mux", "DAC_L2", "Left DAC"},
  481. {"Left DAC Mux", "DAC_L3", "Left DAC"},
  482. {"Left DAC_L1 Mixer", "LineL Switch", "Left DAC Mux"},
  483. {"Left DAC_L1 Mixer", "LineR Switch", "Left DAC Mux"},
  484. {"Left DAC_L1 Mixer", "Mono Switch", "Left DAC Mux"},
  485. {"Left DAC_L1 Mixer", "HP Switch", "Left DAC Mux"},
  486. {"Left DAC_L1 Mixer", "HPCOM Switch", "Left DAC Mux"},
  487. {"Left Line Out", NULL, "Left DAC Mux"},
  488. {"Left HP Out", NULL, "Left DAC Mux"},
  489. {"Left HPCOM Mux", "differential of HPLOUT", "Left DAC_L1 Mixer"},
  490. {"Left HPCOM Mux", "constant VCM", "Left DAC_L1 Mixer"},
  491. {"Left HPCOM Mux", "single-ended", "Left DAC_L1 Mixer"},
  492. {"Left Line Out", NULL, "Left DAC_L1 Mixer"},
  493. {"Mono Out", NULL, "Left DAC_L1 Mixer"},
  494. {"Left HP Out", NULL, "Left DAC_L1 Mixer"},
  495. {"Left HP Com", NULL, "Left HPCOM Mux"},
  496. {"LLOUT", NULL, "Left Line Out"},
  497. {"LLOUT", NULL, "Left Line Out"},
  498. {"HPLOUT", NULL, "Left HP Out"},
  499. {"HPLCOM", NULL, "Left HP Com"},
  500. /* Right Output */
  501. {"Right DAC Mux", "DAC_R1", "Right DAC"},
  502. {"Right DAC Mux", "DAC_R2", "Right DAC"},
  503. {"Right DAC Mux", "DAC_R3", "Right DAC"},
  504. {"Right DAC_R1 Mixer", "LineL Switch", "Right DAC Mux"},
  505. {"Right DAC_R1 Mixer", "LineR Switch", "Right DAC Mux"},
  506. {"Right DAC_R1 Mixer", "Mono Switch", "Right DAC Mux"},
  507. {"Right DAC_R1 Mixer", "HP Switch", "Right DAC Mux"},
  508. {"Right DAC_R1 Mixer", "HPCOM Switch", "Right DAC Mux"},
  509. {"Right Line Out", NULL, "Right DAC Mux"},
  510. {"Right HP Out", NULL, "Right DAC Mux"},
  511. {"Right HPCOM Mux", "differential of HPROUT", "Right DAC_R1 Mixer"},
  512. {"Right HPCOM Mux", "constant VCM", "Right DAC_R1 Mixer"},
  513. {"Right HPCOM Mux", "single-ended", "Right DAC_R1 Mixer"},
  514. {"Right HPCOM Mux", "differential of HPLCOM", "Right DAC_R1 Mixer"},
  515. {"Right HPCOM Mux", "external feedback", "Right DAC_R1 Mixer"},
  516. {"Right Line Out", NULL, "Right DAC_R1 Mixer"},
  517. {"Mono Out", NULL, "Right DAC_R1 Mixer"},
  518. {"Right HP Out", NULL, "Right DAC_R1 Mixer"},
  519. {"Right HP Com", NULL, "Right HPCOM Mux"},
  520. {"RLOUT", NULL, "Right Line Out"},
  521. {"RLOUT", NULL, "Right Line Out"},
  522. {"HPROUT", NULL, "Right HP Out"},
  523. {"HPRCOM", NULL, "Right HP Com"},
  524. /* Mono Output */
  525. {"MONO_LOUT", NULL, "Mono Out"},
  526. {"MONO_LOUT", NULL, "Mono Out"},
  527. /* Left Input */
  528. {"Left Line1L Mux", "single-ended", "LINE1L"},
  529. {"Left Line1L Mux", "differential", "LINE1L"},
  530. {"Left Line2L Mux", "single-ended", "LINE2L"},
  531. {"Left Line2L Mux", "differential", "LINE2L"},
  532. {"Left PGA Mixer", "Line1L Switch", "Left Line1L Mux"},
  533. {"Left PGA Mixer", "Line1R Switch", "Left Line1R Mux"},
  534. {"Left PGA Mixer", "Line2L Switch", "Left Line2L Mux"},
  535. {"Left PGA Mixer", "Mic3L Switch", "MIC3L"},
  536. {"Left PGA Mixer", "Mic3R Switch", "MIC3R"},
  537. {"Left ADC", NULL, "Left PGA Mixer"},
  538. {"Left ADC", NULL, "GPIO1 dmic modclk"},
  539. /* Right Input */
  540. {"Right Line1R Mux", "single-ended", "LINE1R"},
  541. {"Right Line1R Mux", "differential", "LINE1R"},
  542. {"Right Line2R Mux", "single-ended", "LINE2R"},
  543. {"Right Line2R Mux", "differential", "LINE2R"},
  544. {"Right PGA Mixer", "Line1L Switch", "Right Line1L Mux"},
  545. {"Right PGA Mixer", "Line1R Switch", "Right Line1R Mux"},
  546. {"Right PGA Mixer", "Line2R Switch", "Right Line2R Mux"},
  547. {"Right PGA Mixer", "Mic3L Switch", "MIC3L"},
  548. {"Right PGA Mixer", "Mic3R Switch", "MIC3R"},
  549. {"Right ADC", NULL, "Right PGA Mixer"},
  550. {"Right ADC", NULL, "GPIO1 dmic modclk"},
  551. /* Left PGA Bypass */
  552. {"Left PGA Bypass Mixer", "LineL Switch", "Left PGA Mixer"},
  553. {"Left PGA Bypass Mixer", "LineR Switch", "Left PGA Mixer"},
  554. {"Left PGA Bypass Mixer", "Mono Switch", "Left PGA Mixer"},
  555. {"Left PGA Bypass Mixer", "HPL Switch", "Left PGA Mixer"},
  556. {"Left PGA Bypass Mixer", "HPR Switch", "Left PGA Mixer"},
  557. {"Left PGA Bypass Mixer", "HPLCOM Switch", "Left PGA Mixer"},
  558. {"Left PGA Bypass Mixer", "HPRCOM Switch", "Left PGA Mixer"},
  559. {"Left HPCOM Mux", "differential of HPLOUT", "Left PGA Bypass Mixer"},
  560. {"Left HPCOM Mux", "constant VCM", "Left PGA Bypass Mixer"},
  561. {"Left HPCOM Mux", "single-ended", "Left PGA Bypass Mixer"},
  562. {"Left Line Out", NULL, "Left PGA Bypass Mixer"},
  563. {"Mono Out", NULL, "Left PGA Bypass Mixer"},
  564. {"Left HP Out", NULL, "Left PGA Bypass Mixer"},
  565. /* Right PGA Bypass */
  566. {"Right PGA Bypass Mixer", "LineL Switch", "Right PGA Mixer"},
  567. {"Right PGA Bypass Mixer", "LineR Switch", "Right PGA Mixer"},
  568. {"Right PGA Bypass Mixer", "Mono Switch", "Right PGA Mixer"},
  569. {"Right PGA Bypass Mixer", "HPL Switch", "Right PGA Mixer"},
  570. {"Right PGA Bypass Mixer", "HPR Switch", "Right PGA Mixer"},
  571. {"Right PGA Bypass Mixer", "HPLCOM Switch", "Right PGA Mixer"},
  572. {"Right PGA Bypass Mixer", "HPRCOM Switch", "Right PGA Mixer"},
  573. {"Right HPCOM Mux", "differential of HPROUT", "Right PGA Bypass Mixer"},
  574. {"Right HPCOM Mux", "constant VCM", "Right PGA Bypass Mixer"},
  575. {"Right HPCOM Mux", "single-ended", "Right PGA Bypass Mixer"},
  576. {"Right HPCOM Mux", "differential of HPLCOM", "Right PGA Bypass Mixer"},
  577. {"Right HPCOM Mux", "external feedback", "Right PGA Bypass Mixer"},
  578. {"Right Line Out", NULL, "Right PGA Bypass Mixer"},
  579. {"Mono Out", NULL, "Right PGA Bypass Mixer"},
  580. {"Right HP Out", NULL, "Right PGA Bypass Mixer"},
  581. /* Left Line2 Bypass */
  582. {"Left Line2 Bypass Mixer", "LineL Switch", "Left Line2L Mux"},
  583. {"Left Line2 Bypass Mixer", "LineR Switch", "Left Line2L Mux"},
  584. {"Left Line2 Bypass Mixer", "Mono Switch", "Left Line2L Mux"},
  585. {"Left Line2 Bypass Mixer", "HP Switch", "Left Line2L Mux"},
  586. {"Left Line2 Bypass Mixer", "HPLCOM Switch", "Left Line2L Mux"},
  587. {"Left HPCOM Mux", "differential of HPLOUT", "Left Line2 Bypass Mixer"},
  588. {"Left HPCOM Mux", "constant VCM", "Left Line2 Bypass Mixer"},
  589. {"Left HPCOM Mux", "single-ended", "Left Line2 Bypass Mixer"},
  590. {"Left Line Out", NULL, "Left Line2 Bypass Mixer"},
  591. {"Mono Out", NULL, "Left Line2 Bypass Mixer"},
  592. {"Left HP Out", NULL, "Left Line2 Bypass Mixer"},
  593. /* Right Line2 Bypass */
  594. {"Right Line2 Bypass Mixer", "LineL Switch", "Right Line2R Mux"},
  595. {"Right Line2 Bypass Mixer", "LineR Switch", "Right Line2R Mux"},
  596. {"Right Line2 Bypass Mixer", "Mono Switch", "Right Line2R Mux"},
  597. {"Right Line2 Bypass Mixer", "HP Switch", "Right Line2R Mux"},
  598. {"Right Line2 Bypass Mixer", "HPRCOM Switch", "Right Line2R Mux"},
  599. {"Right HPCOM Mux", "differential of HPROUT", "Right Line2 Bypass Mixer"},
  600. {"Right HPCOM Mux", "constant VCM", "Right Line2 Bypass Mixer"},
  601. {"Right HPCOM Mux", "single-ended", "Right Line2 Bypass Mixer"},
  602. {"Right HPCOM Mux", "differential of HPLCOM", "Right Line2 Bypass Mixer"},
  603. {"Right HPCOM Mux", "external feedback", "Right Line2 Bypass Mixer"},
  604. {"Right Line Out", NULL, "Right Line2 Bypass Mixer"},
  605. {"Mono Out", NULL, "Right Line2 Bypass Mixer"},
  606. {"Right HP Out", NULL, "Right Line2 Bypass Mixer"},
  607. /*
  608. * Logical path between digital mic enable and GPIO1 modulator clock
  609. * output function
  610. */
  611. {"GPIO1 dmic modclk", NULL, "DMic Rate 128"},
  612. {"GPIO1 dmic modclk", NULL, "DMic Rate 64"},
  613. {"GPIO1 dmic modclk", NULL, "DMic Rate 32"},
  614. };
  615. static int aic3x_add_widgets(struct snd_soc_codec *codec)
  616. {
  617. snd_soc_dapm_new_controls(codec, aic3x_dapm_widgets,
  618. ARRAY_SIZE(aic3x_dapm_widgets));
  619. /* set up audio path interconnects */
  620. snd_soc_dapm_add_routes(codec, intercon, ARRAY_SIZE(intercon));
  621. snd_soc_dapm_new_widgets(codec);
  622. return 0;
  623. }
  624. static int aic3x_hw_params(struct snd_pcm_substream *substream,
  625. struct snd_pcm_hw_params *params,
  626. struct snd_soc_dai *dai)
  627. {
  628. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  629. struct snd_soc_device *socdev = rtd->socdev;
  630. struct snd_soc_codec *codec = socdev->card->codec;
  631. struct aic3x_priv *aic3x = codec->private_data;
  632. int codec_clk = 0, bypass_pll = 0, fsref, last_clk = 0;
  633. u8 data, r, p, pll_q, pll_p = 1, pll_r = 1, pll_j = 1;
  634. u16 pll_d = 1;
  635. /* select data word length */
  636. data =
  637. aic3x_read_reg_cache(codec, AIC3X_ASD_INTF_CTRLB) & (~(0x3 << 4));
  638. switch (params_format(params)) {
  639. case SNDRV_PCM_FORMAT_S16_LE:
  640. break;
  641. case SNDRV_PCM_FORMAT_S20_3LE:
  642. data |= (0x01 << 4);
  643. break;
  644. case SNDRV_PCM_FORMAT_S24_LE:
  645. data |= (0x02 << 4);
  646. break;
  647. case SNDRV_PCM_FORMAT_S32_LE:
  648. data |= (0x03 << 4);
  649. break;
  650. }
  651. aic3x_write(codec, AIC3X_ASD_INTF_CTRLB, data);
  652. /* Fsref can be 44100 or 48000 */
  653. fsref = (params_rate(params) % 11025 == 0) ? 44100 : 48000;
  654. /* Try to find a value for Q which allows us to bypass the PLL and
  655. * generate CODEC_CLK directly. */
  656. for (pll_q = 2; pll_q < 18; pll_q++)
  657. if (aic3x->sysclk / (128 * pll_q) == fsref) {
  658. bypass_pll = 1;
  659. break;
  660. }
  661. if (bypass_pll) {
  662. pll_q &= 0xf;
  663. aic3x_write(codec, AIC3X_PLL_PROGA_REG, pll_q << PLLQ_SHIFT);
  664. aic3x_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_CLKDIV);
  665. } else
  666. aic3x_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_PLLDIV);
  667. /* Route Left DAC to left channel input and
  668. * right DAC to right channel input */
  669. data = (LDAC2LCH | RDAC2RCH);
  670. data |= (fsref == 44100) ? FSREF_44100 : FSREF_48000;
  671. if (params_rate(params) >= 64000)
  672. data |= DUAL_RATE_MODE;
  673. aic3x_write(codec, AIC3X_CODEC_DATAPATH_REG, data);
  674. /* codec sample rate select */
  675. data = (fsref * 20) / params_rate(params);
  676. if (params_rate(params) < 64000)
  677. data /= 2;
  678. data /= 5;
  679. data -= 2;
  680. data |= (data << 4);
  681. aic3x_write(codec, AIC3X_SAMPLE_RATE_SEL_REG, data);
  682. if (bypass_pll)
  683. return 0;
  684. /* Use PLL
  685. * find an apropriate setup for j, d, r and p by iterating over
  686. * p and r - j and d are calculated for each fraction.
  687. * Up to 128 values are probed, the closest one wins the game.
  688. * The sysclk is divided by 1000 to prevent integer overflows.
  689. */
  690. codec_clk = (2048 * fsref) / (aic3x->sysclk / 1000);
  691. for (r = 1; r <= 16; r++)
  692. for (p = 1; p <= 8; p++) {
  693. int clk, tmp = (codec_clk * pll_r * 10) / pll_p;
  694. u8 j = tmp / 10000;
  695. u16 d = tmp % 10000;
  696. if (j > 63)
  697. continue;
  698. if (d != 0 && aic3x->sysclk < 10000000)
  699. continue;
  700. /* This is actually 1000 * ((j + (d/10000)) * r) / p
  701. * The term had to be converted to get rid of the
  702. * division by 10000 */
  703. clk = ((10000 * j * r) + (d * r)) / (10 * p);
  704. /* check whether this values get closer than the best
  705. * ones we had before */
  706. if (abs(codec_clk - clk) < abs(codec_clk - last_clk)) {
  707. pll_j = j; pll_d = d; pll_r = r; pll_p = p;
  708. last_clk = clk;
  709. }
  710. /* Early exit for exact matches */
  711. if (clk == codec_clk)
  712. break;
  713. }
  714. if (last_clk == 0) {
  715. printk(KERN_ERR "%s(): unable to setup PLL\n", __func__);
  716. return -EINVAL;
  717. }
  718. data = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
  719. aic3x_write(codec, AIC3X_PLL_PROGA_REG, data | (pll_p << PLLP_SHIFT));
  720. aic3x_write(codec, AIC3X_OVRF_STATUS_AND_PLLR_REG, pll_r << PLLR_SHIFT);
  721. aic3x_write(codec, AIC3X_PLL_PROGB_REG, pll_j << PLLJ_SHIFT);
  722. aic3x_write(codec, AIC3X_PLL_PROGC_REG, (pll_d >> 6) << PLLD_MSB_SHIFT);
  723. aic3x_write(codec, AIC3X_PLL_PROGD_REG,
  724. (pll_d & 0x3F) << PLLD_LSB_SHIFT);
  725. return 0;
  726. }
  727. static int aic3x_mute(struct snd_soc_dai *dai, int mute)
  728. {
  729. struct snd_soc_codec *codec = dai->codec;
  730. u8 ldac_reg = aic3x_read_reg_cache(codec, LDAC_VOL) & ~MUTE_ON;
  731. u8 rdac_reg = aic3x_read_reg_cache(codec, RDAC_VOL) & ~MUTE_ON;
  732. if (mute) {
  733. aic3x_write(codec, LDAC_VOL, ldac_reg | MUTE_ON);
  734. aic3x_write(codec, RDAC_VOL, rdac_reg | MUTE_ON);
  735. } else {
  736. aic3x_write(codec, LDAC_VOL, ldac_reg);
  737. aic3x_write(codec, RDAC_VOL, rdac_reg);
  738. }
  739. return 0;
  740. }
  741. static int aic3x_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  742. int clk_id, unsigned int freq, int dir)
  743. {
  744. struct snd_soc_codec *codec = codec_dai->codec;
  745. struct aic3x_priv *aic3x = codec->private_data;
  746. aic3x->sysclk = freq;
  747. return 0;
  748. }
  749. static int aic3x_set_dai_fmt(struct snd_soc_dai *codec_dai,
  750. unsigned int fmt)
  751. {
  752. struct snd_soc_codec *codec = codec_dai->codec;
  753. struct aic3x_priv *aic3x = codec->private_data;
  754. u8 iface_areg, iface_breg;
  755. int delay = 0;
  756. iface_areg = aic3x_read_reg_cache(codec, AIC3X_ASD_INTF_CTRLA) & 0x3f;
  757. iface_breg = aic3x_read_reg_cache(codec, AIC3X_ASD_INTF_CTRLB) & 0x3f;
  758. /* set master/slave audio interface */
  759. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  760. case SND_SOC_DAIFMT_CBM_CFM:
  761. aic3x->master = 1;
  762. iface_areg |= BIT_CLK_MASTER | WORD_CLK_MASTER;
  763. break;
  764. case SND_SOC_DAIFMT_CBS_CFS:
  765. aic3x->master = 0;
  766. break;
  767. default:
  768. return -EINVAL;
  769. }
  770. /*
  771. * match both interface format and signal polarities since they
  772. * are fixed
  773. */
  774. switch (fmt & (SND_SOC_DAIFMT_FORMAT_MASK |
  775. SND_SOC_DAIFMT_INV_MASK)) {
  776. case (SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_NB_NF):
  777. break;
  778. case (SND_SOC_DAIFMT_DSP_A | SND_SOC_DAIFMT_IB_NF):
  779. delay = 1;
  780. case (SND_SOC_DAIFMT_DSP_B | SND_SOC_DAIFMT_IB_NF):
  781. iface_breg |= (0x01 << 6);
  782. break;
  783. case (SND_SOC_DAIFMT_RIGHT_J | SND_SOC_DAIFMT_NB_NF):
  784. iface_breg |= (0x02 << 6);
  785. break;
  786. case (SND_SOC_DAIFMT_LEFT_J | SND_SOC_DAIFMT_NB_NF):
  787. iface_breg |= (0x03 << 6);
  788. break;
  789. default:
  790. return -EINVAL;
  791. }
  792. /* set iface */
  793. aic3x_write(codec, AIC3X_ASD_INTF_CTRLA, iface_areg);
  794. aic3x_write(codec, AIC3X_ASD_INTF_CTRLB, iface_breg);
  795. aic3x_write(codec, AIC3X_ASD_INTF_CTRLC, delay);
  796. return 0;
  797. }
  798. static int aic3x_set_bias_level(struct snd_soc_codec *codec,
  799. enum snd_soc_bias_level level)
  800. {
  801. struct aic3x_priv *aic3x = codec->private_data;
  802. u8 reg;
  803. switch (level) {
  804. case SND_SOC_BIAS_ON:
  805. /* all power is driven by DAPM system */
  806. if (aic3x->master) {
  807. /* enable pll */
  808. reg = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
  809. aic3x_write(codec, AIC3X_PLL_PROGA_REG,
  810. reg | PLL_ENABLE);
  811. }
  812. break;
  813. case SND_SOC_BIAS_PREPARE:
  814. break;
  815. case SND_SOC_BIAS_STANDBY:
  816. /*
  817. * all power is driven by DAPM system,
  818. * so output power is safe if bypass was set
  819. */
  820. if (aic3x->master) {
  821. /* disable pll */
  822. reg = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
  823. aic3x_write(codec, AIC3X_PLL_PROGA_REG,
  824. reg & ~PLL_ENABLE);
  825. }
  826. break;
  827. case SND_SOC_BIAS_OFF:
  828. /* force all power off */
  829. reg = aic3x_read_reg_cache(codec, LINE1L_2_LADC_CTRL);
  830. aic3x_write(codec, LINE1L_2_LADC_CTRL, reg & ~LADC_PWR_ON);
  831. reg = aic3x_read_reg_cache(codec, LINE1R_2_RADC_CTRL);
  832. aic3x_write(codec, LINE1R_2_RADC_CTRL, reg & ~RADC_PWR_ON);
  833. reg = aic3x_read_reg_cache(codec, DAC_PWR);
  834. aic3x_write(codec, DAC_PWR, reg & ~(LDAC_PWR_ON | RDAC_PWR_ON));
  835. reg = aic3x_read_reg_cache(codec, HPLOUT_CTRL);
  836. aic3x_write(codec, HPLOUT_CTRL, reg & ~HPLOUT_PWR_ON);
  837. reg = aic3x_read_reg_cache(codec, HPROUT_CTRL);
  838. aic3x_write(codec, HPROUT_CTRL, reg & ~HPROUT_PWR_ON);
  839. reg = aic3x_read_reg_cache(codec, HPLCOM_CTRL);
  840. aic3x_write(codec, HPLCOM_CTRL, reg & ~HPLCOM_PWR_ON);
  841. reg = aic3x_read_reg_cache(codec, HPRCOM_CTRL);
  842. aic3x_write(codec, HPRCOM_CTRL, reg & ~HPRCOM_PWR_ON);
  843. reg = aic3x_read_reg_cache(codec, MONOLOPM_CTRL);
  844. aic3x_write(codec, MONOLOPM_CTRL, reg & ~MONOLOPM_PWR_ON);
  845. reg = aic3x_read_reg_cache(codec, LLOPM_CTRL);
  846. aic3x_write(codec, LLOPM_CTRL, reg & ~LLOPM_PWR_ON);
  847. reg = aic3x_read_reg_cache(codec, RLOPM_CTRL);
  848. aic3x_write(codec, RLOPM_CTRL, reg & ~RLOPM_PWR_ON);
  849. if (aic3x->master) {
  850. /* disable pll */
  851. reg = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
  852. aic3x_write(codec, AIC3X_PLL_PROGA_REG,
  853. reg & ~PLL_ENABLE);
  854. }
  855. break;
  856. }
  857. codec->bias_level = level;
  858. return 0;
  859. }
  860. void aic3x_set_gpio(struct snd_soc_codec *codec, int gpio, int state)
  861. {
  862. u8 reg = gpio ? AIC3X_GPIO2_REG : AIC3X_GPIO1_REG;
  863. u8 bit = gpio ? 3: 0;
  864. u8 val = aic3x_read_reg_cache(codec, reg) & ~(1 << bit);
  865. aic3x_write(codec, reg, val | (!!state << bit));
  866. }
  867. EXPORT_SYMBOL_GPL(aic3x_set_gpio);
  868. int aic3x_get_gpio(struct snd_soc_codec *codec, int gpio)
  869. {
  870. u8 reg = gpio ? AIC3X_GPIO2_REG : AIC3X_GPIO1_REG;
  871. u8 val, bit = gpio ? 2: 1;
  872. aic3x_read(codec, reg, &val);
  873. return (val >> bit) & 1;
  874. }
  875. EXPORT_SYMBOL_GPL(aic3x_get_gpio);
  876. void aic3x_set_headset_detection(struct snd_soc_codec *codec, int detect,
  877. int headset_debounce, int button_debounce)
  878. {
  879. u8 val;
  880. val = ((detect & AIC3X_HEADSET_DETECT_MASK)
  881. << AIC3X_HEADSET_DETECT_SHIFT) |
  882. ((headset_debounce & AIC3X_HEADSET_DEBOUNCE_MASK)
  883. << AIC3X_HEADSET_DEBOUNCE_SHIFT) |
  884. ((button_debounce & AIC3X_BUTTON_DEBOUNCE_MASK)
  885. << AIC3X_BUTTON_DEBOUNCE_SHIFT);
  886. if (detect & AIC3X_HEADSET_DETECT_MASK)
  887. val |= AIC3X_HEADSET_DETECT_ENABLED;
  888. aic3x_write(codec, AIC3X_HEADSET_DETECT_CTRL_A, val);
  889. }
  890. EXPORT_SYMBOL_GPL(aic3x_set_headset_detection);
  891. int aic3x_headset_detected(struct snd_soc_codec *codec)
  892. {
  893. u8 val;
  894. aic3x_read(codec, AIC3X_HEADSET_DETECT_CTRL_B, &val);
  895. return (val >> 4) & 1;
  896. }
  897. EXPORT_SYMBOL_GPL(aic3x_headset_detected);
  898. int aic3x_button_pressed(struct snd_soc_codec *codec)
  899. {
  900. u8 val;
  901. aic3x_read(codec, AIC3X_HEADSET_DETECT_CTRL_B, &val);
  902. return (val >> 5) & 1;
  903. }
  904. EXPORT_SYMBOL_GPL(aic3x_button_pressed);
  905. #define AIC3X_RATES SNDRV_PCM_RATE_8000_96000
  906. #define AIC3X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  907. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  908. struct snd_soc_dai aic3x_dai = {
  909. .name = "tlv320aic3x",
  910. .playback = {
  911. .stream_name = "Playback",
  912. .channels_min = 1,
  913. .channels_max = 2,
  914. .rates = AIC3X_RATES,
  915. .formats = AIC3X_FORMATS,},
  916. .capture = {
  917. .stream_name = "Capture",
  918. .channels_min = 1,
  919. .channels_max = 2,
  920. .rates = AIC3X_RATES,
  921. .formats = AIC3X_FORMATS,},
  922. .ops = {
  923. .hw_params = aic3x_hw_params,
  924. .digital_mute = aic3x_mute,
  925. .set_sysclk = aic3x_set_dai_sysclk,
  926. .set_fmt = aic3x_set_dai_fmt,
  927. }
  928. };
  929. EXPORT_SYMBOL_GPL(aic3x_dai);
  930. static int aic3x_suspend(struct platform_device *pdev, pm_message_t state)
  931. {
  932. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  933. struct snd_soc_codec *codec = socdev->card->codec;
  934. aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
  935. return 0;
  936. }
  937. static int aic3x_resume(struct platform_device *pdev)
  938. {
  939. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  940. struct snd_soc_codec *codec = socdev->card->codec;
  941. int i;
  942. u8 data[2];
  943. u8 *cache = codec->reg_cache;
  944. /* Sync reg_cache with the hardware */
  945. for (i = 0; i < ARRAY_SIZE(aic3x_reg); i++) {
  946. data[0] = i;
  947. data[1] = cache[i];
  948. codec->hw_write(codec->control_data, data, 2);
  949. }
  950. aic3x_set_bias_level(codec, codec->suspend_bias_level);
  951. return 0;
  952. }
  953. /*
  954. * initialise the AIC3X driver
  955. * register the mixer and dsp interfaces with the kernel
  956. */
  957. static int aic3x_init(struct snd_soc_device *socdev)
  958. {
  959. struct snd_soc_codec *codec = socdev->card->codec;
  960. struct aic3x_setup_data *setup = socdev->codec_data;
  961. int reg, ret = 0;
  962. codec->name = "tlv320aic3x";
  963. codec->owner = THIS_MODULE;
  964. codec->read = aic3x_read_reg_cache;
  965. codec->write = aic3x_write;
  966. codec->set_bias_level = aic3x_set_bias_level;
  967. codec->dai = &aic3x_dai;
  968. codec->num_dai = 1;
  969. codec->reg_cache_size = ARRAY_SIZE(aic3x_reg);
  970. codec->reg_cache = kmemdup(aic3x_reg, sizeof(aic3x_reg), GFP_KERNEL);
  971. if (codec->reg_cache == NULL)
  972. return -ENOMEM;
  973. aic3x_write(codec, AIC3X_PAGE_SELECT, PAGE0_SELECT);
  974. aic3x_write(codec, AIC3X_RESET, SOFT_RESET);
  975. /* register pcms */
  976. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  977. if (ret < 0) {
  978. printk(KERN_ERR "aic3x: failed to create pcms\n");
  979. goto pcm_err;
  980. }
  981. /* DAC default volume and mute */
  982. aic3x_write(codec, LDAC_VOL, DEFAULT_VOL | MUTE_ON);
  983. aic3x_write(codec, RDAC_VOL, DEFAULT_VOL | MUTE_ON);
  984. /* DAC to HP default volume and route to Output mixer */
  985. aic3x_write(codec, DACL1_2_HPLOUT_VOL, DEFAULT_VOL | ROUTE_ON);
  986. aic3x_write(codec, DACR1_2_HPROUT_VOL, DEFAULT_VOL | ROUTE_ON);
  987. aic3x_write(codec, DACL1_2_HPLCOM_VOL, DEFAULT_VOL | ROUTE_ON);
  988. aic3x_write(codec, DACR1_2_HPRCOM_VOL, DEFAULT_VOL | ROUTE_ON);
  989. /* DAC to Line Out default volume and route to Output mixer */
  990. aic3x_write(codec, DACL1_2_LLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
  991. aic3x_write(codec, DACR1_2_RLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
  992. /* DAC to Mono Line Out default volume and route to Output mixer */
  993. aic3x_write(codec, DACL1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
  994. aic3x_write(codec, DACR1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
  995. /* unmute all outputs */
  996. reg = aic3x_read_reg_cache(codec, LLOPM_CTRL);
  997. aic3x_write(codec, LLOPM_CTRL, reg | UNMUTE);
  998. reg = aic3x_read_reg_cache(codec, RLOPM_CTRL);
  999. aic3x_write(codec, RLOPM_CTRL, reg | UNMUTE);
  1000. reg = aic3x_read_reg_cache(codec, MONOLOPM_CTRL);
  1001. aic3x_write(codec, MONOLOPM_CTRL, reg | UNMUTE);
  1002. reg = aic3x_read_reg_cache(codec, HPLOUT_CTRL);
  1003. aic3x_write(codec, HPLOUT_CTRL, reg | UNMUTE);
  1004. reg = aic3x_read_reg_cache(codec, HPROUT_CTRL);
  1005. aic3x_write(codec, HPROUT_CTRL, reg | UNMUTE);
  1006. reg = aic3x_read_reg_cache(codec, HPLCOM_CTRL);
  1007. aic3x_write(codec, HPLCOM_CTRL, reg | UNMUTE);
  1008. reg = aic3x_read_reg_cache(codec, HPRCOM_CTRL);
  1009. aic3x_write(codec, HPRCOM_CTRL, reg | UNMUTE);
  1010. /* ADC default volume and unmute */
  1011. aic3x_write(codec, LADC_VOL, DEFAULT_GAIN);
  1012. aic3x_write(codec, RADC_VOL, DEFAULT_GAIN);
  1013. /* By default route Line1 to ADC PGA mixer */
  1014. aic3x_write(codec, LINE1L_2_LADC_CTRL, 0x0);
  1015. aic3x_write(codec, LINE1R_2_RADC_CTRL, 0x0);
  1016. /* PGA to HP Bypass default volume, disconnect from Output Mixer */
  1017. aic3x_write(codec, PGAL_2_HPLOUT_VOL, DEFAULT_VOL);
  1018. aic3x_write(codec, PGAR_2_HPROUT_VOL, DEFAULT_VOL);
  1019. aic3x_write(codec, PGAL_2_HPLCOM_VOL, DEFAULT_VOL);
  1020. aic3x_write(codec, PGAR_2_HPRCOM_VOL, DEFAULT_VOL);
  1021. /* PGA to Line Out default volume, disconnect from Output Mixer */
  1022. aic3x_write(codec, PGAL_2_LLOPM_VOL, DEFAULT_VOL);
  1023. aic3x_write(codec, PGAR_2_RLOPM_VOL, DEFAULT_VOL);
  1024. /* PGA to Mono Line Out default volume, disconnect from Output Mixer */
  1025. aic3x_write(codec, PGAL_2_MONOLOPM_VOL, DEFAULT_VOL);
  1026. aic3x_write(codec, PGAR_2_MONOLOPM_VOL, DEFAULT_VOL);
  1027. /* Line2 to HP Bypass default volume, disconnect from Output Mixer */
  1028. aic3x_write(codec, LINE2L_2_HPLOUT_VOL, DEFAULT_VOL);
  1029. aic3x_write(codec, LINE2R_2_HPROUT_VOL, DEFAULT_VOL);
  1030. aic3x_write(codec, LINE2L_2_HPLCOM_VOL, DEFAULT_VOL);
  1031. aic3x_write(codec, LINE2R_2_HPRCOM_VOL, DEFAULT_VOL);
  1032. /* Line2 Line Out default volume, disconnect from Output Mixer */
  1033. aic3x_write(codec, LINE2L_2_LLOPM_VOL, DEFAULT_VOL);
  1034. aic3x_write(codec, LINE2R_2_RLOPM_VOL, DEFAULT_VOL);
  1035. /* Line2 to Mono Out default volume, disconnect from Output Mixer */
  1036. aic3x_write(codec, LINE2L_2_MONOLOPM_VOL, DEFAULT_VOL);
  1037. aic3x_write(codec, LINE2R_2_MONOLOPM_VOL, DEFAULT_VOL);
  1038. /* off, with power on */
  1039. aic3x_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1040. /* setup GPIO functions */
  1041. aic3x_write(codec, AIC3X_GPIO1_REG, (setup->gpio_func[0] & 0xf) << 4);
  1042. aic3x_write(codec, AIC3X_GPIO2_REG, (setup->gpio_func[1] & 0xf) << 4);
  1043. snd_soc_add_controls(codec, aic3x_snd_controls,
  1044. ARRAY_SIZE(aic3x_snd_controls));
  1045. aic3x_add_widgets(codec);
  1046. ret = snd_soc_init_card(socdev);
  1047. if (ret < 0) {
  1048. printk(KERN_ERR "aic3x: failed to register card\n");
  1049. goto card_err;
  1050. }
  1051. return ret;
  1052. card_err:
  1053. snd_soc_free_pcms(socdev);
  1054. snd_soc_dapm_free(socdev);
  1055. pcm_err:
  1056. kfree(codec->reg_cache);
  1057. return ret;
  1058. }
  1059. static struct snd_soc_device *aic3x_socdev;
  1060. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1061. /*
  1062. * AIC3X 2 wire address can be up to 4 devices with device addresses
  1063. * 0x18, 0x19, 0x1A, 0x1B
  1064. */
  1065. /*
  1066. * If the i2c layer weren't so broken, we could pass this kind of data
  1067. * around
  1068. */
  1069. static int aic3x_i2c_probe(struct i2c_client *i2c,
  1070. const struct i2c_device_id *id)
  1071. {
  1072. struct snd_soc_device *socdev = aic3x_socdev;
  1073. struct snd_soc_codec *codec = socdev->card->codec;
  1074. int ret;
  1075. i2c_set_clientdata(i2c, codec);
  1076. codec->control_data = i2c;
  1077. ret = aic3x_init(socdev);
  1078. if (ret < 0)
  1079. printk(KERN_ERR "aic3x: failed to initialise AIC3X\n");
  1080. return ret;
  1081. }
  1082. static int aic3x_i2c_remove(struct i2c_client *client)
  1083. {
  1084. struct snd_soc_codec *codec = i2c_get_clientdata(client);
  1085. kfree(codec->reg_cache);
  1086. return 0;
  1087. }
  1088. static const struct i2c_device_id aic3x_i2c_id[] = {
  1089. { "tlv320aic3x", 0 },
  1090. { }
  1091. };
  1092. MODULE_DEVICE_TABLE(i2c, aic3x_i2c_id);
  1093. /* machine i2c codec control layer */
  1094. static struct i2c_driver aic3x_i2c_driver = {
  1095. .driver = {
  1096. .name = "aic3x I2C Codec",
  1097. .owner = THIS_MODULE,
  1098. },
  1099. .probe = aic3x_i2c_probe,
  1100. .remove = aic3x_i2c_remove,
  1101. .id_table = aic3x_i2c_id,
  1102. };
  1103. static int aic3x_i2c_read(struct i2c_client *client, u8 *value, int len)
  1104. {
  1105. value[0] = i2c_smbus_read_byte_data(client, value[0]);
  1106. return (len == 1);
  1107. }
  1108. static int aic3x_add_i2c_device(struct platform_device *pdev,
  1109. const struct aic3x_setup_data *setup)
  1110. {
  1111. struct i2c_board_info info;
  1112. struct i2c_adapter *adapter;
  1113. struct i2c_client *client;
  1114. int ret;
  1115. ret = i2c_add_driver(&aic3x_i2c_driver);
  1116. if (ret != 0) {
  1117. dev_err(&pdev->dev, "can't add i2c driver\n");
  1118. return ret;
  1119. }
  1120. memset(&info, 0, sizeof(struct i2c_board_info));
  1121. info.addr = setup->i2c_address;
  1122. strlcpy(info.type, "tlv320aic3x", I2C_NAME_SIZE);
  1123. adapter = i2c_get_adapter(setup->i2c_bus);
  1124. if (!adapter) {
  1125. dev_err(&pdev->dev, "can't get i2c adapter %d\n",
  1126. setup->i2c_bus);
  1127. goto err_driver;
  1128. }
  1129. client = i2c_new_device(adapter, &info);
  1130. i2c_put_adapter(adapter);
  1131. if (!client) {
  1132. dev_err(&pdev->dev, "can't add i2c device at 0x%x\n",
  1133. (unsigned int)info.addr);
  1134. goto err_driver;
  1135. }
  1136. return 0;
  1137. err_driver:
  1138. i2c_del_driver(&aic3x_i2c_driver);
  1139. return -ENODEV;
  1140. }
  1141. #endif
  1142. static int aic3x_probe(struct platform_device *pdev)
  1143. {
  1144. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1145. struct aic3x_setup_data *setup;
  1146. struct snd_soc_codec *codec;
  1147. struct aic3x_priv *aic3x;
  1148. int ret = 0;
  1149. printk(KERN_INFO "AIC3X Audio Codec %s\n", AIC3X_VERSION);
  1150. setup = socdev->codec_data;
  1151. codec = kzalloc(sizeof(struct snd_soc_codec), GFP_KERNEL);
  1152. if (codec == NULL)
  1153. return -ENOMEM;
  1154. aic3x = kzalloc(sizeof(struct aic3x_priv), GFP_KERNEL);
  1155. if (aic3x == NULL) {
  1156. kfree(codec);
  1157. return -ENOMEM;
  1158. }
  1159. codec->private_data = aic3x;
  1160. socdev->card->codec = codec;
  1161. mutex_init(&codec->mutex);
  1162. INIT_LIST_HEAD(&codec->dapm_widgets);
  1163. INIT_LIST_HEAD(&codec->dapm_paths);
  1164. aic3x_socdev = socdev;
  1165. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1166. if (setup->i2c_address) {
  1167. codec->hw_write = (hw_write_t) i2c_master_send;
  1168. codec->hw_read = (hw_read_t) aic3x_i2c_read;
  1169. ret = aic3x_add_i2c_device(pdev, setup);
  1170. }
  1171. #else
  1172. /* Add other interfaces here */
  1173. #endif
  1174. if (ret != 0) {
  1175. kfree(codec->private_data);
  1176. kfree(codec);
  1177. }
  1178. return ret;
  1179. }
  1180. static int aic3x_remove(struct platform_device *pdev)
  1181. {
  1182. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1183. struct snd_soc_codec *codec = socdev->card->codec;
  1184. /* power down chip */
  1185. if (codec->control_data)
  1186. aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1187. snd_soc_free_pcms(socdev);
  1188. snd_soc_dapm_free(socdev);
  1189. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1190. i2c_unregister_device(codec->control_data);
  1191. i2c_del_driver(&aic3x_i2c_driver);
  1192. #endif
  1193. kfree(codec->private_data);
  1194. kfree(codec);
  1195. return 0;
  1196. }
  1197. struct snd_soc_codec_device soc_codec_dev_aic3x = {
  1198. .probe = aic3x_probe,
  1199. .remove = aic3x_remove,
  1200. .suspend = aic3x_suspend,
  1201. .resume = aic3x_resume,
  1202. };
  1203. EXPORT_SYMBOL_GPL(soc_codec_dev_aic3x);
  1204. static int __init aic3x_modinit(void)
  1205. {
  1206. return snd_soc_register_dai(&aic3x_dai);
  1207. }
  1208. module_init(aic3x_modinit);
  1209. static void __exit aic3x_exit(void)
  1210. {
  1211. snd_soc_unregister_dai(&aic3x_dai);
  1212. }
  1213. module_exit(aic3x_exit);
  1214. MODULE_DESCRIPTION("ASoC TLV320AIC3X codec driver");
  1215. MODULE_AUTHOR("Vladimir Barinov");
  1216. MODULE_LICENSE("GPL");