dmtimer.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775
  1. /*
  2. * linux/arch/arm/plat-omap/dmtimer.c
  3. *
  4. * OMAP Dual-Mode Timers
  5. *
  6. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  7. * Tarun Kanti DebBarma <tarun.kanti@ti.com>
  8. * Thara Gopinath <thara@ti.com>
  9. *
  10. * dmtimer adaptation to platform_driver.
  11. *
  12. * Copyright (C) 2005 Nokia Corporation
  13. * OMAP2 support by Juha Yrjola
  14. * API improvements and OMAP2 clock framework support by Timo Teras
  15. *
  16. * Copyright (C) 2009 Texas Instruments
  17. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  18. *
  19. * This program is free software; you can redistribute it and/or modify it
  20. * under the terms of the GNU General Public License as published by the
  21. * Free Software Foundation; either version 2 of the License, or (at your
  22. * option) any later version.
  23. *
  24. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  25. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  26. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  27. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  28. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. * You should have received a copy of the GNU General Public License along
  34. * with this program; if not, write to the Free Software Foundation, Inc.,
  35. * 675 Mass Ave, Cambridge, MA 02139, USA.
  36. */
  37. #include <linux/module.h>
  38. #include <linux/io.h>
  39. #include <linux/slab.h>
  40. #include <linux/err.h>
  41. #include <linux/pm_runtime.h>
  42. #include <plat/dmtimer.h>
  43. #include <plat/omap-pm.h>
  44. #include <mach/hardware.h>
  45. static u32 omap_reserved_systimers;
  46. static LIST_HEAD(omap_timer_list);
  47. static DEFINE_SPINLOCK(dm_timer_lock);
  48. /**
  49. * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
  50. * @timer: timer pointer over which read operation to perform
  51. * @reg: lowest byte holds the register offset
  52. *
  53. * The posted mode bit is encoded in reg. Note that in posted mode write
  54. * pending bit must be checked. Otherwise a read of a non completed write
  55. * will produce an error.
  56. */
  57. static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
  58. {
  59. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  60. return __omap_dm_timer_read(timer, reg, timer->posted);
  61. }
  62. /**
  63. * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
  64. * @timer: timer pointer over which write operation is to perform
  65. * @reg: lowest byte holds the register offset
  66. * @value: data to write into the register
  67. *
  68. * The posted mode bit is encoded in reg. Note that in posted mode the write
  69. * pending bit must be checked. Otherwise a write on a register which has a
  70. * pending write will be lost.
  71. */
  72. static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
  73. u32 value)
  74. {
  75. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  76. __omap_dm_timer_write(timer, reg, value, timer->posted);
  77. }
  78. static void omap_timer_restore_context(struct omap_dm_timer *timer)
  79. {
  80. if (timer->revision == 1)
  81. __raw_writel(timer->context.tistat, timer->sys_stat);
  82. __raw_writel(timer->context.tisr, timer->irq_stat);
  83. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
  84. timer->context.twer);
  85. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
  86. timer->context.tcrr);
  87. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
  88. timer->context.tldr);
  89. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
  90. timer->context.tmar);
  91. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
  92. timer->context.tsicr);
  93. __raw_writel(timer->context.tier, timer->irq_ena);
  94. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
  95. timer->context.tclr);
  96. }
  97. static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
  98. {
  99. int c;
  100. if (!timer->sys_stat)
  101. return;
  102. c = 0;
  103. while (!(__raw_readl(timer->sys_stat) & 1)) {
  104. c++;
  105. if (c > 100000) {
  106. printk(KERN_ERR "Timer failed to reset\n");
  107. return;
  108. }
  109. }
  110. }
  111. static void omap_dm_timer_reset(struct omap_dm_timer *timer)
  112. {
  113. omap_dm_timer_enable(timer);
  114. if (timer->pdev->id != 1) {
  115. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
  116. omap_dm_timer_wait_for_reset(timer);
  117. }
  118. __omap_dm_timer_reset(timer, 0, 0);
  119. omap_dm_timer_disable(timer);
  120. timer->posted = 1;
  121. }
  122. int omap_dm_timer_prepare(struct omap_dm_timer *timer)
  123. {
  124. int ret;
  125. timer->fclk = clk_get(&timer->pdev->dev, "fck");
  126. if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
  127. timer->fclk = NULL;
  128. dev_err(&timer->pdev->dev, ": No fclk handle.\n");
  129. return -EINVAL;
  130. }
  131. if (timer->capability & OMAP_TIMER_NEEDS_RESET)
  132. omap_dm_timer_reset(timer);
  133. ret = omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
  134. timer->posted = 1;
  135. return ret;
  136. }
  137. static inline u32 omap_dm_timer_reserved_systimer(int id)
  138. {
  139. return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
  140. }
  141. int omap_dm_timer_reserve_systimer(int id)
  142. {
  143. if (omap_dm_timer_reserved_systimer(id))
  144. return -ENODEV;
  145. omap_reserved_systimers |= (1 << (id - 1));
  146. return 0;
  147. }
  148. struct omap_dm_timer *omap_dm_timer_request(void)
  149. {
  150. struct omap_dm_timer *timer = NULL, *t;
  151. unsigned long flags;
  152. int ret = 0;
  153. spin_lock_irqsave(&dm_timer_lock, flags);
  154. list_for_each_entry(t, &omap_timer_list, node) {
  155. if (t->reserved)
  156. continue;
  157. timer = t;
  158. timer->reserved = 1;
  159. break;
  160. }
  161. if (timer) {
  162. ret = omap_dm_timer_prepare(timer);
  163. if (ret) {
  164. timer->reserved = 0;
  165. timer = NULL;
  166. }
  167. }
  168. spin_unlock_irqrestore(&dm_timer_lock, flags);
  169. if (!timer)
  170. pr_debug("%s: timer request failed!\n", __func__);
  171. return timer;
  172. }
  173. EXPORT_SYMBOL_GPL(omap_dm_timer_request);
  174. struct omap_dm_timer *omap_dm_timer_request_specific(int id)
  175. {
  176. struct omap_dm_timer *timer = NULL, *t;
  177. unsigned long flags;
  178. int ret = 0;
  179. spin_lock_irqsave(&dm_timer_lock, flags);
  180. list_for_each_entry(t, &omap_timer_list, node) {
  181. if (t->pdev->id == id && !t->reserved) {
  182. timer = t;
  183. timer->reserved = 1;
  184. break;
  185. }
  186. }
  187. if (timer) {
  188. ret = omap_dm_timer_prepare(timer);
  189. if (ret) {
  190. timer->reserved = 0;
  191. timer = NULL;
  192. }
  193. }
  194. spin_unlock_irqrestore(&dm_timer_lock, flags);
  195. if (!timer)
  196. pr_debug("%s: timer%d request failed!\n", __func__, id);
  197. return timer;
  198. }
  199. EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
  200. int omap_dm_timer_free(struct omap_dm_timer *timer)
  201. {
  202. if (unlikely(!timer))
  203. return -EINVAL;
  204. clk_put(timer->fclk);
  205. WARN_ON(!timer->reserved);
  206. timer->reserved = 0;
  207. return 0;
  208. }
  209. EXPORT_SYMBOL_GPL(omap_dm_timer_free);
  210. void omap_dm_timer_enable(struct omap_dm_timer *timer)
  211. {
  212. pm_runtime_get_sync(&timer->pdev->dev);
  213. }
  214. EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
  215. void omap_dm_timer_disable(struct omap_dm_timer *timer)
  216. {
  217. pm_runtime_put(&timer->pdev->dev);
  218. }
  219. EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
  220. int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
  221. {
  222. if (timer)
  223. return timer->irq;
  224. return -EINVAL;
  225. }
  226. EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
  227. #if defined(CONFIG_ARCH_OMAP1)
  228. /**
  229. * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
  230. * @inputmask: current value of idlect mask
  231. */
  232. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  233. {
  234. int i = 0;
  235. struct omap_dm_timer *timer = NULL;
  236. unsigned long flags;
  237. /* If ARMXOR cannot be idled this function call is unnecessary */
  238. if (!(inputmask & (1 << 1)))
  239. return inputmask;
  240. /* If any active timer is using ARMXOR return modified mask */
  241. spin_lock_irqsave(&dm_timer_lock, flags);
  242. list_for_each_entry(timer, &omap_timer_list, node) {
  243. u32 l;
  244. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  245. if (l & OMAP_TIMER_CTRL_ST) {
  246. if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
  247. inputmask &= ~(1 << 1);
  248. else
  249. inputmask &= ~(1 << 2);
  250. }
  251. i++;
  252. }
  253. spin_unlock_irqrestore(&dm_timer_lock, flags);
  254. return inputmask;
  255. }
  256. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  257. #else
  258. struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
  259. {
  260. if (timer)
  261. return timer->fclk;
  262. return NULL;
  263. }
  264. EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
  265. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  266. {
  267. BUG();
  268. return 0;
  269. }
  270. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  271. #endif
  272. int omap_dm_timer_trigger(struct omap_dm_timer *timer)
  273. {
  274. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  275. pr_err("%s: timer not available or enabled.\n", __func__);
  276. return -EINVAL;
  277. }
  278. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  279. return 0;
  280. }
  281. EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
  282. int omap_dm_timer_start(struct omap_dm_timer *timer)
  283. {
  284. u32 l;
  285. if (unlikely(!timer))
  286. return -EINVAL;
  287. omap_dm_timer_enable(timer);
  288. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  289. if (omap_pm_get_dev_context_loss_count(&timer->pdev->dev) !=
  290. timer->ctx_loss_count)
  291. omap_timer_restore_context(timer);
  292. }
  293. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  294. if (!(l & OMAP_TIMER_CTRL_ST)) {
  295. l |= OMAP_TIMER_CTRL_ST;
  296. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  297. }
  298. /* Save the context */
  299. timer->context.tclr = l;
  300. return 0;
  301. }
  302. EXPORT_SYMBOL_GPL(omap_dm_timer_start);
  303. int omap_dm_timer_stop(struct omap_dm_timer *timer)
  304. {
  305. unsigned long rate = 0;
  306. if (unlikely(!timer))
  307. return -EINVAL;
  308. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
  309. rate = clk_get_rate(timer->fclk);
  310. __omap_dm_timer_stop(timer, timer->posted, rate);
  311. if (!(timer->capability & OMAP_TIMER_ALWON))
  312. timer->ctx_loss_count =
  313. omap_pm_get_dev_context_loss_count(&timer->pdev->dev);
  314. /*
  315. * Since the register values are computed and written within
  316. * __omap_dm_timer_stop, we need to use read to retrieve the
  317. * context.
  318. */
  319. timer->context.tclr =
  320. omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  321. timer->context.tisr = __raw_readl(timer->irq_stat);
  322. omap_dm_timer_disable(timer);
  323. return 0;
  324. }
  325. EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
  326. int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  327. {
  328. int ret;
  329. struct dmtimer_platform_data *pdata;
  330. if (unlikely(!timer))
  331. return -EINVAL;
  332. pdata = timer->pdev->dev.platform_data;
  333. if (source < 0 || source >= 3)
  334. return -EINVAL;
  335. ret = pdata->set_timer_src(timer->pdev, source);
  336. return ret;
  337. }
  338. EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
  339. int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
  340. unsigned int load)
  341. {
  342. u32 l;
  343. if (unlikely(!timer))
  344. return -EINVAL;
  345. omap_dm_timer_enable(timer);
  346. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  347. if (autoreload)
  348. l |= OMAP_TIMER_CTRL_AR;
  349. else
  350. l &= ~OMAP_TIMER_CTRL_AR;
  351. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  352. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  353. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  354. /* Save the context */
  355. timer->context.tclr = l;
  356. timer->context.tldr = load;
  357. omap_dm_timer_disable(timer);
  358. return 0;
  359. }
  360. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
  361. /* Optimized set_load which removes costly spin wait in timer_start */
  362. int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
  363. unsigned int load)
  364. {
  365. u32 l;
  366. if (unlikely(!timer))
  367. return -EINVAL;
  368. omap_dm_timer_enable(timer);
  369. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  370. if (omap_pm_get_dev_context_loss_count(&timer->pdev->dev) !=
  371. timer->ctx_loss_count)
  372. omap_timer_restore_context(timer);
  373. }
  374. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  375. if (autoreload) {
  376. l |= OMAP_TIMER_CTRL_AR;
  377. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  378. } else {
  379. l &= ~OMAP_TIMER_CTRL_AR;
  380. }
  381. l |= OMAP_TIMER_CTRL_ST;
  382. __omap_dm_timer_load_start(timer, l, load, timer->posted);
  383. /* Save the context */
  384. timer->context.tclr = l;
  385. timer->context.tldr = load;
  386. timer->context.tcrr = load;
  387. return 0;
  388. }
  389. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
  390. int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
  391. unsigned int match)
  392. {
  393. u32 l;
  394. if (unlikely(!timer))
  395. return -EINVAL;
  396. omap_dm_timer_enable(timer);
  397. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  398. if (enable)
  399. l |= OMAP_TIMER_CTRL_CE;
  400. else
  401. l &= ~OMAP_TIMER_CTRL_CE;
  402. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  403. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
  404. /* Save the context */
  405. timer->context.tclr = l;
  406. timer->context.tmar = match;
  407. omap_dm_timer_disable(timer);
  408. return 0;
  409. }
  410. EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
  411. int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
  412. int toggle, int trigger)
  413. {
  414. u32 l;
  415. if (unlikely(!timer))
  416. return -EINVAL;
  417. omap_dm_timer_enable(timer);
  418. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  419. l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
  420. OMAP_TIMER_CTRL_PT | (0x03 << 10));
  421. if (def_on)
  422. l |= OMAP_TIMER_CTRL_SCPWM;
  423. if (toggle)
  424. l |= OMAP_TIMER_CTRL_PT;
  425. l |= trigger << 10;
  426. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  427. /* Save the context */
  428. timer->context.tclr = l;
  429. omap_dm_timer_disable(timer);
  430. return 0;
  431. }
  432. EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
  433. int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
  434. {
  435. u32 l;
  436. if (unlikely(!timer))
  437. return -EINVAL;
  438. omap_dm_timer_enable(timer);
  439. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  440. l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
  441. if (prescaler >= 0x00 && prescaler <= 0x07) {
  442. l |= OMAP_TIMER_CTRL_PRE;
  443. l |= prescaler << 2;
  444. }
  445. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  446. /* Save the context */
  447. timer->context.tclr = l;
  448. omap_dm_timer_disable(timer);
  449. return 0;
  450. }
  451. EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
  452. int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
  453. unsigned int value)
  454. {
  455. if (unlikely(!timer))
  456. return -EINVAL;
  457. omap_dm_timer_enable(timer);
  458. __omap_dm_timer_int_enable(timer, value);
  459. /* Save the context */
  460. timer->context.tier = value;
  461. timer->context.twer = value;
  462. omap_dm_timer_disable(timer);
  463. return 0;
  464. }
  465. EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
  466. unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
  467. {
  468. unsigned int l;
  469. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  470. pr_err("%s: timer not available or enabled.\n", __func__);
  471. return 0;
  472. }
  473. l = __raw_readl(timer->irq_stat);
  474. return l;
  475. }
  476. EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
  477. int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
  478. {
  479. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
  480. return -EINVAL;
  481. __omap_dm_timer_write_status(timer, value);
  482. /* Save the context */
  483. timer->context.tisr = value;
  484. return 0;
  485. }
  486. EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
  487. unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
  488. {
  489. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  490. pr_err("%s: timer not iavailable or enabled.\n", __func__);
  491. return 0;
  492. }
  493. return __omap_dm_timer_read_counter(timer, timer->posted);
  494. }
  495. EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
  496. int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
  497. {
  498. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  499. pr_err("%s: timer not available or enabled.\n", __func__);
  500. return -EINVAL;
  501. }
  502. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
  503. /* Save the context */
  504. timer->context.tcrr = value;
  505. return 0;
  506. }
  507. EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
  508. int omap_dm_timers_active(void)
  509. {
  510. struct omap_dm_timer *timer;
  511. list_for_each_entry(timer, &omap_timer_list, node) {
  512. if (!timer->reserved)
  513. continue;
  514. if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
  515. OMAP_TIMER_CTRL_ST) {
  516. return 1;
  517. }
  518. }
  519. return 0;
  520. }
  521. EXPORT_SYMBOL_GPL(omap_dm_timers_active);
  522. /**
  523. * omap_dm_timer_probe - probe function called for every registered device
  524. * @pdev: pointer to current timer platform device
  525. *
  526. * Called by driver framework at the end of device registration for all
  527. * timer devices.
  528. */
  529. static int __devinit omap_dm_timer_probe(struct platform_device *pdev)
  530. {
  531. int ret;
  532. unsigned long flags;
  533. struct omap_dm_timer *timer;
  534. struct resource *mem, *irq, *ioarea;
  535. struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
  536. if (!pdata) {
  537. dev_err(&pdev->dev, "%s: no platform data.\n", __func__);
  538. return -ENODEV;
  539. }
  540. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  541. if (unlikely(!irq)) {
  542. dev_err(&pdev->dev, "%s: no IRQ resource.\n", __func__);
  543. return -ENODEV;
  544. }
  545. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  546. if (unlikely(!mem)) {
  547. dev_err(&pdev->dev, "%s: no memory resource.\n", __func__);
  548. return -ENODEV;
  549. }
  550. ioarea = request_mem_region(mem->start, resource_size(mem),
  551. pdev->name);
  552. if (!ioarea) {
  553. dev_err(&pdev->dev, "%s: region already claimed.\n", __func__);
  554. return -EBUSY;
  555. }
  556. timer = kzalloc(sizeof(struct omap_dm_timer), GFP_KERNEL);
  557. if (!timer) {
  558. dev_err(&pdev->dev, "%s: no memory for omap_dm_timer.\n",
  559. __func__);
  560. ret = -ENOMEM;
  561. goto err_free_ioregion;
  562. }
  563. timer->io_base = ioremap(mem->start, resource_size(mem));
  564. if (!timer->io_base) {
  565. dev_err(&pdev->dev, "%s: ioremap failed.\n", __func__);
  566. ret = -ENOMEM;
  567. goto err_free_mem;
  568. }
  569. timer->id = pdev->id;
  570. timer->irq = irq->start;
  571. timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
  572. timer->pdev = pdev;
  573. timer->capability = pdata->timer_capability;
  574. /* Skip pm_runtime_enable for OMAP1 */
  575. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
  576. pm_runtime_enable(&pdev->dev);
  577. pm_runtime_irq_safe(&pdev->dev);
  578. }
  579. if (!timer->reserved) {
  580. pm_runtime_get_sync(&pdev->dev);
  581. __omap_dm_timer_init_regs(timer);
  582. pm_runtime_put(&pdev->dev);
  583. }
  584. /* add the timer element to the list */
  585. spin_lock_irqsave(&dm_timer_lock, flags);
  586. list_add_tail(&timer->node, &omap_timer_list);
  587. spin_unlock_irqrestore(&dm_timer_lock, flags);
  588. dev_dbg(&pdev->dev, "Device Probed.\n");
  589. return 0;
  590. err_free_mem:
  591. kfree(timer);
  592. err_free_ioregion:
  593. release_mem_region(mem->start, resource_size(mem));
  594. return ret;
  595. }
  596. /**
  597. * omap_dm_timer_remove - cleanup a registered timer device
  598. * @pdev: pointer to current timer platform device
  599. *
  600. * Called by driver framework whenever a timer device is unregistered.
  601. * In addition to freeing platform resources it also deletes the timer
  602. * entry from the local list.
  603. */
  604. static int __devexit omap_dm_timer_remove(struct platform_device *pdev)
  605. {
  606. struct omap_dm_timer *timer;
  607. unsigned long flags;
  608. int ret = -EINVAL;
  609. spin_lock_irqsave(&dm_timer_lock, flags);
  610. list_for_each_entry(timer, &omap_timer_list, node)
  611. if (timer->pdev->id == pdev->id) {
  612. list_del(&timer->node);
  613. kfree(timer);
  614. ret = 0;
  615. break;
  616. }
  617. spin_unlock_irqrestore(&dm_timer_lock, flags);
  618. return ret;
  619. }
  620. static struct platform_driver omap_dm_timer_driver = {
  621. .probe = omap_dm_timer_probe,
  622. .remove = __devexit_p(omap_dm_timer_remove),
  623. .driver = {
  624. .name = "omap_timer",
  625. },
  626. };
  627. static int __init omap_dm_timer_driver_init(void)
  628. {
  629. return platform_driver_register(&omap_dm_timer_driver);
  630. }
  631. static void __exit omap_dm_timer_driver_exit(void)
  632. {
  633. platform_driver_unregister(&omap_dm_timer_driver);
  634. }
  635. early_platform_init("earlytimer", &omap_dm_timer_driver);
  636. module_init(omap_dm_timer_driver_init);
  637. module_exit(omap_dm_timer_driver_exit);
  638. MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
  639. MODULE_LICENSE("GPL");
  640. MODULE_ALIAS("platform:" DRIVER_NAME);
  641. MODULE_AUTHOR("Texas Instruments Inc");