tx4938.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628
  1. /*
  2. * linux/include/asm-mips/tx4938/tx4938.h
  3. * Definitions for TX4937/TX4938
  4. * Copyright (C) 2000-2001 Toshiba Corporation
  5. *
  6. * 2003-2005 (c) MontaVista Software, Inc. This file is licensed under the
  7. * terms of the GNU General Public License version 2. This program is
  8. * licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. *
  11. * Support for TX4938 in 2.6 - Manish Lachwani (mlachwani@mvista.com)
  12. */
  13. #ifndef __ASM_TX_BOARDS_TX4938_H
  14. #define __ASM_TX_BOARDS_TX4938_H
  15. #define tx4938_read_nfmc(addr) (*(volatile unsigned int *)(addr))
  16. #define tx4938_write_nfmc(b, addr) (*(volatile unsigned int *)(addr)) = (b)
  17. #define TX4938_NR_IRQ_LOCAL TX4938_IRQ_PIC_BEG
  18. #define TX4938_IRQ_IRC_PCIC (TX4938_NR_IRQ_LOCAL + TX4938_IR_PCIC)
  19. #define TX4938_IRQ_IRC_PCIERR (TX4938_NR_IRQ_LOCAL + TX4938_IR_PCIERR)
  20. #define TX4938_PCIIO_0 0x10000000
  21. #define TX4938_PCIIO_1 0x01010000
  22. #define TX4938_PCIMEM_0 0x08000000
  23. #define TX4938_PCIMEM_1 0x11000000
  24. #define TX4938_PCIIO_SIZE_0 0x01000000
  25. #define TX4938_PCIIO_SIZE_1 0x00010000
  26. #define TX4938_PCIMEM_SIZE_0 0x08000000
  27. #define TX4938_PCIMEM_SIZE_1 0x00010000
  28. #define TX4938_REG_BASE 0xff1f0000 /* == TX4937_REG_BASE */
  29. #define TX4938_REG_SIZE 0x00010000 /* == TX4937_REG_SIZE */
  30. /* NDFMC, SRAMC, PCIC1, SPIC: TX4938 only */
  31. #define TX4938_NDFMC_REG (TX4938_REG_BASE + 0x5000)
  32. #define TX4938_SRAMC_REG (TX4938_REG_BASE + 0x6000)
  33. #define TX4938_PCIC1_REG (TX4938_REG_BASE + 0x7000)
  34. #define TX4938_SDRAMC_REG (TX4938_REG_BASE + 0x8000)
  35. #define TX4938_EBUSC_REG (TX4938_REG_BASE + 0x9000)
  36. #define TX4938_DMA_REG(ch) (TX4938_REG_BASE + 0xb000 + (ch) * 0x800)
  37. #define TX4938_PCIC_REG (TX4938_REG_BASE + 0xd000)
  38. #define TX4938_CCFG_REG (TX4938_REG_BASE + 0xe000)
  39. #define TX4938_NR_TMR 3
  40. #define TX4938_TMR_REG(ch) ((TX4938_REG_BASE + 0xf000) + (ch) * 0x100)
  41. #define TX4938_NR_SIO 2
  42. #define TX4938_SIO_REG(ch) ((TX4938_REG_BASE + 0xf300) + (ch) * 0x100)
  43. #define TX4938_PIO_REG (TX4938_REG_BASE + 0xf500)
  44. #define TX4938_IRC_REG (TX4938_REG_BASE + 0xf600)
  45. #define TX4938_ACLC_REG (TX4938_REG_BASE + 0xf700)
  46. #define TX4938_SPI_REG (TX4938_REG_BASE + 0xf800)
  47. #ifdef __ASSEMBLY__
  48. #define _CONST64(c) c
  49. #else
  50. #define _CONST64(c) c##ull
  51. #include <asm/byteorder.h>
  52. #ifdef __BIG_ENDIAN
  53. #define endian_def_l2(e1, e2) \
  54. volatile unsigned long e1, e2
  55. #define endian_def_s2(e1, e2) \
  56. volatile unsigned short e1, e2
  57. #define endian_def_sb2(e1, e2, e3) \
  58. volatile unsigned short e1;volatile unsigned char e2, e3
  59. #define endian_def_b2s(e1, e2, e3) \
  60. volatile unsigned char e1, e2;volatile unsigned short e3
  61. #define endian_def_b4(e1, e2, e3, e4) \
  62. volatile unsigned char e1, e2, e3, e4
  63. #else
  64. #define endian_def_l2(e1, e2) \
  65. volatile unsigned long e2, e1
  66. #define endian_def_s2(e1, e2) \
  67. volatile unsigned short e2, e1
  68. #define endian_def_sb2(e1, e2, e3) \
  69. volatile unsigned char e3, e2;volatile unsigned short e1
  70. #define endian_def_b2s(e1, e2, e3) \
  71. volatile unsigned short e3;volatile unsigned char e2, e1
  72. #define endian_def_b4(e1, e2, e3, e4) \
  73. volatile unsigned char e4, e3, e2, e1
  74. #endif
  75. struct tx4938_sdramc_reg {
  76. volatile unsigned long long cr[4];
  77. volatile unsigned long long unused0[4];
  78. volatile unsigned long long tr;
  79. volatile unsigned long long unused1[2];
  80. volatile unsigned long long cmd;
  81. volatile unsigned long long sfcmd;
  82. };
  83. struct tx4938_ebusc_reg {
  84. volatile unsigned long long cr[8];
  85. };
  86. struct tx4938_dma_reg {
  87. struct tx4938_dma_ch_reg {
  88. volatile unsigned long long cha;
  89. volatile unsigned long long sar;
  90. volatile unsigned long long dar;
  91. endian_def_l2(unused0, cntr);
  92. endian_def_l2(unused1, sair);
  93. endian_def_l2(unused2, dair);
  94. endian_def_l2(unused3, ccr);
  95. endian_def_l2(unused4, csr);
  96. } ch[4];
  97. volatile unsigned long long dbr[8];
  98. volatile unsigned long long tdhr;
  99. volatile unsigned long long midr;
  100. endian_def_l2(unused0, mcr);
  101. };
  102. struct tx4938_pcic_reg {
  103. volatile unsigned long pciid;
  104. volatile unsigned long pcistatus;
  105. volatile unsigned long pciccrev;
  106. volatile unsigned long pcicfg1;
  107. volatile unsigned long p2gm0plbase; /* +10 */
  108. volatile unsigned long p2gm0pubase;
  109. volatile unsigned long p2gm1plbase;
  110. volatile unsigned long p2gm1pubase;
  111. volatile unsigned long p2gm2pbase; /* +20 */
  112. volatile unsigned long p2giopbase;
  113. volatile unsigned long unused0;
  114. volatile unsigned long pcisid;
  115. volatile unsigned long unused1; /* +30 */
  116. volatile unsigned long pcicapptr;
  117. volatile unsigned long unused2;
  118. volatile unsigned long pcicfg2;
  119. volatile unsigned long g2ptocnt; /* +40 */
  120. volatile unsigned long unused3[15];
  121. volatile unsigned long g2pstatus; /* +80 */
  122. volatile unsigned long g2pmask;
  123. volatile unsigned long pcisstatus;
  124. volatile unsigned long pcimask;
  125. volatile unsigned long p2gcfg; /* +90 */
  126. volatile unsigned long p2gstatus;
  127. volatile unsigned long p2gmask;
  128. volatile unsigned long p2gccmd;
  129. volatile unsigned long unused4[24]; /* +a0 */
  130. volatile unsigned long pbareqport; /* +100 */
  131. volatile unsigned long pbacfg;
  132. volatile unsigned long pbastatus;
  133. volatile unsigned long pbamask;
  134. volatile unsigned long pbabm; /* +110 */
  135. volatile unsigned long pbacreq;
  136. volatile unsigned long pbacgnt;
  137. volatile unsigned long pbacstate;
  138. volatile unsigned long long g2pmgbase[3]; /* +120 */
  139. volatile unsigned long long g2piogbase;
  140. volatile unsigned long g2pmmask[3]; /* +140 */
  141. volatile unsigned long g2piomask;
  142. volatile unsigned long long g2pmpbase[3]; /* +150 */
  143. volatile unsigned long long g2piopbase;
  144. volatile unsigned long pciccfg; /* +170 */
  145. volatile unsigned long pcicstatus;
  146. volatile unsigned long pcicmask;
  147. volatile unsigned long unused5;
  148. volatile unsigned long long p2gmgbase[3]; /* +180 */
  149. volatile unsigned long long p2giogbase;
  150. volatile unsigned long g2pcfgadrs; /* +1a0 */
  151. volatile unsigned long g2pcfgdata;
  152. volatile unsigned long unused6[8];
  153. volatile unsigned long g2pintack;
  154. volatile unsigned long g2pspc;
  155. volatile unsigned long unused7[12]; /* +1d0 */
  156. volatile unsigned long long pdmca; /* +200 */
  157. volatile unsigned long long pdmga;
  158. volatile unsigned long long pdmpa;
  159. volatile unsigned long long pdmctr;
  160. volatile unsigned long long pdmcfg; /* +220 */
  161. volatile unsigned long long pdmsts;
  162. };
  163. struct tx4938_aclc_reg {
  164. volatile unsigned long acctlen;
  165. volatile unsigned long acctldis;
  166. volatile unsigned long acregacc;
  167. volatile unsigned long unused0;
  168. volatile unsigned long acintsts;
  169. volatile unsigned long acintmsts;
  170. volatile unsigned long acinten;
  171. volatile unsigned long acintdis;
  172. volatile unsigned long acsemaph;
  173. volatile unsigned long unused1[7];
  174. volatile unsigned long acgpidat;
  175. volatile unsigned long acgpodat;
  176. volatile unsigned long acslten;
  177. volatile unsigned long acsltdis;
  178. volatile unsigned long acfifosts;
  179. volatile unsigned long unused2[11];
  180. volatile unsigned long acdmasts;
  181. volatile unsigned long acdmasel;
  182. volatile unsigned long unused3[6];
  183. volatile unsigned long acaudodat;
  184. volatile unsigned long acsurrdat;
  185. volatile unsigned long accentdat;
  186. volatile unsigned long aclfedat;
  187. volatile unsigned long acaudiat;
  188. volatile unsigned long unused4;
  189. volatile unsigned long acmodoat;
  190. volatile unsigned long acmodidat;
  191. volatile unsigned long unused5[15];
  192. volatile unsigned long acrevid;
  193. };
  194. struct tx4938_tmr_reg {
  195. volatile unsigned long tcr;
  196. volatile unsigned long tisr;
  197. volatile unsigned long cpra;
  198. volatile unsigned long cprb;
  199. volatile unsigned long itmr;
  200. volatile unsigned long unused0[3];
  201. volatile unsigned long ccdr;
  202. volatile unsigned long unused1[3];
  203. volatile unsigned long pgmr;
  204. volatile unsigned long unused2[3];
  205. volatile unsigned long wtmr;
  206. volatile unsigned long unused3[43];
  207. volatile unsigned long trr;
  208. };
  209. struct tx4938_sio_reg {
  210. volatile unsigned long lcr;
  211. volatile unsigned long dicr;
  212. volatile unsigned long disr;
  213. volatile unsigned long cisr;
  214. volatile unsigned long fcr;
  215. volatile unsigned long flcr;
  216. volatile unsigned long bgr;
  217. volatile unsigned long tfifo;
  218. volatile unsigned long rfifo;
  219. };
  220. struct tx4938_ndfmc_reg {
  221. endian_def_l2(unused0, dtr);
  222. endian_def_l2(unused1, mcr);
  223. endian_def_l2(unused2, sr);
  224. endian_def_l2(unused3, isr);
  225. endian_def_l2(unused4, imr);
  226. endian_def_l2(unused5, spr);
  227. endian_def_l2(unused6, rstr);
  228. };
  229. struct tx4938_spi_reg {
  230. volatile unsigned long mcr;
  231. volatile unsigned long cr0;
  232. volatile unsigned long cr1;
  233. volatile unsigned long fs;
  234. volatile unsigned long unused1;
  235. volatile unsigned long sr;
  236. volatile unsigned long dr;
  237. volatile unsigned long unused2;
  238. };
  239. struct tx4938_sramc_reg {
  240. volatile unsigned long long cr;
  241. };
  242. struct tx4938_ccfg_reg {
  243. volatile unsigned long long ccfg;
  244. volatile unsigned long long crir;
  245. volatile unsigned long long pcfg;
  246. volatile unsigned long long tear;
  247. volatile unsigned long long clkctr;
  248. volatile unsigned long long unused0;
  249. volatile unsigned long long garbc;
  250. volatile unsigned long long unused1;
  251. volatile unsigned long long unused2;
  252. volatile unsigned long long ramp;
  253. volatile unsigned long long unused3;
  254. volatile unsigned long long jmpadr;
  255. };
  256. #undef endian_def_l2
  257. #undef endian_def_s2
  258. #undef endian_def_sb2
  259. #undef endian_def_b2s
  260. #undef endian_def_b4
  261. #endif /* __ASSEMBLY__ */
  262. /*
  263. * NDFMC
  264. */
  265. /* NDFMCR : NDFMC Mode Control */
  266. #define TX4938_NDFMCR_WE 0x80
  267. #define TX4938_NDFMCR_ECC_ALL 0x60
  268. #define TX4938_NDFMCR_ECC_RESET 0x60
  269. #define TX4938_NDFMCR_ECC_READ 0x40
  270. #define TX4938_NDFMCR_ECC_ON 0x20
  271. #define TX4938_NDFMCR_ECC_OFF 0x00
  272. #define TX4938_NDFMCR_CE 0x10
  273. #define TX4938_NDFMCR_BSPRT 0x04
  274. #define TX4938_NDFMCR_ALE 0x02
  275. #define TX4938_NDFMCR_CLE 0x01
  276. /* NDFMCR : NDFMC Status */
  277. #define TX4938_NDFSR_BUSY 0x80
  278. /* NDFMCR : NDFMC Reset */
  279. #define TX4938_NDFRSTR_RST 0x01
  280. /*
  281. * IRC
  282. */
  283. #define TX4938_IR_ECCERR 0
  284. #define TX4938_IR_WTOERR 1
  285. #define TX4938_NUM_IR_INT 6
  286. #define TX4938_IR_INT(n) (2 + (n))
  287. #define TX4938_NUM_IR_SIO 2
  288. #define TX4938_IR_SIO(n) (8 + (n))
  289. #define TX4938_NUM_IR_DMA 4
  290. #define TX4938_IR_DMA(ch, n) ((ch ? 27 : 10) + (n)) /* 10-13, 27-30 */
  291. #define TX4938_IR_PIO 14
  292. #define TX4938_IR_PDMAC 15
  293. #define TX4938_IR_PCIC 16
  294. #define TX4938_NUM_IR_TMR 3
  295. #define TX4938_IR_TMR(n) (17 + (n))
  296. #define TX4938_IR_NDFMC 21
  297. #define TX4938_IR_PCIERR 22
  298. #define TX4938_IR_PCIPME 23
  299. #define TX4938_IR_ACLC 24
  300. #define TX4938_IR_ACLCPME 25
  301. #define TX4938_IR_PCIC1 26
  302. #define TX4938_IR_SPI 31
  303. #define TX4938_NUM_IR 32
  304. /* multiplex */
  305. #define TX4938_IR_ETH0 TX4938_IR_INT(4)
  306. #define TX4938_IR_ETH1 TX4938_IR_INT(3)
  307. /*
  308. * CCFG
  309. */
  310. /* CCFG : Chip Configuration */
  311. #define TX4938_CCFG_WDRST _CONST64(0x0000020000000000)
  312. #define TX4938_CCFG_WDREXEN _CONST64(0x0000010000000000)
  313. #define TX4938_CCFG_BCFG_MASK _CONST64(0x000000ff00000000)
  314. #define TX4938_CCFG_TINTDIS 0x01000000
  315. #define TX4938_CCFG_PCI66 0x00800000
  316. #define TX4938_CCFG_PCIMODE 0x00400000
  317. #define TX4938_CCFG_PCI1_66 0x00200000
  318. #define TX4938_CCFG_DIVMODE_MASK 0x001e0000
  319. #define TX4938_CCFG_DIVMODE_2 (0x4 << 17)
  320. #define TX4938_CCFG_DIVMODE_2_5 (0xf << 17)
  321. #define TX4938_CCFG_DIVMODE_3 (0x5 << 17)
  322. #define TX4938_CCFG_DIVMODE_4 (0x6 << 17)
  323. #define TX4938_CCFG_DIVMODE_4_5 (0xd << 17)
  324. #define TX4938_CCFG_DIVMODE_8 (0x0 << 17)
  325. #define TX4938_CCFG_DIVMODE_10 (0xb << 17)
  326. #define TX4938_CCFG_DIVMODE_12 (0x1 << 17)
  327. #define TX4938_CCFG_DIVMODE_16 (0x2 << 17)
  328. #define TX4938_CCFG_DIVMODE_18 (0x9 << 17)
  329. #define TX4938_CCFG_BEOW 0x00010000
  330. #define TX4938_CCFG_WR 0x00008000
  331. #define TX4938_CCFG_TOE 0x00004000
  332. #define TX4938_CCFG_PCIXARB 0x00002000
  333. #define TX4938_CCFG_PCIDIVMODE_MASK 0x00001c00
  334. #define TX4938_CCFG_PCIDIVMODE_4 (0x1 << 10)
  335. #define TX4938_CCFG_PCIDIVMODE_4_5 (0x3 << 10)
  336. #define TX4938_CCFG_PCIDIVMODE_5 (0x5 << 10)
  337. #define TX4938_CCFG_PCIDIVMODE_5_5 (0x7 << 10)
  338. #define TX4938_CCFG_PCIDIVMODE_8 (0x0 << 10)
  339. #define TX4938_CCFG_PCIDIVMODE_9 (0x2 << 10)
  340. #define TX4938_CCFG_PCIDIVMODE_10 (0x4 << 10)
  341. #define TX4938_CCFG_PCIDIVMODE_11 (0x6 << 10)
  342. #define TX4938_CCFG_PCI1DMD 0x00000100
  343. #define TX4938_CCFG_SYSSP_MASK 0x000000c0
  344. #define TX4938_CCFG_ENDIAN 0x00000004
  345. #define TX4938_CCFG_HALT 0x00000002
  346. #define TX4938_CCFG_ACEHOLD 0x00000001
  347. /* PCFG : Pin Configuration */
  348. #define TX4938_PCFG_ETH0_SEL _CONST64(0x8000000000000000)
  349. #define TX4938_PCFG_ETH1_SEL _CONST64(0x4000000000000000)
  350. #define TX4938_PCFG_ATA_SEL _CONST64(0x2000000000000000)
  351. #define TX4938_PCFG_ISA_SEL _CONST64(0x1000000000000000)
  352. #define TX4938_PCFG_SPI_SEL _CONST64(0x0800000000000000)
  353. #define TX4938_PCFG_NDF_SEL _CONST64(0x0400000000000000)
  354. #define TX4938_PCFG_SDCLKDLY_MASK 0x30000000
  355. #define TX4938_PCFG_SDCLKDLY(d) ((d)<<28)
  356. #define TX4938_PCFG_SYSCLKEN 0x08000000
  357. #define TX4938_PCFG_SDCLKEN_ALL 0x07800000
  358. #define TX4938_PCFG_SDCLKEN(ch) (0x00800000<<(ch))
  359. #define TX4938_PCFG_PCICLKEN_ALL 0x003f0000
  360. #define TX4938_PCFG_PCICLKEN(ch) (0x00010000<<(ch))
  361. #define TX4938_PCFG_SEL2 0x00000200
  362. #define TX4938_PCFG_SEL1 0x00000100
  363. #define TX4938_PCFG_DMASEL_ALL 0x0000000f
  364. #define TX4938_PCFG_DMASEL0_DRQ0 0x00000000
  365. #define TX4938_PCFG_DMASEL0_SIO1 0x00000001
  366. #define TX4938_PCFG_DMASEL1_DRQ1 0x00000000
  367. #define TX4938_PCFG_DMASEL1_SIO1 0x00000002
  368. #define TX4938_PCFG_DMASEL2_DRQ2 0x00000000
  369. #define TX4938_PCFG_DMASEL2_SIO0 0x00000004
  370. #define TX4938_PCFG_DMASEL3_DRQ3 0x00000000
  371. #define TX4938_PCFG_DMASEL3_SIO0 0x00000008
  372. /* CLKCTR : Clock Control */
  373. #define TX4938_CLKCTR_NDFCKD _CONST64(0x0001000000000000)
  374. #define TX4938_CLKCTR_NDFRST _CONST64(0x0000000100000000)
  375. #define TX4938_CLKCTR_ETH1CKD 0x80000000
  376. #define TX4938_CLKCTR_ETH0CKD 0x40000000
  377. #define TX4938_CLKCTR_SPICKD 0x20000000
  378. #define TX4938_CLKCTR_SRAMCKD 0x10000000
  379. #define TX4938_CLKCTR_PCIC1CKD 0x08000000
  380. #define TX4938_CLKCTR_DMA1CKD 0x04000000
  381. #define TX4938_CLKCTR_ACLCKD 0x02000000
  382. #define TX4938_CLKCTR_PIOCKD 0x01000000
  383. #define TX4938_CLKCTR_DMACKD 0x00800000
  384. #define TX4938_CLKCTR_PCICKD 0x00400000
  385. #define TX4938_CLKCTR_TM0CKD 0x00100000
  386. #define TX4938_CLKCTR_TM1CKD 0x00080000
  387. #define TX4938_CLKCTR_TM2CKD 0x00040000
  388. #define TX4938_CLKCTR_SIO0CKD 0x00020000
  389. #define TX4938_CLKCTR_SIO1CKD 0x00010000
  390. #define TX4938_CLKCTR_ETH1RST 0x00008000
  391. #define TX4938_CLKCTR_ETH0RST 0x00004000
  392. #define TX4938_CLKCTR_SPIRST 0x00002000
  393. #define TX4938_CLKCTR_SRAMRST 0x00001000
  394. #define TX4938_CLKCTR_PCIC1RST 0x00000800
  395. #define TX4938_CLKCTR_DMA1RST 0x00000400
  396. #define TX4938_CLKCTR_ACLRST 0x00000200
  397. #define TX4938_CLKCTR_PIORST 0x00000100
  398. #define TX4938_CLKCTR_DMARST 0x00000080
  399. #define TX4938_CLKCTR_PCIRST 0x00000040
  400. #define TX4938_CLKCTR_TM0RST 0x00000010
  401. #define TX4938_CLKCTR_TM1RST 0x00000008
  402. #define TX4938_CLKCTR_TM2RST 0x00000004
  403. #define TX4938_CLKCTR_SIO0RST 0x00000002
  404. #define TX4938_CLKCTR_SIO1RST 0x00000001
  405. /* bits for G2PSTATUS/G2PMASK */
  406. #define TX4938_PCIC_G2PSTATUS_ALL 0x00000003
  407. #define TX4938_PCIC_G2PSTATUS_TTOE 0x00000002
  408. #define TX4938_PCIC_G2PSTATUS_RTOE 0x00000001
  409. /* bits for PCIMASK (see also PCI_STATUS_XXX in linux/pci.h */
  410. #define TX4938_PCIC_PCISTATUS_ALL 0x0000f900
  411. /* bits for PBACFG */
  412. #define TX4938_PCIC_PBACFG_FIXPA 0x00000008
  413. #define TX4938_PCIC_PBACFG_RPBA 0x00000004
  414. #define TX4938_PCIC_PBACFG_PBAEN 0x00000002
  415. #define TX4938_PCIC_PBACFG_BMCEN 0x00000001
  416. /* bits for G2PMnGBASE */
  417. #define TX4938_PCIC_G2PMnGBASE_BSDIS _CONST64(0x0000002000000000)
  418. #define TX4938_PCIC_G2PMnGBASE_ECHG _CONST64(0x0000001000000000)
  419. /* bits for G2PIOGBASE */
  420. #define TX4938_PCIC_G2PIOGBASE_BSDIS _CONST64(0x0000002000000000)
  421. #define TX4938_PCIC_G2PIOGBASE_ECHG _CONST64(0x0000001000000000)
  422. /* bits for PCICSTATUS/PCICMASK */
  423. #define TX4938_PCIC_PCICSTATUS_ALL 0x000007b8
  424. #define TX4938_PCIC_PCICSTATUS_PME 0x00000400
  425. #define TX4938_PCIC_PCICSTATUS_TLB 0x00000200
  426. #define TX4938_PCIC_PCICSTATUS_NIB 0x00000100
  427. #define TX4938_PCIC_PCICSTATUS_ZIB 0x00000080
  428. #define TX4938_PCIC_PCICSTATUS_PERR 0x00000020
  429. #define TX4938_PCIC_PCICSTATUS_SERR 0x00000010
  430. #define TX4938_PCIC_PCICSTATUS_GBE 0x00000008
  431. #define TX4938_PCIC_PCICSTATUS_IWB 0x00000002
  432. #define TX4938_PCIC_PCICSTATUS_E2PDONE 0x00000001
  433. /* bits for PCICCFG */
  434. #define TX4938_PCIC_PCICCFG_GBWC_MASK 0x0fff0000
  435. #define TX4938_PCIC_PCICCFG_HRST 0x00000800
  436. #define TX4938_PCIC_PCICCFG_SRST 0x00000400
  437. #define TX4938_PCIC_PCICCFG_IRBER 0x00000200
  438. #define TX4938_PCIC_PCICCFG_G2PMEN(ch) (0x00000100>>(ch))
  439. #define TX4938_PCIC_PCICCFG_G2PM0EN 0x00000100
  440. #define TX4938_PCIC_PCICCFG_G2PM1EN 0x00000080
  441. #define TX4938_PCIC_PCICCFG_G2PM2EN 0x00000040
  442. #define TX4938_PCIC_PCICCFG_G2PIOEN 0x00000020
  443. #define TX4938_PCIC_PCICCFG_TCAR 0x00000010
  444. #define TX4938_PCIC_PCICCFG_ICAEN 0x00000008
  445. /* bits for P2GMnGBASE */
  446. #define TX4938_PCIC_P2GMnGBASE_TMEMEN _CONST64(0x0000004000000000)
  447. #define TX4938_PCIC_P2GMnGBASE_TBSDIS _CONST64(0x0000002000000000)
  448. #define TX4938_PCIC_P2GMnGBASE_TECHG _CONST64(0x0000001000000000)
  449. /* bits for P2GIOGBASE */
  450. #define TX4938_PCIC_P2GIOGBASE_TIOEN _CONST64(0x0000004000000000)
  451. #define TX4938_PCIC_P2GIOGBASE_TBSDIS _CONST64(0x0000002000000000)
  452. #define TX4938_PCIC_P2GIOGBASE_TECHG _CONST64(0x0000001000000000)
  453. #define TX4938_PCIC_IDSEL_AD_TO_SLOT(ad) ((ad) - 11)
  454. #define TX4938_PCIC_MAX_DEVNU TX4938_PCIC_IDSEL_AD_TO_SLOT(32)
  455. /* bits for PDMCFG */
  456. #define TX4938_PCIC_PDMCFG_RSTFIFO 0x00200000
  457. #define TX4938_PCIC_PDMCFG_EXFER 0x00100000
  458. #define TX4938_PCIC_PDMCFG_REQDLY_MASK 0x00003800
  459. #define TX4938_PCIC_PDMCFG_REQDLY_NONE (0 << 11)
  460. #define TX4938_PCIC_PDMCFG_REQDLY_16 (1 << 11)
  461. #define TX4938_PCIC_PDMCFG_REQDLY_32 (2 << 11)
  462. #define TX4938_PCIC_PDMCFG_REQDLY_64 (3 << 11)
  463. #define TX4938_PCIC_PDMCFG_REQDLY_128 (4 << 11)
  464. #define TX4938_PCIC_PDMCFG_REQDLY_256 (5 << 11)
  465. #define TX4938_PCIC_PDMCFG_REQDLY_512 (6 << 11)
  466. #define TX4938_PCIC_PDMCFG_REQDLY_1024 (7 << 11)
  467. #define TX4938_PCIC_PDMCFG_ERRIE 0x00000400
  468. #define TX4938_PCIC_PDMCFG_NCCMPIE 0x00000200
  469. #define TX4938_PCIC_PDMCFG_NTCMPIE 0x00000100
  470. #define TX4938_PCIC_PDMCFG_CHNEN 0x00000080
  471. #define TX4938_PCIC_PDMCFG_XFRACT 0x00000040
  472. #define TX4938_PCIC_PDMCFG_BSWAP 0x00000020
  473. #define TX4938_PCIC_PDMCFG_XFRSIZE_MASK 0x0000000c
  474. #define TX4938_PCIC_PDMCFG_XFRSIZE_1DW 0x00000000
  475. #define TX4938_PCIC_PDMCFG_XFRSIZE_1QW 0x00000004
  476. #define TX4938_PCIC_PDMCFG_XFRSIZE_4QW 0x00000008
  477. #define TX4938_PCIC_PDMCFG_XFRDIRC 0x00000002
  478. #define TX4938_PCIC_PDMCFG_CHRST 0x00000001
  479. /* bits for PDMSTS */
  480. #define TX4938_PCIC_PDMSTS_REQCNT_MASK 0x3f000000
  481. #define TX4938_PCIC_PDMSTS_FIFOCNT_MASK 0x00f00000
  482. #define TX4938_PCIC_PDMSTS_FIFOWP_MASK 0x000c0000
  483. #define TX4938_PCIC_PDMSTS_FIFORP_MASK 0x00030000
  484. #define TX4938_PCIC_PDMSTS_ERRINT 0x00000800
  485. #define TX4938_PCIC_PDMSTS_DONEINT 0x00000400
  486. #define TX4938_PCIC_PDMSTS_CHNEN 0x00000200
  487. #define TX4938_PCIC_PDMSTS_XFRACT 0x00000100
  488. #define TX4938_PCIC_PDMSTS_ACCMP 0x00000080
  489. #define TX4938_PCIC_PDMSTS_NCCMP 0x00000040
  490. #define TX4938_PCIC_PDMSTS_NTCMP 0x00000020
  491. #define TX4938_PCIC_PDMSTS_CFGERR 0x00000008
  492. #define TX4938_PCIC_PDMSTS_PCIERR 0x00000004
  493. #define TX4938_PCIC_PDMSTS_CHNERR 0x00000002
  494. #define TX4938_PCIC_PDMSTS_DATAERR 0x00000001
  495. #define TX4938_PCIC_PDMSTS_ALL_CMP 0x000000e0
  496. #define TX4938_PCIC_PDMSTS_ALL_ERR 0x0000000f
  497. /*
  498. * DMA
  499. */
  500. /* bits for MCR */
  501. #define TX4938_DMA_MCR_EIS(ch) (0x10000000<<(ch))
  502. #define TX4938_DMA_MCR_DIS(ch) (0x01000000<<(ch))
  503. #define TX4938_DMA_MCR_RSFIF 0x00000080
  504. #define TX4938_DMA_MCR_FIFUM(ch) (0x00000008<<(ch))
  505. #define TX4938_DMA_MCR_RPRT 0x00000002
  506. #define TX4938_DMA_MCR_MSTEN 0x00000001
  507. /* bits for CCRn */
  508. #define TX4938_DMA_CCR_IMMCHN 0x20000000
  509. #define TX4938_DMA_CCR_USEXFSZ 0x10000000
  510. #define TX4938_DMA_CCR_LE 0x08000000
  511. #define TX4938_DMA_CCR_DBINH 0x04000000
  512. #define TX4938_DMA_CCR_SBINH 0x02000000
  513. #define TX4938_DMA_CCR_CHRST 0x01000000
  514. #define TX4938_DMA_CCR_RVBYTE 0x00800000
  515. #define TX4938_DMA_CCR_ACKPOL 0x00400000
  516. #define TX4938_DMA_CCR_REQPL 0x00200000
  517. #define TX4938_DMA_CCR_EGREQ 0x00100000
  518. #define TX4938_DMA_CCR_CHDN 0x00080000
  519. #define TX4938_DMA_CCR_DNCTL 0x00060000
  520. #define TX4938_DMA_CCR_EXTRQ 0x00010000
  521. #define TX4938_DMA_CCR_INTRQD 0x0000e000
  522. #define TX4938_DMA_CCR_INTENE 0x00001000
  523. #define TX4938_DMA_CCR_INTENC 0x00000800
  524. #define TX4938_DMA_CCR_INTENT 0x00000400
  525. #define TX4938_DMA_CCR_CHNEN 0x00000200
  526. #define TX4938_DMA_CCR_XFACT 0x00000100
  527. #define TX4938_DMA_CCR_SMPCHN 0x00000020
  528. #define TX4938_DMA_CCR_XFSZ(order) (((order) << 2) & 0x0000001c)
  529. #define TX4938_DMA_CCR_XFSZ_1W TX4938_DMA_CCR_XFSZ(2)
  530. #define TX4938_DMA_CCR_XFSZ_2W TX4938_DMA_CCR_XFSZ(3)
  531. #define TX4938_DMA_CCR_XFSZ_4W TX4938_DMA_CCR_XFSZ(4)
  532. #define TX4938_DMA_CCR_XFSZ_8W TX4938_DMA_CCR_XFSZ(5)
  533. #define TX4938_DMA_CCR_XFSZ_16W TX4938_DMA_CCR_XFSZ(6)
  534. #define TX4938_DMA_CCR_XFSZ_32W TX4938_DMA_CCR_XFSZ(7)
  535. #define TX4938_DMA_CCR_MEMIO 0x00000002
  536. #define TX4938_DMA_CCR_SNGAD 0x00000001
  537. /* bits for CSRn */
  538. #define TX4938_DMA_CSR_CHNEN 0x00000400
  539. #define TX4938_DMA_CSR_STLXFER 0x00000200
  540. #define TX4938_DMA_CSR_CHNACT 0x00000100
  541. #define TX4938_DMA_CSR_ABCHC 0x00000080
  542. #define TX4938_DMA_CSR_NCHNC 0x00000040
  543. #define TX4938_DMA_CSR_NTRNFC 0x00000020
  544. #define TX4938_DMA_CSR_EXTDN 0x00000010
  545. #define TX4938_DMA_CSR_CFERR 0x00000008
  546. #define TX4938_DMA_CSR_CHERR 0x00000004
  547. #define TX4938_DMA_CSR_DESERR 0x00000002
  548. #define TX4938_DMA_CSR_SORERR 0x00000001
  549. #ifndef __ASSEMBLY__
  550. #define tx4938_sdramcptr ((struct tx4938_sdramc_reg *)TX4938_SDRAMC_REG)
  551. #define tx4938_ebuscptr ((struct tx4938_ebusc_reg *)TX4938_EBUSC_REG)
  552. #define tx4938_dmaptr(ch) ((struct tx4938_dma_reg *)TX4938_DMA_REG(ch))
  553. #define tx4938_ndfmcptr ((struct tx4938_ndfmc_reg *)TX4938_NDFMC_REG)
  554. #define tx4938_pcicptr ((struct tx4938_pcic_reg *)TX4938_PCIC_REG)
  555. #define tx4938_pcic1ptr ((struct tx4938_pcic_reg *)TX4938_PCIC1_REG)
  556. #define tx4938_ccfgptr ((struct tx4938_ccfg_reg *)TX4938_CCFG_REG)
  557. #define tx4938_sioptr(ch) ((struct tx4938_sio_reg *)TX4938_SIO_REG(ch))
  558. #define tx4938_pioptr ((struct txx9_pio_reg __iomem *)TX4938_PIO_REG)
  559. #define tx4938_aclcptr ((struct tx4938_aclc_reg *)TX4938_ACLC_REG)
  560. #define tx4938_spiptr ((struct tx4938_spi_reg *)TX4938_SPI_REG)
  561. #define tx4938_sramcptr ((struct tx4938_sramc_reg *)TX4938_SRAMC_REG)
  562. #define TX4938_REV_MAJ_MIN() ((unsigned long)tx4938_ccfgptr->crir & 0x00ff)
  563. #define TX4938_REV_PCODE() ((unsigned long)tx4938_ccfgptr->crir >> 16)
  564. #define TX4938_SDRAMC_BA(ch) ((tx4938_sdramcptr->cr[ch] >> 49) << 21)
  565. #define TX4938_SDRAMC_SIZE(ch) (((tx4938_sdramcptr->cr[ch] >> 33) + 1) << 21)
  566. #define TX4938_EBUSC_BA(ch) ((tx4938_ebuscptr->cr[ch] >> 48) << 20)
  567. #define TX4938_EBUSC_SIZE(ch) \
  568. (0x00100000 << ((unsigned long)(tx4938_ebuscptr->cr[ch] >> 8) & 0xf))
  569. #endif /* !__ASSEMBLY__ */
  570. #endif