be_cmds.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. /* Must be a power of 2 or else MODULO will BUG_ON */
  20. static int be_get_temp_freq = 64;
  21. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  22. {
  23. return wrb->payload.embedded_payload;
  24. }
  25. static void be_mcc_notify(struct be_adapter *adapter)
  26. {
  27. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  28. u32 val = 0;
  29. if (be_error(adapter))
  30. return;
  31. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  32. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  33. wmb();
  34. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  35. }
  36. /* To check if valid bit is set, check the entire word as we don't know
  37. * the endianness of the data (old entry is host endian while a new entry is
  38. * little endian) */
  39. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  40. {
  41. if (compl->flags != 0) {
  42. compl->flags = le32_to_cpu(compl->flags);
  43. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  44. return true;
  45. } else {
  46. return false;
  47. }
  48. }
  49. /* Need to reset the entire word that houses the valid bit */
  50. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  51. {
  52. compl->flags = 0;
  53. }
  54. static int be_mcc_compl_process(struct be_adapter *adapter,
  55. struct be_mcc_compl *compl)
  56. {
  57. u16 compl_status, extd_status;
  58. /* Just swap the status to host endian; mcc tag is opaquely copied
  59. * from mcc_wrb */
  60. be_dws_le_to_cpu(compl, 4);
  61. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  62. CQE_STATUS_COMPL_MASK;
  63. if (((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) ||
  64. (compl->tag0 == OPCODE_COMMON_WRITE_OBJECT)) &&
  65. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  66. adapter->flash_status = compl_status;
  67. complete(&adapter->flash_compl);
  68. }
  69. if (compl_status == MCC_STATUS_SUCCESS) {
  70. if (((compl->tag0 == OPCODE_ETH_GET_STATISTICS) ||
  71. (compl->tag0 == OPCODE_ETH_GET_PPORT_STATS)) &&
  72. (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
  73. be_parse_stats(adapter);
  74. adapter->stats_cmd_sent = false;
  75. }
  76. if (compl->tag0 ==
  77. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES) {
  78. struct be_mcc_wrb *mcc_wrb =
  79. queue_index_node(&adapter->mcc_obj.q,
  80. compl->tag1);
  81. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  82. embedded_payload(mcc_wrb);
  83. adapter->drv_stats.be_on_die_temperature =
  84. resp->on_die_temperature;
  85. }
  86. } else {
  87. if (compl->tag0 == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  88. be_get_temp_freq = 0;
  89. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  90. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  91. goto done;
  92. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  93. dev_warn(&adapter->pdev->dev, "This domain(VM) is not "
  94. "permitted to execute this cmd (opcode %d)\n",
  95. compl->tag0);
  96. } else {
  97. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  98. CQE_STATUS_EXTD_MASK;
  99. dev_err(&adapter->pdev->dev, "Cmd (opcode %d) failed:"
  100. "status %d, extd-status %d\n",
  101. compl->tag0, compl_status, extd_status);
  102. }
  103. }
  104. done:
  105. return compl_status;
  106. }
  107. /* Link state evt is a string of bytes; no need for endian swapping */
  108. static void be_async_link_state_process(struct be_adapter *adapter,
  109. struct be_async_event_link_state *evt)
  110. {
  111. be_link_status_update(adapter, evt->port_link_status);
  112. }
  113. /* Grp5 CoS Priority evt */
  114. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  115. struct be_async_event_grp5_cos_priority *evt)
  116. {
  117. if (evt->valid) {
  118. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  119. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  120. adapter->recommended_prio =
  121. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  122. }
  123. }
  124. /* Grp5 QOS Speed evt */
  125. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  126. struct be_async_event_grp5_qos_link_speed *evt)
  127. {
  128. if (evt->physical_port == adapter->port_num) {
  129. /* qos_link_speed is in units of 10 Mbps */
  130. adapter->link_speed = evt->qos_link_speed * 10;
  131. }
  132. }
  133. /*Grp5 PVID evt*/
  134. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  135. struct be_async_event_grp5_pvid_state *evt)
  136. {
  137. if (evt->enabled)
  138. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  139. else
  140. adapter->pvid = 0;
  141. }
  142. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  143. u32 trailer, struct be_mcc_compl *evt)
  144. {
  145. u8 event_type = 0;
  146. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  147. ASYNC_TRAILER_EVENT_TYPE_MASK;
  148. switch (event_type) {
  149. case ASYNC_EVENT_COS_PRIORITY:
  150. be_async_grp5_cos_priority_process(adapter,
  151. (struct be_async_event_grp5_cos_priority *)evt);
  152. break;
  153. case ASYNC_EVENT_QOS_SPEED:
  154. be_async_grp5_qos_speed_process(adapter,
  155. (struct be_async_event_grp5_qos_link_speed *)evt);
  156. break;
  157. case ASYNC_EVENT_PVID_STATE:
  158. be_async_grp5_pvid_state_process(adapter,
  159. (struct be_async_event_grp5_pvid_state *)evt);
  160. break;
  161. default:
  162. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  163. break;
  164. }
  165. }
  166. static inline bool is_link_state_evt(u32 trailer)
  167. {
  168. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  169. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  170. ASYNC_EVENT_CODE_LINK_STATE;
  171. }
  172. static inline bool is_grp5_evt(u32 trailer)
  173. {
  174. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  175. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  176. ASYNC_EVENT_CODE_GRP_5);
  177. }
  178. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  179. {
  180. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  181. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  182. if (be_mcc_compl_is_new(compl)) {
  183. queue_tail_inc(mcc_cq);
  184. return compl;
  185. }
  186. return NULL;
  187. }
  188. void be_async_mcc_enable(struct be_adapter *adapter)
  189. {
  190. spin_lock_bh(&adapter->mcc_cq_lock);
  191. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  192. adapter->mcc_obj.rearm_cq = true;
  193. spin_unlock_bh(&adapter->mcc_cq_lock);
  194. }
  195. void be_async_mcc_disable(struct be_adapter *adapter)
  196. {
  197. adapter->mcc_obj.rearm_cq = false;
  198. }
  199. int be_process_mcc(struct be_adapter *adapter, int *status)
  200. {
  201. struct be_mcc_compl *compl;
  202. int num = 0;
  203. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  204. spin_lock_bh(&adapter->mcc_cq_lock);
  205. while ((compl = be_mcc_compl_get(adapter))) {
  206. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  207. /* Interpret flags as an async trailer */
  208. if (is_link_state_evt(compl->flags))
  209. be_async_link_state_process(adapter,
  210. (struct be_async_event_link_state *) compl);
  211. else if (is_grp5_evt(compl->flags))
  212. be_async_grp5_evt_process(adapter,
  213. compl->flags, compl);
  214. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  215. *status = be_mcc_compl_process(adapter, compl);
  216. atomic_dec(&mcc_obj->q.used);
  217. }
  218. be_mcc_compl_use(compl);
  219. num++;
  220. }
  221. spin_unlock_bh(&adapter->mcc_cq_lock);
  222. return num;
  223. }
  224. /* Wait till no more pending mcc requests are present */
  225. static int be_mcc_wait_compl(struct be_adapter *adapter)
  226. {
  227. #define mcc_timeout 120000 /* 12s timeout */
  228. int i, num, status = 0;
  229. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  230. for (i = 0; i < mcc_timeout; i++) {
  231. if (be_error(adapter))
  232. return -EIO;
  233. num = be_process_mcc(adapter, &status);
  234. if (num)
  235. be_cq_notify(adapter, mcc_obj->cq.id,
  236. mcc_obj->rearm_cq, num);
  237. if (atomic_read(&mcc_obj->q.used) == 0)
  238. break;
  239. udelay(100);
  240. }
  241. if (i == mcc_timeout) {
  242. dev_err(&adapter->pdev->dev, "FW not responding\n");
  243. adapter->fw_timeout = true;
  244. return -1;
  245. }
  246. return status;
  247. }
  248. /* Notify MCC requests and wait for completion */
  249. static int be_mcc_notify_wait(struct be_adapter *adapter)
  250. {
  251. be_mcc_notify(adapter);
  252. return be_mcc_wait_compl(adapter);
  253. }
  254. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  255. {
  256. int msecs = 0;
  257. u32 ready;
  258. do {
  259. if (be_error(adapter))
  260. return -EIO;
  261. ready = ioread32(db);
  262. if (ready == 0xffffffff)
  263. return -1;
  264. ready &= MPU_MAILBOX_DB_RDY_MASK;
  265. if (ready)
  266. break;
  267. if (msecs > 4000) {
  268. dev_err(&adapter->pdev->dev, "FW not responding\n");
  269. adapter->fw_timeout = true;
  270. be_detect_dump_ue(adapter);
  271. return -1;
  272. }
  273. msleep(1);
  274. msecs++;
  275. } while (true);
  276. return 0;
  277. }
  278. /*
  279. * Insert the mailbox address into the doorbell in two steps
  280. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  281. */
  282. static int be_mbox_notify_wait(struct be_adapter *adapter)
  283. {
  284. int status;
  285. u32 val = 0;
  286. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  287. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  288. struct be_mcc_mailbox *mbox = mbox_mem->va;
  289. struct be_mcc_compl *compl = &mbox->compl;
  290. /* wait for ready to be set */
  291. status = be_mbox_db_ready_wait(adapter, db);
  292. if (status != 0)
  293. return status;
  294. val |= MPU_MAILBOX_DB_HI_MASK;
  295. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  296. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  297. iowrite32(val, db);
  298. /* wait for ready to be set */
  299. status = be_mbox_db_ready_wait(adapter, db);
  300. if (status != 0)
  301. return status;
  302. val = 0;
  303. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  304. val |= (u32)(mbox_mem->dma >> 4) << 2;
  305. iowrite32(val, db);
  306. status = be_mbox_db_ready_wait(adapter, db);
  307. if (status != 0)
  308. return status;
  309. /* A cq entry has been made now */
  310. if (be_mcc_compl_is_new(compl)) {
  311. status = be_mcc_compl_process(adapter, &mbox->compl);
  312. be_mcc_compl_use(compl);
  313. if (status)
  314. return status;
  315. } else {
  316. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  317. return -1;
  318. }
  319. return 0;
  320. }
  321. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  322. {
  323. u32 sem;
  324. if (lancer_chip(adapter))
  325. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  326. else
  327. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  328. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  329. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  330. return -1;
  331. else
  332. return 0;
  333. }
  334. int be_cmd_POST(struct be_adapter *adapter)
  335. {
  336. u16 stage;
  337. int status, timeout = 0;
  338. struct device *dev = &adapter->pdev->dev;
  339. do {
  340. status = be_POST_stage_get(adapter, &stage);
  341. if (status) {
  342. dev_err(dev, "POST error; stage=0x%x\n", stage);
  343. return -1;
  344. } else if (stage != POST_STAGE_ARMFW_RDY) {
  345. if (msleep_interruptible(2000)) {
  346. dev_err(dev, "Waiting for POST aborted\n");
  347. return -EINTR;
  348. }
  349. timeout += 2;
  350. } else {
  351. return 0;
  352. }
  353. } while (timeout < 60);
  354. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  355. return -1;
  356. }
  357. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  358. {
  359. return &wrb->payload.sgl[0];
  360. }
  361. /* Don't touch the hdr after it's prepared */
  362. /* mem will be NULL for embedded commands */
  363. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  364. u8 subsystem, u8 opcode, int cmd_len,
  365. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  366. {
  367. struct be_sge *sge;
  368. req_hdr->opcode = opcode;
  369. req_hdr->subsystem = subsystem;
  370. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  371. req_hdr->version = 0;
  372. wrb->tag0 = opcode;
  373. wrb->tag1 = subsystem;
  374. wrb->payload_length = cmd_len;
  375. if (mem) {
  376. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  377. MCC_WRB_SGE_CNT_SHIFT;
  378. sge = nonembedded_sgl(wrb);
  379. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  380. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  381. sge->len = cpu_to_le32(mem->size);
  382. } else
  383. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  384. be_dws_cpu_to_le(wrb, 8);
  385. }
  386. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  387. struct be_dma_mem *mem)
  388. {
  389. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  390. u64 dma = (u64)mem->dma;
  391. for (i = 0; i < buf_pages; i++) {
  392. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  393. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  394. dma += PAGE_SIZE_4K;
  395. }
  396. }
  397. /* Converts interrupt delay in microseconds to multiplier value */
  398. static u32 eq_delay_to_mult(u32 usec_delay)
  399. {
  400. #define MAX_INTR_RATE 651042
  401. const u32 round = 10;
  402. u32 multiplier;
  403. if (usec_delay == 0)
  404. multiplier = 0;
  405. else {
  406. u32 interrupt_rate = 1000000 / usec_delay;
  407. /* Max delay, corresponding to the lowest interrupt rate */
  408. if (interrupt_rate == 0)
  409. multiplier = 1023;
  410. else {
  411. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  412. multiplier /= interrupt_rate;
  413. /* Round the multiplier to the closest value.*/
  414. multiplier = (multiplier + round/2) / round;
  415. multiplier = min(multiplier, (u32)1023);
  416. }
  417. }
  418. return multiplier;
  419. }
  420. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  421. {
  422. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  423. struct be_mcc_wrb *wrb
  424. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  425. memset(wrb, 0, sizeof(*wrb));
  426. return wrb;
  427. }
  428. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  429. {
  430. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  431. struct be_mcc_wrb *wrb;
  432. if (atomic_read(&mccq->used) >= mccq->len) {
  433. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  434. return NULL;
  435. }
  436. wrb = queue_head_node(mccq);
  437. queue_head_inc(mccq);
  438. atomic_inc(&mccq->used);
  439. memset(wrb, 0, sizeof(*wrb));
  440. return wrb;
  441. }
  442. /* Tell fw we're about to start firing cmds by writing a
  443. * special pattern across the wrb hdr; uses mbox
  444. */
  445. int be_cmd_fw_init(struct be_adapter *adapter)
  446. {
  447. u8 *wrb;
  448. int status;
  449. if (mutex_lock_interruptible(&adapter->mbox_lock))
  450. return -1;
  451. wrb = (u8 *)wrb_from_mbox(adapter);
  452. *wrb++ = 0xFF;
  453. *wrb++ = 0x12;
  454. *wrb++ = 0x34;
  455. *wrb++ = 0xFF;
  456. *wrb++ = 0xFF;
  457. *wrb++ = 0x56;
  458. *wrb++ = 0x78;
  459. *wrb = 0xFF;
  460. status = be_mbox_notify_wait(adapter);
  461. mutex_unlock(&adapter->mbox_lock);
  462. return status;
  463. }
  464. /* Tell fw we're done with firing cmds by writing a
  465. * special pattern across the wrb hdr; uses mbox
  466. */
  467. int be_cmd_fw_clean(struct be_adapter *adapter)
  468. {
  469. u8 *wrb;
  470. int status;
  471. if (mutex_lock_interruptible(&adapter->mbox_lock))
  472. return -1;
  473. wrb = (u8 *)wrb_from_mbox(adapter);
  474. *wrb++ = 0xFF;
  475. *wrb++ = 0xAA;
  476. *wrb++ = 0xBB;
  477. *wrb++ = 0xFF;
  478. *wrb++ = 0xFF;
  479. *wrb++ = 0xCC;
  480. *wrb++ = 0xDD;
  481. *wrb = 0xFF;
  482. status = be_mbox_notify_wait(adapter);
  483. mutex_unlock(&adapter->mbox_lock);
  484. return status;
  485. }
  486. int be_cmd_eq_create(struct be_adapter *adapter,
  487. struct be_queue_info *eq, int eq_delay)
  488. {
  489. struct be_mcc_wrb *wrb;
  490. struct be_cmd_req_eq_create *req;
  491. struct be_dma_mem *q_mem = &eq->dma_mem;
  492. int status;
  493. if (mutex_lock_interruptible(&adapter->mbox_lock))
  494. return -1;
  495. wrb = wrb_from_mbox(adapter);
  496. req = embedded_payload(wrb);
  497. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  498. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  499. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  500. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  501. /* 4byte eqe*/
  502. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  503. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  504. __ilog2_u32(eq->len/256));
  505. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  506. eq_delay_to_mult(eq_delay));
  507. be_dws_cpu_to_le(req->context, sizeof(req->context));
  508. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  509. status = be_mbox_notify_wait(adapter);
  510. if (!status) {
  511. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  512. eq->id = le16_to_cpu(resp->eq_id);
  513. eq->created = true;
  514. }
  515. mutex_unlock(&adapter->mbox_lock);
  516. return status;
  517. }
  518. /* Use MCC */
  519. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  520. u8 type, bool permanent, u32 if_handle, u32 pmac_id)
  521. {
  522. struct be_mcc_wrb *wrb;
  523. struct be_cmd_req_mac_query *req;
  524. int status;
  525. spin_lock_bh(&adapter->mcc_lock);
  526. wrb = wrb_from_mccq(adapter);
  527. if (!wrb) {
  528. status = -EBUSY;
  529. goto err;
  530. }
  531. req = embedded_payload(wrb);
  532. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  533. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  534. req->type = type;
  535. if (permanent) {
  536. req->permanent = 1;
  537. } else {
  538. req->if_id = cpu_to_le16((u16) if_handle);
  539. req->pmac_id = cpu_to_le32(pmac_id);
  540. req->permanent = 0;
  541. }
  542. status = be_mcc_notify_wait(adapter);
  543. if (!status) {
  544. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  545. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  546. }
  547. err:
  548. spin_unlock_bh(&adapter->mcc_lock);
  549. return status;
  550. }
  551. /* Uses synchronous MCCQ */
  552. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  553. u32 if_id, u32 *pmac_id, u32 domain)
  554. {
  555. struct be_mcc_wrb *wrb;
  556. struct be_cmd_req_pmac_add *req;
  557. int status;
  558. spin_lock_bh(&adapter->mcc_lock);
  559. wrb = wrb_from_mccq(adapter);
  560. if (!wrb) {
  561. status = -EBUSY;
  562. goto err;
  563. }
  564. req = embedded_payload(wrb);
  565. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  566. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  567. req->hdr.domain = domain;
  568. req->if_id = cpu_to_le32(if_id);
  569. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  570. status = be_mcc_notify_wait(adapter);
  571. if (!status) {
  572. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  573. *pmac_id = le32_to_cpu(resp->pmac_id);
  574. }
  575. err:
  576. spin_unlock_bh(&adapter->mcc_lock);
  577. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  578. status = -EPERM;
  579. return status;
  580. }
  581. /* Uses synchronous MCCQ */
  582. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  583. {
  584. struct be_mcc_wrb *wrb;
  585. struct be_cmd_req_pmac_del *req;
  586. int status;
  587. if (pmac_id == -1)
  588. return 0;
  589. spin_lock_bh(&adapter->mcc_lock);
  590. wrb = wrb_from_mccq(adapter);
  591. if (!wrb) {
  592. status = -EBUSY;
  593. goto err;
  594. }
  595. req = embedded_payload(wrb);
  596. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  597. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  598. req->hdr.domain = dom;
  599. req->if_id = cpu_to_le32(if_id);
  600. req->pmac_id = cpu_to_le32(pmac_id);
  601. status = be_mcc_notify_wait(adapter);
  602. err:
  603. spin_unlock_bh(&adapter->mcc_lock);
  604. return status;
  605. }
  606. /* Uses Mbox */
  607. int be_cmd_cq_create(struct be_adapter *adapter,
  608. struct be_queue_info *cq, struct be_queue_info *eq,
  609. bool sol_evts, bool no_delay, int coalesce_wm)
  610. {
  611. struct be_mcc_wrb *wrb;
  612. struct be_cmd_req_cq_create *req;
  613. struct be_dma_mem *q_mem = &cq->dma_mem;
  614. void *ctxt;
  615. int status;
  616. if (mutex_lock_interruptible(&adapter->mbox_lock))
  617. return -1;
  618. wrb = wrb_from_mbox(adapter);
  619. req = embedded_payload(wrb);
  620. ctxt = &req->context;
  621. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  622. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  623. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  624. if (lancer_chip(adapter)) {
  625. req->hdr.version = 2;
  626. req->page_size = 1; /* 1 for 4K */
  627. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  628. no_delay);
  629. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  630. __ilog2_u32(cq->len/256));
  631. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  632. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  633. ctxt, 1);
  634. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  635. ctxt, eq->id);
  636. AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
  637. } else {
  638. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  639. coalesce_wm);
  640. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  641. ctxt, no_delay);
  642. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  643. __ilog2_u32(cq->len/256));
  644. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  645. AMAP_SET_BITS(struct amap_cq_context_be, solevent,
  646. ctxt, sol_evts);
  647. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  648. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  649. AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
  650. }
  651. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  652. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  653. status = be_mbox_notify_wait(adapter);
  654. if (!status) {
  655. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  656. cq->id = le16_to_cpu(resp->cq_id);
  657. cq->created = true;
  658. }
  659. mutex_unlock(&adapter->mbox_lock);
  660. return status;
  661. }
  662. static u32 be_encoded_q_len(int q_len)
  663. {
  664. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  665. if (len_encoded == 16)
  666. len_encoded = 0;
  667. return len_encoded;
  668. }
  669. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  670. struct be_queue_info *mccq,
  671. struct be_queue_info *cq)
  672. {
  673. struct be_mcc_wrb *wrb;
  674. struct be_cmd_req_mcc_ext_create *req;
  675. struct be_dma_mem *q_mem = &mccq->dma_mem;
  676. void *ctxt;
  677. int status;
  678. if (mutex_lock_interruptible(&adapter->mbox_lock))
  679. return -1;
  680. wrb = wrb_from_mbox(adapter);
  681. req = embedded_payload(wrb);
  682. ctxt = &req->context;
  683. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  684. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  685. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  686. if (lancer_chip(adapter)) {
  687. req->hdr.version = 1;
  688. req->cq_id = cpu_to_le16(cq->id);
  689. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  690. be_encoded_q_len(mccq->len));
  691. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  692. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  693. ctxt, cq->id);
  694. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  695. ctxt, 1);
  696. } else {
  697. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  698. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  699. be_encoded_q_len(mccq->len));
  700. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  701. }
  702. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  703. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  704. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  705. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  706. status = be_mbox_notify_wait(adapter);
  707. if (!status) {
  708. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  709. mccq->id = le16_to_cpu(resp->id);
  710. mccq->created = true;
  711. }
  712. mutex_unlock(&adapter->mbox_lock);
  713. return status;
  714. }
  715. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  716. struct be_queue_info *mccq,
  717. struct be_queue_info *cq)
  718. {
  719. struct be_mcc_wrb *wrb;
  720. struct be_cmd_req_mcc_create *req;
  721. struct be_dma_mem *q_mem = &mccq->dma_mem;
  722. void *ctxt;
  723. int status;
  724. if (mutex_lock_interruptible(&adapter->mbox_lock))
  725. return -1;
  726. wrb = wrb_from_mbox(adapter);
  727. req = embedded_payload(wrb);
  728. ctxt = &req->context;
  729. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  730. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  731. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  732. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  733. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  734. be_encoded_q_len(mccq->len));
  735. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  736. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  737. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  738. status = be_mbox_notify_wait(adapter);
  739. if (!status) {
  740. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  741. mccq->id = le16_to_cpu(resp->id);
  742. mccq->created = true;
  743. }
  744. mutex_unlock(&adapter->mbox_lock);
  745. return status;
  746. }
  747. int be_cmd_mccq_create(struct be_adapter *adapter,
  748. struct be_queue_info *mccq,
  749. struct be_queue_info *cq)
  750. {
  751. int status;
  752. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  753. if (status && !lancer_chip(adapter)) {
  754. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  755. "or newer to avoid conflicting priorities between NIC "
  756. "and FCoE traffic");
  757. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  758. }
  759. return status;
  760. }
  761. int be_cmd_txq_create(struct be_adapter *adapter,
  762. struct be_queue_info *txq,
  763. struct be_queue_info *cq)
  764. {
  765. struct be_mcc_wrb *wrb;
  766. struct be_cmd_req_eth_tx_create *req;
  767. struct be_dma_mem *q_mem = &txq->dma_mem;
  768. void *ctxt;
  769. int status;
  770. spin_lock_bh(&adapter->mcc_lock);
  771. wrb = wrb_from_mccq(adapter);
  772. if (!wrb) {
  773. status = -EBUSY;
  774. goto err;
  775. }
  776. req = embedded_payload(wrb);
  777. ctxt = &req->context;
  778. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  779. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  780. if (lancer_chip(adapter)) {
  781. req->hdr.version = 1;
  782. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  783. adapter->if_handle);
  784. }
  785. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  786. req->ulp_num = BE_ULP1_NUM;
  787. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  788. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  789. be_encoded_q_len(txq->len));
  790. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  791. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  792. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  793. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  794. status = be_mcc_notify_wait(adapter);
  795. if (!status) {
  796. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  797. txq->id = le16_to_cpu(resp->cid);
  798. txq->created = true;
  799. }
  800. err:
  801. spin_unlock_bh(&adapter->mcc_lock);
  802. return status;
  803. }
  804. /* Uses MCC */
  805. int be_cmd_rxq_create(struct be_adapter *adapter,
  806. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  807. u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
  808. {
  809. struct be_mcc_wrb *wrb;
  810. struct be_cmd_req_eth_rx_create *req;
  811. struct be_dma_mem *q_mem = &rxq->dma_mem;
  812. int status;
  813. spin_lock_bh(&adapter->mcc_lock);
  814. wrb = wrb_from_mccq(adapter);
  815. if (!wrb) {
  816. status = -EBUSY;
  817. goto err;
  818. }
  819. req = embedded_payload(wrb);
  820. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  821. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  822. req->cq_id = cpu_to_le16(cq_id);
  823. req->frag_size = fls(frag_size) - 1;
  824. req->num_pages = 2;
  825. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  826. req->interface_id = cpu_to_le32(if_id);
  827. req->max_frame_size = cpu_to_le16(max_frame_size);
  828. req->rss_queue = cpu_to_le32(rss);
  829. status = be_mcc_notify_wait(adapter);
  830. if (!status) {
  831. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  832. rxq->id = le16_to_cpu(resp->id);
  833. rxq->created = true;
  834. *rss_id = resp->rss_id;
  835. }
  836. err:
  837. spin_unlock_bh(&adapter->mcc_lock);
  838. return status;
  839. }
  840. /* Generic destroyer function for all types of queues
  841. * Uses Mbox
  842. */
  843. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  844. int queue_type)
  845. {
  846. struct be_mcc_wrb *wrb;
  847. struct be_cmd_req_q_destroy *req;
  848. u8 subsys = 0, opcode = 0;
  849. int status;
  850. if (mutex_lock_interruptible(&adapter->mbox_lock))
  851. return -1;
  852. wrb = wrb_from_mbox(adapter);
  853. req = embedded_payload(wrb);
  854. switch (queue_type) {
  855. case QTYPE_EQ:
  856. subsys = CMD_SUBSYSTEM_COMMON;
  857. opcode = OPCODE_COMMON_EQ_DESTROY;
  858. break;
  859. case QTYPE_CQ:
  860. subsys = CMD_SUBSYSTEM_COMMON;
  861. opcode = OPCODE_COMMON_CQ_DESTROY;
  862. break;
  863. case QTYPE_TXQ:
  864. subsys = CMD_SUBSYSTEM_ETH;
  865. opcode = OPCODE_ETH_TX_DESTROY;
  866. break;
  867. case QTYPE_RXQ:
  868. subsys = CMD_SUBSYSTEM_ETH;
  869. opcode = OPCODE_ETH_RX_DESTROY;
  870. break;
  871. case QTYPE_MCCQ:
  872. subsys = CMD_SUBSYSTEM_COMMON;
  873. opcode = OPCODE_COMMON_MCC_DESTROY;
  874. break;
  875. default:
  876. BUG();
  877. }
  878. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  879. NULL);
  880. req->id = cpu_to_le16(q->id);
  881. status = be_mbox_notify_wait(adapter);
  882. if (!status)
  883. q->created = false;
  884. mutex_unlock(&adapter->mbox_lock);
  885. return status;
  886. }
  887. /* Uses MCC */
  888. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  889. {
  890. struct be_mcc_wrb *wrb;
  891. struct be_cmd_req_q_destroy *req;
  892. int status;
  893. spin_lock_bh(&adapter->mcc_lock);
  894. wrb = wrb_from_mccq(adapter);
  895. if (!wrb) {
  896. status = -EBUSY;
  897. goto err;
  898. }
  899. req = embedded_payload(wrb);
  900. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  901. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  902. req->id = cpu_to_le16(q->id);
  903. status = be_mcc_notify_wait(adapter);
  904. if (!status)
  905. q->created = false;
  906. err:
  907. spin_unlock_bh(&adapter->mcc_lock);
  908. return status;
  909. }
  910. /* Create an rx filtering policy configuration on an i/f
  911. * Uses MCCQ
  912. */
  913. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  914. u8 *mac, u32 *if_handle, u32 *pmac_id, u32 domain)
  915. {
  916. struct be_mcc_wrb *wrb;
  917. struct be_cmd_req_if_create *req;
  918. int status;
  919. spin_lock_bh(&adapter->mcc_lock);
  920. wrb = wrb_from_mccq(adapter);
  921. if (!wrb) {
  922. status = -EBUSY;
  923. goto err;
  924. }
  925. req = embedded_payload(wrb);
  926. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  927. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
  928. req->hdr.domain = domain;
  929. req->capability_flags = cpu_to_le32(cap_flags);
  930. req->enable_flags = cpu_to_le32(en_flags);
  931. if (mac)
  932. memcpy(req->mac_addr, mac, ETH_ALEN);
  933. else
  934. req->pmac_invalid = true;
  935. status = be_mcc_notify_wait(adapter);
  936. if (!status) {
  937. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  938. *if_handle = le32_to_cpu(resp->interface_id);
  939. if (mac)
  940. *pmac_id = le32_to_cpu(resp->pmac_id);
  941. }
  942. err:
  943. spin_unlock_bh(&adapter->mcc_lock);
  944. return status;
  945. }
  946. /* Uses MCCQ */
  947. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  948. {
  949. struct be_mcc_wrb *wrb;
  950. struct be_cmd_req_if_destroy *req;
  951. int status;
  952. if (interface_id == -1)
  953. return 0;
  954. spin_lock_bh(&adapter->mcc_lock);
  955. wrb = wrb_from_mccq(adapter);
  956. if (!wrb) {
  957. status = -EBUSY;
  958. goto err;
  959. }
  960. req = embedded_payload(wrb);
  961. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  962. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  963. req->hdr.domain = domain;
  964. req->interface_id = cpu_to_le32(interface_id);
  965. status = be_mcc_notify_wait(adapter);
  966. err:
  967. spin_unlock_bh(&adapter->mcc_lock);
  968. return status;
  969. }
  970. /* Get stats is a non embedded command: the request is not embedded inside
  971. * WRB but is a separate dma memory block
  972. * Uses asynchronous MCC
  973. */
  974. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  975. {
  976. struct be_mcc_wrb *wrb;
  977. struct be_cmd_req_hdr *hdr;
  978. int status = 0;
  979. if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
  980. be_cmd_get_die_temperature(adapter);
  981. spin_lock_bh(&adapter->mcc_lock);
  982. wrb = wrb_from_mccq(adapter);
  983. if (!wrb) {
  984. status = -EBUSY;
  985. goto err;
  986. }
  987. hdr = nonemb_cmd->va;
  988. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  989. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  990. if (adapter->generation == BE_GEN3)
  991. hdr->version = 1;
  992. be_mcc_notify(adapter);
  993. adapter->stats_cmd_sent = true;
  994. err:
  995. spin_unlock_bh(&adapter->mcc_lock);
  996. return status;
  997. }
  998. /* Lancer Stats */
  999. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1000. struct be_dma_mem *nonemb_cmd)
  1001. {
  1002. struct be_mcc_wrb *wrb;
  1003. struct lancer_cmd_req_pport_stats *req;
  1004. int status = 0;
  1005. spin_lock_bh(&adapter->mcc_lock);
  1006. wrb = wrb_from_mccq(adapter);
  1007. if (!wrb) {
  1008. status = -EBUSY;
  1009. goto err;
  1010. }
  1011. req = nonemb_cmd->va;
  1012. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1013. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1014. nonemb_cmd);
  1015. req->cmd_params.params.pport_num = cpu_to_le16(adapter->port_num);
  1016. req->cmd_params.params.reset_stats = 0;
  1017. be_mcc_notify(adapter);
  1018. adapter->stats_cmd_sent = true;
  1019. err:
  1020. spin_unlock_bh(&adapter->mcc_lock);
  1021. return status;
  1022. }
  1023. /* Uses synchronous mcc */
  1024. int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
  1025. u16 *link_speed, u32 dom)
  1026. {
  1027. struct be_mcc_wrb *wrb;
  1028. struct be_cmd_req_link_status *req;
  1029. int status;
  1030. spin_lock_bh(&adapter->mcc_lock);
  1031. wrb = wrb_from_mccq(adapter);
  1032. if (!wrb) {
  1033. status = -EBUSY;
  1034. goto err;
  1035. }
  1036. req = embedded_payload(wrb);
  1037. if (lancer_chip(adapter))
  1038. req->hdr.version = 1;
  1039. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1040. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1041. status = be_mcc_notify_wait(adapter);
  1042. if (!status) {
  1043. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1044. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  1045. *link_speed = le16_to_cpu(resp->link_speed);
  1046. if (mac_speed)
  1047. *mac_speed = resp->mac_speed;
  1048. }
  1049. }
  1050. err:
  1051. spin_unlock_bh(&adapter->mcc_lock);
  1052. return status;
  1053. }
  1054. /* Uses synchronous mcc */
  1055. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1056. {
  1057. struct be_mcc_wrb *wrb;
  1058. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1059. u16 mccq_index;
  1060. int status;
  1061. spin_lock_bh(&adapter->mcc_lock);
  1062. mccq_index = adapter->mcc_obj.q.head;
  1063. wrb = wrb_from_mccq(adapter);
  1064. if (!wrb) {
  1065. status = -EBUSY;
  1066. goto err;
  1067. }
  1068. req = embedded_payload(wrb);
  1069. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1070. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1071. wrb, NULL);
  1072. wrb->tag1 = mccq_index;
  1073. be_mcc_notify(adapter);
  1074. err:
  1075. spin_unlock_bh(&adapter->mcc_lock);
  1076. return status;
  1077. }
  1078. /* Uses synchronous mcc */
  1079. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1080. {
  1081. struct be_mcc_wrb *wrb;
  1082. struct be_cmd_req_get_fat *req;
  1083. int status;
  1084. spin_lock_bh(&adapter->mcc_lock);
  1085. wrb = wrb_from_mccq(adapter);
  1086. if (!wrb) {
  1087. status = -EBUSY;
  1088. goto err;
  1089. }
  1090. req = embedded_payload(wrb);
  1091. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1092. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1093. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1094. status = be_mcc_notify_wait(adapter);
  1095. if (!status) {
  1096. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1097. if (log_size && resp->log_size)
  1098. *log_size = le32_to_cpu(resp->log_size) -
  1099. sizeof(u32);
  1100. }
  1101. err:
  1102. spin_unlock_bh(&adapter->mcc_lock);
  1103. return status;
  1104. }
  1105. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1106. {
  1107. struct be_dma_mem get_fat_cmd;
  1108. struct be_mcc_wrb *wrb;
  1109. struct be_cmd_req_get_fat *req;
  1110. u32 offset = 0, total_size, buf_size,
  1111. log_offset = sizeof(u32), payload_len;
  1112. int status;
  1113. if (buf_len == 0)
  1114. return;
  1115. total_size = buf_len;
  1116. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1117. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1118. get_fat_cmd.size,
  1119. &get_fat_cmd.dma);
  1120. if (!get_fat_cmd.va) {
  1121. status = -ENOMEM;
  1122. dev_err(&adapter->pdev->dev,
  1123. "Memory allocation failure while retrieving FAT data\n");
  1124. return;
  1125. }
  1126. spin_lock_bh(&adapter->mcc_lock);
  1127. while (total_size) {
  1128. buf_size = min(total_size, (u32)60*1024);
  1129. total_size -= buf_size;
  1130. wrb = wrb_from_mccq(adapter);
  1131. if (!wrb) {
  1132. status = -EBUSY;
  1133. goto err;
  1134. }
  1135. req = get_fat_cmd.va;
  1136. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1137. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1138. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1139. &get_fat_cmd);
  1140. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1141. req->read_log_offset = cpu_to_le32(log_offset);
  1142. req->read_log_length = cpu_to_le32(buf_size);
  1143. req->data_buffer_size = cpu_to_le32(buf_size);
  1144. status = be_mcc_notify_wait(adapter);
  1145. if (!status) {
  1146. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1147. memcpy(buf + offset,
  1148. resp->data_buffer,
  1149. le32_to_cpu(resp->read_log_length));
  1150. } else {
  1151. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1152. goto err;
  1153. }
  1154. offset += buf_size;
  1155. log_offset += buf_size;
  1156. }
  1157. err:
  1158. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1159. get_fat_cmd.va,
  1160. get_fat_cmd.dma);
  1161. spin_unlock_bh(&adapter->mcc_lock);
  1162. }
  1163. /* Uses synchronous mcc */
  1164. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1165. char *fw_on_flash)
  1166. {
  1167. struct be_mcc_wrb *wrb;
  1168. struct be_cmd_req_get_fw_version *req;
  1169. int status;
  1170. spin_lock_bh(&adapter->mcc_lock);
  1171. wrb = wrb_from_mccq(adapter);
  1172. if (!wrb) {
  1173. status = -EBUSY;
  1174. goto err;
  1175. }
  1176. req = embedded_payload(wrb);
  1177. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1178. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1179. status = be_mcc_notify_wait(adapter);
  1180. if (!status) {
  1181. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1182. strcpy(fw_ver, resp->firmware_version_string);
  1183. if (fw_on_flash)
  1184. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1185. }
  1186. err:
  1187. spin_unlock_bh(&adapter->mcc_lock);
  1188. return status;
  1189. }
  1190. /* set the EQ delay interval of an EQ to specified value
  1191. * Uses async mcc
  1192. */
  1193. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1194. {
  1195. struct be_mcc_wrb *wrb;
  1196. struct be_cmd_req_modify_eq_delay *req;
  1197. int status = 0;
  1198. spin_lock_bh(&adapter->mcc_lock);
  1199. wrb = wrb_from_mccq(adapter);
  1200. if (!wrb) {
  1201. status = -EBUSY;
  1202. goto err;
  1203. }
  1204. req = embedded_payload(wrb);
  1205. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1206. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1207. req->num_eq = cpu_to_le32(1);
  1208. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1209. req->delay[0].phase = 0;
  1210. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1211. be_mcc_notify(adapter);
  1212. err:
  1213. spin_unlock_bh(&adapter->mcc_lock);
  1214. return status;
  1215. }
  1216. /* Uses sycnhronous mcc */
  1217. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1218. u32 num, bool untagged, bool promiscuous)
  1219. {
  1220. struct be_mcc_wrb *wrb;
  1221. struct be_cmd_req_vlan_config *req;
  1222. int status;
  1223. spin_lock_bh(&adapter->mcc_lock);
  1224. wrb = wrb_from_mccq(adapter);
  1225. if (!wrb) {
  1226. status = -EBUSY;
  1227. goto err;
  1228. }
  1229. req = embedded_payload(wrb);
  1230. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1231. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1232. req->interface_id = if_id;
  1233. req->promiscuous = promiscuous;
  1234. req->untagged = untagged;
  1235. req->num_vlan = num;
  1236. if (!promiscuous) {
  1237. memcpy(req->normal_vlan, vtag_array,
  1238. req->num_vlan * sizeof(vtag_array[0]));
  1239. }
  1240. status = be_mcc_notify_wait(adapter);
  1241. err:
  1242. spin_unlock_bh(&adapter->mcc_lock);
  1243. return status;
  1244. }
  1245. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1246. {
  1247. struct be_mcc_wrb *wrb;
  1248. struct be_dma_mem *mem = &adapter->rx_filter;
  1249. struct be_cmd_req_rx_filter *req = mem->va;
  1250. int status;
  1251. spin_lock_bh(&adapter->mcc_lock);
  1252. wrb = wrb_from_mccq(adapter);
  1253. if (!wrb) {
  1254. status = -EBUSY;
  1255. goto err;
  1256. }
  1257. memset(req, 0, sizeof(*req));
  1258. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1259. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1260. wrb, mem);
  1261. req->if_id = cpu_to_le32(adapter->if_handle);
  1262. if (flags & IFF_PROMISC) {
  1263. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1264. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1265. if (value == ON)
  1266. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1267. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1268. } else if (flags & IFF_ALLMULTI) {
  1269. req->if_flags_mask = req->if_flags =
  1270. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1271. } else {
  1272. struct netdev_hw_addr *ha;
  1273. int i = 0;
  1274. req->if_flags_mask = req->if_flags =
  1275. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1276. /* Reset mcast promisc mode if already set by setting mask
  1277. * and not setting flags field
  1278. */
  1279. req->if_flags_mask |=
  1280. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1281. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1282. netdev_for_each_mc_addr(ha, adapter->netdev)
  1283. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1284. }
  1285. status = be_mcc_notify_wait(adapter);
  1286. err:
  1287. spin_unlock_bh(&adapter->mcc_lock);
  1288. return status;
  1289. }
  1290. /* Uses synchrounous mcc */
  1291. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1292. {
  1293. struct be_mcc_wrb *wrb;
  1294. struct be_cmd_req_set_flow_control *req;
  1295. int status;
  1296. spin_lock_bh(&adapter->mcc_lock);
  1297. wrb = wrb_from_mccq(adapter);
  1298. if (!wrb) {
  1299. status = -EBUSY;
  1300. goto err;
  1301. }
  1302. req = embedded_payload(wrb);
  1303. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1304. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1305. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1306. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1307. status = be_mcc_notify_wait(adapter);
  1308. err:
  1309. spin_unlock_bh(&adapter->mcc_lock);
  1310. return status;
  1311. }
  1312. /* Uses sycn mcc */
  1313. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1314. {
  1315. struct be_mcc_wrb *wrb;
  1316. struct be_cmd_req_get_flow_control *req;
  1317. int status;
  1318. spin_lock_bh(&adapter->mcc_lock);
  1319. wrb = wrb_from_mccq(adapter);
  1320. if (!wrb) {
  1321. status = -EBUSY;
  1322. goto err;
  1323. }
  1324. req = embedded_payload(wrb);
  1325. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1326. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1327. status = be_mcc_notify_wait(adapter);
  1328. if (!status) {
  1329. struct be_cmd_resp_get_flow_control *resp =
  1330. embedded_payload(wrb);
  1331. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1332. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1333. }
  1334. err:
  1335. spin_unlock_bh(&adapter->mcc_lock);
  1336. return status;
  1337. }
  1338. /* Uses mbox */
  1339. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1340. u32 *mode, u32 *caps)
  1341. {
  1342. struct be_mcc_wrb *wrb;
  1343. struct be_cmd_req_query_fw_cfg *req;
  1344. int status;
  1345. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1346. return -1;
  1347. wrb = wrb_from_mbox(adapter);
  1348. req = embedded_payload(wrb);
  1349. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1350. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1351. status = be_mbox_notify_wait(adapter);
  1352. if (!status) {
  1353. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1354. *port_num = le32_to_cpu(resp->phys_port);
  1355. *mode = le32_to_cpu(resp->function_mode);
  1356. *caps = le32_to_cpu(resp->function_caps);
  1357. }
  1358. mutex_unlock(&adapter->mbox_lock);
  1359. return status;
  1360. }
  1361. /* Uses mbox */
  1362. int be_cmd_reset_function(struct be_adapter *adapter)
  1363. {
  1364. struct be_mcc_wrb *wrb;
  1365. struct be_cmd_req_hdr *req;
  1366. int status;
  1367. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1368. return -1;
  1369. wrb = wrb_from_mbox(adapter);
  1370. req = embedded_payload(wrb);
  1371. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1372. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1373. status = be_mbox_notify_wait(adapter);
  1374. mutex_unlock(&adapter->mbox_lock);
  1375. return status;
  1376. }
  1377. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1378. {
  1379. struct be_mcc_wrb *wrb;
  1380. struct be_cmd_req_rss_config *req;
  1381. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1382. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1383. 0x3ea83c02, 0x4a110304};
  1384. int status;
  1385. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1386. return -1;
  1387. wrb = wrb_from_mbox(adapter);
  1388. req = embedded_payload(wrb);
  1389. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1390. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1391. req->if_id = cpu_to_le32(adapter->if_handle);
  1392. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
  1393. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1394. memcpy(req->cpu_table, rsstable, table_size);
  1395. memcpy(req->hash, myhash, sizeof(myhash));
  1396. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1397. status = be_mbox_notify_wait(adapter);
  1398. mutex_unlock(&adapter->mbox_lock);
  1399. return status;
  1400. }
  1401. /* Uses sync mcc */
  1402. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1403. u8 bcn, u8 sts, u8 state)
  1404. {
  1405. struct be_mcc_wrb *wrb;
  1406. struct be_cmd_req_enable_disable_beacon *req;
  1407. int status;
  1408. spin_lock_bh(&adapter->mcc_lock);
  1409. wrb = wrb_from_mccq(adapter);
  1410. if (!wrb) {
  1411. status = -EBUSY;
  1412. goto err;
  1413. }
  1414. req = embedded_payload(wrb);
  1415. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1416. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1417. req->port_num = port_num;
  1418. req->beacon_state = state;
  1419. req->beacon_duration = bcn;
  1420. req->status_duration = sts;
  1421. status = be_mcc_notify_wait(adapter);
  1422. err:
  1423. spin_unlock_bh(&adapter->mcc_lock);
  1424. return status;
  1425. }
  1426. /* Uses sync mcc */
  1427. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1428. {
  1429. struct be_mcc_wrb *wrb;
  1430. struct be_cmd_req_get_beacon_state *req;
  1431. int status;
  1432. spin_lock_bh(&adapter->mcc_lock);
  1433. wrb = wrb_from_mccq(adapter);
  1434. if (!wrb) {
  1435. status = -EBUSY;
  1436. goto err;
  1437. }
  1438. req = embedded_payload(wrb);
  1439. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1440. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1441. req->port_num = port_num;
  1442. status = be_mcc_notify_wait(adapter);
  1443. if (!status) {
  1444. struct be_cmd_resp_get_beacon_state *resp =
  1445. embedded_payload(wrb);
  1446. *state = resp->beacon_state;
  1447. }
  1448. err:
  1449. spin_unlock_bh(&adapter->mcc_lock);
  1450. return status;
  1451. }
  1452. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1453. u32 data_size, u32 data_offset, const char *obj_name,
  1454. u32 *data_written, u8 *addn_status)
  1455. {
  1456. struct be_mcc_wrb *wrb;
  1457. struct lancer_cmd_req_write_object *req;
  1458. struct lancer_cmd_resp_write_object *resp;
  1459. void *ctxt = NULL;
  1460. int status;
  1461. spin_lock_bh(&adapter->mcc_lock);
  1462. adapter->flash_status = 0;
  1463. wrb = wrb_from_mccq(adapter);
  1464. if (!wrb) {
  1465. status = -EBUSY;
  1466. goto err_unlock;
  1467. }
  1468. req = embedded_payload(wrb);
  1469. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1470. OPCODE_COMMON_WRITE_OBJECT,
  1471. sizeof(struct lancer_cmd_req_write_object), wrb,
  1472. NULL);
  1473. ctxt = &req->context;
  1474. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1475. write_length, ctxt, data_size);
  1476. if (data_size == 0)
  1477. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1478. eof, ctxt, 1);
  1479. else
  1480. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1481. eof, ctxt, 0);
  1482. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1483. req->write_offset = cpu_to_le32(data_offset);
  1484. strcpy(req->object_name, obj_name);
  1485. req->descriptor_count = cpu_to_le32(1);
  1486. req->buf_len = cpu_to_le32(data_size);
  1487. req->addr_low = cpu_to_le32((cmd->dma +
  1488. sizeof(struct lancer_cmd_req_write_object))
  1489. & 0xFFFFFFFF);
  1490. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1491. sizeof(struct lancer_cmd_req_write_object)));
  1492. be_mcc_notify(adapter);
  1493. spin_unlock_bh(&adapter->mcc_lock);
  1494. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1495. msecs_to_jiffies(12000)))
  1496. status = -1;
  1497. else
  1498. status = adapter->flash_status;
  1499. resp = embedded_payload(wrb);
  1500. if (!status) {
  1501. *data_written = le32_to_cpu(resp->actual_write_len);
  1502. } else {
  1503. *addn_status = resp->additional_status;
  1504. status = resp->status;
  1505. }
  1506. return status;
  1507. err_unlock:
  1508. spin_unlock_bh(&adapter->mcc_lock);
  1509. return status;
  1510. }
  1511. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1512. u32 data_size, u32 data_offset, const char *obj_name,
  1513. u32 *data_read, u32 *eof, u8 *addn_status)
  1514. {
  1515. struct be_mcc_wrb *wrb;
  1516. struct lancer_cmd_req_read_object *req;
  1517. struct lancer_cmd_resp_read_object *resp;
  1518. int status;
  1519. spin_lock_bh(&adapter->mcc_lock);
  1520. wrb = wrb_from_mccq(adapter);
  1521. if (!wrb) {
  1522. status = -EBUSY;
  1523. goto err_unlock;
  1524. }
  1525. req = embedded_payload(wrb);
  1526. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1527. OPCODE_COMMON_READ_OBJECT,
  1528. sizeof(struct lancer_cmd_req_read_object), wrb,
  1529. NULL);
  1530. req->desired_read_len = cpu_to_le32(data_size);
  1531. req->read_offset = cpu_to_le32(data_offset);
  1532. strcpy(req->object_name, obj_name);
  1533. req->descriptor_count = cpu_to_le32(1);
  1534. req->buf_len = cpu_to_le32(data_size);
  1535. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1536. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1537. status = be_mcc_notify_wait(adapter);
  1538. resp = embedded_payload(wrb);
  1539. if (!status) {
  1540. *data_read = le32_to_cpu(resp->actual_read_len);
  1541. *eof = le32_to_cpu(resp->eof);
  1542. } else {
  1543. *addn_status = resp->additional_status;
  1544. }
  1545. err_unlock:
  1546. spin_unlock_bh(&adapter->mcc_lock);
  1547. return status;
  1548. }
  1549. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1550. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1551. {
  1552. struct be_mcc_wrb *wrb;
  1553. struct be_cmd_write_flashrom *req;
  1554. int status;
  1555. spin_lock_bh(&adapter->mcc_lock);
  1556. adapter->flash_status = 0;
  1557. wrb = wrb_from_mccq(adapter);
  1558. if (!wrb) {
  1559. status = -EBUSY;
  1560. goto err_unlock;
  1561. }
  1562. req = cmd->va;
  1563. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1564. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1565. req->params.op_type = cpu_to_le32(flash_type);
  1566. req->params.op_code = cpu_to_le32(flash_opcode);
  1567. req->params.data_buf_size = cpu_to_le32(buf_size);
  1568. be_mcc_notify(adapter);
  1569. spin_unlock_bh(&adapter->mcc_lock);
  1570. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1571. msecs_to_jiffies(40000)))
  1572. status = -1;
  1573. else
  1574. status = adapter->flash_status;
  1575. return status;
  1576. err_unlock:
  1577. spin_unlock_bh(&adapter->mcc_lock);
  1578. return status;
  1579. }
  1580. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1581. int offset)
  1582. {
  1583. struct be_mcc_wrb *wrb;
  1584. struct be_cmd_write_flashrom *req;
  1585. int status;
  1586. spin_lock_bh(&adapter->mcc_lock);
  1587. wrb = wrb_from_mccq(adapter);
  1588. if (!wrb) {
  1589. status = -EBUSY;
  1590. goto err;
  1591. }
  1592. req = embedded_payload(wrb);
  1593. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1594. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
  1595. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1596. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1597. req->params.offset = cpu_to_le32(offset);
  1598. req->params.data_buf_size = cpu_to_le32(0x4);
  1599. status = be_mcc_notify_wait(adapter);
  1600. if (!status)
  1601. memcpy(flashed_crc, req->params.data_buf, 4);
  1602. err:
  1603. spin_unlock_bh(&adapter->mcc_lock);
  1604. return status;
  1605. }
  1606. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1607. struct be_dma_mem *nonemb_cmd)
  1608. {
  1609. struct be_mcc_wrb *wrb;
  1610. struct be_cmd_req_acpi_wol_magic_config *req;
  1611. int status;
  1612. spin_lock_bh(&adapter->mcc_lock);
  1613. wrb = wrb_from_mccq(adapter);
  1614. if (!wrb) {
  1615. status = -EBUSY;
  1616. goto err;
  1617. }
  1618. req = nonemb_cmd->va;
  1619. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1620. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1621. nonemb_cmd);
  1622. memcpy(req->magic_mac, mac, ETH_ALEN);
  1623. status = be_mcc_notify_wait(adapter);
  1624. err:
  1625. spin_unlock_bh(&adapter->mcc_lock);
  1626. return status;
  1627. }
  1628. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1629. u8 loopback_type, u8 enable)
  1630. {
  1631. struct be_mcc_wrb *wrb;
  1632. struct be_cmd_req_set_lmode *req;
  1633. int status;
  1634. spin_lock_bh(&adapter->mcc_lock);
  1635. wrb = wrb_from_mccq(adapter);
  1636. if (!wrb) {
  1637. status = -EBUSY;
  1638. goto err;
  1639. }
  1640. req = embedded_payload(wrb);
  1641. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1642. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1643. NULL);
  1644. req->src_port = port_num;
  1645. req->dest_port = port_num;
  1646. req->loopback_type = loopback_type;
  1647. req->loopback_state = enable;
  1648. status = be_mcc_notify_wait(adapter);
  1649. err:
  1650. spin_unlock_bh(&adapter->mcc_lock);
  1651. return status;
  1652. }
  1653. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1654. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1655. {
  1656. struct be_mcc_wrb *wrb;
  1657. struct be_cmd_req_loopback_test *req;
  1658. int status;
  1659. spin_lock_bh(&adapter->mcc_lock);
  1660. wrb = wrb_from_mccq(adapter);
  1661. if (!wrb) {
  1662. status = -EBUSY;
  1663. goto err;
  1664. }
  1665. req = embedded_payload(wrb);
  1666. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1667. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1668. req->hdr.timeout = cpu_to_le32(4);
  1669. req->pattern = cpu_to_le64(pattern);
  1670. req->src_port = cpu_to_le32(port_num);
  1671. req->dest_port = cpu_to_le32(port_num);
  1672. req->pkt_size = cpu_to_le32(pkt_size);
  1673. req->num_pkts = cpu_to_le32(num_pkts);
  1674. req->loopback_type = cpu_to_le32(loopback_type);
  1675. status = be_mcc_notify_wait(adapter);
  1676. if (!status) {
  1677. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1678. status = le32_to_cpu(resp->status);
  1679. }
  1680. err:
  1681. spin_unlock_bh(&adapter->mcc_lock);
  1682. return status;
  1683. }
  1684. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1685. u32 byte_cnt, struct be_dma_mem *cmd)
  1686. {
  1687. struct be_mcc_wrb *wrb;
  1688. struct be_cmd_req_ddrdma_test *req;
  1689. int status;
  1690. int i, j = 0;
  1691. spin_lock_bh(&adapter->mcc_lock);
  1692. wrb = wrb_from_mccq(adapter);
  1693. if (!wrb) {
  1694. status = -EBUSY;
  1695. goto err;
  1696. }
  1697. req = cmd->va;
  1698. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1699. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1700. req->pattern = cpu_to_le64(pattern);
  1701. req->byte_count = cpu_to_le32(byte_cnt);
  1702. for (i = 0; i < byte_cnt; i++) {
  1703. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1704. j++;
  1705. if (j > 7)
  1706. j = 0;
  1707. }
  1708. status = be_mcc_notify_wait(adapter);
  1709. if (!status) {
  1710. struct be_cmd_resp_ddrdma_test *resp;
  1711. resp = cmd->va;
  1712. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1713. resp->snd_err) {
  1714. status = -1;
  1715. }
  1716. }
  1717. err:
  1718. spin_unlock_bh(&adapter->mcc_lock);
  1719. return status;
  1720. }
  1721. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1722. struct be_dma_mem *nonemb_cmd)
  1723. {
  1724. struct be_mcc_wrb *wrb;
  1725. struct be_cmd_req_seeprom_read *req;
  1726. struct be_sge *sge;
  1727. int status;
  1728. spin_lock_bh(&adapter->mcc_lock);
  1729. wrb = wrb_from_mccq(adapter);
  1730. if (!wrb) {
  1731. status = -EBUSY;
  1732. goto err;
  1733. }
  1734. req = nonemb_cmd->va;
  1735. sge = nonembedded_sgl(wrb);
  1736. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1737. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  1738. nonemb_cmd);
  1739. status = be_mcc_notify_wait(adapter);
  1740. err:
  1741. spin_unlock_bh(&adapter->mcc_lock);
  1742. return status;
  1743. }
  1744. int be_cmd_get_phy_info(struct be_adapter *adapter,
  1745. struct be_phy_info *phy_info)
  1746. {
  1747. struct be_mcc_wrb *wrb;
  1748. struct be_cmd_req_get_phy_info *req;
  1749. struct be_dma_mem cmd;
  1750. int status;
  1751. spin_lock_bh(&adapter->mcc_lock);
  1752. wrb = wrb_from_mccq(adapter);
  1753. if (!wrb) {
  1754. status = -EBUSY;
  1755. goto err;
  1756. }
  1757. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1758. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1759. &cmd.dma);
  1760. if (!cmd.va) {
  1761. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1762. status = -ENOMEM;
  1763. goto err;
  1764. }
  1765. req = cmd.va;
  1766. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1767. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  1768. wrb, &cmd);
  1769. status = be_mcc_notify_wait(adapter);
  1770. if (!status) {
  1771. struct be_phy_info *resp_phy_info =
  1772. cmd.va + sizeof(struct be_cmd_req_hdr);
  1773. phy_info->phy_type = le16_to_cpu(resp_phy_info->phy_type);
  1774. phy_info->interface_type =
  1775. le16_to_cpu(resp_phy_info->interface_type);
  1776. }
  1777. pci_free_consistent(adapter->pdev, cmd.size,
  1778. cmd.va, cmd.dma);
  1779. err:
  1780. spin_unlock_bh(&adapter->mcc_lock);
  1781. return status;
  1782. }
  1783. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1784. {
  1785. struct be_mcc_wrb *wrb;
  1786. struct be_cmd_req_set_qos *req;
  1787. int status;
  1788. spin_lock_bh(&adapter->mcc_lock);
  1789. wrb = wrb_from_mccq(adapter);
  1790. if (!wrb) {
  1791. status = -EBUSY;
  1792. goto err;
  1793. }
  1794. req = embedded_payload(wrb);
  1795. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1796. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  1797. req->hdr.domain = domain;
  1798. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1799. req->max_bps_nic = cpu_to_le32(bps);
  1800. status = be_mcc_notify_wait(adapter);
  1801. err:
  1802. spin_unlock_bh(&adapter->mcc_lock);
  1803. return status;
  1804. }
  1805. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1806. {
  1807. struct be_mcc_wrb *wrb;
  1808. struct be_cmd_req_cntl_attribs *req;
  1809. struct be_cmd_resp_cntl_attribs *resp;
  1810. int status;
  1811. int payload_len = max(sizeof(*req), sizeof(*resp));
  1812. struct mgmt_controller_attrib *attribs;
  1813. struct be_dma_mem attribs_cmd;
  1814. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1815. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1816. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1817. &attribs_cmd.dma);
  1818. if (!attribs_cmd.va) {
  1819. dev_err(&adapter->pdev->dev,
  1820. "Memory allocation failure\n");
  1821. return -ENOMEM;
  1822. }
  1823. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1824. return -1;
  1825. wrb = wrb_from_mbox(adapter);
  1826. if (!wrb) {
  1827. status = -EBUSY;
  1828. goto err;
  1829. }
  1830. req = attribs_cmd.va;
  1831. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1832. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  1833. &attribs_cmd);
  1834. status = be_mbox_notify_wait(adapter);
  1835. if (!status) {
  1836. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  1837. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1838. }
  1839. err:
  1840. mutex_unlock(&adapter->mbox_lock);
  1841. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1842. attribs_cmd.dma);
  1843. return status;
  1844. }
  1845. /* Uses mbox */
  1846. int be_cmd_req_native_mode(struct be_adapter *adapter)
  1847. {
  1848. struct be_mcc_wrb *wrb;
  1849. struct be_cmd_req_set_func_cap *req;
  1850. int status;
  1851. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1852. return -1;
  1853. wrb = wrb_from_mbox(adapter);
  1854. if (!wrb) {
  1855. status = -EBUSY;
  1856. goto err;
  1857. }
  1858. req = embedded_payload(wrb);
  1859. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1860. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  1861. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1862. CAPABILITY_BE3_NATIVE_ERX_API);
  1863. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1864. status = be_mbox_notify_wait(adapter);
  1865. if (!status) {
  1866. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1867. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1868. CAPABILITY_BE3_NATIVE_ERX_API;
  1869. }
  1870. err:
  1871. mutex_unlock(&adapter->mbox_lock);
  1872. return status;
  1873. }
  1874. /* Uses synchronous MCCQ */
  1875. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u32 domain,
  1876. u32 *pmac_id)
  1877. {
  1878. struct be_mcc_wrb *wrb;
  1879. struct be_cmd_req_get_mac_list *req;
  1880. int status;
  1881. int mac_count;
  1882. spin_lock_bh(&adapter->mcc_lock);
  1883. wrb = wrb_from_mccq(adapter);
  1884. if (!wrb) {
  1885. status = -EBUSY;
  1886. goto err;
  1887. }
  1888. req = embedded_payload(wrb);
  1889. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1890. OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
  1891. wrb, NULL);
  1892. req->hdr.domain = domain;
  1893. status = be_mcc_notify_wait(adapter);
  1894. if (!status) {
  1895. struct be_cmd_resp_get_mac_list *resp =
  1896. embedded_payload(wrb);
  1897. int i;
  1898. u8 *ctxt = &resp->context[0][0];
  1899. status = -EIO;
  1900. mac_count = resp->mac_count;
  1901. be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
  1902. for (i = 0; i < mac_count; i++) {
  1903. if (!AMAP_GET_BITS(struct amap_get_mac_list_context,
  1904. act, ctxt)) {
  1905. *pmac_id = AMAP_GET_BITS
  1906. (struct amap_get_mac_list_context,
  1907. macid, ctxt);
  1908. status = 0;
  1909. break;
  1910. }
  1911. ctxt += sizeof(struct amap_get_mac_list_context) / 8;
  1912. }
  1913. }
  1914. err:
  1915. spin_unlock_bh(&adapter->mcc_lock);
  1916. return status;
  1917. }
  1918. /* Uses synchronous MCCQ */
  1919. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  1920. u8 mac_count, u32 domain)
  1921. {
  1922. struct be_mcc_wrb *wrb;
  1923. struct be_cmd_req_set_mac_list *req;
  1924. int status;
  1925. struct be_dma_mem cmd;
  1926. memset(&cmd, 0, sizeof(struct be_dma_mem));
  1927. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  1928. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  1929. &cmd.dma, GFP_KERNEL);
  1930. if (!cmd.va) {
  1931. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1932. return -ENOMEM;
  1933. }
  1934. spin_lock_bh(&adapter->mcc_lock);
  1935. wrb = wrb_from_mccq(adapter);
  1936. if (!wrb) {
  1937. status = -EBUSY;
  1938. goto err;
  1939. }
  1940. req = cmd.va;
  1941. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1942. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  1943. wrb, &cmd);
  1944. req->hdr.domain = domain;
  1945. req->mac_count = mac_count;
  1946. if (mac_count)
  1947. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  1948. status = be_mcc_notify_wait(adapter);
  1949. err:
  1950. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  1951. cmd.va, cmd.dma);
  1952. spin_unlock_bh(&adapter->mcc_lock);
  1953. return status;
  1954. }