sky2.c 97 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <linux/tcp.h>
  35. #include <linux/in.h>
  36. #include <linux/delay.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/mii.h>
  41. #include <asm/irq.h>
  42. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  43. #define SKY2_VLAN_TAG_USED 1
  44. #endif
  45. #include "sky2.h"
  46. #define DRV_NAME "sky2"
  47. #define DRV_VERSION "1.10"
  48. #define PFX DRV_NAME " "
  49. /*
  50. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  51. * that are organized into three (receive, transmit, status) different rings
  52. * similar to Tigon3.
  53. */
  54. #define RX_LE_SIZE 1024
  55. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  56. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  57. #define RX_DEF_PENDING RX_MAX_PENDING
  58. #define RX_SKB_ALIGN 8
  59. #define RX_BUF_WRITE 16
  60. #define TX_RING_SIZE 512
  61. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  62. #define TX_MIN_PENDING 64
  63. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  64. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  65. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  66. #define TX_WATCHDOG (5 * HZ)
  67. #define NAPI_WEIGHT 64
  68. #define PHY_RETRIES 1000
  69. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  70. static const u32 default_msg =
  71. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  72. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  73. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  74. static int debug = -1; /* defaults above */
  75. module_param(debug, int, 0);
  76. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  77. static int copybreak __read_mostly = 128;
  78. module_param(copybreak, int, 0);
  79. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  80. static int disable_msi = 0;
  81. module_param(disable_msi, int, 0);
  82. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  83. static int idle_timeout = 0;
  84. module_param(idle_timeout, int, 0);
  85. MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
  86. static const struct pci_device_id sky2_id_table[] = {
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  88. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  113. { 0 }
  114. };
  115. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  116. /* Avoid conditionals by using array */
  117. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  118. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  119. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  120. /* This driver supports yukon2 chipset only */
  121. static const char *yukon2_name[] = {
  122. "XL", /* 0xb3 */
  123. "EC Ultra", /* 0xb4 */
  124. "UNKNOWN", /* 0xb5 */
  125. "EC", /* 0xb6 */
  126. "FE", /* 0xb7 */
  127. };
  128. /* Access to external PHY */
  129. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  130. {
  131. int i;
  132. gma_write16(hw, port, GM_SMI_DATA, val);
  133. gma_write16(hw, port, GM_SMI_CTRL,
  134. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  135. for (i = 0; i < PHY_RETRIES; i++) {
  136. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  137. return 0;
  138. udelay(1);
  139. }
  140. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  141. return -ETIMEDOUT;
  142. }
  143. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  144. {
  145. int i;
  146. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  147. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  148. for (i = 0; i < PHY_RETRIES; i++) {
  149. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  150. *val = gma_read16(hw, port, GM_SMI_DATA);
  151. return 0;
  152. }
  153. udelay(1);
  154. }
  155. return -ETIMEDOUT;
  156. }
  157. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  158. {
  159. u16 v;
  160. if (__gm_phy_read(hw, port, reg, &v) != 0)
  161. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  162. return v;
  163. }
  164. static void sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
  165. {
  166. u16 power_control;
  167. int vaux;
  168. pr_debug("sky2_set_power_state %d\n", state);
  169. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  170. power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_PMC);
  171. vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  172. (power_control & PCI_PM_CAP_PME_D3cold);
  173. power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
  174. power_control |= PCI_PM_CTRL_PME_STATUS;
  175. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  176. switch (state) {
  177. case PCI_D0:
  178. /* switch power to VCC (WA for VAUX problem) */
  179. sky2_write8(hw, B0_POWER_CTRL,
  180. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  181. /* disable Core Clock Division, */
  182. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  183. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  184. /* enable bits are inverted */
  185. sky2_write8(hw, B2_Y2_CLK_GATE,
  186. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  187. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  188. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  189. else
  190. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  191. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  192. u32 reg1;
  193. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  194. reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
  195. reg1 &= P_ASPM_CONTROL_MSK;
  196. sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
  197. sky2_pci_write32(hw, PCI_DEV_REG5, 0);
  198. }
  199. break;
  200. case PCI_D3hot:
  201. case PCI_D3cold:
  202. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  203. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  204. else
  205. /* enable bits are inverted */
  206. sky2_write8(hw, B2_Y2_CLK_GATE,
  207. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  208. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  209. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  210. /* switch power to VAUX */
  211. if (vaux && state != PCI_D3cold)
  212. sky2_write8(hw, B0_POWER_CTRL,
  213. (PC_VAUX_ENA | PC_VCC_ENA |
  214. PC_VAUX_ON | PC_VCC_OFF));
  215. break;
  216. default:
  217. printk(KERN_ERR PFX "Unknown power state %d\n", state);
  218. }
  219. sky2_pci_write16(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
  220. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  221. }
  222. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  223. {
  224. u16 reg;
  225. /* disable all GMAC IRQ's */
  226. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  227. /* disable PHY IRQs */
  228. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  229. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  230. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  231. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  232. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  233. reg = gma_read16(hw, port, GM_RX_CTRL);
  234. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  235. gma_write16(hw, port, GM_RX_CTRL, reg);
  236. }
  237. /* flow control to advertise bits */
  238. static const u16 copper_fc_adv[] = {
  239. [FC_NONE] = 0,
  240. [FC_TX] = PHY_M_AN_ASP,
  241. [FC_RX] = PHY_M_AN_PC,
  242. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  243. };
  244. /* flow control to advertise bits when using 1000BaseX */
  245. static const u16 fiber_fc_adv[] = {
  246. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  247. [FC_TX] = PHY_M_P_ASYM_MD_X,
  248. [FC_RX] = PHY_M_P_SYM_MD_X,
  249. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  250. };
  251. /* flow control to GMA disable bits */
  252. static const u16 gm_fc_disable[] = {
  253. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  254. [FC_TX] = GM_GPCR_FC_RX_DIS,
  255. [FC_RX] = GM_GPCR_FC_TX_DIS,
  256. [FC_BOTH] = 0,
  257. };
  258. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  259. {
  260. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  261. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  262. if (sky2->autoneg == AUTONEG_ENABLE &&
  263. !(hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
  264. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  265. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  266. PHY_M_EC_MAC_S_MSK);
  267. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  268. if (hw->chip_id == CHIP_ID_YUKON_EC)
  269. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  270. else
  271. ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
  272. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  273. }
  274. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  275. if (sky2_is_copper(hw)) {
  276. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  277. /* enable automatic crossover */
  278. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  279. } else {
  280. /* disable energy detect */
  281. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  282. /* enable automatic crossover */
  283. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  284. if (sky2->autoneg == AUTONEG_ENABLE &&
  285. (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
  286. ctrl &= ~PHY_M_PC_DSC_MSK;
  287. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  288. }
  289. }
  290. } else {
  291. /* workaround for deviation #4.88 (CRC errors) */
  292. /* disable Automatic Crossover */
  293. ctrl &= ~PHY_M_PC_MDIX_MSK;
  294. }
  295. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  296. /* special setup for PHY 88E1112 Fiber */
  297. if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
  298. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  299. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  300. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  301. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  302. ctrl &= ~PHY_M_MAC_MD_MSK;
  303. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  304. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  305. if (hw->pmd_type == 'P') {
  306. /* select page 1 to access Fiber registers */
  307. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  308. /* for SFP-module set SIGDET polarity to low */
  309. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  310. ctrl |= PHY_M_FIB_SIGD_POL;
  311. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  312. }
  313. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  314. }
  315. ctrl = PHY_CT_RESET;
  316. ct1000 = 0;
  317. adv = PHY_AN_CSMA;
  318. reg = 0;
  319. if (sky2->autoneg == AUTONEG_ENABLE) {
  320. if (sky2_is_copper(hw)) {
  321. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  322. ct1000 |= PHY_M_1000C_AFD;
  323. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  324. ct1000 |= PHY_M_1000C_AHD;
  325. if (sky2->advertising & ADVERTISED_100baseT_Full)
  326. adv |= PHY_M_AN_100_FD;
  327. if (sky2->advertising & ADVERTISED_100baseT_Half)
  328. adv |= PHY_M_AN_100_HD;
  329. if (sky2->advertising & ADVERTISED_10baseT_Full)
  330. adv |= PHY_M_AN_10_FD;
  331. if (sky2->advertising & ADVERTISED_10baseT_Half)
  332. adv |= PHY_M_AN_10_HD;
  333. adv |= copper_fc_adv[sky2->flow_mode];
  334. } else { /* special defines for FIBER (88E1040S only) */
  335. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  336. adv |= PHY_M_AN_1000X_AFD;
  337. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  338. adv |= PHY_M_AN_1000X_AHD;
  339. adv |= fiber_fc_adv[sky2->flow_mode];
  340. }
  341. /* Restart Auto-negotiation */
  342. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  343. } else {
  344. /* forced speed/duplex settings */
  345. ct1000 = PHY_M_1000C_MSE;
  346. /* Disable auto update for duplex flow control and speed */
  347. reg |= GM_GPCR_AU_ALL_DIS;
  348. switch (sky2->speed) {
  349. case SPEED_1000:
  350. ctrl |= PHY_CT_SP1000;
  351. reg |= GM_GPCR_SPEED_1000;
  352. break;
  353. case SPEED_100:
  354. ctrl |= PHY_CT_SP100;
  355. reg |= GM_GPCR_SPEED_100;
  356. break;
  357. }
  358. if (sky2->duplex == DUPLEX_FULL) {
  359. reg |= GM_GPCR_DUP_FULL;
  360. ctrl |= PHY_CT_DUP_MD;
  361. } else if (sky2->speed < SPEED_1000)
  362. sky2->flow_mode = FC_NONE;
  363. reg |= gm_fc_disable[sky2->flow_mode];
  364. /* Forward pause packets to GMAC? */
  365. if (sky2->flow_mode & FC_RX)
  366. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  367. else
  368. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  369. }
  370. gma_write16(hw, port, GM_GP_CTRL, reg);
  371. if (hw->chip_id != CHIP_ID_YUKON_FE)
  372. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  373. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  374. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  375. /* Setup Phy LED's */
  376. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  377. ledover = 0;
  378. switch (hw->chip_id) {
  379. case CHIP_ID_YUKON_FE:
  380. /* on 88E3082 these bits are at 11..9 (shifted left) */
  381. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  382. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  383. /* delete ACT LED control bits */
  384. ctrl &= ~PHY_M_FELP_LED1_MSK;
  385. /* change ACT LED control to blink mode */
  386. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  387. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  388. break;
  389. case CHIP_ID_YUKON_XL:
  390. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  391. /* select page 3 to access LED control register */
  392. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  393. /* set LED Function Control register */
  394. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  395. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  396. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  397. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  398. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  399. /* set Polarity Control register */
  400. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  401. (PHY_M_POLC_LS1_P_MIX(4) |
  402. PHY_M_POLC_IS0_P_MIX(4) |
  403. PHY_M_POLC_LOS_CTRL(2) |
  404. PHY_M_POLC_INIT_CTRL(2) |
  405. PHY_M_POLC_STA1_CTRL(2) |
  406. PHY_M_POLC_STA0_CTRL(2)));
  407. /* restore page register */
  408. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  409. break;
  410. case CHIP_ID_YUKON_EC_U:
  411. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  412. /* select page 3 to access LED control register */
  413. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  414. /* set LED Function Control register */
  415. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  416. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  417. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  418. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  419. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  420. /* set Blink Rate in LED Timer Control Register */
  421. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  422. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  423. /* restore page register */
  424. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  425. break;
  426. default:
  427. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  428. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  429. /* turn off the Rx LED (LED_RX) */
  430. ledover &= ~PHY_M_LED_MO_RX;
  431. }
  432. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == CHIP_REV_YU_EC_A1) {
  433. /* apply fixes in PHY AFE */
  434. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  435. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  436. /* increase differential signal amplitude in 10BASE-T */
  437. gm_phy_write(hw, port, 0x18, 0xaa99);
  438. gm_phy_write(hw, port, 0x17, 0x2011);
  439. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  440. gm_phy_write(hw, port, 0x18, 0xa204);
  441. gm_phy_write(hw, port, 0x17, 0x2002);
  442. /* set page register to 0 */
  443. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  444. } else {
  445. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  446. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  447. /* turn on 100 Mbps LED (LED_LINK100) */
  448. ledover |= PHY_M_LED_MO_100;
  449. }
  450. if (ledover)
  451. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  452. }
  453. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  454. if (sky2->autoneg == AUTONEG_ENABLE)
  455. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  456. else
  457. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  458. }
  459. static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
  460. {
  461. u32 reg1;
  462. static const u32 phy_power[]
  463. = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  464. /* looks like this XL is back asswards .. */
  465. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  466. onoff = !onoff;
  467. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  468. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  469. if (onoff)
  470. /* Turn off phy power saving */
  471. reg1 &= ~phy_power[port];
  472. else
  473. reg1 |= phy_power[port];
  474. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  475. sky2_pci_read32(hw, PCI_DEV_REG1);
  476. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  477. udelay(100);
  478. }
  479. /* Force a renegotiation */
  480. static void sky2_phy_reinit(struct sky2_port *sky2)
  481. {
  482. spin_lock_bh(&sky2->phy_lock);
  483. sky2_phy_init(sky2->hw, sky2->port);
  484. spin_unlock_bh(&sky2->phy_lock);
  485. }
  486. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  487. {
  488. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  489. u16 reg;
  490. int i;
  491. const u8 *addr = hw->dev[port]->dev_addr;
  492. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  493. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
  494. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  495. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  496. /* WA DEV_472 -- looks like crossed wires on port 2 */
  497. /* clear GMAC 1 Control reset */
  498. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  499. do {
  500. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  501. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  502. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  503. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  504. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  505. }
  506. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  507. /* Enable Transmit FIFO Underrun */
  508. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  509. spin_lock_bh(&sky2->phy_lock);
  510. sky2_phy_init(hw, port);
  511. spin_unlock_bh(&sky2->phy_lock);
  512. /* MIB clear */
  513. reg = gma_read16(hw, port, GM_PHY_ADDR);
  514. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  515. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  516. gma_read16(hw, port, i);
  517. gma_write16(hw, port, GM_PHY_ADDR, reg);
  518. /* transmit control */
  519. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  520. /* receive control reg: unicast + multicast + no FCS */
  521. gma_write16(hw, port, GM_RX_CTRL,
  522. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  523. /* transmit flow control */
  524. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  525. /* transmit parameter */
  526. gma_write16(hw, port, GM_TX_PARAM,
  527. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  528. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  529. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  530. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  531. /* serial mode register */
  532. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  533. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  534. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  535. reg |= GM_SMOD_JUMBO_ENA;
  536. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  537. /* virtual address for data */
  538. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  539. /* physical address: used for pause frames */
  540. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  541. /* ignore counter overflows */
  542. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  543. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  544. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  545. /* Configure Rx MAC FIFO */
  546. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  547. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  548. GMF_OPER_ON | GMF_RX_F_FL_ON);
  549. /* Flush Rx MAC FIFO on any flow control or error */
  550. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  551. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  552. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  553. /* Configure Tx MAC FIFO */
  554. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  555. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  556. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  557. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  558. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  559. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  560. /* set Tx GMAC FIFO Almost Empty Threshold */
  561. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
  562. /* Disable Store & Forward mode for TX */
  563. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  564. }
  565. }
  566. }
  567. /* Assign Ram Buffer allocation to queue */
  568. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  569. {
  570. u32 end;
  571. /* convert from K bytes to qwords used for hw register */
  572. start *= 1024/8;
  573. space *= 1024/8;
  574. end = start + space - 1;
  575. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  576. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  577. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  578. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  579. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  580. if (q == Q_R1 || q == Q_R2) {
  581. u32 tp = space - space/4;
  582. /* On receive queue's set the thresholds
  583. * give receiver priority when > 3/4 full
  584. * send pause when down to 2K
  585. */
  586. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  587. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  588. tp = space - 2048/8;
  589. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  590. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  591. } else {
  592. /* Enable store & forward on Tx queue's because
  593. * Tx FIFO is only 1K on Yukon
  594. */
  595. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  596. }
  597. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  598. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  599. }
  600. /* Setup Bus Memory Interface */
  601. static void sky2_qset(struct sky2_hw *hw, u16 q)
  602. {
  603. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  604. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  605. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  606. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  607. }
  608. /* Setup prefetch unit registers. This is the interface between
  609. * hardware and driver list elements
  610. */
  611. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  612. u64 addr, u32 last)
  613. {
  614. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  615. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  616. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  617. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  618. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  619. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  620. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  621. }
  622. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  623. {
  624. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  625. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  626. le->ctrl = 0;
  627. return le;
  628. }
  629. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  630. struct sky2_tx_le *le)
  631. {
  632. return sky2->tx_ring + (le - sky2->tx_le);
  633. }
  634. /* Update chip's next pointer */
  635. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  636. {
  637. q = Y2_QADDR(q, PREF_UNIT_PUT_IDX);
  638. wmb();
  639. sky2_write16(hw, q, idx);
  640. sky2_read16(hw, q);
  641. }
  642. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  643. {
  644. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  645. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  646. le->ctrl = 0;
  647. return le;
  648. }
  649. /* Return high part of DMA address (could be 32 or 64 bit) */
  650. static inline u32 high32(dma_addr_t a)
  651. {
  652. return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
  653. }
  654. /* Build description to hardware for one receive segment */
  655. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  656. dma_addr_t map, unsigned len)
  657. {
  658. struct sky2_rx_le *le;
  659. u32 hi = high32(map);
  660. if (sky2->rx_addr64 != hi) {
  661. le = sky2_next_rx(sky2);
  662. le->addr = cpu_to_le32(hi);
  663. le->opcode = OP_ADDR64 | HW_OWNER;
  664. sky2->rx_addr64 = high32(map + len);
  665. }
  666. le = sky2_next_rx(sky2);
  667. le->addr = cpu_to_le32((u32) map);
  668. le->length = cpu_to_le16(len);
  669. le->opcode = op | HW_OWNER;
  670. }
  671. /* Build description to hardware for one possibly fragmented skb */
  672. static void sky2_rx_submit(struct sky2_port *sky2,
  673. const struct rx_ring_info *re)
  674. {
  675. int i;
  676. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  677. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  678. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  679. }
  680. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  681. unsigned size)
  682. {
  683. struct sk_buff *skb = re->skb;
  684. int i;
  685. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  686. pci_unmap_len_set(re, data_size, size);
  687. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  688. re->frag_addr[i] = pci_map_page(pdev,
  689. skb_shinfo(skb)->frags[i].page,
  690. skb_shinfo(skb)->frags[i].page_offset,
  691. skb_shinfo(skb)->frags[i].size,
  692. PCI_DMA_FROMDEVICE);
  693. }
  694. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  695. {
  696. struct sk_buff *skb = re->skb;
  697. int i;
  698. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  699. PCI_DMA_FROMDEVICE);
  700. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  701. pci_unmap_page(pdev, re->frag_addr[i],
  702. skb_shinfo(skb)->frags[i].size,
  703. PCI_DMA_FROMDEVICE);
  704. }
  705. /* Tell chip where to start receive checksum.
  706. * Actually has two checksums, but set both same to avoid possible byte
  707. * order problems.
  708. */
  709. static void rx_set_checksum(struct sky2_port *sky2)
  710. {
  711. struct sky2_rx_le *le;
  712. le = sky2_next_rx(sky2);
  713. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  714. le->ctrl = 0;
  715. le->opcode = OP_TCPSTART | HW_OWNER;
  716. sky2_write32(sky2->hw,
  717. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  718. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  719. }
  720. /*
  721. * The RX Stop command will not work for Yukon-2 if the BMU does not
  722. * reach the end of packet and since we can't make sure that we have
  723. * incoming data, we must reset the BMU while it is not doing a DMA
  724. * transfer. Since it is possible that the RX path is still active,
  725. * the RX RAM buffer will be stopped first, so any possible incoming
  726. * data will not trigger a DMA. After the RAM buffer is stopped, the
  727. * BMU is polled until any DMA in progress is ended and only then it
  728. * will be reset.
  729. */
  730. static void sky2_rx_stop(struct sky2_port *sky2)
  731. {
  732. struct sky2_hw *hw = sky2->hw;
  733. unsigned rxq = rxqaddr[sky2->port];
  734. int i;
  735. /* disable the RAM Buffer receive queue */
  736. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  737. for (i = 0; i < 0xffff; i++)
  738. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  739. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  740. goto stopped;
  741. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  742. sky2->netdev->name);
  743. stopped:
  744. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  745. /* reset the Rx prefetch unit */
  746. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  747. }
  748. /* Clean out receive buffer area, assumes receiver hardware stopped */
  749. static void sky2_rx_clean(struct sky2_port *sky2)
  750. {
  751. unsigned i;
  752. memset(sky2->rx_le, 0, RX_LE_BYTES);
  753. for (i = 0; i < sky2->rx_pending; i++) {
  754. struct rx_ring_info *re = sky2->rx_ring + i;
  755. if (re->skb) {
  756. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  757. kfree_skb(re->skb);
  758. re->skb = NULL;
  759. }
  760. }
  761. }
  762. /* Basic MII support */
  763. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  764. {
  765. struct mii_ioctl_data *data = if_mii(ifr);
  766. struct sky2_port *sky2 = netdev_priv(dev);
  767. struct sky2_hw *hw = sky2->hw;
  768. int err = -EOPNOTSUPP;
  769. if (!netif_running(dev))
  770. return -ENODEV; /* Phy still in reset */
  771. switch (cmd) {
  772. case SIOCGMIIPHY:
  773. data->phy_id = PHY_ADDR_MARV;
  774. /* fallthru */
  775. case SIOCGMIIREG: {
  776. u16 val = 0;
  777. spin_lock_bh(&sky2->phy_lock);
  778. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  779. spin_unlock_bh(&sky2->phy_lock);
  780. data->val_out = val;
  781. break;
  782. }
  783. case SIOCSMIIREG:
  784. if (!capable(CAP_NET_ADMIN))
  785. return -EPERM;
  786. spin_lock_bh(&sky2->phy_lock);
  787. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  788. data->val_in);
  789. spin_unlock_bh(&sky2->phy_lock);
  790. break;
  791. }
  792. return err;
  793. }
  794. #ifdef SKY2_VLAN_TAG_USED
  795. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  796. {
  797. struct sky2_port *sky2 = netdev_priv(dev);
  798. struct sky2_hw *hw = sky2->hw;
  799. u16 port = sky2->port;
  800. netif_tx_lock_bh(dev);
  801. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
  802. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
  803. sky2->vlgrp = grp;
  804. netif_tx_unlock_bh(dev);
  805. }
  806. static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  807. {
  808. struct sky2_port *sky2 = netdev_priv(dev);
  809. struct sky2_hw *hw = sky2->hw;
  810. u16 port = sky2->port;
  811. netif_tx_lock_bh(dev);
  812. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
  813. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
  814. if (sky2->vlgrp)
  815. sky2->vlgrp->vlan_devices[vid] = NULL;
  816. netif_tx_unlock_bh(dev);
  817. }
  818. #endif
  819. /*
  820. * Allocate an skb for receiving. If the MTU is large enough
  821. * make the skb non-linear with a fragment list of pages.
  822. *
  823. * It appears the hardware has a bug in the FIFO logic that
  824. * cause it to hang if the FIFO gets overrun and the receive buffer
  825. * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
  826. * aligned except if slab debugging is enabled.
  827. */
  828. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  829. {
  830. struct sk_buff *skb;
  831. unsigned long p;
  832. int i;
  833. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
  834. if (!skb)
  835. goto nomem;
  836. p = (unsigned long) skb->data;
  837. skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
  838. for (i = 0; i < sky2->rx_nfrags; i++) {
  839. struct page *page = alloc_page(GFP_ATOMIC);
  840. if (!page)
  841. goto free_partial;
  842. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  843. }
  844. return skb;
  845. free_partial:
  846. kfree_skb(skb);
  847. nomem:
  848. return NULL;
  849. }
  850. /*
  851. * Allocate and setup receiver buffer pool.
  852. * Normal case this ends up creating one list element for skb
  853. * in the receive ring. Worst case if using large MTU and each
  854. * allocation falls on a different 64 bit region, that results
  855. * in 6 list elements per ring entry.
  856. * One element is used for checksum enable/disable, and one
  857. * extra to avoid wrap.
  858. */
  859. static int sky2_rx_start(struct sky2_port *sky2)
  860. {
  861. struct sky2_hw *hw = sky2->hw;
  862. struct rx_ring_info *re;
  863. unsigned rxq = rxqaddr[sky2->port];
  864. unsigned i, size, space, thresh;
  865. sky2->rx_put = sky2->rx_next = 0;
  866. sky2_qset(hw, rxq);
  867. /* On PCI express lowering the watermark gives better performance */
  868. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  869. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  870. /* These chips have no ram buffer?
  871. * MAC Rx RAM Read is controlled by hardware */
  872. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  873. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  874. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  875. sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
  876. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  877. rx_set_checksum(sky2);
  878. /* Space needed for frame data + headers rounded up */
  879. size = ALIGN(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8)
  880. + 8;
  881. /* Stopping point for hardware truncation */
  882. thresh = (size - 8) / sizeof(u32);
  883. /* Account for overhead of skb - to avoid order > 0 allocation */
  884. space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
  885. + sizeof(struct skb_shared_info);
  886. sky2->rx_nfrags = space >> PAGE_SHIFT;
  887. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  888. if (sky2->rx_nfrags != 0) {
  889. /* Compute residue after pages */
  890. space = sky2->rx_nfrags << PAGE_SHIFT;
  891. if (space < size)
  892. size -= space;
  893. else
  894. size = 0;
  895. /* Optimize to handle small packets and headers */
  896. if (size < copybreak)
  897. size = copybreak;
  898. if (size < ETH_HLEN)
  899. size = ETH_HLEN;
  900. }
  901. sky2->rx_data_size = size;
  902. /* Fill Rx ring */
  903. for (i = 0; i < sky2->rx_pending; i++) {
  904. re = sky2->rx_ring + i;
  905. re->skb = sky2_rx_alloc(sky2);
  906. if (!re->skb)
  907. goto nomem;
  908. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  909. sky2_rx_submit(sky2, re);
  910. }
  911. /*
  912. * The receiver hangs if it receives frames larger than the
  913. * packet buffer. As a workaround, truncate oversize frames, but
  914. * the register is limited to 9 bits, so if you do frames > 2052
  915. * you better get the MTU right!
  916. */
  917. if (thresh > 0x1ff)
  918. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  919. else {
  920. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  921. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  922. }
  923. /* Tell chip about available buffers */
  924. sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
  925. return 0;
  926. nomem:
  927. sky2_rx_clean(sky2);
  928. return -ENOMEM;
  929. }
  930. /* Bring up network interface. */
  931. static int sky2_up(struct net_device *dev)
  932. {
  933. struct sky2_port *sky2 = netdev_priv(dev);
  934. struct sky2_hw *hw = sky2->hw;
  935. unsigned port = sky2->port;
  936. u32 ramsize, imask;
  937. int cap, err = -ENOMEM;
  938. struct net_device *otherdev = hw->dev[sky2->port^1];
  939. /*
  940. * On dual port PCI-X card, there is an problem where status
  941. * can be received out of order due to split transactions
  942. */
  943. if (otherdev && netif_running(otherdev) &&
  944. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  945. struct sky2_port *osky2 = netdev_priv(otherdev);
  946. u16 cmd;
  947. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  948. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  949. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  950. sky2->rx_csum = 0;
  951. osky2->rx_csum = 0;
  952. }
  953. if (netif_msg_ifup(sky2))
  954. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  955. /* must be power of 2 */
  956. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  957. TX_RING_SIZE *
  958. sizeof(struct sky2_tx_le),
  959. &sky2->tx_le_map);
  960. if (!sky2->tx_le)
  961. goto err_out;
  962. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  963. GFP_KERNEL);
  964. if (!sky2->tx_ring)
  965. goto err_out;
  966. sky2->tx_prod = sky2->tx_cons = 0;
  967. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  968. &sky2->rx_le_map);
  969. if (!sky2->rx_le)
  970. goto err_out;
  971. memset(sky2->rx_le, 0, RX_LE_BYTES);
  972. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  973. GFP_KERNEL);
  974. if (!sky2->rx_ring)
  975. goto err_out;
  976. sky2_phy_power(hw, port, 1);
  977. sky2_mac_init(hw, port);
  978. /* Register is number of 4K blocks on internal RAM buffer. */
  979. ramsize = sky2_read8(hw, B2_E_0) * 4;
  980. printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  981. if (ramsize > 0) {
  982. u32 rxspace;
  983. if (ramsize < 16)
  984. rxspace = ramsize / 2;
  985. else
  986. rxspace = 8 + (2*(ramsize - 16))/3;
  987. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  988. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  989. /* Make sure SyncQ is disabled */
  990. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  991. RB_RST_SET);
  992. }
  993. sky2_qset(hw, txqaddr[port]);
  994. /* Set almost empty threshold */
  995. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  996. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  997. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
  998. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  999. TX_RING_SIZE - 1);
  1000. err = sky2_rx_start(sky2);
  1001. if (err)
  1002. goto err_out;
  1003. /* Enable interrupts from phy/mac for port */
  1004. imask = sky2_read32(hw, B0_IMSK);
  1005. imask |= portirq_msk[port];
  1006. sky2_write32(hw, B0_IMSK, imask);
  1007. return 0;
  1008. err_out:
  1009. if (sky2->rx_le) {
  1010. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1011. sky2->rx_le, sky2->rx_le_map);
  1012. sky2->rx_le = NULL;
  1013. }
  1014. if (sky2->tx_le) {
  1015. pci_free_consistent(hw->pdev,
  1016. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1017. sky2->tx_le, sky2->tx_le_map);
  1018. sky2->tx_le = NULL;
  1019. }
  1020. kfree(sky2->tx_ring);
  1021. kfree(sky2->rx_ring);
  1022. sky2->tx_ring = NULL;
  1023. sky2->rx_ring = NULL;
  1024. return err;
  1025. }
  1026. /* Modular subtraction in ring */
  1027. static inline int tx_dist(unsigned tail, unsigned head)
  1028. {
  1029. return (head - tail) & (TX_RING_SIZE - 1);
  1030. }
  1031. /* Number of list elements available for next tx */
  1032. static inline int tx_avail(const struct sky2_port *sky2)
  1033. {
  1034. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1035. }
  1036. /* Estimate of number of transmit list elements required */
  1037. static unsigned tx_le_req(const struct sk_buff *skb)
  1038. {
  1039. unsigned count;
  1040. count = sizeof(dma_addr_t) / sizeof(u32);
  1041. count += skb_shinfo(skb)->nr_frags * count;
  1042. if (skb_is_gso(skb))
  1043. ++count;
  1044. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1045. ++count;
  1046. return count;
  1047. }
  1048. /*
  1049. * Put one packet in ring for transmit.
  1050. * A single packet can generate multiple list elements, and
  1051. * the number of ring elements will probably be less than the number
  1052. * of list elements used.
  1053. */
  1054. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1055. {
  1056. struct sky2_port *sky2 = netdev_priv(dev);
  1057. struct sky2_hw *hw = sky2->hw;
  1058. struct sky2_tx_le *le = NULL;
  1059. struct tx_ring_info *re;
  1060. unsigned i, len;
  1061. dma_addr_t mapping;
  1062. u32 addr64;
  1063. u16 mss;
  1064. u8 ctrl;
  1065. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1066. return NETDEV_TX_BUSY;
  1067. if (unlikely(netif_msg_tx_queued(sky2)))
  1068. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1069. dev->name, sky2->tx_prod, skb->len);
  1070. len = skb_headlen(skb);
  1071. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1072. addr64 = high32(mapping);
  1073. /* Send high bits if changed or crosses boundary */
  1074. if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
  1075. le = get_tx_le(sky2);
  1076. le->addr = cpu_to_le32(addr64);
  1077. le->opcode = OP_ADDR64 | HW_OWNER;
  1078. sky2->tx_addr64 = high32(mapping + len);
  1079. }
  1080. /* Check for TCP Segmentation Offload */
  1081. mss = skb_shinfo(skb)->gso_size;
  1082. if (mss != 0) {
  1083. mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
  1084. mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  1085. mss += ETH_HLEN;
  1086. if (mss != sky2->tx_last_mss) {
  1087. le = get_tx_le(sky2);
  1088. le->addr = cpu_to_le32(mss);
  1089. le->opcode = OP_LRGLEN | HW_OWNER;
  1090. sky2->tx_last_mss = mss;
  1091. }
  1092. }
  1093. ctrl = 0;
  1094. #ifdef SKY2_VLAN_TAG_USED
  1095. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1096. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1097. if (!le) {
  1098. le = get_tx_le(sky2);
  1099. le->addr = 0;
  1100. le->opcode = OP_VLAN|HW_OWNER;
  1101. } else
  1102. le->opcode |= OP_VLAN;
  1103. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1104. ctrl |= INS_VLAN;
  1105. }
  1106. #endif
  1107. /* Handle TCP checksum offload */
  1108. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1109. unsigned offset = skb->h.raw - skb->data;
  1110. u32 tcpsum;
  1111. tcpsum = offset << 16; /* sum start */
  1112. tcpsum |= offset + skb->csum_offset; /* sum write */
  1113. ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1114. if (skb->nh.iph->protocol == IPPROTO_UDP)
  1115. ctrl |= UDPTCP;
  1116. if (tcpsum != sky2->tx_tcpsum) {
  1117. sky2->tx_tcpsum = tcpsum;
  1118. le = get_tx_le(sky2);
  1119. le->addr = cpu_to_le32(tcpsum);
  1120. le->length = 0; /* initial checksum value */
  1121. le->ctrl = 1; /* one packet */
  1122. le->opcode = OP_TCPLISW | HW_OWNER;
  1123. }
  1124. }
  1125. le = get_tx_le(sky2);
  1126. le->addr = cpu_to_le32((u32) mapping);
  1127. le->length = cpu_to_le16(len);
  1128. le->ctrl = ctrl;
  1129. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1130. re = tx_le_re(sky2, le);
  1131. re->skb = skb;
  1132. pci_unmap_addr_set(re, mapaddr, mapping);
  1133. pci_unmap_len_set(re, maplen, len);
  1134. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1135. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1136. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1137. frag->size, PCI_DMA_TODEVICE);
  1138. addr64 = high32(mapping);
  1139. if (addr64 != sky2->tx_addr64) {
  1140. le = get_tx_le(sky2);
  1141. le->addr = cpu_to_le32(addr64);
  1142. le->ctrl = 0;
  1143. le->opcode = OP_ADDR64 | HW_OWNER;
  1144. sky2->tx_addr64 = addr64;
  1145. }
  1146. le = get_tx_le(sky2);
  1147. le->addr = cpu_to_le32((u32) mapping);
  1148. le->length = cpu_to_le16(frag->size);
  1149. le->ctrl = ctrl;
  1150. le->opcode = OP_BUFFER | HW_OWNER;
  1151. re = tx_le_re(sky2, le);
  1152. re->skb = skb;
  1153. pci_unmap_addr_set(re, mapaddr, mapping);
  1154. pci_unmap_len_set(re, maplen, frag->size);
  1155. }
  1156. le->ctrl |= EOP;
  1157. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1158. netif_stop_queue(dev);
  1159. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1160. dev->trans_start = jiffies;
  1161. return NETDEV_TX_OK;
  1162. }
  1163. /*
  1164. * Free ring elements from starting at tx_cons until "done"
  1165. *
  1166. * NB: the hardware will tell us about partial completion of multi-part
  1167. * buffers so make sure not to free skb to early.
  1168. */
  1169. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1170. {
  1171. struct net_device *dev = sky2->netdev;
  1172. struct pci_dev *pdev = sky2->hw->pdev;
  1173. unsigned idx;
  1174. BUG_ON(done >= TX_RING_SIZE);
  1175. for (idx = sky2->tx_cons; idx != done;
  1176. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1177. struct sky2_tx_le *le = sky2->tx_le + idx;
  1178. struct tx_ring_info *re = sky2->tx_ring + idx;
  1179. switch(le->opcode & ~HW_OWNER) {
  1180. case OP_LARGESEND:
  1181. case OP_PACKET:
  1182. pci_unmap_single(pdev,
  1183. pci_unmap_addr(re, mapaddr),
  1184. pci_unmap_len(re, maplen),
  1185. PCI_DMA_TODEVICE);
  1186. break;
  1187. case OP_BUFFER:
  1188. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1189. pci_unmap_len(re, maplen),
  1190. PCI_DMA_TODEVICE);
  1191. break;
  1192. }
  1193. if (le->ctrl & EOP) {
  1194. if (unlikely(netif_msg_tx_done(sky2)))
  1195. printk(KERN_DEBUG "%s: tx done %u\n",
  1196. dev->name, idx);
  1197. dev_kfree_skb_any(re->skb);
  1198. }
  1199. le->opcode = 0; /* paranoia */
  1200. }
  1201. sky2->tx_cons = idx;
  1202. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1203. netif_wake_queue(dev);
  1204. }
  1205. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1206. static void sky2_tx_clean(struct net_device *dev)
  1207. {
  1208. struct sky2_port *sky2 = netdev_priv(dev);
  1209. netif_tx_lock_bh(dev);
  1210. sky2_tx_complete(sky2, sky2->tx_prod);
  1211. netif_tx_unlock_bh(dev);
  1212. }
  1213. /* Network shutdown */
  1214. static int sky2_down(struct net_device *dev)
  1215. {
  1216. struct sky2_port *sky2 = netdev_priv(dev);
  1217. struct sky2_hw *hw = sky2->hw;
  1218. unsigned port = sky2->port;
  1219. u16 ctrl;
  1220. u32 imask;
  1221. /* Never really got started! */
  1222. if (!sky2->tx_le)
  1223. return 0;
  1224. if (netif_msg_ifdown(sky2))
  1225. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1226. /* Stop more packets from being queued */
  1227. netif_stop_queue(dev);
  1228. /* Disable port IRQ */
  1229. imask = sky2_read32(hw, B0_IMSK);
  1230. imask &= ~portirq_msk[port];
  1231. sky2_write32(hw, B0_IMSK, imask);
  1232. /*
  1233. * Both ports share the NAPI poll on port 0, so if necessary undo the
  1234. * the disable that is done in dev_close.
  1235. */
  1236. if (sky2->port == 0 && hw->ports > 1)
  1237. netif_poll_enable(dev);
  1238. sky2_gmac_reset(hw, port);
  1239. /* Stop transmitter */
  1240. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1241. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1242. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1243. RB_RST_SET | RB_DIS_OP_MD);
  1244. /* WA for dev. #4.209 */
  1245. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1246. && (hw->chip_rev == CHIP_REV_YU_EC_U_A1 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1247. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1248. sky2->speed != SPEED_1000 ?
  1249. TX_STFW_ENA : TX_STFW_DIS);
  1250. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1251. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1252. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1253. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1254. /* Workaround shared GMAC reset */
  1255. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1256. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1257. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1258. /* Disable Force Sync bit and Enable Alloc bit */
  1259. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1260. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1261. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1262. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1263. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1264. /* Reset the PCI FIFO of the async Tx queue */
  1265. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1266. BMU_RST_SET | BMU_FIFO_RST);
  1267. /* Reset the Tx prefetch units */
  1268. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1269. PREF_UNIT_RST_SET);
  1270. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1271. sky2_rx_stop(sky2);
  1272. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1273. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1274. sky2_phy_power(hw, port, 0);
  1275. /* turn off LED's */
  1276. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1277. synchronize_irq(hw->pdev->irq);
  1278. sky2_tx_clean(dev);
  1279. sky2_rx_clean(sky2);
  1280. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1281. sky2->rx_le, sky2->rx_le_map);
  1282. kfree(sky2->rx_ring);
  1283. pci_free_consistent(hw->pdev,
  1284. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1285. sky2->tx_le, sky2->tx_le_map);
  1286. kfree(sky2->tx_ring);
  1287. sky2->tx_le = NULL;
  1288. sky2->rx_le = NULL;
  1289. sky2->rx_ring = NULL;
  1290. sky2->tx_ring = NULL;
  1291. return 0;
  1292. }
  1293. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1294. {
  1295. if (!sky2_is_copper(hw))
  1296. return SPEED_1000;
  1297. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1298. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1299. switch (aux & PHY_M_PS_SPEED_MSK) {
  1300. case PHY_M_PS_SPEED_1000:
  1301. return SPEED_1000;
  1302. case PHY_M_PS_SPEED_100:
  1303. return SPEED_100;
  1304. default:
  1305. return SPEED_10;
  1306. }
  1307. }
  1308. static void sky2_link_up(struct sky2_port *sky2)
  1309. {
  1310. struct sky2_hw *hw = sky2->hw;
  1311. unsigned port = sky2->port;
  1312. u16 reg;
  1313. static const char *fc_name[] = {
  1314. [FC_NONE] = "none",
  1315. [FC_TX] = "tx",
  1316. [FC_RX] = "rx",
  1317. [FC_BOTH] = "both",
  1318. };
  1319. /* enable Rx/Tx */
  1320. reg = gma_read16(hw, port, GM_GP_CTRL);
  1321. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1322. gma_write16(hw, port, GM_GP_CTRL, reg);
  1323. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1324. netif_carrier_on(sky2->netdev);
  1325. netif_wake_queue(sky2->netdev);
  1326. /* Turn on link LED */
  1327. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1328. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1329. if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U) {
  1330. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1331. u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
  1332. switch(sky2->speed) {
  1333. case SPEED_10:
  1334. led |= PHY_M_LEDC_INIT_CTRL(7);
  1335. break;
  1336. case SPEED_100:
  1337. led |= PHY_M_LEDC_STA1_CTRL(7);
  1338. break;
  1339. case SPEED_1000:
  1340. led |= PHY_M_LEDC_STA0_CTRL(7);
  1341. break;
  1342. }
  1343. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1344. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
  1345. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1346. }
  1347. if (netif_msg_link(sky2))
  1348. printk(KERN_INFO PFX
  1349. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1350. sky2->netdev->name, sky2->speed,
  1351. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1352. fc_name[sky2->flow_status]);
  1353. }
  1354. static void sky2_link_down(struct sky2_port *sky2)
  1355. {
  1356. struct sky2_hw *hw = sky2->hw;
  1357. unsigned port = sky2->port;
  1358. u16 reg;
  1359. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1360. reg = gma_read16(hw, port, GM_GP_CTRL);
  1361. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1362. gma_write16(hw, port, GM_GP_CTRL, reg);
  1363. if (sky2->flow_status == FC_RX) {
  1364. /* restore Asymmetric Pause bit */
  1365. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1366. gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
  1367. | PHY_M_AN_ASP);
  1368. }
  1369. netif_carrier_off(sky2->netdev);
  1370. netif_stop_queue(sky2->netdev);
  1371. /* Turn on link LED */
  1372. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1373. if (netif_msg_link(sky2))
  1374. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1375. sky2_phy_init(hw, port);
  1376. }
  1377. static enum flow_control sky2_flow(int rx, int tx)
  1378. {
  1379. if (rx)
  1380. return tx ? FC_BOTH : FC_RX;
  1381. else
  1382. return tx ? FC_TX : FC_NONE;
  1383. }
  1384. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1385. {
  1386. struct sky2_hw *hw = sky2->hw;
  1387. unsigned port = sky2->port;
  1388. u16 lpa;
  1389. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1390. if (lpa & PHY_M_AN_RF) {
  1391. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1392. return -1;
  1393. }
  1394. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1395. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1396. sky2->netdev->name);
  1397. return -1;
  1398. }
  1399. sky2->speed = sky2_phy_speed(hw, aux);
  1400. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1401. /* Pause bits are offset (9..8) */
  1402. if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)
  1403. aux >>= 6;
  1404. sky2->flow_status = sky2_flow(aux & PHY_M_PS_RX_P_EN,
  1405. aux & PHY_M_PS_TX_P_EN);
  1406. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1407. && hw->chip_id != CHIP_ID_YUKON_EC_U)
  1408. sky2->flow_status = FC_NONE;
  1409. if (aux & PHY_M_PS_RX_P_EN)
  1410. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1411. else
  1412. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1413. return 0;
  1414. }
  1415. /* Interrupt from PHY */
  1416. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1417. {
  1418. struct net_device *dev = hw->dev[port];
  1419. struct sky2_port *sky2 = netdev_priv(dev);
  1420. u16 istatus, phystat;
  1421. if (!netif_running(dev))
  1422. return;
  1423. spin_lock(&sky2->phy_lock);
  1424. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1425. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1426. if (netif_msg_intr(sky2))
  1427. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1428. sky2->netdev->name, istatus, phystat);
  1429. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1430. if (sky2_autoneg_done(sky2, phystat) == 0)
  1431. sky2_link_up(sky2);
  1432. goto out;
  1433. }
  1434. if (istatus & PHY_M_IS_LSP_CHANGE)
  1435. sky2->speed = sky2_phy_speed(hw, phystat);
  1436. if (istatus & PHY_M_IS_DUP_CHANGE)
  1437. sky2->duplex =
  1438. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1439. if (istatus & PHY_M_IS_LST_CHANGE) {
  1440. if (phystat & PHY_M_PS_LINK_UP)
  1441. sky2_link_up(sky2);
  1442. else
  1443. sky2_link_down(sky2);
  1444. }
  1445. out:
  1446. spin_unlock(&sky2->phy_lock);
  1447. }
  1448. /* Transmit timeout is only called if we are running, carries is up
  1449. * and tx queue is full (stopped).
  1450. */
  1451. static void sky2_tx_timeout(struct net_device *dev)
  1452. {
  1453. struct sky2_port *sky2 = netdev_priv(dev);
  1454. struct sky2_hw *hw = sky2->hw;
  1455. unsigned txq = txqaddr[sky2->port];
  1456. u16 report, done;
  1457. if (netif_msg_timer(sky2))
  1458. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1459. report = sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
  1460. done = sky2_read16(hw, Q_ADDR(txq, Q_DONE));
  1461. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1462. dev->name,
  1463. sky2->tx_cons, sky2->tx_prod, report, done);
  1464. if (report != done) {
  1465. printk(KERN_INFO PFX "status burst pending (irq moderation?)\n");
  1466. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  1467. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1468. } else if (report != sky2->tx_cons) {
  1469. printk(KERN_INFO PFX "status report lost?\n");
  1470. netif_tx_lock_bh(dev);
  1471. sky2_tx_complete(sky2, report);
  1472. netif_tx_unlock_bh(dev);
  1473. } else {
  1474. printk(KERN_INFO PFX "hardware hung? flushing\n");
  1475. sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
  1476. sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1477. sky2_tx_clean(dev);
  1478. sky2_qset(hw, txq);
  1479. sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
  1480. }
  1481. }
  1482. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1483. {
  1484. struct sky2_port *sky2 = netdev_priv(dev);
  1485. struct sky2_hw *hw = sky2->hw;
  1486. int err;
  1487. u16 ctl, mode;
  1488. u32 imask;
  1489. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1490. return -EINVAL;
  1491. if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
  1492. return -EINVAL;
  1493. if (!netif_running(dev)) {
  1494. dev->mtu = new_mtu;
  1495. return 0;
  1496. }
  1497. imask = sky2_read32(hw, B0_IMSK);
  1498. sky2_write32(hw, B0_IMSK, 0);
  1499. dev->trans_start = jiffies; /* prevent tx timeout */
  1500. netif_stop_queue(dev);
  1501. netif_poll_disable(hw->dev[0]);
  1502. synchronize_irq(hw->pdev->irq);
  1503. ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
  1504. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1505. sky2_rx_stop(sky2);
  1506. sky2_rx_clean(sky2);
  1507. dev->mtu = new_mtu;
  1508. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1509. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1510. if (dev->mtu > ETH_DATA_LEN)
  1511. mode |= GM_SMOD_JUMBO_ENA;
  1512. gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
  1513. sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
  1514. err = sky2_rx_start(sky2);
  1515. sky2_write32(hw, B0_IMSK, imask);
  1516. if (err)
  1517. dev_close(dev);
  1518. else {
  1519. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
  1520. netif_poll_enable(hw->dev[0]);
  1521. netif_wake_queue(dev);
  1522. }
  1523. return err;
  1524. }
  1525. /* For small just reuse existing skb for next receive */
  1526. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1527. const struct rx_ring_info *re,
  1528. unsigned length)
  1529. {
  1530. struct sk_buff *skb;
  1531. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1532. if (likely(skb)) {
  1533. skb_reserve(skb, 2);
  1534. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1535. length, PCI_DMA_FROMDEVICE);
  1536. memcpy(skb->data, re->skb->data, length);
  1537. skb->ip_summed = re->skb->ip_summed;
  1538. skb->csum = re->skb->csum;
  1539. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1540. length, PCI_DMA_FROMDEVICE);
  1541. re->skb->ip_summed = CHECKSUM_NONE;
  1542. skb_put(skb, length);
  1543. }
  1544. return skb;
  1545. }
  1546. /* Adjust length of skb with fragments to match received data */
  1547. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1548. unsigned int length)
  1549. {
  1550. int i, num_frags;
  1551. unsigned int size;
  1552. /* put header into skb */
  1553. size = min(length, hdr_space);
  1554. skb->tail += size;
  1555. skb->len += size;
  1556. length -= size;
  1557. num_frags = skb_shinfo(skb)->nr_frags;
  1558. for (i = 0; i < num_frags; i++) {
  1559. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1560. if (length == 0) {
  1561. /* don't need this page */
  1562. __free_page(frag->page);
  1563. --skb_shinfo(skb)->nr_frags;
  1564. } else {
  1565. size = min(length, (unsigned) PAGE_SIZE);
  1566. frag->size = size;
  1567. skb->data_len += size;
  1568. skb->truesize += size;
  1569. skb->len += size;
  1570. length -= size;
  1571. }
  1572. }
  1573. }
  1574. /* Normal packet - take skb from ring element and put in a new one */
  1575. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1576. struct rx_ring_info *re,
  1577. unsigned int length)
  1578. {
  1579. struct sk_buff *skb, *nskb;
  1580. unsigned hdr_space = sky2->rx_data_size;
  1581. pr_debug(PFX "receive new length=%d\n", length);
  1582. /* Don't be tricky about reusing pages (yet) */
  1583. nskb = sky2_rx_alloc(sky2);
  1584. if (unlikely(!nskb))
  1585. return NULL;
  1586. skb = re->skb;
  1587. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1588. prefetch(skb->data);
  1589. re->skb = nskb;
  1590. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1591. if (skb_shinfo(skb)->nr_frags)
  1592. skb_put_frags(skb, hdr_space, length);
  1593. else
  1594. skb_put(skb, length);
  1595. return skb;
  1596. }
  1597. /*
  1598. * Receive one packet.
  1599. * For larger packets, get new buffer.
  1600. */
  1601. static struct sk_buff *sky2_receive(struct net_device *dev,
  1602. u16 length, u32 status)
  1603. {
  1604. struct sky2_port *sky2 = netdev_priv(dev);
  1605. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1606. struct sk_buff *skb = NULL;
  1607. if (unlikely(netif_msg_rx_status(sky2)))
  1608. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1609. dev->name, sky2->rx_next, status, length);
  1610. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1611. prefetch(sky2->rx_ring + sky2->rx_next);
  1612. if (status & GMR_FS_ANY_ERR)
  1613. goto error;
  1614. if (!(status & GMR_FS_RX_OK))
  1615. goto resubmit;
  1616. if (length > dev->mtu + ETH_HLEN)
  1617. goto oversize;
  1618. if (length < copybreak)
  1619. skb = receive_copy(sky2, re, length);
  1620. else
  1621. skb = receive_new(sky2, re, length);
  1622. resubmit:
  1623. sky2_rx_submit(sky2, re);
  1624. return skb;
  1625. oversize:
  1626. ++sky2->net_stats.rx_over_errors;
  1627. goto resubmit;
  1628. error:
  1629. ++sky2->net_stats.rx_errors;
  1630. if (status & GMR_FS_RX_FF_OV) {
  1631. sky2->net_stats.rx_fifo_errors++;
  1632. goto resubmit;
  1633. }
  1634. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1635. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1636. dev->name, status, length);
  1637. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1638. sky2->net_stats.rx_length_errors++;
  1639. if (status & GMR_FS_FRAGMENT)
  1640. sky2->net_stats.rx_frame_errors++;
  1641. if (status & GMR_FS_CRC_ERR)
  1642. sky2->net_stats.rx_crc_errors++;
  1643. goto resubmit;
  1644. }
  1645. /* Transmit complete */
  1646. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1647. {
  1648. struct sky2_port *sky2 = netdev_priv(dev);
  1649. if (netif_running(dev)) {
  1650. netif_tx_lock(dev);
  1651. sky2_tx_complete(sky2, last);
  1652. netif_tx_unlock(dev);
  1653. }
  1654. }
  1655. /* Process status response ring */
  1656. static int sky2_status_intr(struct sky2_hw *hw, int to_do)
  1657. {
  1658. struct sky2_port *sky2;
  1659. int work_done = 0;
  1660. unsigned buf_write[2] = { 0, 0 };
  1661. u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1662. rmb();
  1663. while (hw->st_idx != hwidx) {
  1664. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1665. struct net_device *dev;
  1666. struct sk_buff *skb;
  1667. u32 status;
  1668. u16 length;
  1669. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1670. BUG_ON(le->link >= 2);
  1671. dev = hw->dev[le->link];
  1672. sky2 = netdev_priv(dev);
  1673. length = le16_to_cpu(le->length);
  1674. status = le32_to_cpu(le->status);
  1675. switch (le->opcode & ~HW_OWNER) {
  1676. case OP_RXSTAT:
  1677. skb = sky2_receive(dev, length, status);
  1678. if (!skb)
  1679. goto force_update;
  1680. skb->protocol = eth_type_trans(skb, dev);
  1681. dev->last_rx = jiffies;
  1682. #ifdef SKY2_VLAN_TAG_USED
  1683. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1684. vlan_hwaccel_receive_skb(skb,
  1685. sky2->vlgrp,
  1686. be16_to_cpu(sky2->rx_tag));
  1687. } else
  1688. #endif
  1689. netif_receive_skb(skb);
  1690. /* Update receiver after 16 frames */
  1691. if (++buf_write[le->link] == RX_BUF_WRITE) {
  1692. force_update:
  1693. sky2_put_idx(hw, rxqaddr[le->link], sky2->rx_put);
  1694. buf_write[le->link] = 0;
  1695. }
  1696. /* Stop after net poll weight */
  1697. if (++work_done >= to_do)
  1698. goto exit_loop;
  1699. break;
  1700. #ifdef SKY2_VLAN_TAG_USED
  1701. case OP_RXVLAN:
  1702. sky2->rx_tag = length;
  1703. break;
  1704. case OP_RXCHKSVLAN:
  1705. sky2->rx_tag = length;
  1706. /* fall through */
  1707. #endif
  1708. case OP_RXCHKS:
  1709. skb = sky2->rx_ring[sky2->rx_next].skb;
  1710. skb->ip_summed = CHECKSUM_COMPLETE;
  1711. skb->csum = status & 0xffff;
  1712. break;
  1713. case OP_TXINDEXLE:
  1714. /* TX index reports status for both ports */
  1715. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1716. sky2_tx_done(hw->dev[0], status & 0xfff);
  1717. if (hw->dev[1])
  1718. sky2_tx_done(hw->dev[1],
  1719. ((status >> 24) & 0xff)
  1720. | (u16)(length & 0xf) << 8);
  1721. break;
  1722. default:
  1723. if (net_ratelimit())
  1724. printk(KERN_WARNING PFX
  1725. "unknown status opcode 0x%x\n", le->opcode);
  1726. goto exit_loop;
  1727. }
  1728. }
  1729. /* Fully processed status ring so clear irq */
  1730. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1731. exit_loop:
  1732. if (buf_write[0]) {
  1733. sky2 = netdev_priv(hw->dev[0]);
  1734. sky2_put_idx(hw, Q_R1, sky2->rx_put);
  1735. }
  1736. if (buf_write[1]) {
  1737. sky2 = netdev_priv(hw->dev[1]);
  1738. sky2_put_idx(hw, Q_R2, sky2->rx_put);
  1739. }
  1740. return work_done;
  1741. }
  1742. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1743. {
  1744. struct net_device *dev = hw->dev[port];
  1745. if (net_ratelimit())
  1746. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1747. dev->name, status);
  1748. if (status & Y2_IS_PAR_RD1) {
  1749. if (net_ratelimit())
  1750. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1751. dev->name);
  1752. /* Clear IRQ */
  1753. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1754. }
  1755. if (status & Y2_IS_PAR_WR1) {
  1756. if (net_ratelimit())
  1757. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1758. dev->name);
  1759. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1760. }
  1761. if (status & Y2_IS_PAR_MAC1) {
  1762. if (net_ratelimit())
  1763. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1764. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1765. }
  1766. if (status & Y2_IS_PAR_RX1) {
  1767. if (net_ratelimit())
  1768. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1769. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1770. }
  1771. if (status & Y2_IS_TCP_TXA1) {
  1772. if (net_ratelimit())
  1773. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1774. dev->name);
  1775. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1776. }
  1777. }
  1778. static void sky2_hw_intr(struct sky2_hw *hw)
  1779. {
  1780. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1781. if (status & Y2_IS_TIST_OV)
  1782. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1783. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1784. u16 pci_err;
  1785. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1786. if (net_ratelimit())
  1787. printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
  1788. pci_name(hw->pdev), pci_err);
  1789. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1790. sky2_pci_write16(hw, PCI_STATUS,
  1791. pci_err | PCI_STATUS_ERROR_BITS);
  1792. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1793. }
  1794. if (status & Y2_IS_PCI_EXP) {
  1795. /* PCI-Express uncorrectable Error occurred */
  1796. u32 pex_err;
  1797. pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
  1798. if (net_ratelimit())
  1799. printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
  1800. pci_name(hw->pdev), pex_err);
  1801. /* clear the interrupt */
  1802. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1803. sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
  1804. 0xffffffffUL);
  1805. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1806. if (pex_err & PEX_FATAL_ERRORS) {
  1807. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1808. hwmsk &= ~Y2_IS_PCI_EXP;
  1809. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1810. }
  1811. }
  1812. if (status & Y2_HWE_L1_MASK)
  1813. sky2_hw_error(hw, 0, status);
  1814. status >>= 8;
  1815. if (status & Y2_HWE_L1_MASK)
  1816. sky2_hw_error(hw, 1, status);
  1817. }
  1818. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1819. {
  1820. struct net_device *dev = hw->dev[port];
  1821. struct sky2_port *sky2 = netdev_priv(dev);
  1822. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1823. if (netif_msg_intr(sky2))
  1824. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1825. dev->name, status);
  1826. if (status & GM_IS_RX_FF_OR) {
  1827. ++sky2->net_stats.rx_fifo_errors;
  1828. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1829. }
  1830. if (status & GM_IS_TX_FF_UR) {
  1831. ++sky2->net_stats.tx_fifo_errors;
  1832. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1833. }
  1834. }
  1835. /* This should never happen it is a fatal situation */
  1836. static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
  1837. const char *rxtx, u32 mask)
  1838. {
  1839. struct net_device *dev = hw->dev[port];
  1840. struct sky2_port *sky2 = netdev_priv(dev);
  1841. u32 imask;
  1842. printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
  1843. dev ? dev->name : "<not registered>", rxtx);
  1844. imask = sky2_read32(hw, B0_IMSK);
  1845. imask &= ~mask;
  1846. sky2_write32(hw, B0_IMSK, imask);
  1847. if (dev) {
  1848. spin_lock(&sky2->phy_lock);
  1849. sky2_link_down(sky2);
  1850. spin_unlock(&sky2->phy_lock);
  1851. }
  1852. }
  1853. /* If idle then force a fake soft NAPI poll once a second
  1854. * to work around cases where sharing an edge triggered interrupt.
  1855. */
  1856. static inline void sky2_idle_start(struct sky2_hw *hw)
  1857. {
  1858. if (idle_timeout > 0)
  1859. mod_timer(&hw->idle_timer,
  1860. jiffies + msecs_to_jiffies(idle_timeout));
  1861. }
  1862. static void sky2_idle(unsigned long arg)
  1863. {
  1864. struct sky2_hw *hw = (struct sky2_hw *) arg;
  1865. struct net_device *dev = hw->dev[0];
  1866. if (__netif_rx_schedule_prep(dev))
  1867. __netif_rx_schedule(dev);
  1868. mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
  1869. }
  1870. static int sky2_poll(struct net_device *dev0, int *budget)
  1871. {
  1872. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  1873. int work_limit = min(dev0->quota, *budget);
  1874. int work_done = 0;
  1875. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  1876. if (status & Y2_IS_HW_ERR)
  1877. sky2_hw_intr(hw);
  1878. if (status & Y2_IS_IRQ_PHY1)
  1879. sky2_phy_intr(hw, 0);
  1880. if (status & Y2_IS_IRQ_PHY2)
  1881. sky2_phy_intr(hw, 1);
  1882. if (status & Y2_IS_IRQ_MAC1)
  1883. sky2_mac_intr(hw, 0);
  1884. if (status & Y2_IS_IRQ_MAC2)
  1885. sky2_mac_intr(hw, 1);
  1886. if (status & Y2_IS_CHK_RX1)
  1887. sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
  1888. if (status & Y2_IS_CHK_RX2)
  1889. sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
  1890. if (status & Y2_IS_CHK_TXA1)
  1891. sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
  1892. if (status & Y2_IS_CHK_TXA2)
  1893. sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
  1894. work_done = sky2_status_intr(hw, work_limit);
  1895. if (work_done < work_limit) {
  1896. netif_rx_complete(dev0);
  1897. sky2_read32(hw, B0_Y2_SP_LISR);
  1898. return 0;
  1899. } else {
  1900. *budget -= work_done;
  1901. dev0->quota -= work_done;
  1902. return 1;
  1903. }
  1904. }
  1905. static irqreturn_t sky2_intr(int irq, void *dev_id)
  1906. {
  1907. struct sky2_hw *hw = dev_id;
  1908. struct net_device *dev0 = hw->dev[0];
  1909. u32 status;
  1910. /* Reading this mask interrupts as side effect */
  1911. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  1912. if (status == 0 || status == ~0)
  1913. return IRQ_NONE;
  1914. prefetch(&hw->st_le[hw->st_idx]);
  1915. if (likely(__netif_rx_schedule_prep(dev0)))
  1916. __netif_rx_schedule(dev0);
  1917. return IRQ_HANDLED;
  1918. }
  1919. #ifdef CONFIG_NET_POLL_CONTROLLER
  1920. static void sky2_netpoll(struct net_device *dev)
  1921. {
  1922. struct sky2_port *sky2 = netdev_priv(dev);
  1923. struct net_device *dev0 = sky2->hw->dev[0];
  1924. if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
  1925. __netif_rx_schedule(dev0);
  1926. }
  1927. #endif
  1928. /* Chip internal frequency for clock calculations */
  1929. static inline u32 sky2_mhz(const struct sky2_hw *hw)
  1930. {
  1931. switch (hw->chip_id) {
  1932. case CHIP_ID_YUKON_EC:
  1933. case CHIP_ID_YUKON_EC_U:
  1934. return 125; /* 125 Mhz */
  1935. case CHIP_ID_YUKON_FE:
  1936. return 100; /* 100 Mhz */
  1937. default: /* YUKON_XL */
  1938. return 156; /* 156 Mhz */
  1939. }
  1940. }
  1941. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  1942. {
  1943. return sky2_mhz(hw) * us;
  1944. }
  1945. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  1946. {
  1947. return clk / sky2_mhz(hw);
  1948. }
  1949. static int sky2_reset(struct sky2_hw *hw)
  1950. {
  1951. u16 status;
  1952. u8 t8;
  1953. int i;
  1954. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1955. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  1956. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  1957. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  1958. pci_name(hw->pdev), hw->chip_id);
  1959. return -EOPNOTSUPP;
  1960. }
  1961. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  1962. /* This rev is really old, and requires untested workarounds */
  1963. if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
  1964. printk(KERN_ERR PFX "%s: unsupported revision Yukon-%s (0x%x) rev %d\n",
  1965. pci_name(hw->pdev), yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  1966. hw->chip_id, hw->chip_rev);
  1967. return -EOPNOTSUPP;
  1968. }
  1969. /* disable ASF */
  1970. if (hw->chip_id <= CHIP_ID_YUKON_EC) {
  1971. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  1972. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  1973. }
  1974. /* do a SW reset */
  1975. sky2_write8(hw, B0_CTST, CS_RST_SET);
  1976. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1977. /* clear PCI errors, if any */
  1978. status = sky2_pci_read16(hw, PCI_STATUS);
  1979. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1980. sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
  1981. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  1982. /* clear any PEX errors */
  1983. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1984. sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
  1985. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  1986. hw->ports = 1;
  1987. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  1988. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  1989. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  1990. ++hw->ports;
  1991. }
  1992. sky2_set_power_state(hw, PCI_D0);
  1993. for (i = 0; i < hw->ports; i++) {
  1994. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  1995. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  1996. }
  1997. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1998. /* Clear I2C IRQ noise */
  1999. sky2_write32(hw, B2_I2C_IRQ, 1);
  2000. /* turn off hardware timer (unused) */
  2001. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2002. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2003. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2004. /* Turn off descriptor polling */
  2005. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2006. /* Turn off receive timestamp */
  2007. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2008. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2009. /* enable the Tx Arbiters */
  2010. for (i = 0; i < hw->ports; i++)
  2011. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2012. /* Initialize ram interface */
  2013. for (i = 0; i < hw->ports; i++) {
  2014. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2015. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2016. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2017. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2018. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2019. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2020. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2021. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2022. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2023. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2024. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2025. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2026. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2027. }
  2028. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  2029. for (i = 0; i < hw->ports; i++)
  2030. sky2_gmac_reset(hw, i);
  2031. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2032. hw->st_idx = 0;
  2033. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2034. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2035. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2036. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2037. /* Set the list last index */
  2038. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2039. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2040. sky2_write8(hw, STAT_FIFO_WM, 16);
  2041. /* set Status-FIFO ISR watermark */
  2042. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2043. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2044. else
  2045. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2046. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2047. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2048. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2049. /* enable status unit */
  2050. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2051. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2052. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2053. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2054. return 0;
  2055. }
  2056. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2057. {
  2058. if (sky2_is_copper(hw)) {
  2059. u32 modes = SUPPORTED_10baseT_Half
  2060. | SUPPORTED_10baseT_Full
  2061. | SUPPORTED_100baseT_Half
  2062. | SUPPORTED_100baseT_Full
  2063. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2064. if (hw->chip_id != CHIP_ID_YUKON_FE)
  2065. modes |= SUPPORTED_1000baseT_Half
  2066. | SUPPORTED_1000baseT_Full;
  2067. return modes;
  2068. } else
  2069. return SUPPORTED_1000baseT_Half
  2070. | SUPPORTED_1000baseT_Full
  2071. | SUPPORTED_Autoneg
  2072. | SUPPORTED_FIBRE;
  2073. }
  2074. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2075. {
  2076. struct sky2_port *sky2 = netdev_priv(dev);
  2077. struct sky2_hw *hw = sky2->hw;
  2078. ecmd->transceiver = XCVR_INTERNAL;
  2079. ecmd->supported = sky2_supported_modes(hw);
  2080. ecmd->phy_address = PHY_ADDR_MARV;
  2081. if (sky2_is_copper(hw)) {
  2082. ecmd->supported = SUPPORTED_10baseT_Half
  2083. | SUPPORTED_10baseT_Full
  2084. | SUPPORTED_100baseT_Half
  2085. | SUPPORTED_100baseT_Full
  2086. | SUPPORTED_1000baseT_Half
  2087. | SUPPORTED_1000baseT_Full
  2088. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2089. ecmd->port = PORT_TP;
  2090. ecmd->speed = sky2->speed;
  2091. } else {
  2092. ecmd->speed = SPEED_1000;
  2093. ecmd->port = PORT_FIBRE;
  2094. }
  2095. ecmd->advertising = sky2->advertising;
  2096. ecmd->autoneg = sky2->autoneg;
  2097. ecmd->duplex = sky2->duplex;
  2098. return 0;
  2099. }
  2100. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2101. {
  2102. struct sky2_port *sky2 = netdev_priv(dev);
  2103. const struct sky2_hw *hw = sky2->hw;
  2104. u32 supported = sky2_supported_modes(hw);
  2105. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2106. ecmd->advertising = supported;
  2107. sky2->duplex = -1;
  2108. sky2->speed = -1;
  2109. } else {
  2110. u32 setting;
  2111. switch (ecmd->speed) {
  2112. case SPEED_1000:
  2113. if (ecmd->duplex == DUPLEX_FULL)
  2114. setting = SUPPORTED_1000baseT_Full;
  2115. else if (ecmd->duplex == DUPLEX_HALF)
  2116. setting = SUPPORTED_1000baseT_Half;
  2117. else
  2118. return -EINVAL;
  2119. break;
  2120. case SPEED_100:
  2121. if (ecmd->duplex == DUPLEX_FULL)
  2122. setting = SUPPORTED_100baseT_Full;
  2123. else if (ecmd->duplex == DUPLEX_HALF)
  2124. setting = SUPPORTED_100baseT_Half;
  2125. else
  2126. return -EINVAL;
  2127. break;
  2128. case SPEED_10:
  2129. if (ecmd->duplex == DUPLEX_FULL)
  2130. setting = SUPPORTED_10baseT_Full;
  2131. else if (ecmd->duplex == DUPLEX_HALF)
  2132. setting = SUPPORTED_10baseT_Half;
  2133. else
  2134. return -EINVAL;
  2135. break;
  2136. default:
  2137. return -EINVAL;
  2138. }
  2139. if ((setting & supported) == 0)
  2140. return -EINVAL;
  2141. sky2->speed = ecmd->speed;
  2142. sky2->duplex = ecmd->duplex;
  2143. }
  2144. sky2->autoneg = ecmd->autoneg;
  2145. sky2->advertising = ecmd->advertising;
  2146. if (netif_running(dev))
  2147. sky2_phy_reinit(sky2);
  2148. return 0;
  2149. }
  2150. static void sky2_get_drvinfo(struct net_device *dev,
  2151. struct ethtool_drvinfo *info)
  2152. {
  2153. struct sky2_port *sky2 = netdev_priv(dev);
  2154. strcpy(info->driver, DRV_NAME);
  2155. strcpy(info->version, DRV_VERSION);
  2156. strcpy(info->fw_version, "N/A");
  2157. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2158. }
  2159. static const struct sky2_stat {
  2160. char name[ETH_GSTRING_LEN];
  2161. u16 offset;
  2162. } sky2_stats[] = {
  2163. { "tx_bytes", GM_TXO_OK_HI },
  2164. { "rx_bytes", GM_RXO_OK_HI },
  2165. { "tx_broadcast", GM_TXF_BC_OK },
  2166. { "rx_broadcast", GM_RXF_BC_OK },
  2167. { "tx_multicast", GM_TXF_MC_OK },
  2168. { "rx_multicast", GM_RXF_MC_OK },
  2169. { "tx_unicast", GM_TXF_UC_OK },
  2170. { "rx_unicast", GM_RXF_UC_OK },
  2171. { "tx_mac_pause", GM_TXF_MPAUSE },
  2172. { "rx_mac_pause", GM_RXF_MPAUSE },
  2173. { "collisions", GM_TXF_COL },
  2174. { "late_collision",GM_TXF_LAT_COL },
  2175. { "aborted", GM_TXF_ABO_COL },
  2176. { "single_collisions", GM_TXF_SNG_COL },
  2177. { "multi_collisions", GM_TXF_MUL_COL },
  2178. { "rx_short", GM_RXF_SHT },
  2179. { "rx_runt", GM_RXE_FRAG },
  2180. { "rx_64_byte_packets", GM_RXF_64B },
  2181. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2182. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2183. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2184. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2185. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2186. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2187. { "rx_too_long", GM_RXF_LNG_ERR },
  2188. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2189. { "rx_jabber", GM_RXF_JAB_PKT },
  2190. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2191. { "tx_64_byte_packets", GM_TXF_64B },
  2192. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2193. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2194. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2195. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2196. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2197. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2198. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2199. };
  2200. static u32 sky2_get_rx_csum(struct net_device *dev)
  2201. {
  2202. struct sky2_port *sky2 = netdev_priv(dev);
  2203. return sky2->rx_csum;
  2204. }
  2205. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2206. {
  2207. struct sky2_port *sky2 = netdev_priv(dev);
  2208. sky2->rx_csum = data;
  2209. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2210. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2211. return 0;
  2212. }
  2213. static u32 sky2_get_msglevel(struct net_device *netdev)
  2214. {
  2215. struct sky2_port *sky2 = netdev_priv(netdev);
  2216. return sky2->msg_enable;
  2217. }
  2218. static int sky2_nway_reset(struct net_device *dev)
  2219. {
  2220. struct sky2_port *sky2 = netdev_priv(dev);
  2221. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2222. return -EINVAL;
  2223. sky2_phy_reinit(sky2);
  2224. return 0;
  2225. }
  2226. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2227. {
  2228. struct sky2_hw *hw = sky2->hw;
  2229. unsigned port = sky2->port;
  2230. int i;
  2231. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2232. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2233. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2234. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2235. for (i = 2; i < count; i++)
  2236. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2237. }
  2238. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2239. {
  2240. struct sky2_port *sky2 = netdev_priv(netdev);
  2241. sky2->msg_enable = value;
  2242. }
  2243. static int sky2_get_stats_count(struct net_device *dev)
  2244. {
  2245. return ARRAY_SIZE(sky2_stats);
  2246. }
  2247. static void sky2_get_ethtool_stats(struct net_device *dev,
  2248. struct ethtool_stats *stats, u64 * data)
  2249. {
  2250. struct sky2_port *sky2 = netdev_priv(dev);
  2251. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2252. }
  2253. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2254. {
  2255. int i;
  2256. switch (stringset) {
  2257. case ETH_SS_STATS:
  2258. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2259. memcpy(data + i * ETH_GSTRING_LEN,
  2260. sky2_stats[i].name, ETH_GSTRING_LEN);
  2261. break;
  2262. }
  2263. }
  2264. /* Use hardware MIB variables for critical path statistics and
  2265. * transmit feedback not reported at interrupt.
  2266. * Other errors are accounted for in interrupt handler.
  2267. */
  2268. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2269. {
  2270. struct sky2_port *sky2 = netdev_priv(dev);
  2271. u64 data[13];
  2272. sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
  2273. sky2->net_stats.tx_bytes = data[0];
  2274. sky2->net_stats.rx_bytes = data[1];
  2275. sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
  2276. sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
  2277. sky2->net_stats.multicast = data[3] + data[5];
  2278. sky2->net_stats.collisions = data[10];
  2279. sky2->net_stats.tx_aborted_errors = data[12];
  2280. return &sky2->net_stats;
  2281. }
  2282. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2283. {
  2284. struct sky2_port *sky2 = netdev_priv(dev);
  2285. struct sky2_hw *hw = sky2->hw;
  2286. unsigned port = sky2->port;
  2287. const struct sockaddr *addr = p;
  2288. if (!is_valid_ether_addr(addr->sa_data))
  2289. return -EADDRNOTAVAIL;
  2290. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2291. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2292. dev->dev_addr, ETH_ALEN);
  2293. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2294. dev->dev_addr, ETH_ALEN);
  2295. /* virtual address for data */
  2296. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2297. /* physical address: used for pause frames */
  2298. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2299. return 0;
  2300. }
  2301. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2302. {
  2303. u32 bit;
  2304. bit = ether_crc(ETH_ALEN, addr) & 63;
  2305. filter[bit >> 3] |= 1 << (bit & 7);
  2306. }
  2307. static void sky2_set_multicast(struct net_device *dev)
  2308. {
  2309. struct sky2_port *sky2 = netdev_priv(dev);
  2310. struct sky2_hw *hw = sky2->hw;
  2311. unsigned port = sky2->port;
  2312. struct dev_mc_list *list = dev->mc_list;
  2313. u16 reg;
  2314. u8 filter[8];
  2315. int rx_pause;
  2316. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2317. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2318. memset(filter, 0, sizeof(filter));
  2319. reg = gma_read16(hw, port, GM_RX_CTRL);
  2320. reg |= GM_RXCR_UCF_ENA;
  2321. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2322. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2323. else if (dev->flags & IFF_ALLMULTI)
  2324. memset(filter, 0xff, sizeof(filter));
  2325. else if (dev->mc_count == 0 && !rx_pause)
  2326. reg &= ~GM_RXCR_MCF_ENA;
  2327. else {
  2328. int i;
  2329. reg |= GM_RXCR_MCF_ENA;
  2330. if (rx_pause)
  2331. sky2_add_filter(filter, pause_mc_addr);
  2332. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2333. sky2_add_filter(filter, list->dmi_addr);
  2334. }
  2335. gma_write16(hw, port, GM_MC_ADDR_H1,
  2336. (u16) filter[0] | ((u16) filter[1] << 8));
  2337. gma_write16(hw, port, GM_MC_ADDR_H2,
  2338. (u16) filter[2] | ((u16) filter[3] << 8));
  2339. gma_write16(hw, port, GM_MC_ADDR_H3,
  2340. (u16) filter[4] | ((u16) filter[5] << 8));
  2341. gma_write16(hw, port, GM_MC_ADDR_H4,
  2342. (u16) filter[6] | ((u16) filter[7] << 8));
  2343. gma_write16(hw, port, GM_RX_CTRL, reg);
  2344. }
  2345. /* Can have one global because blinking is controlled by
  2346. * ethtool and that is always under RTNL mutex
  2347. */
  2348. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2349. {
  2350. u16 pg;
  2351. switch (hw->chip_id) {
  2352. case CHIP_ID_YUKON_XL:
  2353. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2354. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2355. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2356. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2357. PHY_M_LEDC_INIT_CTRL(7) |
  2358. PHY_M_LEDC_STA1_CTRL(7) |
  2359. PHY_M_LEDC_STA0_CTRL(7))
  2360. : 0);
  2361. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2362. break;
  2363. default:
  2364. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2365. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2366. on ? PHY_M_LED_ALL : 0);
  2367. }
  2368. }
  2369. /* blink LED's for finding board */
  2370. static int sky2_phys_id(struct net_device *dev, u32 data)
  2371. {
  2372. struct sky2_port *sky2 = netdev_priv(dev);
  2373. struct sky2_hw *hw = sky2->hw;
  2374. unsigned port = sky2->port;
  2375. u16 ledctrl, ledover = 0;
  2376. long ms;
  2377. int interrupted;
  2378. int onoff = 1;
  2379. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2380. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2381. else
  2382. ms = data * 1000;
  2383. /* save initial values */
  2384. spin_lock_bh(&sky2->phy_lock);
  2385. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2386. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2387. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2388. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2389. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2390. } else {
  2391. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2392. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2393. }
  2394. interrupted = 0;
  2395. while (!interrupted && ms > 0) {
  2396. sky2_led(hw, port, onoff);
  2397. onoff = !onoff;
  2398. spin_unlock_bh(&sky2->phy_lock);
  2399. interrupted = msleep_interruptible(250);
  2400. spin_lock_bh(&sky2->phy_lock);
  2401. ms -= 250;
  2402. }
  2403. /* resume regularly scheduled programming */
  2404. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2405. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2406. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2407. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2408. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2409. } else {
  2410. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2411. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2412. }
  2413. spin_unlock_bh(&sky2->phy_lock);
  2414. return 0;
  2415. }
  2416. static void sky2_get_pauseparam(struct net_device *dev,
  2417. struct ethtool_pauseparam *ecmd)
  2418. {
  2419. struct sky2_port *sky2 = netdev_priv(dev);
  2420. switch (sky2->flow_mode) {
  2421. case FC_NONE:
  2422. ecmd->tx_pause = ecmd->rx_pause = 0;
  2423. break;
  2424. case FC_TX:
  2425. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2426. break;
  2427. case FC_RX:
  2428. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2429. break;
  2430. case FC_BOTH:
  2431. ecmd->tx_pause = ecmd->rx_pause = 1;
  2432. }
  2433. ecmd->autoneg = sky2->autoneg;
  2434. }
  2435. static int sky2_set_pauseparam(struct net_device *dev,
  2436. struct ethtool_pauseparam *ecmd)
  2437. {
  2438. struct sky2_port *sky2 = netdev_priv(dev);
  2439. sky2->autoneg = ecmd->autoneg;
  2440. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2441. if (netif_running(dev))
  2442. sky2_phy_reinit(sky2);
  2443. return 0;
  2444. }
  2445. static int sky2_get_coalesce(struct net_device *dev,
  2446. struct ethtool_coalesce *ecmd)
  2447. {
  2448. struct sky2_port *sky2 = netdev_priv(dev);
  2449. struct sky2_hw *hw = sky2->hw;
  2450. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2451. ecmd->tx_coalesce_usecs = 0;
  2452. else {
  2453. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2454. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2455. }
  2456. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2457. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2458. ecmd->rx_coalesce_usecs = 0;
  2459. else {
  2460. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2461. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2462. }
  2463. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2464. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2465. ecmd->rx_coalesce_usecs_irq = 0;
  2466. else {
  2467. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2468. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2469. }
  2470. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2471. return 0;
  2472. }
  2473. /* Note: this affect both ports */
  2474. static int sky2_set_coalesce(struct net_device *dev,
  2475. struct ethtool_coalesce *ecmd)
  2476. {
  2477. struct sky2_port *sky2 = netdev_priv(dev);
  2478. struct sky2_hw *hw = sky2->hw;
  2479. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2480. if (ecmd->tx_coalesce_usecs > tmax ||
  2481. ecmd->rx_coalesce_usecs > tmax ||
  2482. ecmd->rx_coalesce_usecs_irq > tmax)
  2483. return -EINVAL;
  2484. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2485. return -EINVAL;
  2486. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2487. return -EINVAL;
  2488. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2489. return -EINVAL;
  2490. if (ecmd->tx_coalesce_usecs == 0)
  2491. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2492. else {
  2493. sky2_write32(hw, STAT_TX_TIMER_INI,
  2494. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2495. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2496. }
  2497. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2498. if (ecmd->rx_coalesce_usecs == 0)
  2499. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2500. else {
  2501. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2502. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2503. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2504. }
  2505. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2506. if (ecmd->rx_coalesce_usecs_irq == 0)
  2507. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2508. else {
  2509. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2510. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2511. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2512. }
  2513. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2514. return 0;
  2515. }
  2516. static void sky2_get_ringparam(struct net_device *dev,
  2517. struct ethtool_ringparam *ering)
  2518. {
  2519. struct sky2_port *sky2 = netdev_priv(dev);
  2520. ering->rx_max_pending = RX_MAX_PENDING;
  2521. ering->rx_mini_max_pending = 0;
  2522. ering->rx_jumbo_max_pending = 0;
  2523. ering->tx_max_pending = TX_RING_SIZE - 1;
  2524. ering->rx_pending = sky2->rx_pending;
  2525. ering->rx_mini_pending = 0;
  2526. ering->rx_jumbo_pending = 0;
  2527. ering->tx_pending = sky2->tx_pending;
  2528. }
  2529. static int sky2_set_ringparam(struct net_device *dev,
  2530. struct ethtool_ringparam *ering)
  2531. {
  2532. struct sky2_port *sky2 = netdev_priv(dev);
  2533. int err = 0;
  2534. if (ering->rx_pending > RX_MAX_PENDING ||
  2535. ering->rx_pending < 8 ||
  2536. ering->tx_pending < MAX_SKB_TX_LE ||
  2537. ering->tx_pending > TX_RING_SIZE - 1)
  2538. return -EINVAL;
  2539. if (netif_running(dev))
  2540. sky2_down(dev);
  2541. sky2->rx_pending = ering->rx_pending;
  2542. sky2->tx_pending = ering->tx_pending;
  2543. if (netif_running(dev)) {
  2544. err = sky2_up(dev);
  2545. if (err)
  2546. dev_close(dev);
  2547. else
  2548. sky2_set_multicast(dev);
  2549. }
  2550. return err;
  2551. }
  2552. static int sky2_get_regs_len(struct net_device *dev)
  2553. {
  2554. return 0x4000;
  2555. }
  2556. /*
  2557. * Returns copy of control register region
  2558. * Note: access to the RAM address register set will cause timeouts.
  2559. */
  2560. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2561. void *p)
  2562. {
  2563. const struct sky2_port *sky2 = netdev_priv(dev);
  2564. const void __iomem *io = sky2->hw->regs;
  2565. BUG_ON(regs->len < B3_RI_WTO_R1);
  2566. regs->version = 1;
  2567. memset(p, 0, regs->len);
  2568. memcpy_fromio(p, io, B3_RAM_ADDR);
  2569. memcpy_fromio(p + B3_RI_WTO_R1,
  2570. io + B3_RI_WTO_R1,
  2571. regs->len - B3_RI_WTO_R1);
  2572. }
  2573. static const struct ethtool_ops sky2_ethtool_ops = {
  2574. .get_settings = sky2_get_settings,
  2575. .set_settings = sky2_set_settings,
  2576. .get_drvinfo = sky2_get_drvinfo,
  2577. .get_msglevel = sky2_get_msglevel,
  2578. .set_msglevel = sky2_set_msglevel,
  2579. .nway_reset = sky2_nway_reset,
  2580. .get_regs_len = sky2_get_regs_len,
  2581. .get_regs = sky2_get_regs,
  2582. .get_link = ethtool_op_get_link,
  2583. .get_sg = ethtool_op_get_sg,
  2584. .set_sg = ethtool_op_set_sg,
  2585. .get_tx_csum = ethtool_op_get_tx_csum,
  2586. .set_tx_csum = ethtool_op_set_tx_csum,
  2587. .get_tso = ethtool_op_get_tso,
  2588. .set_tso = ethtool_op_set_tso,
  2589. .get_rx_csum = sky2_get_rx_csum,
  2590. .set_rx_csum = sky2_set_rx_csum,
  2591. .get_strings = sky2_get_strings,
  2592. .get_coalesce = sky2_get_coalesce,
  2593. .set_coalesce = sky2_set_coalesce,
  2594. .get_ringparam = sky2_get_ringparam,
  2595. .set_ringparam = sky2_set_ringparam,
  2596. .get_pauseparam = sky2_get_pauseparam,
  2597. .set_pauseparam = sky2_set_pauseparam,
  2598. .phys_id = sky2_phys_id,
  2599. .get_stats_count = sky2_get_stats_count,
  2600. .get_ethtool_stats = sky2_get_ethtool_stats,
  2601. .get_perm_addr = ethtool_op_get_perm_addr,
  2602. };
  2603. /* Initialize network device */
  2604. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2605. unsigned port, int highmem)
  2606. {
  2607. struct sky2_port *sky2;
  2608. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2609. if (!dev) {
  2610. printk(KERN_ERR "sky2 etherdev alloc failed");
  2611. return NULL;
  2612. }
  2613. SET_MODULE_OWNER(dev);
  2614. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2615. dev->irq = hw->pdev->irq;
  2616. dev->open = sky2_up;
  2617. dev->stop = sky2_down;
  2618. dev->do_ioctl = sky2_ioctl;
  2619. dev->hard_start_xmit = sky2_xmit_frame;
  2620. dev->get_stats = sky2_get_stats;
  2621. dev->set_multicast_list = sky2_set_multicast;
  2622. dev->set_mac_address = sky2_set_mac_address;
  2623. dev->change_mtu = sky2_change_mtu;
  2624. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2625. dev->tx_timeout = sky2_tx_timeout;
  2626. dev->watchdog_timeo = TX_WATCHDOG;
  2627. if (port == 0)
  2628. dev->poll = sky2_poll;
  2629. dev->weight = NAPI_WEIGHT;
  2630. #ifdef CONFIG_NET_POLL_CONTROLLER
  2631. /* Network console (only works on port 0)
  2632. * because netpoll makes assumptions about NAPI
  2633. */
  2634. if (port == 0)
  2635. dev->poll_controller = sky2_netpoll;
  2636. #endif
  2637. sky2 = netdev_priv(dev);
  2638. sky2->netdev = dev;
  2639. sky2->hw = hw;
  2640. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2641. /* Auto speed and flow control */
  2642. sky2->autoneg = AUTONEG_ENABLE;
  2643. sky2->flow_mode = FC_BOTH;
  2644. sky2->duplex = -1;
  2645. sky2->speed = -1;
  2646. sky2->advertising = sky2_supported_modes(hw);
  2647. sky2->rx_csum = 1;
  2648. spin_lock_init(&sky2->phy_lock);
  2649. sky2->tx_pending = TX_DEF_PENDING;
  2650. sky2->rx_pending = RX_DEF_PENDING;
  2651. hw->dev[port] = dev;
  2652. sky2->port = port;
  2653. if (hw->chip_id != CHIP_ID_YUKON_EC_U)
  2654. dev->features |= NETIF_F_TSO;
  2655. if (highmem)
  2656. dev->features |= NETIF_F_HIGHDMA;
  2657. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2658. #ifdef SKY2_VLAN_TAG_USED
  2659. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  2660. dev->vlan_rx_register = sky2_vlan_rx_register;
  2661. dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
  2662. #endif
  2663. /* read the mac address */
  2664. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2665. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2666. /* device is off until link detection */
  2667. netif_carrier_off(dev);
  2668. netif_stop_queue(dev);
  2669. return dev;
  2670. }
  2671. static void __devinit sky2_show_addr(struct net_device *dev)
  2672. {
  2673. const struct sky2_port *sky2 = netdev_priv(dev);
  2674. if (netif_msg_probe(sky2))
  2675. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2676. dev->name,
  2677. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2678. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2679. }
  2680. /* Handle software interrupt used during MSI test */
  2681. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  2682. {
  2683. struct sky2_hw *hw = dev_id;
  2684. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2685. if (status == 0)
  2686. return IRQ_NONE;
  2687. if (status & Y2_IS_IRQ_SW) {
  2688. hw->msi = 1;
  2689. wake_up(&hw->msi_wait);
  2690. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2691. }
  2692. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  2693. return IRQ_HANDLED;
  2694. }
  2695. /* Test interrupt path by forcing a a software IRQ */
  2696. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  2697. {
  2698. struct pci_dev *pdev = hw->pdev;
  2699. int err;
  2700. init_waitqueue_head (&hw->msi_wait);
  2701. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  2702. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  2703. if (err) {
  2704. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2705. pci_name(pdev), pdev->irq);
  2706. return err;
  2707. }
  2708. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  2709. sky2_read8(hw, B0_CTST);
  2710. wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
  2711. if (!hw->msi) {
  2712. /* MSI test failed, go back to INTx mode */
  2713. printk(KERN_INFO PFX "%s: No interrupt generated using MSI, "
  2714. "switching to INTx mode.\n",
  2715. pci_name(pdev));
  2716. err = -EOPNOTSUPP;
  2717. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2718. }
  2719. sky2_write32(hw, B0_IMSK, 0);
  2720. sky2_read32(hw, B0_IMSK);
  2721. free_irq(pdev->irq, hw);
  2722. return err;
  2723. }
  2724. static int __devinit sky2_probe(struct pci_dev *pdev,
  2725. const struct pci_device_id *ent)
  2726. {
  2727. struct net_device *dev, *dev1 = NULL;
  2728. struct sky2_hw *hw;
  2729. int err, pm_cap, using_dac = 0;
  2730. err = pci_enable_device(pdev);
  2731. if (err) {
  2732. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2733. pci_name(pdev));
  2734. goto err_out;
  2735. }
  2736. err = pci_request_regions(pdev, DRV_NAME);
  2737. if (err) {
  2738. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2739. pci_name(pdev));
  2740. goto err_out;
  2741. }
  2742. pci_set_master(pdev);
  2743. /* Find power-management capability. */
  2744. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  2745. if (pm_cap == 0) {
  2746. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  2747. "aborting.\n");
  2748. err = -EIO;
  2749. goto err_out_free_regions;
  2750. }
  2751. if (sizeof(dma_addr_t) > sizeof(u32) &&
  2752. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  2753. using_dac = 1;
  2754. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2755. if (err < 0) {
  2756. printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
  2757. "for consistent allocations\n", pci_name(pdev));
  2758. goto err_out_free_regions;
  2759. }
  2760. } else {
  2761. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2762. if (err) {
  2763. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2764. pci_name(pdev));
  2765. goto err_out_free_regions;
  2766. }
  2767. }
  2768. err = -ENOMEM;
  2769. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  2770. if (!hw) {
  2771. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2772. pci_name(pdev));
  2773. goto err_out_free_regions;
  2774. }
  2775. hw->pdev = pdev;
  2776. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2777. if (!hw->regs) {
  2778. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2779. pci_name(pdev));
  2780. goto err_out_free_hw;
  2781. }
  2782. hw->pm_cap = pm_cap;
  2783. #ifdef __BIG_ENDIAN
  2784. /* The sk98lin vendor driver uses hardware byte swapping but
  2785. * this driver uses software swapping.
  2786. */
  2787. {
  2788. u32 reg;
  2789. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  2790. reg &= ~PCI_REV_DESC;
  2791. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  2792. }
  2793. #endif
  2794. /* ring for status responses */
  2795. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  2796. &hw->st_dma);
  2797. if (!hw->st_le)
  2798. goto err_out_iounmap;
  2799. err = sky2_reset(hw);
  2800. if (err)
  2801. goto err_out_iounmap;
  2802. printk(KERN_INFO PFX "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  2803. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  2804. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2805. hw->chip_id, hw->chip_rev);
  2806. dev = sky2_init_netdev(hw, 0, using_dac);
  2807. if (!dev)
  2808. goto err_out_free_pci;
  2809. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  2810. err = sky2_test_msi(hw);
  2811. if (err == -EOPNOTSUPP)
  2812. pci_disable_msi(pdev);
  2813. else if (err)
  2814. goto err_out_free_netdev;
  2815. }
  2816. err = register_netdev(dev);
  2817. if (err) {
  2818. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2819. pci_name(pdev));
  2820. goto err_out_free_netdev;
  2821. }
  2822. err = request_irq(pdev->irq, sky2_intr, hw->msi ? 0 : IRQF_SHARED,
  2823. dev->name, hw);
  2824. if (err) {
  2825. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2826. pci_name(pdev), pdev->irq);
  2827. goto err_out_unregister;
  2828. }
  2829. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2830. sky2_show_addr(dev);
  2831. if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
  2832. if (register_netdev(dev1) == 0)
  2833. sky2_show_addr(dev1);
  2834. else {
  2835. /* Failure to register second port need not be fatal */
  2836. printk(KERN_WARNING PFX
  2837. "register of second port failed\n");
  2838. hw->dev[1] = NULL;
  2839. free_netdev(dev1);
  2840. }
  2841. }
  2842. setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
  2843. sky2_idle_start(hw);
  2844. pci_set_drvdata(pdev, hw);
  2845. return 0;
  2846. err_out_unregister:
  2847. if (hw->msi)
  2848. pci_disable_msi(pdev);
  2849. unregister_netdev(dev);
  2850. err_out_free_netdev:
  2851. free_netdev(dev);
  2852. err_out_free_pci:
  2853. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2854. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2855. err_out_iounmap:
  2856. iounmap(hw->regs);
  2857. err_out_free_hw:
  2858. kfree(hw);
  2859. err_out_free_regions:
  2860. pci_release_regions(pdev);
  2861. pci_disable_device(pdev);
  2862. err_out:
  2863. return err;
  2864. }
  2865. static void __devexit sky2_remove(struct pci_dev *pdev)
  2866. {
  2867. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2868. struct net_device *dev0, *dev1;
  2869. if (!hw)
  2870. return;
  2871. del_timer_sync(&hw->idle_timer);
  2872. sky2_write32(hw, B0_IMSK, 0);
  2873. synchronize_irq(hw->pdev->irq);
  2874. dev0 = hw->dev[0];
  2875. dev1 = hw->dev[1];
  2876. if (dev1)
  2877. unregister_netdev(dev1);
  2878. unregister_netdev(dev0);
  2879. sky2_set_power_state(hw, PCI_D3hot);
  2880. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  2881. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2882. sky2_read8(hw, B0_CTST);
  2883. free_irq(pdev->irq, hw);
  2884. if (hw->msi)
  2885. pci_disable_msi(pdev);
  2886. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2887. pci_release_regions(pdev);
  2888. pci_disable_device(pdev);
  2889. if (dev1)
  2890. free_netdev(dev1);
  2891. free_netdev(dev0);
  2892. iounmap(hw->regs);
  2893. kfree(hw);
  2894. pci_set_drvdata(pdev, NULL);
  2895. }
  2896. #ifdef CONFIG_PM
  2897. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  2898. {
  2899. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2900. int i;
  2901. pci_power_t pstate = pci_choose_state(pdev, state);
  2902. if (!(pstate == PCI_D3hot || pstate == PCI_D3cold))
  2903. return -EINVAL;
  2904. del_timer_sync(&hw->idle_timer);
  2905. netif_poll_disable(hw->dev[0]);
  2906. for (i = 0; i < hw->ports; i++) {
  2907. struct net_device *dev = hw->dev[i];
  2908. if (netif_running(dev)) {
  2909. sky2_down(dev);
  2910. netif_device_detach(dev);
  2911. }
  2912. }
  2913. sky2_write32(hw, B0_IMSK, 0);
  2914. pci_save_state(pdev);
  2915. sky2_set_power_state(hw, pstate);
  2916. return 0;
  2917. }
  2918. static int sky2_resume(struct pci_dev *pdev)
  2919. {
  2920. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2921. int i, err;
  2922. pci_restore_state(pdev);
  2923. pci_enable_wake(pdev, PCI_D0, 0);
  2924. sky2_set_power_state(hw, PCI_D0);
  2925. err = sky2_reset(hw);
  2926. if (err)
  2927. goto out;
  2928. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2929. for (i = 0; i < hw->ports; i++) {
  2930. struct net_device *dev = hw->dev[i];
  2931. if (netif_running(dev)) {
  2932. netif_device_attach(dev);
  2933. err = sky2_up(dev);
  2934. if (err) {
  2935. printk(KERN_ERR PFX "%s: could not up: %d\n",
  2936. dev->name, err);
  2937. dev_close(dev);
  2938. goto out;
  2939. }
  2940. }
  2941. }
  2942. netif_poll_enable(hw->dev[0]);
  2943. sky2_idle_start(hw);
  2944. out:
  2945. return err;
  2946. }
  2947. /* BIOS resume runs after device (it's a bug in PM)
  2948. * as a temporary workaround on suspend/resume leave MSI disabled
  2949. */
  2950. static int sky2_suspend_late(struct pci_dev *pdev, pm_message_t state)
  2951. {
  2952. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2953. free_irq(pdev->irq, hw);
  2954. if (hw->msi) {
  2955. pci_disable_msi(pdev);
  2956. hw->msi = 0;
  2957. }
  2958. return 0;
  2959. }
  2960. static int sky2_resume_early(struct pci_dev *pdev)
  2961. {
  2962. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2963. struct net_device *dev = hw->dev[0];
  2964. return request_irq(pdev->irq, sky2_intr, IRQF_SHARED, dev->name, hw);
  2965. }
  2966. #endif
  2967. static struct pci_driver sky2_driver = {
  2968. .name = DRV_NAME,
  2969. .id_table = sky2_id_table,
  2970. .probe = sky2_probe,
  2971. .remove = __devexit_p(sky2_remove),
  2972. #ifdef CONFIG_PM
  2973. .suspend = sky2_suspend,
  2974. .resume = sky2_resume,
  2975. .suspend_late = sky2_suspend_late,
  2976. .resume_early = sky2_resume_early,
  2977. #endif
  2978. };
  2979. static int __init sky2_init_module(void)
  2980. {
  2981. return pci_register_driver(&sky2_driver);
  2982. }
  2983. static void __exit sky2_cleanup_module(void)
  2984. {
  2985. pci_unregister_driver(&sky2_driver);
  2986. }
  2987. module_init(sky2_init_module);
  2988. module_exit(sky2_cleanup_module);
  2989. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  2990. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  2991. MODULE_LICENSE("GPL");
  2992. MODULE_VERSION(DRV_VERSION);