omap_hwmod_54xx_data.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193
  1. /*
  2. * Hardware modules present on the OMAP54xx chips
  3. *
  4. * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Paul Walmsley
  7. * Benoit Cousson
  8. *
  9. * This file is automatically generated from the OMAP hardware databases.
  10. * We respectfully ask that any modifications to this file be coordinated
  11. * with the public linux-omap@vger.kernel.org mailing list and the
  12. * authors above to ensure that the autogeneration scripts are kept
  13. * up-to-date with the file contents.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. */
  19. #include <linux/io.h>
  20. #include <linux/platform_data/gpio-omap.h>
  21. #include <linux/power/smartreflex.h>
  22. #include <linux/i2c-omap.h>
  23. #include <linux/omap-dma.h>
  24. #include <linux/platform_data/spi-omap2-mcspi.h>
  25. #include <linux/platform_data/asoc-ti-mcbsp.h>
  26. #include <plat/dmtimer.h>
  27. #include "omap_hwmod.h"
  28. #include "omap_hwmod_common_data.h"
  29. #include "cm1_54xx.h"
  30. #include "cm2_54xx.h"
  31. #include "prm54xx.h"
  32. #include "prm-regbits-54xx.h"
  33. #include "i2c.h"
  34. #include "mmc.h"
  35. #include "wd_timer.h"
  36. /* Base offset for all OMAP5 interrupts external to MPUSS */
  37. #define OMAP54XX_IRQ_GIC_START 32
  38. /* Base offset for all OMAP5 dma requests */
  39. #define OMAP54XX_DMA_REQ_START 1
  40. /*
  41. * IP blocks
  42. */
  43. /*
  44. * 'dmm' class
  45. * instance(s): dmm
  46. */
  47. static struct omap_hwmod_class omap54xx_dmm_hwmod_class = {
  48. .name = "dmm",
  49. };
  50. /* dmm */
  51. static struct omap_hwmod omap54xx_dmm_hwmod = {
  52. .name = "dmm",
  53. .class = &omap54xx_dmm_hwmod_class,
  54. .clkdm_name = "emif_clkdm",
  55. .prcm = {
  56. .omap4 = {
  57. .clkctrl_offs = OMAP54XX_CM_EMIF_DMM_CLKCTRL_OFFSET,
  58. .context_offs = OMAP54XX_RM_EMIF_DMM_CONTEXT_OFFSET,
  59. },
  60. },
  61. };
  62. /*
  63. * 'l3' class
  64. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  65. */
  66. static struct omap_hwmod_class omap54xx_l3_hwmod_class = {
  67. .name = "l3",
  68. };
  69. /* l3_instr */
  70. static struct omap_hwmod omap54xx_l3_instr_hwmod = {
  71. .name = "l3_instr",
  72. .class = &omap54xx_l3_hwmod_class,
  73. .clkdm_name = "l3instr_clkdm",
  74. .prcm = {
  75. .omap4 = {
  76. .clkctrl_offs = OMAP54XX_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  77. .context_offs = OMAP54XX_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  78. .modulemode = MODULEMODE_HWCTRL,
  79. },
  80. },
  81. };
  82. /* l3_main_1 */
  83. static struct omap_hwmod omap54xx_l3_main_1_hwmod = {
  84. .name = "l3_main_1",
  85. .class = &omap54xx_l3_hwmod_class,
  86. .clkdm_name = "l3main1_clkdm",
  87. .prcm = {
  88. .omap4 = {
  89. .clkctrl_offs = OMAP54XX_CM_L3MAIN1_L3_MAIN_1_CLKCTRL_OFFSET,
  90. .context_offs = OMAP54XX_RM_L3MAIN1_L3_MAIN_1_CONTEXT_OFFSET,
  91. },
  92. },
  93. };
  94. /* l3_main_2 */
  95. static struct omap_hwmod omap54xx_l3_main_2_hwmod = {
  96. .name = "l3_main_2",
  97. .class = &omap54xx_l3_hwmod_class,
  98. .clkdm_name = "l3main2_clkdm",
  99. .prcm = {
  100. .omap4 = {
  101. .clkctrl_offs = OMAP54XX_CM_L3MAIN2_L3_MAIN_2_CLKCTRL_OFFSET,
  102. .context_offs = OMAP54XX_RM_L3MAIN2_L3_MAIN_2_CONTEXT_OFFSET,
  103. },
  104. },
  105. };
  106. /* l3_main_3 */
  107. static struct omap_hwmod omap54xx_l3_main_3_hwmod = {
  108. .name = "l3_main_3",
  109. .class = &omap54xx_l3_hwmod_class,
  110. .clkdm_name = "l3instr_clkdm",
  111. .prcm = {
  112. .omap4 = {
  113. .clkctrl_offs = OMAP54XX_CM_L3INSTR_L3_MAIN_3_CLKCTRL_OFFSET,
  114. .context_offs = OMAP54XX_RM_L3INSTR_L3_MAIN_3_CONTEXT_OFFSET,
  115. .modulemode = MODULEMODE_HWCTRL,
  116. },
  117. },
  118. };
  119. /*
  120. * 'l4' class
  121. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  122. */
  123. static struct omap_hwmod_class omap54xx_l4_hwmod_class = {
  124. .name = "l4",
  125. };
  126. /* l4_abe */
  127. static struct omap_hwmod omap54xx_l4_abe_hwmod = {
  128. .name = "l4_abe",
  129. .class = &omap54xx_l4_hwmod_class,
  130. .clkdm_name = "abe_clkdm",
  131. .prcm = {
  132. .omap4 = {
  133. .clkctrl_offs = OMAP54XX_CM_ABE_L4_ABE_CLKCTRL_OFFSET,
  134. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  135. },
  136. },
  137. };
  138. /* l4_cfg */
  139. static struct omap_hwmod omap54xx_l4_cfg_hwmod = {
  140. .name = "l4_cfg",
  141. .class = &omap54xx_l4_hwmod_class,
  142. .clkdm_name = "l4cfg_clkdm",
  143. .prcm = {
  144. .omap4 = {
  145. .clkctrl_offs = OMAP54XX_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  146. .context_offs = OMAP54XX_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  147. },
  148. },
  149. };
  150. /* l4_per */
  151. static struct omap_hwmod omap54xx_l4_per_hwmod = {
  152. .name = "l4_per",
  153. .class = &omap54xx_l4_hwmod_class,
  154. .clkdm_name = "l4per_clkdm",
  155. .prcm = {
  156. .omap4 = {
  157. .clkctrl_offs = OMAP54XX_CM_L4PER_L4_PER_CLKCTRL_OFFSET,
  158. .context_offs = OMAP54XX_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  159. },
  160. },
  161. };
  162. /* l4_wkup */
  163. static struct omap_hwmod omap54xx_l4_wkup_hwmod = {
  164. .name = "l4_wkup",
  165. .class = &omap54xx_l4_hwmod_class,
  166. .clkdm_name = "wkupaon_clkdm",
  167. .prcm = {
  168. .omap4 = {
  169. .clkctrl_offs = OMAP54XX_CM_WKUPAON_L4_WKUP_CLKCTRL_OFFSET,
  170. .context_offs = OMAP54XX_RM_WKUPAON_L4_WKUP_CONTEXT_OFFSET,
  171. },
  172. },
  173. };
  174. /*
  175. * 'mpu_bus' class
  176. * instance(s): mpu_private
  177. */
  178. static struct omap_hwmod_class omap54xx_mpu_bus_hwmod_class = {
  179. .name = "mpu_bus",
  180. };
  181. /* mpu_private */
  182. static struct omap_hwmod omap54xx_mpu_private_hwmod = {
  183. .name = "mpu_private",
  184. .class = &omap54xx_mpu_bus_hwmod_class,
  185. .clkdm_name = "mpu_clkdm",
  186. .prcm = {
  187. .omap4 = {
  188. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  189. },
  190. },
  191. };
  192. /*
  193. * 'counter' class
  194. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  195. */
  196. static struct omap_hwmod_class_sysconfig omap54xx_counter_sysc = {
  197. .rev_offs = 0x0000,
  198. .sysc_offs = 0x0010,
  199. .sysc_flags = SYSC_HAS_SIDLEMODE,
  200. .idlemodes = (SIDLE_FORCE | SIDLE_NO),
  201. .sysc_fields = &omap_hwmod_sysc_type1,
  202. };
  203. static struct omap_hwmod_class omap54xx_counter_hwmod_class = {
  204. .name = "counter",
  205. .sysc = &omap54xx_counter_sysc,
  206. };
  207. /* counter_32k */
  208. static struct omap_hwmod omap54xx_counter_32k_hwmod = {
  209. .name = "counter_32k",
  210. .class = &omap54xx_counter_hwmod_class,
  211. .clkdm_name = "wkupaon_clkdm",
  212. .flags = HWMOD_SWSUP_SIDLE,
  213. .main_clk = "wkupaon_iclk_mux",
  214. .prcm = {
  215. .omap4 = {
  216. .clkctrl_offs = OMAP54XX_CM_WKUPAON_COUNTER_32K_CLKCTRL_OFFSET,
  217. .context_offs = OMAP54XX_RM_WKUPAON_COUNTER_32K_CONTEXT_OFFSET,
  218. },
  219. },
  220. };
  221. /*
  222. * 'dma' class
  223. * dma controller for data exchange between memory to memory (i.e. internal or
  224. * external memory) and gp peripherals to memory or memory to gp peripherals
  225. */
  226. static struct omap_hwmod_class_sysconfig omap54xx_dma_sysc = {
  227. .rev_offs = 0x0000,
  228. .sysc_offs = 0x002c,
  229. .syss_offs = 0x0028,
  230. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  231. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  232. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  233. SYSS_HAS_RESET_STATUS),
  234. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  235. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  236. .sysc_fields = &omap_hwmod_sysc_type1,
  237. };
  238. static struct omap_hwmod_class omap54xx_dma_hwmod_class = {
  239. .name = "dma",
  240. .sysc = &omap54xx_dma_sysc,
  241. };
  242. /* dma dev_attr */
  243. static struct omap_dma_dev_attr dma_dev_attr = {
  244. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  245. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  246. .lch_count = 32,
  247. };
  248. /* dma_system */
  249. static struct omap_hwmod_irq_info omap54xx_dma_system_irqs[] = {
  250. { .name = "0", .irq = 12 + OMAP54XX_IRQ_GIC_START },
  251. { .name = "1", .irq = 13 + OMAP54XX_IRQ_GIC_START },
  252. { .name = "2", .irq = 14 + OMAP54XX_IRQ_GIC_START },
  253. { .name = "3", .irq = 15 + OMAP54XX_IRQ_GIC_START },
  254. { .irq = -1 }
  255. };
  256. static struct omap_hwmod omap54xx_dma_system_hwmod = {
  257. .name = "dma_system",
  258. .class = &omap54xx_dma_hwmod_class,
  259. .clkdm_name = "dma_clkdm",
  260. .mpu_irqs = omap54xx_dma_system_irqs,
  261. .main_clk = "l3_iclk_div",
  262. .prcm = {
  263. .omap4 = {
  264. .clkctrl_offs = OMAP54XX_CM_DMA_DMA_SYSTEM_CLKCTRL_OFFSET,
  265. .context_offs = OMAP54XX_RM_DMA_DMA_SYSTEM_CONTEXT_OFFSET,
  266. },
  267. },
  268. .dev_attr = &dma_dev_attr,
  269. };
  270. /*
  271. * 'dmic' class
  272. * digital microphone controller
  273. */
  274. static struct omap_hwmod_class_sysconfig omap54xx_dmic_sysc = {
  275. .rev_offs = 0x0000,
  276. .sysc_offs = 0x0010,
  277. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  278. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  279. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  280. SIDLE_SMART_WKUP),
  281. .sysc_fields = &omap_hwmod_sysc_type2,
  282. };
  283. static struct omap_hwmod_class omap54xx_dmic_hwmod_class = {
  284. .name = "dmic",
  285. .sysc = &omap54xx_dmic_sysc,
  286. };
  287. /* dmic */
  288. static struct omap_hwmod omap54xx_dmic_hwmod = {
  289. .name = "dmic",
  290. .class = &omap54xx_dmic_hwmod_class,
  291. .clkdm_name = "abe_clkdm",
  292. .main_clk = "dmic_gfclk",
  293. .prcm = {
  294. .omap4 = {
  295. .clkctrl_offs = OMAP54XX_CM_ABE_DMIC_CLKCTRL_OFFSET,
  296. .context_offs = OMAP54XX_RM_ABE_DMIC_CONTEXT_OFFSET,
  297. .modulemode = MODULEMODE_SWCTRL,
  298. },
  299. },
  300. };
  301. /*
  302. * 'emif' class
  303. * external memory interface no1 (wrapper)
  304. */
  305. static struct omap_hwmod_class_sysconfig omap54xx_emif_sysc = {
  306. .rev_offs = 0x0000,
  307. };
  308. static struct omap_hwmod_class omap54xx_emif_hwmod_class = {
  309. .name = "emif",
  310. .sysc = &omap54xx_emif_sysc,
  311. };
  312. /* emif1 */
  313. static struct omap_hwmod omap54xx_emif1_hwmod = {
  314. .name = "emif1",
  315. .class = &omap54xx_emif_hwmod_class,
  316. .clkdm_name = "emif_clkdm",
  317. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  318. .main_clk = "dpll_core_h11x2_ck",
  319. .prcm = {
  320. .omap4 = {
  321. .clkctrl_offs = OMAP54XX_CM_EMIF_EMIF1_CLKCTRL_OFFSET,
  322. .context_offs = OMAP54XX_RM_EMIF_EMIF1_CONTEXT_OFFSET,
  323. .modulemode = MODULEMODE_HWCTRL,
  324. },
  325. },
  326. };
  327. /* emif2 */
  328. static struct omap_hwmod omap54xx_emif2_hwmod = {
  329. .name = "emif2",
  330. .class = &omap54xx_emif_hwmod_class,
  331. .clkdm_name = "emif_clkdm",
  332. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  333. .main_clk = "dpll_core_h11x2_ck",
  334. .prcm = {
  335. .omap4 = {
  336. .clkctrl_offs = OMAP54XX_CM_EMIF_EMIF2_CLKCTRL_OFFSET,
  337. .context_offs = OMAP54XX_RM_EMIF_EMIF2_CONTEXT_OFFSET,
  338. .modulemode = MODULEMODE_HWCTRL,
  339. },
  340. },
  341. };
  342. /*
  343. * 'gpio' class
  344. * general purpose io module
  345. */
  346. static struct omap_hwmod_class_sysconfig omap54xx_gpio_sysc = {
  347. .rev_offs = 0x0000,
  348. .sysc_offs = 0x0010,
  349. .syss_offs = 0x0114,
  350. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  351. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  352. SYSS_HAS_RESET_STATUS),
  353. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  354. SIDLE_SMART_WKUP),
  355. .sysc_fields = &omap_hwmod_sysc_type1,
  356. };
  357. static struct omap_hwmod_class omap54xx_gpio_hwmod_class = {
  358. .name = "gpio",
  359. .sysc = &omap54xx_gpio_sysc,
  360. .rev = 2,
  361. };
  362. /* gpio dev_attr */
  363. static struct omap_gpio_dev_attr gpio_dev_attr = {
  364. .bank_width = 32,
  365. .dbck_flag = true,
  366. };
  367. /* gpio1 */
  368. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  369. { .role = "dbclk", .clk = "gpio1_dbclk" },
  370. };
  371. static struct omap_hwmod omap54xx_gpio1_hwmod = {
  372. .name = "gpio1",
  373. .class = &omap54xx_gpio_hwmod_class,
  374. .clkdm_name = "wkupaon_clkdm",
  375. .main_clk = "wkupaon_iclk_mux",
  376. .prcm = {
  377. .omap4 = {
  378. .clkctrl_offs = OMAP54XX_CM_WKUPAON_GPIO1_CLKCTRL_OFFSET,
  379. .context_offs = OMAP54XX_RM_WKUPAON_GPIO1_CONTEXT_OFFSET,
  380. .modulemode = MODULEMODE_HWCTRL,
  381. },
  382. },
  383. .opt_clks = gpio1_opt_clks,
  384. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  385. .dev_attr = &gpio_dev_attr,
  386. };
  387. /* gpio2 */
  388. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  389. { .role = "dbclk", .clk = "gpio2_dbclk" },
  390. };
  391. static struct omap_hwmod omap54xx_gpio2_hwmod = {
  392. .name = "gpio2",
  393. .class = &omap54xx_gpio_hwmod_class,
  394. .clkdm_name = "l4per_clkdm",
  395. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  396. .main_clk = "l4_root_clk_div",
  397. .prcm = {
  398. .omap4 = {
  399. .clkctrl_offs = OMAP54XX_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  400. .context_offs = OMAP54XX_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  401. .modulemode = MODULEMODE_HWCTRL,
  402. },
  403. },
  404. .opt_clks = gpio2_opt_clks,
  405. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  406. .dev_attr = &gpio_dev_attr,
  407. };
  408. /* gpio3 */
  409. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  410. { .role = "dbclk", .clk = "gpio3_dbclk" },
  411. };
  412. static struct omap_hwmod omap54xx_gpio3_hwmod = {
  413. .name = "gpio3",
  414. .class = &omap54xx_gpio_hwmod_class,
  415. .clkdm_name = "l4per_clkdm",
  416. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  417. .main_clk = "l4_root_clk_div",
  418. .prcm = {
  419. .omap4 = {
  420. .clkctrl_offs = OMAP54XX_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  421. .context_offs = OMAP54XX_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  422. .modulemode = MODULEMODE_HWCTRL,
  423. },
  424. },
  425. .opt_clks = gpio3_opt_clks,
  426. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  427. .dev_attr = &gpio_dev_attr,
  428. };
  429. /* gpio4 */
  430. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  431. { .role = "dbclk", .clk = "gpio4_dbclk" },
  432. };
  433. static struct omap_hwmod omap54xx_gpio4_hwmod = {
  434. .name = "gpio4",
  435. .class = &omap54xx_gpio_hwmod_class,
  436. .clkdm_name = "l4per_clkdm",
  437. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  438. .main_clk = "l4_root_clk_div",
  439. .prcm = {
  440. .omap4 = {
  441. .clkctrl_offs = OMAP54XX_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  442. .context_offs = OMAP54XX_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  443. .modulemode = MODULEMODE_HWCTRL,
  444. },
  445. },
  446. .opt_clks = gpio4_opt_clks,
  447. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  448. .dev_attr = &gpio_dev_attr,
  449. };
  450. /* gpio5 */
  451. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  452. { .role = "dbclk", .clk = "gpio5_dbclk" },
  453. };
  454. static struct omap_hwmod omap54xx_gpio5_hwmod = {
  455. .name = "gpio5",
  456. .class = &omap54xx_gpio_hwmod_class,
  457. .clkdm_name = "l4per_clkdm",
  458. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  459. .main_clk = "l4_root_clk_div",
  460. .prcm = {
  461. .omap4 = {
  462. .clkctrl_offs = OMAP54XX_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  463. .context_offs = OMAP54XX_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  464. .modulemode = MODULEMODE_HWCTRL,
  465. },
  466. },
  467. .opt_clks = gpio5_opt_clks,
  468. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  469. .dev_attr = &gpio_dev_attr,
  470. };
  471. /* gpio6 */
  472. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  473. { .role = "dbclk", .clk = "gpio6_dbclk" },
  474. };
  475. static struct omap_hwmod omap54xx_gpio6_hwmod = {
  476. .name = "gpio6",
  477. .class = &omap54xx_gpio_hwmod_class,
  478. .clkdm_name = "l4per_clkdm",
  479. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  480. .main_clk = "l4_root_clk_div",
  481. .prcm = {
  482. .omap4 = {
  483. .clkctrl_offs = OMAP54XX_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  484. .context_offs = OMAP54XX_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  485. .modulemode = MODULEMODE_HWCTRL,
  486. },
  487. },
  488. .opt_clks = gpio6_opt_clks,
  489. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  490. .dev_attr = &gpio_dev_attr,
  491. };
  492. /* gpio7 */
  493. static struct omap_hwmod_opt_clk gpio7_opt_clks[] = {
  494. { .role = "dbclk", .clk = "gpio7_dbclk" },
  495. };
  496. static struct omap_hwmod omap54xx_gpio7_hwmod = {
  497. .name = "gpio7",
  498. .class = &omap54xx_gpio_hwmod_class,
  499. .clkdm_name = "l4per_clkdm",
  500. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  501. .main_clk = "l4_root_clk_div",
  502. .prcm = {
  503. .omap4 = {
  504. .clkctrl_offs = OMAP54XX_CM_L4PER_GPIO7_CLKCTRL_OFFSET,
  505. .context_offs = OMAP54XX_RM_L4PER_GPIO7_CONTEXT_OFFSET,
  506. .modulemode = MODULEMODE_HWCTRL,
  507. },
  508. },
  509. .opt_clks = gpio7_opt_clks,
  510. .opt_clks_cnt = ARRAY_SIZE(gpio7_opt_clks),
  511. .dev_attr = &gpio_dev_attr,
  512. };
  513. /* gpio8 */
  514. static struct omap_hwmod_opt_clk gpio8_opt_clks[] = {
  515. { .role = "dbclk", .clk = "gpio8_dbclk" },
  516. };
  517. static struct omap_hwmod omap54xx_gpio8_hwmod = {
  518. .name = "gpio8",
  519. .class = &omap54xx_gpio_hwmod_class,
  520. .clkdm_name = "l4per_clkdm",
  521. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  522. .main_clk = "l4_root_clk_div",
  523. .prcm = {
  524. .omap4 = {
  525. .clkctrl_offs = OMAP54XX_CM_L4PER_GPIO8_CLKCTRL_OFFSET,
  526. .context_offs = OMAP54XX_RM_L4PER_GPIO8_CONTEXT_OFFSET,
  527. .modulemode = MODULEMODE_HWCTRL,
  528. },
  529. },
  530. .opt_clks = gpio8_opt_clks,
  531. .opt_clks_cnt = ARRAY_SIZE(gpio8_opt_clks),
  532. .dev_attr = &gpio_dev_attr,
  533. };
  534. /*
  535. * 'i2c' class
  536. * multimaster high-speed i2c controller
  537. */
  538. static struct omap_hwmod_class_sysconfig omap54xx_i2c_sysc = {
  539. .sysc_offs = 0x0010,
  540. .syss_offs = 0x0090,
  541. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  542. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  543. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  544. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  545. SIDLE_SMART_WKUP),
  546. .clockact = CLOCKACT_TEST_ICLK,
  547. .sysc_fields = &omap_hwmod_sysc_type1,
  548. };
  549. static struct omap_hwmod_class omap54xx_i2c_hwmod_class = {
  550. .name = "i2c",
  551. .sysc = &omap54xx_i2c_sysc,
  552. .reset = &omap_i2c_reset,
  553. .rev = OMAP_I2C_IP_VERSION_2,
  554. };
  555. /* i2c dev_attr */
  556. static struct omap_i2c_dev_attr i2c_dev_attr = {
  557. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  558. };
  559. /* i2c1 */
  560. static struct omap_hwmod omap54xx_i2c1_hwmod = {
  561. .name = "i2c1",
  562. .class = &omap54xx_i2c_hwmod_class,
  563. .clkdm_name = "l4per_clkdm",
  564. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  565. .main_clk = "func_96m_fclk",
  566. .prcm = {
  567. .omap4 = {
  568. .clkctrl_offs = OMAP54XX_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  569. .context_offs = OMAP54XX_RM_L4PER_I2C1_CONTEXT_OFFSET,
  570. .modulemode = MODULEMODE_SWCTRL,
  571. },
  572. },
  573. .dev_attr = &i2c_dev_attr,
  574. };
  575. /* i2c2 */
  576. static struct omap_hwmod omap54xx_i2c2_hwmod = {
  577. .name = "i2c2",
  578. .class = &omap54xx_i2c_hwmod_class,
  579. .clkdm_name = "l4per_clkdm",
  580. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  581. .main_clk = "func_96m_fclk",
  582. .prcm = {
  583. .omap4 = {
  584. .clkctrl_offs = OMAP54XX_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  585. .context_offs = OMAP54XX_RM_L4PER_I2C2_CONTEXT_OFFSET,
  586. .modulemode = MODULEMODE_SWCTRL,
  587. },
  588. },
  589. .dev_attr = &i2c_dev_attr,
  590. };
  591. /* i2c3 */
  592. static struct omap_hwmod omap54xx_i2c3_hwmod = {
  593. .name = "i2c3",
  594. .class = &omap54xx_i2c_hwmod_class,
  595. .clkdm_name = "l4per_clkdm",
  596. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  597. .main_clk = "func_96m_fclk",
  598. .prcm = {
  599. .omap4 = {
  600. .clkctrl_offs = OMAP54XX_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  601. .context_offs = OMAP54XX_RM_L4PER_I2C3_CONTEXT_OFFSET,
  602. .modulemode = MODULEMODE_SWCTRL,
  603. },
  604. },
  605. .dev_attr = &i2c_dev_attr,
  606. };
  607. /* i2c4 */
  608. static struct omap_hwmod omap54xx_i2c4_hwmod = {
  609. .name = "i2c4",
  610. .class = &omap54xx_i2c_hwmod_class,
  611. .clkdm_name = "l4per_clkdm",
  612. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  613. .main_clk = "func_96m_fclk",
  614. .prcm = {
  615. .omap4 = {
  616. .clkctrl_offs = OMAP54XX_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  617. .context_offs = OMAP54XX_RM_L4PER_I2C4_CONTEXT_OFFSET,
  618. .modulemode = MODULEMODE_SWCTRL,
  619. },
  620. },
  621. .dev_attr = &i2c_dev_attr,
  622. };
  623. /* i2c5 */
  624. static struct omap_hwmod omap54xx_i2c5_hwmod = {
  625. .name = "i2c5",
  626. .class = &omap54xx_i2c_hwmod_class,
  627. .clkdm_name = "l4per_clkdm",
  628. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  629. .main_clk = "func_96m_fclk",
  630. .prcm = {
  631. .omap4 = {
  632. .clkctrl_offs = OMAP54XX_CM_L4PER_I2C5_CLKCTRL_OFFSET,
  633. .context_offs = OMAP54XX_RM_L4PER_I2C5_CONTEXT_OFFSET,
  634. .modulemode = MODULEMODE_SWCTRL,
  635. },
  636. },
  637. .dev_attr = &i2c_dev_attr,
  638. };
  639. /*
  640. * 'kbd' class
  641. * keyboard controller
  642. */
  643. static struct omap_hwmod_class_sysconfig omap54xx_kbd_sysc = {
  644. .rev_offs = 0x0000,
  645. .sysc_offs = 0x0010,
  646. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  647. SYSC_HAS_SOFTRESET),
  648. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  649. .sysc_fields = &omap_hwmod_sysc_type1,
  650. };
  651. static struct omap_hwmod_class omap54xx_kbd_hwmod_class = {
  652. .name = "kbd",
  653. .sysc = &omap54xx_kbd_sysc,
  654. };
  655. /* kbd */
  656. static struct omap_hwmod omap54xx_kbd_hwmod = {
  657. .name = "kbd",
  658. .class = &omap54xx_kbd_hwmod_class,
  659. .clkdm_name = "wkupaon_clkdm",
  660. .main_clk = "sys_32k_ck",
  661. .prcm = {
  662. .omap4 = {
  663. .clkctrl_offs = OMAP54XX_CM_WKUPAON_KBD_CLKCTRL_OFFSET,
  664. .context_offs = OMAP54XX_RM_WKUPAON_KBD_CONTEXT_OFFSET,
  665. .modulemode = MODULEMODE_SWCTRL,
  666. },
  667. },
  668. };
  669. /*
  670. * 'mailbox' class
  671. * mailbox module allowing communication between the on-chip processors using a
  672. * queued mailbox-interrupt mechanism.
  673. */
  674. static struct omap_hwmod_class_sysconfig omap54xx_mailbox_sysc = {
  675. .rev_offs = 0x0000,
  676. .sysc_offs = 0x0010,
  677. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  678. SYSC_HAS_SOFTRESET),
  679. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  680. .sysc_fields = &omap_hwmod_sysc_type2,
  681. };
  682. static struct omap_hwmod_class omap54xx_mailbox_hwmod_class = {
  683. .name = "mailbox",
  684. .sysc = &omap54xx_mailbox_sysc,
  685. };
  686. /* mailbox */
  687. static struct omap_hwmod omap54xx_mailbox_hwmod = {
  688. .name = "mailbox",
  689. .class = &omap54xx_mailbox_hwmod_class,
  690. .clkdm_name = "l4cfg_clkdm",
  691. .prcm = {
  692. .omap4 = {
  693. .clkctrl_offs = OMAP54XX_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  694. .context_offs = OMAP54XX_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  695. },
  696. },
  697. };
  698. /*
  699. * 'mcbsp' class
  700. * multi channel buffered serial port controller
  701. */
  702. static struct omap_hwmod_class_sysconfig omap54xx_mcbsp_sysc = {
  703. .sysc_offs = 0x008c,
  704. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  705. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  706. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  707. .sysc_fields = &omap_hwmod_sysc_type1,
  708. };
  709. static struct omap_hwmod_class omap54xx_mcbsp_hwmod_class = {
  710. .name = "mcbsp",
  711. .sysc = &omap54xx_mcbsp_sysc,
  712. .rev = MCBSP_CONFIG_TYPE4,
  713. };
  714. /* mcbsp1 */
  715. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  716. { .role = "pad_fck", .clk = "pad_clks_ck" },
  717. { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
  718. };
  719. static struct omap_hwmod omap54xx_mcbsp1_hwmod = {
  720. .name = "mcbsp1",
  721. .class = &omap54xx_mcbsp_hwmod_class,
  722. .clkdm_name = "abe_clkdm",
  723. .main_clk = "mcbsp1_gfclk",
  724. .prcm = {
  725. .omap4 = {
  726. .clkctrl_offs = OMAP54XX_CM_ABE_MCBSP1_CLKCTRL_OFFSET,
  727. .context_offs = OMAP54XX_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  728. .modulemode = MODULEMODE_SWCTRL,
  729. },
  730. },
  731. .opt_clks = mcbsp1_opt_clks,
  732. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  733. };
  734. /* mcbsp2 */
  735. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  736. { .role = "pad_fck", .clk = "pad_clks_ck" },
  737. { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
  738. };
  739. static struct omap_hwmod omap54xx_mcbsp2_hwmod = {
  740. .name = "mcbsp2",
  741. .class = &omap54xx_mcbsp_hwmod_class,
  742. .clkdm_name = "abe_clkdm",
  743. .main_clk = "mcbsp2_gfclk",
  744. .prcm = {
  745. .omap4 = {
  746. .clkctrl_offs = OMAP54XX_CM_ABE_MCBSP2_CLKCTRL_OFFSET,
  747. .context_offs = OMAP54XX_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  748. .modulemode = MODULEMODE_SWCTRL,
  749. },
  750. },
  751. .opt_clks = mcbsp2_opt_clks,
  752. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  753. };
  754. /* mcbsp3 */
  755. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  756. { .role = "pad_fck", .clk = "pad_clks_ck" },
  757. { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
  758. };
  759. static struct omap_hwmod omap54xx_mcbsp3_hwmod = {
  760. .name = "mcbsp3",
  761. .class = &omap54xx_mcbsp_hwmod_class,
  762. .clkdm_name = "abe_clkdm",
  763. .main_clk = "mcbsp3_gfclk",
  764. .prcm = {
  765. .omap4 = {
  766. .clkctrl_offs = OMAP54XX_CM_ABE_MCBSP3_CLKCTRL_OFFSET,
  767. .context_offs = OMAP54XX_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  768. .modulemode = MODULEMODE_SWCTRL,
  769. },
  770. },
  771. .opt_clks = mcbsp3_opt_clks,
  772. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  773. };
  774. /*
  775. * 'mcpdm' class
  776. * multi channel pdm controller (proprietary interface with phoenix power
  777. * ic)
  778. */
  779. static struct omap_hwmod_class_sysconfig omap54xx_mcpdm_sysc = {
  780. .rev_offs = 0x0000,
  781. .sysc_offs = 0x0010,
  782. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  783. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  784. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  785. SIDLE_SMART_WKUP),
  786. .sysc_fields = &omap_hwmod_sysc_type2,
  787. };
  788. static struct omap_hwmod_class omap54xx_mcpdm_hwmod_class = {
  789. .name = "mcpdm",
  790. .sysc = &omap54xx_mcpdm_sysc,
  791. };
  792. /* mcpdm */
  793. static struct omap_hwmod omap54xx_mcpdm_hwmod = {
  794. .name = "mcpdm",
  795. .class = &omap54xx_mcpdm_hwmod_class,
  796. .clkdm_name = "abe_clkdm",
  797. /*
  798. * It's suspected that the McPDM requires an off-chip main
  799. * functional clock, controlled via I2C. This IP block is
  800. * currently reset very early during boot, before I2C is
  801. * available, so it doesn't seem that we have any choice in
  802. * the kernel other than to avoid resetting it. XXX This is
  803. * really a hardware issue workaround: every IP block should
  804. * be able to source its main functional clock from either
  805. * on-chip or off-chip sources. McPDM seems to be the only
  806. * current exception.
  807. */
  808. .flags = HWMOD_EXT_OPT_MAIN_CLK,
  809. .main_clk = "pad_clks_ck",
  810. .prcm = {
  811. .omap4 = {
  812. .clkctrl_offs = OMAP54XX_CM_ABE_MCPDM_CLKCTRL_OFFSET,
  813. .context_offs = OMAP54XX_RM_ABE_MCPDM_CONTEXT_OFFSET,
  814. .modulemode = MODULEMODE_SWCTRL,
  815. },
  816. },
  817. };
  818. /*
  819. * 'mcspi' class
  820. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  821. * bus
  822. */
  823. static struct omap_hwmod_class_sysconfig omap54xx_mcspi_sysc = {
  824. .rev_offs = 0x0000,
  825. .sysc_offs = 0x0010,
  826. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  827. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  828. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  829. SIDLE_SMART_WKUP),
  830. .sysc_fields = &omap_hwmod_sysc_type2,
  831. };
  832. static struct omap_hwmod_class omap54xx_mcspi_hwmod_class = {
  833. .name = "mcspi",
  834. .sysc = &omap54xx_mcspi_sysc,
  835. .rev = OMAP4_MCSPI_REV,
  836. };
  837. /* mcspi1 */
  838. /* mcspi1 dev_attr */
  839. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  840. .num_chipselect = 4,
  841. };
  842. static struct omap_hwmod omap54xx_mcspi1_hwmod = {
  843. .name = "mcspi1",
  844. .class = &omap54xx_mcspi_hwmod_class,
  845. .clkdm_name = "l4per_clkdm",
  846. .main_clk = "func_48m_fclk",
  847. .prcm = {
  848. .omap4 = {
  849. .clkctrl_offs = OMAP54XX_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  850. .context_offs = OMAP54XX_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  851. .modulemode = MODULEMODE_SWCTRL,
  852. },
  853. },
  854. .dev_attr = &mcspi1_dev_attr,
  855. };
  856. /* mcspi2 */
  857. /* mcspi2 dev_attr */
  858. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  859. .num_chipselect = 2,
  860. };
  861. static struct omap_hwmod omap54xx_mcspi2_hwmod = {
  862. .name = "mcspi2",
  863. .class = &omap54xx_mcspi_hwmod_class,
  864. .clkdm_name = "l4per_clkdm",
  865. .main_clk = "func_48m_fclk",
  866. .prcm = {
  867. .omap4 = {
  868. .clkctrl_offs = OMAP54XX_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  869. .context_offs = OMAP54XX_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  870. .modulemode = MODULEMODE_SWCTRL,
  871. },
  872. },
  873. .dev_attr = &mcspi2_dev_attr,
  874. };
  875. /* mcspi3 */
  876. /* mcspi3 dev_attr */
  877. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  878. .num_chipselect = 2,
  879. };
  880. static struct omap_hwmod omap54xx_mcspi3_hwmod = {
  881. .name = "mcspi3",
  882. .class = &omap54xx_mcspi_hwmod_class,
  883. .clkdm_name = "l4per_clkdm",
  884. .main_clk = "func_48m_fclk",
  885. .prcm = {
  886. .omap4 = {
  887. .clkctrl_offs = OMAP54XX_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  888. .context_offs = OMAP54XX_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  889. .modulemode = MODULEMODE_SWCTRL,
  890. },
  891. },
  892. .dev_attr = &mcspi3_dev_attr,
  893. };
  894. /* mcspi4 */
  895. /* mcspi4 dev_attr */
  896. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  897. .num_chipselect = 1,
  898. };
  899. static struct omap_hwmod omap54xx_mcspi4_hwmod = {
  900. .name = "mcspi4",
  901. .class = &omap54xx_mcspi_hwmod_class,
  902. .clkdm_name = "l4per_clkdm",
  903. .main_clk = "func_48m_fclk",
  904. .prcm = {
  905. .omap4 = {
  906. .clkctrl_offs = OMAP54XX_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  907. .context_offs = OMAP54XX_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  908. .modulemode = MODULEMODE_SWCTRL,
  909. },
  910. },
  911. .dev_attr = &mcspi4_dev_attr,
  912. };
  913. /*
  914. * 'mmc' class
  915. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  916. */
  917. static struct omap_hwmod_class_sysconfig omap54xx_mmc_sysc = {
  918. .rev_offs = 0x0000,
  919. .sysc_offs = 0x0010,
  920. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  921. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  922. SYSC_HAS_SOFTRESET),
  923. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  924. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  925. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  926. .sysc_fields = &omap_hwmod_sysc_type2,
  927. };
  928. static struct omap_hwmod_class omap54xx_mmc_hwmod_class = {
  929. .name = "mmc",
  930. .sysc = &omap54xx_mmc_sysc,
  931. };
  932. /* mmc1 */
  933. static struct omap_hwmod_opt_clk mmc1_opt_clks[] = {
  934. { .role = "32khz_clk", .clk = "mmc1_32khz_clk" },
  935. };
  936. /* mmc1 dev_attr */
  937. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  938. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  939. };
  940. static struct omap_hwmod omap54xx_mmc1_hwmod = {
  941. .name = "mmc1",
  942. .class = &omap54xx_mmc_hwmod_class,
  943. .clkdm_name = "l3init_clkdm",
  944. .main_clk = "mmc1_fclk",
  945. .prcm = {
  946. .omap4 = {
  947. .clkctrl_offs = OMAP54XX_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  948. .context_offs = OMAP54XX_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  949. .modulemode = MODULEMODE_SWCTRL,
  950. },
  951. },
  952. .opt_clks = mmc1_opt_clks,
  953. .opt_clks_cnt = ARRAY_SIZE(mmc1_opt_clks),
  954. .dev_attr = &mmc1_dev_attr,
  955. };
  956. /* mmc2 */
  957. static struct omap_hwmod omap54xx_mmc2_hwmod = {
  958. .name = "mmc2",
  959. .class = &omap54xx_mmc_hwmod_class,
  960. .clkdm_name = "l3init_clkdm",
  961. .main_clk = "mmc2_fclk",
  962. .prcm = {
  963. .omap4 = {
  964. .clkctrl_offs = OMAP54XX_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  965. .context_offs = OMAP54XX_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  966. .modulemode = MODULEMODE_SWCTRL,
  967. },
  968. },
  969. };
  970. /* mmc3 */
  971. static struct omap_hwmod omap54xx_mmc3_hwmod = {
  972. .name = "mmc3",
  973. .class = &omap54xx_mmc_hwmod_class,
  974. .clkdm_name = "l4per_clkdm",
  975. .main_clk = "func_48m_fclk",
  976. .prcm = {
  977. .omap4 = {
  978. .clkctrl_offs = OMAP54XX_CM_L4PER_MMC3_CLKCTRL_OFFSET,
  979. .context_offs = OMAP54XX_RM_L4PER_MMC3_CONTEXT_OFFSET,
  980. .modulemode = MODULEMODE_SWCTRL,
  981. },
  982. },
  983. };
  984. /* mmc4 */
  985. static struct omap_hwmod omap54xx_mmc4_hwmod = {
  986. .name = "mmc4",
  987. .class = &omap54xx_mmc_hwmod_class,
  988. .clkdm_name = "l4per_clkdm",
  989. .main_clk = "func_48m_fclk",
  990. .prcm = {
  991. .omap4 = {
  992. .clkctrl_offs = OMAP54XX_CM_L4PER_MMC4_CLKCTRL_OFFSET,
  993. .context_offs = OMAP54XX_RM_L4PER_MMC4_CONTEXT_OFFSET,
  994. .modulemode = MODULEMODE_SWCTRL,
  995. },
  996. },
  997. };
  998. /* mmc5 */
  999. static struct omap_hwmod omap54xx_mmc5_hwmod = {
  1000. .name = "mmc5",
  1001. .class = &omap54xx_mmc_hwmod_class,
  1002. .clkdm_name = "l4per_clkdm",
  1003. .main_clk = "func_96m_fclk",
  1004. .prcm = {
  1005. .omap4 = {
  1006. .clkctrl_offs = OMAP54XX_CM_L4PER_MMC5_CLKCTRL_OFFSET,
  1007. .context_offs = OMAP54XX_RM_L4PER_MMC5_CONTEXT_OFFSET,
  1008. .modulemode = MODULEMODE_SWCTRL,
  1009. },
  1010. },
  1011. };
  1012. /*
  1013. * 'mpu' class
  1014. * mpu sub-system
  1015. */
  1016. static struct omap_hwmod_class omap54xx_mpu_hwmod_class = {
  1017. .name = "mpu",
  1018. };
  1019. /* mpu */
  1020. static struct omap_hwmod omap54xx_mpu_hwmod = {
  1021. .name = "mpu",
  1022. .class = &omap54xx_mpu_hwmod_class,
  1023. .clkdm_name = "mpu_clkdm",
  1024. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1025. .main_clk = "dpll_mpu_m2_ck",
  1026. .prcm = {
  1027. .omap4 = {
  1028. .clkctrl_offs = OMAP54XX_CM_MPU_MPU_CLKCTRL_OFFSET,
  1029. .context_offs = OMAP54XX_RM_MPU_MPU_CONTEXT_OFFSET,
  1030. },
  1031. },
  1032. };
  1033. /*
  1034. * 'timer' class
  1035. * general purpose timer module with accurate 1ms tick
  1036. * This class contains several variants: ['timer_1ms', 'timer']
  1037. */
  1038. static struct omap_hwmod_class_sysconfig omap54xx_timer_1ms_sysc = {
  1039. .rev_offs = 0x0000,
  1040. .sysc_offs = 0x0010,
  1041. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1042. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1043. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1044. SIDLE_SMART_WKUP),
  1045. .sysc_fields = &omap_hwmod_sysc_type2,
  1046. .clockact = CLOCKACT_TEST_ICLK,
  1047. };
  1048. static struct omap_hwmod_class omap54xx_timer_1ms_hwmod_class = {
  1049. .name = "timer",
  1050. .sysc = &omap54xx_timer_1ms_sysc,
  1051. };
  1052. static struct omap_hwmod_class_sysconfig omap54xx_timer_sysc = {
  1053. .rev_offs = 0x0000,
  1054. .sysc_offs = 0x0010,
  1055. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1056. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1057. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1058. SIDLE_SMART_WKUP),
  1059. .sysc_fields = &omap_hwmod_sysc_type2,
  1060. };
  1061. static struct omap_hwmod_class omap54xx_timer_hwmod_class = {
  1062. .name = "timer",
  1063. .sysc = &omap54xx_timer_sysc,
  1064. };
  1065. /* timer1 */
  1066. static struct omap_hwmod omap54xx_timer1_hwmod = {
  1067. .name = "timer1",
  1068. .class = &omap54xx_timer_1ms_hwmod_class,
  1069. .clkdm_name = "wkupaon_clkdm",
  1070. .main_clk = "timer1_gfclk_mux",
  1071. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  1072. .prcm = {
  1073. .omap4 = {
  1074. .clkctrl_offs = OMAP54XX_CM_WKUPAON_TIMER1_CLKCTRL_OFFSET,
  1075. .context_offs = OMAP54XX_RM_WKUPAON_TIMER1_CONTEXT_OFFSET,
  1076. .modulemode = MODULEMODE_SWCTRL,
  1077. },
  1078. },
  1079. };
  1080. /* timer2 */
  1081. static struct omap_hwmod omap54xx_timer2_hwmod = {
  1082. .name = "timer2",
  1083. .class = &omap54xx_timer_1ms_hwmod_class,
  1084. .clkdm_name = "l4per_clkdm",
  1085. .main_clk = "timer2_gfclk_mux",
  1086. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  1087. .prcm = {
  1088. .omap4 = {
  1089. .clkctrl_offs = OMAP54XX_CM_L4PER_TIMER2_CLKCTRL_OFFSET,
  1090. .context_offs = OMAP54XX_RM_L4PER_TIMER2_CONTEXT_OFFSET,
  1091. .modulemode = MODULEMODE_SWCTRL,
  1092. },
  1093. },
  1094. };
  1095. /* timer3 */
  1096. static struct omap_hwmod omap54xx_timer3_hwmod = {
  1097. .name = "timer3",
  1098. .class = &omap54xx_timer_hwmod_class,
  1099. .clkdm_name = "l4per_clkdm",
  1100. .main_clk = "timer3_gfclk_mux",
  1101. .prcm = {
  1102. .omap4 = {
  1103. .clkctrl_offs = OMAP54XX_CM_L4PER_TIMER3_CLKCTRL_OFFSET,
  1104. .context_offs = OMAP54XX_RM_L4PER_TIMER3_CONTEXT_OFFSET,
  1105. .modulemode = MODULEMODE_SWCTRL,
  1106. },
  1107. },
  1108. };
  1109. /* timer4 */
  1110. static struct omap_hwmod omap54xx_timer4_hwmod = {
  1111. .name = "timer4",
  1112. .class = &omap54xx_timer_hwmod_class,
  1113. .clkdm_name = "l4per_clkdm",
  1114. .main_clk = "timer4_gfclk_mux",
  1115. .prcm = {
  1116. .omap4 = {
  1117. .clkctrl_offs = OMAP54XX_CM_L4PER_TIMER4_CLKCTRL_OFFSET,
  1118. .context_offs = OMAP54XX_RM_L4PER_TIMER4_CONTEXT_OFFSET,
  1119. .modulemode = MODULEMODE_SWCTRL,
  1120. },
  1121. },
  1122. };
  1123. /* timer5 */
  1124. static struct omap_hwmod omap54xx_timer5_hwmod = {
  1125. .name = "timer5",
  1126. .class = &omap54xx_timer_hwmod_class,
  1127. .clkdm_name = "abe_clkdm",
  1128. .main_clk = "timer5_gfclk_mux",
  1129. .prcm = {
  1130. .omap4 = {
  1131. .clkctrl_offs = OMAP54XX_CM_ABE_TIMER5_CLKCTRL_OFFSET,
  1132. .context_offs = OMAP54XX_RM_ABE_TIMER5_CONTEXT_OFFSET,
  1133. .modulemode = MODULEMODE_SWCTRL,
  1134. },
  1135. },
  1136. };
  1137. /* timer6 */
  1138. static struct omap_hwmod omap54xx_timer6_hwmod = {
  1139. .name = "timer6",
  1140. .class = &omap54xx_timer_hwmod_class,
  1141. .clkdm_name = "abe_clkdm",
  1142. .main_clk = "timer6_gfclk_mux",
  1143. .prcm = {
  1144. .omap4 = {
  1145. .clkctrl_offs = OMAP54XX_CM_ABE_TIMER6_CLKCTRL_OFFSET,
  1146. .context_offs = OMAP54XX_RM_ABE_TIMER6_CONTEXT_OFFSET,
  1147. .modulemode = MODULEMODE_SWCTRL,
  1148. },
  1149. },
  1150. };
  1151. /* timer7 */
  1152. static struct omap_hwmod omap54xx_timer7_hwmod = {
  1153. .name = "timer7",
  1154. .class = &omap54xx_timer_hwmod_class,
  1155. .clkdm_name = "abe_clkdm",
  1156. .main_clk = "timer7_gfclk_mux",
  1157. .prcm = {
  1158. .omap4 = {
  1159. .clkctrl_offs = OMAP54XX_CM_ABE_TIMER7_CLKCTRL_OFFSET,
  1160. .context_offs = OMAP54XX_RM_ABE_TIMER7_CONTEXT_OFFSET,
  1161. .modulemode = MODULEMODE_SWCTRL,
  1162. },
  1163. },
  1164. };
  1165. /* timer8 */
  1166. static struct omap_hwmod omap54xx_timer8_hwmod = {
  1167. .name = "timer8",
  1168. .class = &omap54xx_timer_hwmod_class,
  1169. .clkdm_name = "abe_clkdm",
  1170. .main_clk = "timer8_gfclk_mux",
  1171. .prcm = {
  1172. .omap4 = {
  1173. .clkctrl_offs = OMAP54XX_CM_ABE_TIMER8_CLKCTRL_OFFSET,
  1174. .context_offs = OMAP54XX_RM_ABE_TIMER8_CONTEXT_OFFSET,
  1175. .modulemode = MODULEMODE_SWCTRL,
  1176. },
  1177. },
  1178. };
  1179. /* timer9 */
  1180. static struct omap_hwmod omap54xx_timer9_hwmod = {
  1181. .name = "timer9",
  1182. .class = &omap54xx_timer_hwmod_class,
  1183. .clkdm_name = "l4per_clkdm",
  1184. .main_clk = "timer9_gfclk_mux",
  1185. .prcm = {
  1186. .omap4 = {
  1187. .clkctrl_offs = OMAP54XX_CM_L4PER_TIMER9_CLKCTRL_OFFSET,
  1188. .context_offs = OMAP54XX_RM_L4PER_TIMER9_CONTEXT_OFFSET,
  1189. .modulemode = MODULEMODE_SWCTRL,
  1190. },
  1191. },
  1192. };
  1193. /* timer10 */
  1194. static struct omap_hwmod omap54xx_timer10_hwmod = {
  1195. .name = "timer10",
  1196. .class = &omap54xx_timer_1ms_hwmod_class,
  1197. .clkdm_name = "l4per_clkdm",
  1198. .main_clk = "timer10_gfclk_mux",
  1199. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  1200. .prcm = {
  1201. .omap4 = {
  1202. .clkctrl_offs = OMAP54XX_CM_L4PER_TIMER10_CLKCTRL_OFFSET,
  1203. .context_offs = OMAP54XX_RM_L4PER_TIMER10_CONTEXT_OFFSET,
  1204. .modulemode = MODULEMODE_SWCTRL,
  1205. },
  1206. },
  1207. };
  1208. /* timer11 */
  1209. static struct omap_hwmod omap54xx_timer11_hwmod = {
  1210. .name = "timer11",
  1211. .class = &omap54xx_timer_hwmod_class,
  1212. .clkdm_name = "l4per_clkdm",
  1213. .main_clk = "timer11_gfclk_mux",
  1214. .prcm = {
  1215. .omap4 = {
  1216. .clkctrl_offs = OMAP54XX_CM_L4PER_TIMER11_CLKCTRL_OFFSET,
  1217. .context_offs = OMAP54XX_RM_L4PER_TIMER11_CONTEXT_OFFSET,
  1218. .modulemode = MODULEMODE_SWCTRL,
  1219. },
  1220. },
  1221. };
  1222. /*
  1223. * 'uart' class
  1224. * universal asynchronous receiver/transmitter (uart)
  1225. */
  1226. static struct omap_hwmod_class_sysconfig omap54xx_uart_sysc = {
  1227. .rev_offs = 0x0050,
  1228. .sysc_offs = 0x0054,
  1229. .syss_offs = 0x0058,
  1230. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  1231. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1232. SYSS_HAS_RESET_STATUS),
  1233. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1234. SIDLE_SMART_WKUP),
  1235. .sysc_fields = &omap_hwmod_sysc_type1,
  1236. };
  1237. static struct omap_hwmod_class omap54xx_uart_hwmod_class = {
  1238. .name = "uart",
  1239. .sysc = &omap54xx_uart_sysc,
  1240. };
  1241. /* uart1 */
  1242. static struct omap_hwmod omap54xx_uart1_hwmod = {
  1243. .name = "uart1",
  1244. .class = &omap54xx_uart_hwmod_class,
  1245. .clkdm_name = "l4per_clkdm",
  1246. .main_clk = "func_48m_fclk",
  1247. .prcm = {
  1248. .omap4 = {
  1249. .clkctrl_offs = OMAP54XX_CM_L4PER_UART1_CLKCTRL_OFFSET,
  1250. .context_offs = OMAP54XX_RM_L4PER_UART1_CONTEXT_OFFSET,
  1251. .modulemode = MODULEMODE_SWCTRL,
  1252. },
  1253. },
  1254. };
  1255. /* uart2 */
  1256. static struct omap_hwmod omap54xx_uart2_hwmod = {
  1257. .name = "uart2",
  1258. .class = &omap54xx_uart_hwmod_class,
  1259. .clkdm_name = "l4per_clkdm",
  1260. .main_clk = "func_48m_fclk",
  1261. .prcm = {
  1262. .omap4 = {
  1263. .clkctrl_offs = OMAP54XX_CM_L4PER_UART2_CLKCTRL_OFFSET,
  1264. .context_offs = OMAP54XX_RM_L4PER_UART2_CONTEXT_OFFSET,
  1265. .modulemode = MODULEMODE_SWCTRL,
  1266. },
  1267. },
  1268. };
  1269. /* uart3 */
  1270. static struct omap_hwmod omap54xx_uart3_hwmod = {
  1271. .name = "uart3",
  1272. .class = &omap54xx_uart_hwmod_class,
  1273. .clkdm_name = "l4per_clkdm",
  1274. .flags = DEBUG_OMAP4UART3_FLAGS,
  1275. .main_clk = "func_48m_fclk",
  1276. .prcm = {
  1277. .omap4 = {
  1278. .clkctrl_offs = OMAP54XX_CM_L4PER_UART3_CLKCTRL_OFFSET,
  1279. .context_offs = OMAP54XX_RM_L4PER_UART3_CONTEXT_OFFSET,
  1280. .modulemode = MODULEMODE_SWCTRL,
  1281. },
  1282. },
  1283. };
  1284. /* uart4 */
  1285. static struct omap_hwmod omap54xx_uart4_hwmod = {
  1286. .name = "uart4",
  1287. .class = &omap54xx_uart_hwmod_class,
  1288. .clkdm_name = "l4per_clkdm",
  1289. .flags = DEBUG_OMAP4UART4_FLAGS,
  1290. .main_clk = "func_48m_fclk",
  1291. .prcm = {
  1292. .omap4 = {
  1293. .clkctrl_offs = OMAP54XX_CM_L4PER_UART4_CLKCTRL_OFFSET,
  1294. .context_offs = OMAP54XX_RM_L4PER_UART4_CONTEXT_OFFSET,
  1295. .modulemode = MODULEMODE_SWCTRL,
  1296. },
  1297. },
  1298. };
  1299. /* uart5 */
  1300. static struct omap_hwmod omap54xx_uart5_hwmod = {
  1301. .name = "uart5",
  1302. .class = &omap54xx_uart_hwmod_class,
  1303. .clkdm_name = "l4per_clkdm",
  1304. .main_clk = "func_48m_fclk",
  1305. .prcm = {
  1306. .omap4 = {
  1307. .clkctrl_offs = OMAP54XX_CM_L4PER_UART5_CLKCTRL_OFFSET,
  1308. .context_offs = OMAP54XX_RM_L4PER_UART5_CONTEXT_OFFSET,
  1309. .modulemode = MODULEMODE_SWCTRL,
  1310. },
  1311. },
  1312. };
  1313. /* uart6 */
  1314. static struct omap_hwmod omap54xx_uart6_hwmod = {
  1315. .name = "uart6",
  1316. .class = &omap54xx_uart_hwmod_class,
  1317. .clkdm_name = "l4per_clkdm",
  1318. .main_clk = "func_48m_fclk",
  1319. .prcm = {
  1320. .omap4 = {
  1321. .clkctrl_offs = OMAP54XX_CM_L4PER_UART6_CLKCTRL_OFFSET,
  1322. .context_offs = OMAP54XX_RM_L4PER_UART6_CONTEXT_OFFSET,
  1323. .modulemode = MODULEMODE_SWCTRL,
  1324. },
  1325. },
  1326. };
  1327. /*
  1328. * 'usb_otg_ss' class
  1329. * 2.0 super speed (usb_otg_ss) controller
  1330. */
  1331. static struct omap_hwmod_class_sysconfig omap54xx_usb_otg_ss_sysc = {
  1332. .rev_offs = 0x0000,
  1333. .sysc_offs = 0x0010,
  1334. .sysc_flags = (SYSC_HAS_DMADISABLE | SYSC_HAS_MIDLEMODE |
  1335. SYSC_HAS_SIDLEMODE),
  1336. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1337. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1338. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1339. .sysc_fields = &omap_hwmod_sysc_type2,
  1340. };
  1341. static struct omap_hwmod_class omap54xx_usb_otg_ss_hwmod_class = {
  1342. .name = "usb_otg_ss",
  1343. .sysc = &omap54xx_usb_otg_ss_sysc,
  1344. };
  1345. /* usb_otg_ss */
  1346. static struct omap_hwmod_opt_clk usb_otg_ss_opt_clks[] = {
  1347. { .role = "refclk960m", .clk = "usb_otg_ss_refclk960m" },
  1348. };
  1349. static struct omap_hwmod omap54xx_usb_otg_ss_hwmod = {
  1350. .name = "usb_otg_ss",
  1351. .class = &omap54xx_usb_otg_ss_hwmod_class,
  1352. .clkdm_name = "l3init_clkdm",
  1353. .flags = HWMOD_SWSUP_SIDLE,
  1354. .main_clk = "dpll_core_h13x2_ck",
  1355. .prcm = {
  1356. .omap4 = {
  1357. .clkctrl_offs = OMAP54XX_CM_L3INIT_USB_OTG_SS_CLKCTRL_OFFSET,
  1358. .context_offs = OMAP54XX_RM_L3INIT_USB_OTG_SS_CONTEXT_OFFSET,
  1359. .modulemode = MODULEMODE_HWCTRL,
  1360. },
  1361. },
  1362. .opt_clks = usb_otg_ss_opt_clks,
  1363. .opt_clks_cnt = ARRAY_SIZE(usb_otg_ss_opt_clks),
  1364. };
  1365. /*
  1366. * 'wd_timer' class
  1367. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  1368. * overflow condition
  1369. */
  1370. static struct omap_hwmod_class_sysconfig omap54xx_wd_timer_sysc = {
  1371. .rev_offs = 0x0000,
  1372. .sysc_offs = 0x0010,
  1373. .syss_offs = 0x0014,
  1374. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  1375. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1376. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1377. SIDLE_SMART_WKUP),
  1378. .sysc_fields = &omap_hwmod_sysc_type1,
  1379. };
  1380. static struct omap_hwmod_class omap54xx_wd_timer_hwmod_class = {
  1381. .name = "wd_timer",
  1382. .sysc = &omap54xx_wd_timer_sysc,
  1383. .pre_shutdown = &omap2_wd_timer_disable,
  1384. };
  1385. /* wd_timer2 */
  1386. static struct omap_hwmod omap54xx_wd_timer2_hwmod = {
  1387. .name = "wd_timer2",
  1388. .class = &omap54xx_wd_timer_hwmod_class,
  1389. .clkdm_name = "wkupaon_clkdm",
  1390. .main_clk = "sys_32k_ck",
  1391. .prcm = {
  1392. .omap4 = {
  1393. .clkctrl_offs = OMAP54XX_CM_WKUPAON_WD_TIMER2_CLKCTRL_OFFSET,
  1394. .context_offs = OMAP54XX_RM_WKUPAON_WD_TIMER2_CONTEXT_OFFSET,
  1395. .modulemode = MODULEMODE_SWCTRL,
  1396. },
  1397. },
  1398. };
  1399. /*
  1400. * Interfaces
  1401. */
  1402. /* l3_main_1 -> dmm */
  1403. static struct omap_hwmod_ocp_if omap54xx_l3_main_1__dmm = {
  1404. .master = &omap54xx_l3_main_1_hwmod,
  1405. .slave = &omap54xx_dmm_hwmod,
  1406. .clk = "l3_iclk_div",
  1407. .user = OCP_USER_SDMA,
  1408. };
  1409. /* l3_main_3 -> l3_instr */
  1410. static struct omap_hwmod_ocp_if omap54xx_l3_main_3__l3_instr = {
  1411. .master = &omap54xx_l3_main_3_hwmod,
  1412. .slave = &omap54xx_l3_instr_hwmod,
  1413. .clk = "l3_iclk_div",
  1414. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1415. };
  1416. /* l3_main_2 -> l3_main_1 */
  1417. static struct omap_hwmod_ocp_if omap54xx_l3_main_2__l3_main_1 = {
  1418. .master = &omap54xx_l3_main_2_hwmod,
  1419. .slave = &omap54xx_l3_main_1_hwmod,
  1420. .clk = "l3_iclk_div",
  1421. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1422. };
  1423. /* l4_cfg -> l3_main_1 */
  1424. static struct omap_hwmod_ocp_if omap54xx_l4_cfg__l3_main_1 = {
  1425. .master = &omap54xx_l4_cfg_hwmod,
  1426. .slave = &omap54xx_l3_main_1_hwmod,
  1427. .clk = "l3_iclk_div",
  1428. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1429. };
  1430. /* mpu -> l3_main_1 */
  1431. static struct omap_hwmod_ocp_if omap54xx_mpu__l3_main_1 = {
  1432. .master = &omap54xx_mpu_hwmod,
  1433. .slave = &omap54xx_l3_main_1_hwmod,
  1434. .clk = "l3_iclk_div",
  1435. .user = OCP_USER_MPU,
  1436. };
  1437. /* l3_main_1 -> l3_main_2 */
  1438. static struct omap_hwmod_ocp_if omap54xx_l3_main_1__l3_main_2 = {
  1439. .master = &omap54xx_l3_main_1_hwmod,
  1440. .slave = &omap54xx_l3_main_2_hwmod,
  1441. .clk = "l3_iclk_div",
  1442. .user = OCP_USER_MPU,
  1443. };
  1444. /* l4_cfg -> l3_main_2 */
  1445. static struct omap_hwmod_ocp_if omap54xx_l4_cfg__l3_main_2 = {
  1446. .master = &omap54xx_l4_cfg_hwmod,
  1447. .slave = &omap54xx_l3_main_2_hwmod,
  1448. .clk = "l3_iclk_div",
  1449. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1450. };
  1451. /* l3_main_1 -> l3_main_3 */
  1452. static struct omap_hwmod_ocp_if omap54xx_l3_main_1__l3_main_3 = {
  1453. .master = &omap54xx_l3_main_1_hwmod,
  1454. .slave = &omap54xx_l3_main_3_hwmod,
  1455. .clk = "l3_iclk_div",
  1456. .user = OCP_USER_MPU,
  1457. };
  1458. /* l3_main_2 -> l3_main_3 */
  1459. static struct omap_hwmod_ocp_if omap54xx_l3_main_2__l3_main_3 = {
  1460. .master = &omap54xx_l3_main_2_hwmod,
  1461. .slave = &omap54xx_l3_main_3_hwmod,
  1462. .clk = "l3_iclk_div",
  1463. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1464. };
  1465. /* l4_cfg -> l3_main_3 */
  1466. static struct omap_hwmod_ocp_if omap54xx_l4_cfg__l3_main_3 = {
  1467. .master = &omap54xx_l4_cfg_hwmod,
  1468. .slave = &omap54xx_l3_main_3_hwmod,
  1469. .clk = "l3_iclk_div",
  1470. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1471. };
  1472. /* l3_main_1 -> l4_abe */
  1473. static struct omap_hwmod_ocp_if omap54xx_l3_main_1__l4_abe = {
  1474. .master = &omap54xx_l3_main_1_hwmod,
  1475. .slave = &omap54xx_l4_abe_hwmod,
  1476. .clk = "abe_iclk",
  1477. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1478. };
  1479. /* mpu -> l4_abe */
  1480. static struct omap_hwmod_ocp_if omap54xx_mpu__l4_abe = {
  1481. .master = &omap54xx_mpu_hwmod,
  1482. .slave = &omap54xx_l4_abe_hwmod,
  1483. .clk = "abe_iclk",
  1484. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1485. };
  1486. /* l3_main_1 -> l4_cfg */
  1487. static struct omap_hwmod_ocp_if omap54xx_l3_main_1__l4_cfg = {
  1488. .master = &omap54xx_l3_main_1_hwmod,
  1489. .slave = &omap54xx_l4_cfg_hwmod,
  1490. .clk = "l4_root_clk_div",
  1491. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1492. };
  1493. /* l3_main_2 -> l4_per */
  1494. static struct omap_hwmod_ocp_if omap54xx_l3_main_2__l4_per = {
  1495. .master = &omap54xx_l3_main_2_hwmod,
  1496. .slave = &omap54xx_l4_per_hwmod,
  1497. .clk = "l4_root_clk_div",
  1498. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1499. };
  1500. /* l3_main_1 -> l4_wkup */
  1501. static struct omap_hwmod_ocp_if omap54xx_l3_main_1__l4_wkup = {
  1502. .master = &omap54xx_l3_main_1_hwmod,
  1503. .slave = &omap54xx_l4_wkup_hwmod,
  1504. .clk = "wkupaon_iclk_mux",
  1505. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1506. };
  1507. /* mpu -> mpu_private */
  1508. static struct omap_hwmod_ocp_if omap54xx_mpu__mpu_private = {
  1509. .master = &omap54xx_mpu_hwmod,
  1510. .slave = &omap54xx_mpu_private_hwmod,
  1511. .clk = "l3_iclk_div",
  1512. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1513. };
  1514. /* l4_wkup -> counter_32k */
  1515. static struct omap_hwmod_ocp_if omap54xx_l4_wkup__counter_32k = {
  1516. .master = &omap54xx_l4_wkup_hwmod,
  1517. .slave = &omap54xx_counter_32k_hwmod,
  1518. .clk = "wkupaon_iclk_mux",
  1519. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1520. };
  1521. static struct omap_hwmod_addr_space omap54xx_dma_system_addrs[] = {
  1522. {
  1523. .pa_start = 0x4a056000,
  1524. .pa_end = 0x4a056fff,
  1525. .flags = ADDR_TYPE_RT
  1526. },
  1527. { }
  1528. };
  1529. /* l4_cfg -> dma_system */
  1530. static struct omap_hwmod_ocp_if omap54xx_l4_cfg__dma_system = {
  1531. .master = &omap54xx_l4_cfg_hwmod,
  1532. .slave = &omap54xx_dma_system_hwmod,
  1533. .clk = "l4_root_clk_div",
  1534. .addr = omap54xx_dma_system_addrs,
  1535. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1536. };
  1537. /* l4_abe -> dmic */
  1538. static struct omap_hwmod_ocp_if omap54xx_l4_abe__dmic = {
  1539. .master = &omap54xx_l4_abe_hwmod,
  1540. .slave = &omap54xx_dmic_hwmod,
  1541. .clk = "abe_iclk",
  1542. .user = OCP_USER_MPU,
  1543. };
  1544. /* mpu -> emif1 */
  1545. static struct omap_hwmod_ocp_if omap54xx_mpu__emif1 = {
  1546. .master = &omap54xx_mpu_hwmod,
  1547. .slave = &omap54xx_emif1_hwmod,
  1548. .clk = "dpll_core_h11x2_ck",
  1549. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1550. };
  1551. /* mpu -> emif2 */
  1552. static struct omap_hwmod_ocp_if omap54xx_mpu__emif2 = {
  1553. .master = &omap54xx_mpu_hwmod,
  1554. .slave = &omap54xx_emif2_hwmod,
  1555. .clk = "dpll_core_h11x2_ck",
  1556. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1557. };
  1558. /* l4_wkup -> gpio1 */
  1559. static struct omap_hwmod_ocp_if omap54xx_l4_wkup__gpio1 = {
  1560. .master = &omap54xx_l4_wkup_hwmod,
  1561. .slave = &omap54xx_gpio1_hwmod,
  1562. .clk = "wkupaon_iclk_mux",
  1563. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1564. };
  1565. /* l4_per -> gpio2 */
  1566. static struct omap_hwmod_ocp_if omap54xx_l4_per__gpio2 = {
  1567. .master = &omap54xx_l4_per_hwmod,
  1568. .slave = &omap54xx_gpio2_hwmod,
  1569. .clk = "l4_root_clk_div",
  1570. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1571. };
  1572. /* l4_per -> gpio3 */
  1573. static struct omap_hwmod_ocp_if omap54xx_l4_per__gpio3 = {
  1574. .master = &omap54xx_l4_per_hwmod,
  1575. .slave = &omap54xx_gpio3_hwmod,
  1576. .clk = "l4_root_clk_div",
  1577. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1578. };
  1579. /* l4_per -> gpio4 */
  1580. static struct omap_hwmod_ocp_if omap54xx_l4_per__gpio4 = {
  1581. .master = &omap54xx_l4_per_hwmod,
  1582. .slave = &omap54xx_gpio4_hwmod,
  1583. .clk = "l4_root_clk_div",
  1584. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1585. };
  1586. /* l4_per -> gpio5 */
  1587. static struct omap_hwmod_ocp_if omap54xx_l4_per__gpio5 = {
  1588. .master = &omap54xx_l4_per_hwmod,
  1589. .slave = &omap54xx_gpio5_hwmod,
  1590. .clk = "l4_root_clk_div",
  1591. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1592. };
  1593. /* l4_per -> gpio6 */
  1594. static struct omap_hwmod_ocp_if omap54xx_l4_per__gpio6 = {
  1595. .master = &omap54xx_l4_per_hwmod,
  1596. .slave = &omap54xx_gpio6_hwmod,
  1597. .clk = "l4_root_clk_div",
  1598. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1599. };
  1600. /* l4_per -> gpio7 */
  1601. static struct omap_hwmod_ocp_if omap54xx_l4_per__gpio7 = {
  1602. .master = &omap54xx_l4_per_hwmod,
  1603. .slave = &omap54xx_gpio7_hwmod,
  1604. .clk = "l4_root_clk_div",
  1605. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1606. };
  1607. /* l4_per -> gpio8 */
  1608. static struct omap_hwmod_ocp_if omap54xx_l4_per__gpio8 = {
  1609. .master = &omap54xx_l4_per_hwmod,
  1610. .slave = &omap54xx_gpio8_hwmod,
  1611. .clk = "l4_root_clk_div",
  1612. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1613. };
  1614. /* l4_per -> i2c1 */
  1615. static struct omap_hwmod_ocp_if omap54xx_l4_per__i2c1 = {
  1616. .master = &omap54xx_l4_per_hwmod,
  1617. .slave = &omap54xx_i2c1_hwmod,
  1618. .clk = "l4_root_clk_div",
  1619. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1620. };
  1621. /* l4_per -> i2c2 */
  1622. static struct omap_hwmod_ocp_if omap54xx_l4_per__i2c2 = {
  1623. .master = &omap54xx_l4_per_hwmod,
  1624. .slave = &omap54xx_i2c2_hwmod,
  1625. .clk = "l4_root_clk_div",
  1626. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1627. };
  1628. /* l4_per -> i2c3 */
  1629. static struct omap_hwmod_ocp_if omap54xx_l4_per__i2c3 = {
  1630. .master = &omap54xx_l4_per_hwmod,
  1631. .slave = &omap54xx_i2c3_hwmod,
  1632. .clk = "l4_root_clk_div",
  1633. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1634. };
  1635. /* l4_per -> i2c4 */
  1636. static struct omap_hwmod_ocp_if omap54xx_l4_per__i2c4 = {
  1637. .master = &omap54xx_l4_per_hwmod,
  1638. .slave = &omap54xx_i2c4_hwmod,
  1639. .clk = "l4_root_clk_div",
  1640. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1641. };
  1642. /* l4_per -> i2c5 */
  1643. static struct omap_hwmod_ocp_if omap54xx_l4_per__i2c5 = {
  1644. .master = &omap54xx_l4_per_hwmod,
  1645. .slave = &omap54xx_i2c5_hwmod,
  1646. .clk = "l4_root_clk_div",
  1647. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1648. };
  1649. /* l4_wkup -> kbd */
  1650. static struct omap_hwmod_ocp_if omap54xx_l4_wkup__kbd = {
  1651. .master = &omap54xx_l4_wkup_hwmod,
  1652. .slave = &omap54xx_kbd_hwmod,
  1653. .clk = "wkupaon_iclk_mux",
  1654. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1655. };
  1656. /* l4_cfg -> mailbox */
  1657. static struct omap_hwmod_ocp_if omap54xx_l4_cfg__mailbox = {
  1658. .master = &omap54xx_l4_cfg_hwmod,
  1659. .slave = &omap54xx_mailbox_hwmod,
  1660. .clk = "l4_root_clk_div",
  1661. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1662. };
  1663. /* l4_abe -> mcbsp1 */
  1664. static struct omap_hwmod_ocp_if omap54xx_l4_abe__mcbsp1 = {
  1665. .master = &omap54xx_l4_abe_hwmod,
  1666. .slave = &omap54xx_mcbsp1_hwmod,
  1667. .clk = "abe_iclk",
  1668. .user = OCP_USER_MPU,
  1669. };
  1670. /* l4_abe -> mcbsp2 */
  1671. static struct omap_hwmod_ocp_if omap54xx_l4_abe__mcbsp2 = {
  1672. .master = &omap54xx_l4_abe_hwmod,
  1673. .slave = &omap54xx_mcbsp2_hwmod,
  1674. .clk = "abe_iclk",
  1675. .user = OCP_USER_MPU,
  1676. };
  1677. /* l4_abe -> mcbsp3 */
  1678. static struct omap_hwmod_ocp_if omap54xx_l4_abe__mcbsp3 = {
  1679. .master = &omap54xx_l4_abe_hwmod,
  1680. .slave = &omap54xx_mcbsp3_hwmod,
  1681. .clk = "abe_iclk",
  1682. .user = OCP_USER_MPU,
  1683. };
  1684. /* l4_abe -> mcpdm */
  1685. static struct omap_hwmod_ocp_if omap54xx_l4_abe__mcpdm = {
  1686. .master = &omap54xx_l4_abe_hwmod,
  1687. .slave = &omap54xx_mcpdm_hwmod,
  1688. .clk = "abe_iclk",
  1689. .user = OCP_USER_MPU,
  1690. };
  1691. /* l4_per -> mcspi1 */
  1692. static struct omap_hwmod_ocp_if omap54xx_l4_per__mcspi1 = {
  1693. .master = &omap54xx_l4_per_hwmod,
  1694. .slave = &omap54xx_mcspi1_hwmod,
  1695. .clk = "l4_root_clk_div",
  1696. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1697. };
  1698. /* l4_per -> mcspi2 */
  1699. static struct omap_hwmod_ocp_if omap54xx_l4_per__mcspi2 = {
  1700. .master = &omap54xx_l4_per_hwmod,
  1701. .slave = &omap54xx_mcspi2_hwmod,
  1702. .clk = "l4_root_clk_div",
  1703. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1704. };
  1705. /* l4_per -> mcspi3 */
  1706. static struct omap_hwmod_ocp_if omap54xx_l4_per__mcspi3 = {
  1707. .master = &omap54xx_l4_per_hwmod,
  1708. .slave = &omap54xx_mcspi3_hwmod,
  1709. .clk = "l4_root_clk_div",
  1710. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1711. };
  1712. /* l4_per -> mcspi4 */
  1713. static struct omap_hwmod_ocp_if omap54xx_l4_per__mcspi4 = {
  1714. .master = &omap54xx_l4_per_hwmod,
  1715. .slave = &omap54xx_mcspi4_hwmod,
  1716. .clk = "l4_root_clk_div",
  1717. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1718. };
  1719. /* l4_per -> mmc1 */
  1720. static struct omap_hwmod_ocp_if omap54xx_l4_per__mmc1 = {
  1721. .master = &omap54xx_l4_per_hwmod,
  1722. .slave = &omap54xx_mmc1_hwmod,
  1723. .clk = "l3_iclk_div",
  1724. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1725. };
  1726. /* l4_per -> mmc2 */
  1727. static struct omap_hwmod_ocp_if omap54xx_l4_per__mmc2 = {
  1728. .master = &omap54xx_l4_per_hwmod,
  1729. .slave = &omap54xx_mmc2_hwmod,
  1730. .clk = "l3_iclk_div",
  1731. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1732. };
  1733. /* l4_per -> mmc3 */
  1734. static struct omap_hwmod_ocp_if omap54xx_l4_per__mmc3 = {
  1735. .master = &omap54xx_l4_per_hwmod,
  1736. .slave = &omap54xx_mmc3_hwmod,
  1737. .clk = "l4_root_clk_div",
  1738. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1739. };
  1740. /* l4_per -> mmc4 */
  1741. static struct omap_hwmod_ocp_if omap54xx_l4_per__mmc4 = {
  1742. .master = &omap54xx_l4_per_hwmod,
  1743. .slave = &omap54xx_mmc4_hwmod,
  1744. .clk = "l4_root_clk_div",
  1745. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1746. };
  1747. /* l4_per -> mmc5 */
  1748. static struct omap_hwmod_ocp_if omap54xx_l4_per__mmc5 = {
  1749. .master = &omap54xx_l4_per_hwmod,
  1750. .slave = &omap54xx_mmc5_hwmod,
  1751. .clk = "l4_root_clk_div",
  1752. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1753. };
  1754. /* l4_cfg -> mpu */
  1755. static struct omap_hwmod_ocp_if omap54xx_l4_cfg__mpu = {
  1756. .master = &omap54xx_l4_cfg_hwmod,
  1757. .slave = &omap54xx_mpu_hwmod,
  1758. .clk = "l4_root_clk_div",
  1759. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1760. };
  1761. /* l4_wkup -> timer1 */
  1762. static struct omap_hwmod_ocp_if omap54xx_l4_wkup__timer1 = {
  1763. .master = &omap54xx_l4_wkup_hwmod,
  1764. .slave = &omap54xx_timer1_hwmod,
  1765. .clk = "wkupaon_iclk_mux",
  1766. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1767. };
  1768. /* l4_per -> timer2 */
  1769. static struct omap_hwmod_ocp_if omap54xx_l4_per__timer2 = {
  1770. .master = &omap54xx_l4_per_hwmod,
  1771. .slave = &omap54xx_timer2_hwmod,
  1772. .clk = "l4_root_clk_div",
  1773. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1774. };
  1775. /* l4_per -> timer3 */
  1776. static struct omap_hwmod_ocp_if omap54xx_l4_per__timer3 = {
  1777. .master = &omap54xx_l4_per_hwmod,
  1778. .slave = &omap54xx_timer3_hwmod,
  1779. .clk = "l4_root_clk_div",
  1780. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1781. };
  1782. /* l4_per -> timer4 */
  1783. static struct omap_hwmod_ocp_if omap54xx_l4_per__timer4 = {
  1784. .master = &omap54xx_l4_per_hwmod,
  1785. .slave = &omap54xx_timer4_hwmod,
  1786. .clk = "l4_root_clk_div",
  1787. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1788. };
  1789. /* l4_abe -> timer5 */
  1790. static struct omap_hwmod_ocp_if omap54xx_l4_abe__timer5 = {
  1791. .master = &omap54xx_l4_abe_hwmod,
  1792. .slave = &omap54xx_timer5_hwmod,
  1793. .clk = "abe_iclk",
  1794. .user = OCP_USER_MPU,
  1795. };
  1796. /* l4_abe -> timer6 */
  1797. static struct omap_hwmod_ocp_if omap54xx_l4_abe__timer6 = {
  1798. .master = &omap54xx_l4_abe_hwmod,
  1799. .slave = &omap54xx_timer6_hwmod,
  1800. .clk = "abe_iclk",
  1801. .user = OCP_USER_MPU,
  1802. };
  1803. /* l4_abe -> timer7 */
  1804. static struct omap_hwmod_ocp_if omap54xx_l4_abe__timer7 = {
  1805. .master = &omap54xx_l4_abe_hwmod,
  1806. .slave = &omap54xx_timer7_hwmod,
  1807. .clk = "abe_iclk",
  1808. .user = OCP_USER_MPU,
  1809. };
  1810. /* l4_abe -> timer8 */
  1811. static struct omap_hwmod_ocp_if omap54xx_l4_abe__timer8 = {
  1812. .master = &omap54xx_l4_abe_hwmod,
  1813. .slave = &omap54xx_timer8_hwmod,
  1814. .clk = "abe_iclk",
  1815. .user = OCP_USER_MPU,
  1816. };
  1817. /* l4_per -> timer9 */
  1818. static struct omap_hwmod_ocp_if omap54xx_l4_per__timer9 = {
  1819. .master = &omap54xx_l4_per_hwmod,
  1820. .slave = &omap54xx_timer9_hwmod,
  1821. .clk = "l4_root_clk_div",
  1822. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1823. };
  1824. /* l4_per -> timer10 */
  1825. static struct omap_hwmod_ocp_if omap54xx_l4_per__timer10 = {
  1826. .master = &omap54xx_l4_per_hwmod,
  1827. .slave = &omap54xx_timer10_hwmod,
  1828. .clk = "l4_root_clk_div",
  1829. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1830. };
  1831. /* l4_per -> timer11 */
  1832. static struct omap_hwmod_ocp_if omap54xx_l4_per__timer11 = {
  1833. .master = &omap54xx_l4_per_hwmod,
  1834. .slave = &omap54xx_timer11_hwmod,
  1835. .clk = "l4_root_clk_div",
  1836. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1837. };
  1838. /* l4_per -> uart1 */
  1839. static struct omap_hwmod_ocp_if omap54xx_l4_per__uart1 = {
  1840. .master = &omap54xx_l4_per_hwmod,
  1841. .slave = &omap54xx_uart1_hwmod,
  1842. .clk = "l4_root_clk_div",
  1843. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1844. };
  1845. /* l4_per -> uart2 */
  1846. static struct omap_hwmod_ocp_if omap54xx_l4_per__uart2 = {
  1847. .master = &omap54xx_l4_per_hwmod,
  1848. .slave = &omap54xx_uart2_hwmod,
  1849. .clk = "l4_root_clk_div",
  1850. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1851. };
  1852. /* l4_per -> uart3 */
  1853. static struct omap_hwmod_ocp_if omap54xx_l4_per__uart3 = {
  1854. .master = &omap54xx_l4_per_hwmod,
  1855. .slave = &omap54xx_uart3_hwmod,
  1856. .clk = "l4_root_clk_div",
  1857. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1858. };
  1859. /* l4_per -> uart4 */
  1860. static struct omap_hwmod_ocp_if omap54xx_l4_per__uart4 = {
  1861. .master = &omap54xx_l4_per_hwmod,
  1862. .slave = &omap54xx_uart4_hwmod,
  1863. .clk = "l4_root_clk_div",
  1864. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1865. };
  1866. /* l4_per -> uart5 */
  1867. static struct omap_hwmod_ocp_if omap54xx_l4_per__uart5 = {
  1868. .master = &omap54xx_l4_per_hwmod,
  1869. .slave = &omap54xx_uart5_hwmod,
  1870. .clk = "l4_root_clk_div",
  1871. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1872. };
  1873. /* l4_per -> uart6 */
  1874. static struct omap_hwmod_ocp_if omap54xx_l4_per__uart6 = {
  1875. .master = &omap54xx_l4_per_hwmod,
  1876. .slave = &omap54xx_uart6_hwmod,
  1877. .clk = "l4_root_clk_div",
  1878. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1879. };
  1880. /* l4_cfg -> usb_otg_ss */
  1881. static struct omap_hwmod_ocp_if omap54xx_l4_cfg__usb_otg_ss = {
  1882. .master = &omap54xx_l4_cfg_hwmod,
  1883. .slave = &omap54xx_usb_otg_ss_hwmod,
  1884. .clk = "dpll_core_h13x2_ck",
  1885. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1886. };
  1887. /* l4_wkup -> wd_timer2 */
  1888. static struct omap_hwmod_ocp_if omap54xx_l4_wkup__wd_timer2 = {
  1889. .master = &omap54xx_l4_wkup_hwmod,
  1890. .slave = &omap54xx_wd_timer2_hwmod,
  1891. .clk = "wkupaon_iclk_mux",
  1892. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1893. };
  1894. static struct omap_hwmod_ocp_if *omap54xx_hwmod_ocp_ifs[] __initdata = {
  1895. &omap54xx_l3_main_1__dmm,
  1896. &omap54xx_l3_main_3__l3_instr,
  1897. &omap54xx_l3_main_2__l3_main_1,
  1898. &omap54xx_l4_cfg__l3_main_1,
  1899. &omap54xx_mpu__l3_main_1,
  1900. &omap54xx_l3_main_1__l3_main_2,
  1901. &omap54xx_l4_cfg__l3_main_2,
  1902. &omap54xx_l3_main_1__l3_main_3,
  1903. &omap54xx_l3_main_2__l3_main_3,
  1904. &omap54xx_l4_cfg__l3_main_3,
  1905. &omap54xx_l3_main_1__l4_abe,
  1906. &omap54xx_mpu__l4_abe,
  1907. &omap54xx_l3_main_1__l4_cfg,
  1908. &omap54xx_l3_main_2__l4_per,
  1909. &omap54xx_l3_main_1__l4_wkup,
  1910. &omap54xx_mpu__mpu_private,
  1911. &omap54xx_l4_wkup__counter_32k,
  1912. &omap54xx_l4_cfg__dma_system,
  1913. &omap54xx_l4_abe__dmic,
  1914. &omap54xx_mpu__emif1,
  1915. &omap54xx_mpu__emif2,
  1916. &omap54xx_l4_wkup__gpio1,
  1917. &omap54xx_l4_per__gpio2,
  1918. &omap54xx_l4_per__gpio3,
  1919. &omap54xx_l4_per__gpio4,
  1920. &omap54xx_l4_per__gpio5,
  1921. &omap54xx_l4_per__gpio6,
  1922. &omap54xx_l4_per__gpio7,
  1923. &omap54xx_l4_per__gpio8,
  1924. &omap54xx_l4_per__i2c1,
  1925. &omap54xx_l4_per__i2c2,
  1926. &omap54xx_l4_per__i2c3,
  1927. &omap54xx_l4_per__i2c4,
  1928. &omap54xx_l4_per__i2c5,
  1929. &omap54xx_l4_wkup__kbd,
  1930. &omap54xx_l4_cfg__mailbox,
  1931. &omap54xx_l4_abe__mcbsp1,
  1932. &omap54xx_l4_abe__mcbsp2,
  1933. &omap54xx_l4_abe__mcbsp3,
  1934. &omap54xx_l4_abe__mcpdm,
  1935. &omap54xx_l4_per__mcspi1,
  1936. &omap54xx_l4_per__mcspi2,
  1937. &omap54xx_l4_per__mcspi3,
  1938. &omap54xx_l4_per__mcspi4,
  1939. &omap54xx_l4_per__mmc1,
  1940. &omap54xx_l4_per__mmc2,
  1941. &omap54xx_l4_per__mmc3,
  1942. &omap54xx_l4_per__mmc4,
  1943. &omap54xx_l4_per__mmc5,
  1944. &omap54xx_l4_cfg__mpu,
  1945. &omap54xx_l4_wkup__timer1,
  1946. &omap54xx_l4_per__timer2,
  1947. &omap54xx_l4_per__timer3,
  1948. &omap54xx_l4_per__timer4,
  1949. &omap54xx_l4_abe__timer5,
  1950. &omap54xx_l4_abe__timer6,
  1951. &omap54xx_l4_abe__timer7,
  1952. &omap54xx_l4_abe__timer8,
  1953. &omap54xx_l4_per__timer9,
  1954. &omap54xx_l4_per__timer10,
  1955. &omap54xx_l4_per__timer11,
  1956. &omap54xx_l4_per__uart1,
  1957. &omap54xx_l4_per__uart2,
  1958. &omap54xx_l4_per__uart3,
  1959. &omap54xx_l4_per__uart4,
  1960. &omap54xx_l4_per__uart5,
  1961. &omap54xx_l4_per__uart6,
  1962. &omap54xx_l4_cfg__usb_otg_ss,
  1963. &omap54xx_l4_wkup__wd_timer2,
  1964. NULL,
  1965. };
  1966. int __init omap54xx_hwmod_init(void)
  1967. {
  1968. omap_hwmod_init();
  1969. return omap_hwmod_register_links(omap54xx_hwmod_ocp_ifs);
  1970. }