radeon_encoders.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. uint32_t
  33. radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  34. {
  35. struct radeon_device *rdev = dev->dev_private;
  36. uint32_t ret = 0;
  37. switch (supported_device) {
  38. case ATOM_DEVICE_CRT1_SUPPORT:
  39. case ATOM_DEVICE_TV1_SUPPORT:
  40. case ATOM_DEVICE_TV2_SUPPORT:
  41. case ATOM_DEVICE_CRT2_SUPPORT:
  42. case ATOM_DEVICE_CV_SUPPORT:
  43. switch (dac) {
  44. case 1: /* dac a */
  45. if ((rdev->family == CHIP_RS300) ||
  46. (rdev->family == CHIP_RS400) ||
  47. (rdev->family == CHIP_RS480))
  48. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  49. else if (ASIC_IS_AVIVO(rdev))
  50. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1;
  51. else
  52. ret = ENCODER_OBJECT_ID_INTERNAL_DAC1;
  53. break;
  54. case 2: /* dac b */
  55. if (ASIC_IS_AVIVO(rdev))
  56. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2;
  57. else {
  58. /*if (rdev->family == CHIP_R200)
  59. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  60. else*/
  61. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  62. }
  63. break;
  64. case 3: /* external dac */
  65. if (ASIC_IS_AVIVO(rdev))
  66. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  67. else
  68. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  69. break;
  70. }
  71. break;
  72. case ATOM_DEVICE_LCD1_SUPPORT:
  73. if (ASIC_IS_AVIVO(rdev))
  74. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  75. else
  76. ret = ENCODER_OBJECT_ID_INTERNAL_LVDS;
  77. break;
  78. case ATOM_DEVICE_DFP1_SUPPORT:
  79. if ((rdev->family == CHIP_RS300) ||
  80. (rdev->family == CHIP_RS400) ||
  81. (rdev->family == CHIP_RS480))
  82. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  83. else if (ASIC_IS_AVIVO(rdev))
  84. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1;
  85. else
  86. ret = ENCODER_OBJECT_ID_INTERNAL_TMDS1;
  87. break;
  88. case ATOM_DEVICE_LCD2_SUPPORT:
  89. case ATOM_DEVICE_DFP2_SUPPORT:
  90. if ((rdev->family == CHIP_RS600) ||
  91. (rdev->family == CHIP_RS690) ||
  92. (rdev->family == CHIP_RS740))
  93. ret = ENCODER_OBJECT_ID_INTERNAL_DDI;
  94. else if (ASIC_IS_AVIVO(rdev))
  95. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  96. else
  97. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  98. break;
  99. case ATOM_DEVICE_DFP3_SUPPORT:
  100. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  101. break;
  102. }
  103. return ret;
  104. }
  105. void
  106. radeon_link_encoder_connector(struct drm_device *dev)
  107. {
  108. struct drm_connector *connector;
  109. struct radeon_connector *radeon_connector;
  110. struct drm_encoder *encoder;
  111. struct radeon_encoder *radeon_encoder;
  112. /* walk the list and link encoders to connectors */
  113. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  114. radeon_connector = to_radeon_connector(connector);
  115. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  116. radeon_encoder = to_radeon_encoder(encoder);
  117. if (radeon_encoder->devices & radeon_connector->devices)
  118. drm_mode_connector_attach_encoder(connector, encoder);
  119. }
  120. }
  121. }
  122. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  123. {
  124. struct drm_device *dev = encoder->dev;
  125. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  126. struct drm_connector *connector;
  127. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  128. if (connector->encoder == encoder) {
  129. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  130. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  131. DRM_DEBUG("setting active device to %08x from %08x %08x for encoder %d\n",
  132. radeon_encoder->active_device, radeon_encoder->devices,
  133. radeon_connector->devices, encoder->encoder_type);
  134. }
  135. }
  136. }
  137. static struct drm_connector *
  138. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  139. {
  140. struct drm_device *dev = encoder->dev;
  141. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  142. struct drm_connector *connector;
  143. struct radeon_connector *radeon_connector;
  144. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  145. radeon_connector = to_radeon_connector(connector);
  146. if (radeon_encoder->devices & radeon_connector->devices)
  147. return connector;
  148. }
  149. return NULL;
  150. }
  151. /* used for both atom and legacy */
  152. void radeon_rmx_mode_fixup(struct drm_encoder *encoder,
  153. struct drm_display_mode *mode,
  154. struct drm_display_mode *adjusted_mode)
  155. {
  156. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  157. struct drm_device *dev = encoder->dev;
  158. struct radeon_device *rdev = dev->dev_private;
  159. struct radeon_native_mode *native_mode = &radeon_encoder->native_mode;
  160. if (mode->hdisplay < native_mode->panel_xres ||
  161. mode->vdisplay < native_mode->panel_yres) {
  162. if (ASIC_IS_AVIVO(rdev)) {
  163. adjusted_mode->hdisplay = native_mode->panel_xres;
  164. adjusted_mode->vdisplay = native_mode->panel_yres;
  165. adjusted_mode->htotal = native_mode->panel_xres + native_mode->hblank;
  166. adjusted_mode->hsync_start = native_mode->panel_xres + native_mode->hoverplus;
  167. adjusted_mode->hsync_end = adjusted_mode->hsync_start + native_mode->hsync_width;
  168. adjusted_mode->vtotal = native_mode->panel_yres + native_mode->vblank;
  169. adjusted_mode->vsync_start = native_mode->panel_yres + native_mode->voverplus;
  170. adjusted_mode->vsync_end = adjusted_mode->vsync_start + native_mode->vsync_width;
  171. /* update crtc values */
  172. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  173. /* adjust crtc values */
  174. adjusted_mode->crtc_hdisplay = native_mode->panel_xres;
  175. adjusted_mode->crtc_vdisplay = native_mode->panel_yres;
  176. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + native_mode->hblank;
  177. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + native_mode->hoverplus;
  178. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + native_mode->hsync_width;
  179. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + native_mode->vblank;
  180. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + native_mode->voverplus;
  181. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + native_mode->vsync_width;
  182. } else {
  183. adjusted_mode->htotal = native_mode->panel_xres + native_mode->hblank;
  184. adjusted_mode->hsync_start = native_mode->panel_xres + native_mode->hoverplus;
  185. adjusted_mode->hsync_end = adjusted_mode->hsync_start + native_mode->hsync_width;
  186. adjusted_mode->vtotal = native_mode->panel_yres + native_mode->vblank;
  187. adjusted_mode->vsync_start = native_mode->panel_yres + native_mode->voverplus;
  188. adjusted_mode->vsync_end = adjusted_mode->vsync_start + native_mode->vsync_width;
  189. /* update crtc values */
  190. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  191. /* adjust crtc values */
  192. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + native_mode->hblank;
  193. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + native_mode->hoverplus;
  194. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + native_mode->hsync_width;
  195. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + native_mode->vblank;
  196. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + native_mode->voverplus;
  197. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + native_mode->vsync_width;
  198. }
  199. adjusted_mode->flags = native_mode->flags;
  200. adjusted_mode->clock = native_mode->dotclock;
  201. }
  202. }
  203. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  204. struct drm_display_mode *mode,
  205. struct drm_display_mode *adjusted_mode)
  206. {
  207. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  208. drm_mode_set_crtcinfo(adjusted_mode, 0);
  209. if (radeon_encoder->rmx_type != RMX_OFF)
  210. radeon_rmx_mode_fixup(encoder, mode, adjusted_mode);
  211. /* hw bug */
  212. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  213. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  214. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  215. return true;
  216. }
  217. static void
  218. atombios_dac_setup(struct drm_encoder *encoder, int action)
  219. {
  220. struct drm_device *dev = encoder->dev;
  221. struct radeon_device *rdev = dev->dev_private;
  222. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  223. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  224. int index = 0, num = 0;
  225. /* fixme - fill in enc_priv for atom dac */
  226. enum radeon_tv_std tv_std = TV_STD_NTSC;
  227. memset(&args, 0, sizeof(args));
  228. switch (radeon_encoder->encoder_id) {
  229. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  230. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  231. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  232. num = 1;
  233. break;
  234. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  235. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  236. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  237. num = 2;
  238. break;
  239. }
  240. args.ucAction = action;
  241. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  242. args.ucDacStandard = ATOM_DAC1_PS2;
  243. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  244. args.ucDacStandard = ATOM_DAC1_CV;
  245. else {
  246. switch (tv_std) {
  247. case TV_STD_PAL:
  248. case TV_STD_PAL_M:
  249. case TV_STD_SCART_PAL:
  250. case TV_STD_SECAM:
  251. case TV_STD_PAL_CN:
  252. args.ucDacStandard = ATOM_DAC1_PAL;
  253. break;
  254. case TV_STD_NTSC:
  255. case TV_STD_NTSC_J:
  256. case TV_STD_PAL_60:
  257. default:
  258. args.ucDacStandard = ATOM_DAC1_NTSC;
  259. break;
  260. }
  261. }
  262. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  263. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  264. }
  265. static void
  266. atombios_tv_setup(struct drm_encoder *encoder, int action)
  267. {
  268. struct drm_device *dev = encoder->dev;
  269. struct radeon_device *rdev = dev->dev_private;
  270. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  271. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  272. int index = 0;
  273. /* fixme - fill in enc_priv for atom dac */
  274. enum radeon_tv_std tv_std = TV_STD_NTSC;
  275. memset(&args, 0, sizeof(args));
  276. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  277. args.sTVEncoder.ucAction = action;
  278. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  279. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  280. else {
  281. switch (tv_std) {
  282. case TV_STD_NTSC:
  283. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  284. break;
  285. case TV_STD_PAL:
  286. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  287. break;
  288. case TV_STD_PAL_M:
  289. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  290. break;
  291. case TV_STD_PAL_60:
  292. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  293. break;
  294. case TV_STD_NTSC_J:
  295. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  296. break;
  297. case TV_STD_SCART_PAL:
  298. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  299. break;
  300. case TV_STD_SECAM:
  301. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  302. break;
  303. case TV_STD_PAL_CN:
  304. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  305. break;
  306. default:
  307. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  308. break;
  309. }
  310. }
  311. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  312. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  313. }
  314. void
  315. atombios_external_tmds_setup(struct drm_encoder *encoder, int action)
  316. {
  317. struct drm_device *dev = encoder->dev;
  318. struct radeon_device *rdev = dev->dev_private;
  319. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  320. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args;
  321. int index = 0;
  322. memset(&args, 0, sizeof(args));
  323. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  324. args.sXTmdsEncoder.ucEnable = action;
  325. if (radeon_encoder->pixel_clock > 165000)
  326. args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL;
  327. /*if (pScrn->rgbBits == 8)*/
  328. args.sXTmdsEncoder.ucMisc |= (1 << 1);
  329. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  330. }
  331. static void
  332. atombios_ddia_setup(struct drm_encoder *encoder, int action)
  333. {
  334. struct drm_device *dev = encoder->dev;
  335. struct radeon_device *rdev = dev->dev_private;
  336. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  337. DVO_ENCODER_CONTROL_PS_ALLOCATION args;
  338. int index = 0;
  339. memset(&args, 0, sizeof(args));
  340. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  341. args.sDVOEncoder.ucAction = action;
  342. args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  343. if (radeon_encoder->pixel_clock > 165000)
  344. args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL;
  345. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  346. }
  347. union lvds_encoder_control {
  348. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  349. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  350. };
  351. static void
  352. atombios_digital_setup(struct drm_encoder *encoder, int action)
  353. {
  354. struct drm_device *dev = encoder->dev;
  355. struct radeon_device *rdev = dev->dev_private;
  356. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  357. union lvds_encoder_control args;
  358. int index = 0;
  359. uint8_t frev, crev;
  360. struct radeon_encoder_atom_dig *dig;
  361. struct drm_connector *connector;
  362. struct radeon_connector *radeon_connector;
  363. struct radeon_connector_atom_dig *dig_connector;
  364. connector = radeon_get_connector_for_encoder(encoder);
  365. if (!connector)
  366. return;
  367. radeon_connector = to_radeon_connector(connector);
  368. if (!radeon_encoder->enc_priv)
  369. return;
  370. dig = radeon_encoder->enc_priv;
  371. if (!radeon_connector->con_priv)
  372. return;
  373. dig_connector = radeon_connector->con_priv;
  374. memset(&args, 0, sizeof(args));
  375. switch (radeon_encoder->encoder_id) {
  376. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  377. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  378. break;
  379. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  380. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  381. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  382. break;
  383. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  384. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  385. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  386. else
  387. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  388. break;
  389. }
  390. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  391. switch (frev) {
  392. case 1:
  393. case 2:
  394. switch (crev) {
  395. case 1:
  396. args.v1.ucMisc = 0;
  397. args.v1.ucAction = action;
  398. if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
  399. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  400. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  401. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  402. if (dig->lvds_misc & (1 << 0))
  403. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  404. if (dig->lvds_misc & (1 << 1))
  405. args.v1.ucMisc |= (1 << 1);
  406. } else {
  407. if (dig_connector->linkb)
  408. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  409. if (radeon_encoder->pixel_clock > 165000)
  410. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  411. /*if (pScrn->rgbBits == 8) */
  412. args.v1.ucMisc |= (1 << 1);
  413. }
  414. break;
  415. case 2:
  416. case 3:
  417. args.v2.ucMisc = 0;
  418. args.v2.ucAction = action;
  419. if (crev == 3) {
  420. if (dig->coherent_mode)
  421. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  422. }
  423. if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
  424. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  425. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  426. args.v2.ucTruncate = 0;
  427. args.v2.ucSpatial = 0;
  428. args.v2.ucTemporal = 0;
  429. args.v2.ucFRC = 0;
  430. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  431. if (dig->lvds_misc & (1 << 0))
  432. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  433. if (dig->lvds_misc & (1 << 5)) {
  434. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  435. if (dig->lvds_misc & (1 << 1))
  436. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  437. }
  438. if (dig->lvds_misc & (1 << 6)) {
  439. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  440. if (dig->lvds_misc & (1 << 1))
  441. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  442. if (((dig->lvds_misc >> 2) & 0x3) == 2)
  443. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  444. }
  445. } else {
  446. if (dig_connector->linkb)
  447. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  448. if (radeon_encoder->pixel_clock > 165000)
  449. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  450. }
  451. break;
  452. default:
  453. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  454. break;
  455. }
  456. break;
  457. default:
  458. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  459. break;
  460. }
  461. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  462. }
  463. int
  464. atombios_get_encoder_mode(struct drm_encoder *encoder)
  465. {
  466. struct drm_connector *connector;
  467. struct radeon_connector *radeon_connector;
  468. connector = radeon_get_connector_for_encoder(encoder);
  469. if (!connector)
  470. return 0;
  471. radeon_connector = to_radeon_connector(connector);
  472. switch (connector->connector_type) {
  473. case DRM_MODE_CONNECTOR_DVII:
  474. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  475. if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
  476. return ATOM_ENCODER_MODE_HDMI;
  477. else if (radeon_connector->use_digital)
  478. return ATOM_ENCODER_MODE_DVI;
  479. else
  480. return ATOM_ENCODER_MODE_CRT;
  481. break;
  482. case DRM_MODE_CONNECTOR_DVID:
  483. case DRM_MODE_CONNECTOR_HDMIA:
  484. default:
  485. if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
  486. return ATOM_ENCODER_MODE_HDMI;
  487. else
  488. return ATOM_ENCODER_MODE_DVI;
  489. break;
  490. case DRM_MODE_CONNECTOR_LVDS:
  491. return ATOM_ENCODER_MODE_LVDS;
  492. break;
  493. case DRM_MODE_CONNECTOR_DisplayPort:
  494. /*if (radeon_output->MonType == MT_DP)
  495. return ATOM_ENCODER_MODE_DP;
  496. else*/
  497. if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
  498. return ATOM_ENCODER_MODE_HDMI;
  499. else
  500. return ATOM_ENCODER_MODE_DVI;
  501. break;
  502. case CONNECTOR_DVI_A:
  503. case CONNECTOR_VGA:
  504. return ATOM_ENCODER_MODE_CRT;
  505. break;
  506. case CONNECTOR_STV:
  507. case CONNECTOR_CTV:
  508. case CONNECTOR_DIN:
  509. /* fix me */
  510. return ATOM_ENCODER_MODE_TV;
  511. /*return ATOM_ENCODER_MODE_CV;*/
  512. break;
  513. }
  514. }
  515. static void
  516. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  517. {
  518. struct drm_device *dev = encoder->dev;
  519. struct radeon_device *rdev = dev->dev_private;
  520. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  521. DIG_ENCODER_CONTROL_PS_ALLOCATION args;
  522. int index = 0, num = 0;
  523. uint8_t frev, crev;
  524. struct radeon_encoder_atom_dig *dig;
  525. struct drm_connector *connector;
  526. struct radeon_connector *radeon_connector;
  527. struct radeon_connector_atom_dig *dig_connector;
  528. connector = radeon_get_connector_for_encoder(encoder);
  529. if (!connector)
  530. return;
  531. radeon_connector = to_radeon_connector(connector);
  532. if (!radeon_connector->con_priv)
  533. return;
  534. dig_connector = radeon_connector->con_priv;
  535. if (!radeon_encoder->enc_priv)
  536. return;
  537. dig = radeon_encoder->enc_priv;
  538. memset(&args, 0, sizeof(args));
  539. if (ASIC_IS_DCE32(rdev)) {
  540. if (dig->dig_block)
  541. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  542. else
  543. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  544. num = dig->dig_block + 1;
  545. } else {
  546. switch (radeon_encoder->encoder_id) {
  547. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  548. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  549. num = 1;
  550. break;
  551. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  552. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  553. num = 2;
  554. break;
  555. }
  556. }
  557. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  558. args.ucAction = action;
  559. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  560. if (ASIC_IS_DCE32(rdev)) {
  561. switch (radeon_encoder->encoder_id) {
  562. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  563. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  564. break;
  565. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  566. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  567. break;
  568. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  569. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  570. break;
  571. }
  572. } else {
  573. switch (radeon_encoder->encoder_id) {
  574. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  575. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER1;
  576. break;
  577. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  578. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER2;
  579. break;
  580. }
  581. }
  582. if (radeon_encoder->pixel_clock > 165000) {
  583. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA_B;
  584. args.ucLaneNum = 8;
  585. } else {
  586. if (dig_connector->linkb)
  587. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  588. else
  589. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  590. args.ucLaneNum = 4;
  591. }
  592. args.ucEncoderMode = atombios_get_encoder_mode(encoder);
  593. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  594. }
  595. union dig_transmitter_control {
  596. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  597. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  598. };
  599. static void
  600. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action)
  601. {
  602. struct drm_device *dev = encoder->dev;
  603. struct radeon_device *rdev = dev->dev_private;
  604. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  605. union dig_transmitter_control args;
  606. int index = 0, num = 0;
  607. uint8_t frev, crev;
  608. struct radeon_encoder_atom_dig *dig;
  609. struct drm_connector *connector;
  610. struct radeon_connector *radeon_connector;
  611. struct radeon_connector_atom_dig *dig_connector;
  612. connector = radeon_get_connector_for_encoder(encoder);
  613. if (!connector)
  614. return;
  615. radeon_connector = to_radeon_connector(connector);
  616. if (!radeon_encoder->enc_priv)
  617. return;
  618. dig = radeon_encoder->enc_priv;
  619. if (!radeon_connector->con_priv)
  620. return;
  621. dig_connector = radeon_connector->con_priv;
  622. memset(&args, 0, sizeof(args));
  623. if (ASIC_IS_DCE32(rdev))
  624. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  625. else {
  626. switch (radeon_encoder->encoder_id) {
  627. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  628. index = GetIndexIntoMasterTable(COMMAND, DIG1TransmitterControl);
  629. break;
  630. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  631. index = GetIndexIntoMasterTable(COMMAND, DIG2TransmitterControl);
  632. break;
  633. }
  634. }
  635. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  636. args.v1.ucAction = action;
  637. if (ASIC_IS_DCE32(rdev)) {
  638. if (radeon_encoder->pixel_clock > 165000) {
  639. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock * 10 * 2) / 100);
  640. args.v2.acConfig.fDualLinkConnector = 1;
  641. } else {
  642. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock * 10 * 4) / 100);
  643. }
  644. if (dig->dig_block)
  645. args.v2.acConfig.ucEncoderSel = 1;
  646. switch (radeon_encoder->encoder_id) {
  647. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  648. args.v2.acConfig.ucTransmitterSel = 0;
  649. num = 0;
  650. break;
  651. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  652. args.v2.acConfig.ucTransmitterSel = 1;
  653. num = 1;
  654. break;
  655. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  656. args.v2.acConfig.ucTransmitterSel = 2;
  657. num = 2;
  658. break;
  659. }
  660. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  661. if (dig->coherent_mode)
  662. args.v2.acConfig.fCoherentMode = 1;
  663. }
  664. } else {
  665. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  666. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock) / 10);
  667. switch (radeon_encoder->encoder_id) {
  668. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  669. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  670. if (rdev->flags & RADEON_IS_IGP) {
  671. if (radeon_encoder->pixel_clock > 165000) {
  672. args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK |
  673. ATOM_TRANSMITTER_CONFIG_LINKA_B);
  674. if (dig_connector->igp_lane_info & 0x3)
  675. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  676. else if (dig_connector->igp_lane_info & 0xc)
  677. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  678. } else {
  679. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  680. if (dig_connector->igp_lane_info & 0x1)
  681. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  682. else if (dig_connector->igp_lane_info & 0x2)
  683. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  684. else if (dig_connector->igp_lane_info & 0x4)
  685. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  686. else if (dig_connector->igp_lane_info & 0x8)
  687. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  688. }
  689. } else {
  690. if (radeon_encoder->pixel_clock > 165000)
  691. args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK |
  692. ATOM_TRANSMITTER_CONFIG_LINKA_B |
  693. ATOM_TRANSMITTER_CONFIG_LANE_0_7);
  694. else {
  695. if (dig_connector->linkb)
  696. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  697. else
  698. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  699. }
  700. }
  701. break;
  702. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  703. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  704. if (radeon_encoder->pixel_clock > 165000)
  705. args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK |
  706. ATOM_TRANSMITTER_CONFIG_LINKA_B |
  707. ATOM_TRANSMITTER_CONFIG_LANE_0_7);
  708. else {
  709. if (dig_connector->linkb)
  710. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  711. else
  712. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  713. }
  714. break;
  715. }
  716. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  717. if (dig->coherent_mode)
  718. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  719. }
  720. }
  721. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  722. }
  723. static void
  724. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  725. {
  726. struct drm_device *dev = encoder->dev;
  727. struct radeon_device *rdev = dev->dev_private;
  728. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  729. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  730. ENABLE_YUV_PS_ALLOCATION args;
  731. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  732. uint32_t temp, reg;
  733. memset(&args, 0, sizeof(args));
  734. if (rdev->family >= CHIP_R600)
  735. reg = R600_BIOS_3_SCRATCH;
  736. else
  737. reg = RADEON_BIOS_3_SCRATCH;
  738. /* XXX: fix up scratch reg handling */
  739. temp = RREG32(reg);
  740. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  741. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  742. (radeon_crtc->crtc_id << 18)));
  743. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  744. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  745. else
  746. WREG32(reg, 0);
  747. if (enable)
  748. args.ucEnable = ATOM_ENABLE;
  749. args.ucCRTC = radeon_crtc->crtc_id;
  750. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  751. WREG32(reg, temp);
  752. }
  753. static void
  754. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  755. {
  756. struct drm_device *dev = encoder->dev;
  757. struct radeon_device *rdev = dev->dev_private;
  758. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  759. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  760. int index = 0;
  761. bool is_dig = false;
  762. int devices;
  763. memset(&args, 0, sizeof(args));
  764. /* on DPMS off we have no idea if active device is meaningful */
  765. if (mode != DRM_MODE_DPMS_ON && !radeon_encoder->active_device)
  766. devices = radeon_encoder->devices;
  767. else
  768. devices = radeon_encoder->active_device;
  769. DRM_DEBUG("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  770. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  771. radeon_encoder->active_device);
  772. switch (radeon_encoder->encoder_id) {
  773. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  774. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  775. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  776. break;
  777. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  778. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  779. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  780. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  781. is_dig = true;
  782. break;
  783. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  784. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  785. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  786. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  787. break;
  788. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  789. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  790. break;
  791. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  792. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  793. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  794. else
  795. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  796. break;
  797. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  798. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  799. if (devices & (ATOM_DEVICE_TV_SUPPORT))
  800. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  801. else if (devices & (ATOM_DEVICE_CV_SUPPORT))
  802. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  803. else
  804. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  805. break;
  806. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  807. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  808. if (devices & (ATOM_DEVICE_TV_SUPPORT))
  809. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  810. else if (devices & (ATOM_DEVICE_CV_SUPPORT))
  811. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  812. else
  813. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  814. break;
  815. }
  816. if (is_dig) {
  817. switch (mode) {
  818. case DRM_MODE_DPMS_ON:
  819. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE);
  820. break;
  821. case DRM_MODE_DPMS_STANDBY:
  822. case DRM_MODE_DPMS_SUSPEND:
  823. case DRM_MODE_DPMS_OFF:
  824. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE);
  825. break;
  826. }
  827. } else {
  828. switch (mode) {
  829. case DRM_MODE_DPMS_ON:
  830. args.ucAction = ATOM_ENABLE;
  831. break;
  832. case DRM_MODE_DPMS_STANDBY:
  833. case DRM_MODE_DPMS_SUSPEND:
  834. case DRM_MODE_DPMS_OFF:
  835. args.ucAction = ATOM_DISABLE;
  836. break;
  837. }
  838. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  839. }
  840. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  841. }
  842. union crtc_sourc_param {
  843. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  844. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  845. };
  846. static void
  847. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  848. {
  849. struct drm_device *dev = encoder->dev;
  850. struct radeon_device *rdev = dev->dev_private;
  851. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  852. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  853. union crtc_sourc_param args;
  854. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  855. uint8_t frev, crev;
  856. memset(&args, 0, sizeof(args));
  857. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  858. switch (frev) {
  859. case 1:
  860. switch (crev) {
  861. case 1:
  862. default:
  863. if (ASIC_IS_AVIVO(rdev))
  864. args.v1.ucCRTC = radeon_crtc->crtc_id;
  865. else {
  866. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  867. args.v1.ucCRTC = radeon_crtc->crtc_id;
  868. } else {
  869. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  870. }
  871. }
  872. switch (radeon_encoder->encoder_id) {
  873. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  874. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  875. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  876. break;
  877. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  878. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  879. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  880. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  881. else
  882. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  883. break;
  884. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  885. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  886. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  887. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  888. break;
  889. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  890. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  891. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  892. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  893. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  894. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  895. else
  896. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  897. break;
  898. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  899. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  900. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  901. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  902. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  903. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  904. else
  905. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  906. break;
  907. }
  908. break;
  909. case 2:
  910. args.v2.ucCRTC = radeon_crtc->crtc_id;
  911. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  912. switch (radeon_encoder->encoder_id) {
  913. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  914. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  915. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  916. if (ASIC_IS_DCE32(rdev)) {
  917. if (radeon_crtc->crtc_id)
  918. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  919. else
  920. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  921. } else
  922. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  923. break;
  924. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  925. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  926. break;
  927. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  928. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  929. break;
  930. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  931. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  932. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  933. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  934. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  935. else
  936. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  937. break;
  938. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  939. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  940. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  941. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  942. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  943. else
  944. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  945. break;
  946. }
  947. break;
  948. }
  949. break;
  950. default:
  951. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  952. break;
  953. }
  954. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  955. }
  956. static void
  957. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  958. struct drm_display_mode *mode)
  959. {
  960. struct drm_device *dev = encoder->dev;
  961. struct radeon_device *rdev = dev->dev_private;
  962. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  963. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  964. /* Funky macbooks */
  965. if ((dev->pdev->device == 0x71C5) &&
  966. (dev->pdev->subsystem_vendor == 0x106b) &&
  967. (dev->pdev->subsystem_device == 0x0080)) {
  968. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  969. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  970. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  971. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  972. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  973. }
  974. }
  975. /* set scaler clears this on some chips */
  976. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  977. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, AVIVO_D1MODE_INTERLEAVE_EN);
  978. }
  979. static void
  980. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  981. struct drm_display_mode *mode,
  982. struct drm_display_mode *adjusted_mode)
  983. {
  984. struct drm_device *dev = encoder->dev;
  985. struct radeon_device *rdev = dev->dev_private;
  986. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  987. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  988. if (radeon_encoder->enc_priv) {
  989. struct radeon_encoder_atom_dig *dig;
  990. dig = radeon_encoder->enc_priv;
  991. dig->dig_block = radeon_crtc->crtc_id;
  992. }
  993. radeon_encoder->pixel_clock = adjusted_mode->clock;
  994. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  995. atombios_set_encoder_crtc_source(encoder);
  996. if (ASIC_IS_AVIVO(rdev)) {
  997. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  998. atombios_yuv_setup(encoder, true);
  999. else
  1000. atombios_yuv_setup(encoder, false);
  1001. }
  1002. switch (radeon_encoder->encoder_id) {
  1003. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1004. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1005. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1006. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1007. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1008. break;
  1009. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1010. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1011. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1012. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1013. /* disable the encoder and transmitter */
  1014. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE);
  1015. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1016. /* setup and enable the encoder and transmitter */
  1017. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1018. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP);
  1019. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE);
  1020. break;
  1021. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1022. atombios_ddia_setup(encoder, ATOM_ENABLE);
  1023. break;
  1024. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1025. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1026. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  1027. break;
  1028. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1029. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1030. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1031. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1032. atombios_dac_setup(encoder, ATOM_ENABLE);
  1033. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1034. atombios_tv_setup(encoder, ATOM_ENABLE);
  1035. break;
  1036. }
  1037. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1038. }
  1039. static bool
  1040. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1041. {
  1042. struct drm_device *dev = encoder->dev;
  1043. struct radeon_device *rdev = dev->dev_private;
  1044. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1045. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1046. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1047. ATOM_DEVICE_CV_SUPPORT |
  1048. ATOM_DEVICE_CRT_SUPPORT)) {
  1049. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1050. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1051. uint8_t frev, crev;
  1052. memset(&args, 0, sizeof(args));
  1053. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  1054. args.sDacload.ucMisc = 0;
  1055. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1056. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1057. args.sDacload.ucDacType = ATOM_DAC_A;
  1058. else
  1059. args.sDacload.ucDacType = ATOM_DAC_B;
  1060. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1061. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1062. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1063. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1064. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1065. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1066. if (crev >= 3)
  1067. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1068. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1069. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1070. if (crev >= 3)
  1071. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1072. }
  1073. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1074. return true;
  1075. } else
  1076. return false;
  1077. }
  1078. static enum drm_connector_status
  1079. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1080. {
  1081. struct drm_device *dev = encoder->dev;
  1082. struct radeon_device *rdev = dev->dev_private;
  1083. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1084. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1085. uint32_t bios_0_scratch;
  1086. if (!atombios_dac_load_detect(encoder, connector)) {
  1087. DRM_DEBUG("detect returned false \n");
  1088. return connector_status_unknown;
  1089. }
  1090. if (rdev->family >= CHIP_R600)
  1091. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1092. else
  1093. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1094. DRM_DEBUG("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1095. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1096. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1097. return connector_status_connected;
  1098. }
  1099. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1100. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1101. return connector_status_connected;
  1102. }
  1103. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1104. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1105. return connector_status_connected;
  1106. }
  1107. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1108. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1109. return connector_status_connected; /* CTV */
  1110. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1111. return connector_status_connected; /* STV */
  1112. }
  1113. return connector_status_disconnected;
  1114. }
  1115. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1116. {
  1117. radeon_atom_output_lock(encoder, true);
  1118. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1119. radeon_encoder_set_active_device(encoder);
  1120. }
  1121. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1122. {
  1123. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1124. radeon_atom_output_lock(encoder, false);
  1125. }
  1126. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1127. {
  1128. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1129. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1130. radeon_encoder->active_device = 0;
  1131. }
  1132. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1133. .dpms = radeon_atom_encoder_dpms,
  1134. .mode_fixup = radeon_atom_mode_fixup,
  1135. .prepare = radeon_atom_encoder_prepare,
  1136. .mode_set = radeon_atom_encoder_mode_set,
  1137. .commit = radeon_atom_encoder_commit,
  1138. .disable = radeon_atom_encoder_disable,
  1139. /* no detect for TMDS/LVDS yet */
  1140. };
  1141. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1142. .dpms = radeon_atom_encoder_dpms,
  1143. .mode_fixup = radeon_atom_mode_fixup,
  1144. .prepare = radeon_atom_encoder_prepare,
  1145. .mode_set = radeon_atom_encoder_mode_set,
  1146. .commit = radeon_atom_encoder_commit,
  1147. .detect = radeon_atom_dac_detect,
  1148. };
  1149. void radeon_enc_destroy(struct drm_encoder *encoder)
  1150. {
  1151. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1152. kfree(radeon_encoder->enc_priv);
  1153. drm_encoder_cleanup(encoder);
  1154. kfree(radeon_encoder);
  1155. }
  1156. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1157. .destroy = radeon_enc_destroy,
  1158. };
  1159. struct radeon_encoder_atom_dac *
  1160. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1161. {
  1162. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1163. if (!dac)
  1164. return NULL;
  1165. dac->tv_std = TV_STD_NTSC;
  1166. return dac;
  1167. }
  1168. struct radeon_encoder_atom_dig *
  1169. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1170. {
  1171. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1172. if (!dig)
  1173. return NULL;
  1174. /* coherent mode by default */
  1175. dig->coherent_mode = true;
  1176. return dig;
  1177. }
  1178. void
  1179. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1180. {
  1181. struct drm_encoder *encoder;
  1182. struct radeon_encoder *radeon_encoder;
  1183. /* see if we already added it */
  1184. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1185. radeon_encoder = to_radeon_encoder(encoder);
  1186. if (radeon_encoder->encoder_id == encoder_id) {
  1187. radeon_encoder->devices |= supported_device;
  1188. return;
  1189. }
  1190. }
  1191. /* add a new one */
  1192. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1193. if (!radeon_encoder)
  1194. return;
  1195. encoder = &radeon_encoder->base;
  1196. encoder->possible_crtcs = 0x3;
  1197. encoder->possible_clones = 0;
  1198. radeon_encoder->enc_priv = NULL;
  1199. radeon_encoder->encoder_id = encoder_id;
  1200. radeon_encoder->devices = supported_device;
  1201. radeon_encoder->rmx_type = RMX_OFF;
  1202. switch (radeon_encoder->encoder_id) {
  1203. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1204. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1205. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1206. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1207. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1208. radeon_encoder->rmx_type = RMX_FULL;
  1209. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1210. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1211. } else {
  1212. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1213. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1214. }
  1215. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1216. break;
  1217. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1218. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1219. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1220. break;
  1221. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1222. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1223. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1224. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1225. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1226. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1227. break;
  1228. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1229. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1230. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1231. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1232. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1233. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1234. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1235. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1236. radeon_encoder->rmx_type = RMX_FULL;
  1237. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1238. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1239. } else {
  1240. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1241. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1242. }
  1243. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1244. break;
  1245. }
  1246. }