radeon_device.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "atom.h"
  36. /*
  37. * Clear GPU surface registers.
  38. */
  39. void radeon_surface_init(struct radeon_device *rdev)
  40. {
  41. /* FIXME: check this out */
  42. if (rdev->family < CHIP_R600) {
  43. int i;
  44. for (i = 0; i < 8; i++) {
  45. WREG32(RADEON_SURFACE0_INFO +
  46. i * (RADEON_SURFACE1_INFO - RADEON_SURFACE0_INFO),
  47. 0);
  48. }
  49. /* enable surfaces */
  50. WREG32(RADEON_SURFACE_CNTL, 0);
  51. }
  52. }
  53. /*
  54. * GPU scratch registers helpers function.
  55. */
  56. void radeon_scratch_init(struct radeon_device *rdev)
  57. {
  58. int i;
  59. /* FIXME: check this out */
  60. if (rdev->family < CHIP_R300) {
  61. rdev->scratch.num_reg = 5;
  62. } else {
  63. rdev->scratch.num_reg = 7;
  64. }
  65. for (i = 0; i < rdev->scratch.num_reg; i++) {
  66. rdev->scratch.free[i] = true;
  67. rdev->scratch.reg[i] = RADEON_SCRATCH_REG0 + (i * 4);
  68. }
  69. }
  70. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  71. {
  72. int i;
  73. for (i = 0; i < rdev->scratch.num_reg; i++) {
  74. if (rdev->scratch.free[i]) {
  75. rdev->scratch.free[i] = false;
  76. *reg = rdev->scratch.reg[i];
  77. return 0;
  78. }
  79. }
  80. return -EINVAL;
  81. }
  82. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  83. {
  84. int i;
  85. for (i = 0; i < rdev->scratch.num_reg; i++) {
  86. if (rdev->scratch.reg[i] == reg) {
  87. rdev->scratch.free[i] = true;
  88. return;
  89. }
  90. }
  91. }
  92. /*
  93. * MC common functions
  94. */
  95. int radeon_mc_setup(struct radeon_device *rdev)
  96. {
  97. uint32_t tmp;
  98. /* Some chips have an "issue" with the memory controller, the
  99. * location must be aligned to the size. We just align it down,
  100. * too bad if we walk over the top of system memory, we don't
  101. * use DMA without a remapped anyway.
  102. * Affected chips are rv280, all r3xx, and all r4xx, but not IGP
  103. */
  104. /* FGLRX seems to setup like this, VRAM a 0, then GART.
  105. */
  106. /*
  107. * Note: from R6xx the address space is 40bits but here we only
  108. * use 32bits (still have to see a card which would exhaust 4G
  109. * address space).
  110. */
  111. if (rdev->mc.vram_location != 0xFFFFFFFFUL) {
  112. /* vram location was already setup try to put gtt after
  113. * if it fits */
  114. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  115. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  116. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  117. rdev->mc.gtt_location = tmp;
  118. } else {
  119. if (rdev->mc.gtt_size >= rdev->mc.vram_location) {
  120. printk(KERN_ERR "[drm] GTT too big to fit "
  121. "before or after vram location.\n");
  122. return -EINVAL;
  123. }
  124. rdev->mc.gtt_location = 0;
  125. }
  126. } else if (rdev->mc.gtt_location != 0xFFFFFFFFUL) {
  127. /* gtt location was already setup try to put vram before
  128. * if it fits */
  129. if (rdev->mc.mc_vram_size < rdev->mc.gtt_location) {
  130. rdev->mc.vram_location = 0;
  131. } else {
  132. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size;
  133. tmp += (rdev->mc.mc_vram_size - 1);
  134. tmp &= ~(rdev->mc.mc_vram_size - 1);
  135. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.mc_vram_size) {
  136. rdev->mc.vram_location = tmp;
  137. } else {
  138. printk(KERN_ERR "[drm] vram too big to fit "
  139. "before or after GTT location.\n");
  140. return -EINVAL;
  141. }
  142. }
  143. } else {
  144. rdev->mc.vram_location = 0;
  145. tmp = rdev->mc.mc_vram_size;
  146. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  147. rdev->mc.gtt_location = tmp;
  148. }
  149. rdev->mc.vram_start = rdev->mc.vram_location;
  150. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  151. rdev->mc.gtt_start = rdev->mc.gtt_location;
  152. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  153. DRM_INFO("radeon: VRAM %uM\n", (unsigned)(rdev->mc.mc_vram_size >> 20));
  154. DRM_INFO("radeon: VRAM from 0x%08X to 0x%08X\n",
  155. (unsigned)rdev->mc.vram_location,
  156. (unsigned)(rdev->mc.vram_location + rdev->mc.mc_vram_size - 1));
  157. DRM_INFO("radeon: GTT %uM\n", (unsigned)(rdev->mc.gtt_size >> 20));
  158. DRM_INFO("radeon: GTT from 0x%08X to 0x%08X\n",
  159. (unsigned)rdev->mc.gtt_location,
  160. (unsigned)(rdev->mc.gtt_location + rdev->mc.gtt_size - 1));
  161. return 0;
  162. }
  163. /*
  164. * GPU helpers function.
  165. */
  166. bool radeon_card_posted(struct radeon_device *rdev)
  167. {
  168. uint32_t reg;
  169. /* first check CRTCs */
  170. if (ASIC_IS_AVIVO(rdev)) {
  171. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  172. RREG32(AVIVO_D2CRTC_CONTROL);
  173. if (reg & AVIVO_CRTC_EN) {
  174. return true;
  175. }
  176. } else {
  177. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  178. RREG32(RADEON_CRTC2_GEN_CNTL);
  179. if (reg & RADEON_CRTC_EN) {
  180. return true;
  181. }
  182. }
  183. /* then check MEM_SIZE, in case the crtcs are off */
  184. if (rdev->family >= CHIP_R600)
  185. reg = RREG32(R600_CONFIG_MEMSIZE);
  186. else
  187. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  188. if (reg)
  189. return true;
  190. return false;
  191. }
  192. int radeon_dummy_page_init(struct radeon_device *rdev)
  193. {
  194. rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  195. if (rdev->dummy_page.page == NULL)
  196. return -ENOMEM;
  197. rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
  198. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  199. if (!rdev->dummy_page.addr) {
  200. __free_page(rdev->dummy_page.page);
  201. rdev->dummy_page.page = NULL;
  202. return -ENOMEM;
  203. }
  204. return 0;
  205. }
  206. void radeon_dummy_page_fini(struct radeon_device *rdev)
  207. {
  208. if (rdev->dummy_page.page == NULL)
  209. return;
  210. pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
  211. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  212. __free_page(rdev->dummy_page.page);
  213. rdev->dummy_page.page = NULL;
  214. }
  215. /*
  216. * Registers accessors functions.
  217. */
  218. uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  219. {
  220. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  221. BUG_ON(1);
  222. return 0;
  223. }
  224. void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  225. {
  226. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  227. reg, v);
  228. BUG_ON(1);
  229. }
  230. void radeon_register_accessor_init(struct radeon_device *rdev)
  231. {
  232. rdev->mc_rreg = &radeon_invalid_rreg;
  233. rdev->mc_wreg = &radeon_invalid_wreg;
  234. rdev->pll_rreg = &radeon_invalid_rreg;
  235. rdev->pll_wreg = &radeon_invalid_wreg;
  236. rdev->pciep_rreg = &radeon_invalid_rreg;
  237. rdev->pciep_wreg = &radeon_invalid_wreg;
  238. /* Don't change order as we are overridding accessor. */
  239. if (rdev->family < CHIP_RV515) {
  240. rdev->pcie_reg_mask = 0xff;
  241. } else {
  242. rdev->pcie_reg_mask = 0x7ff;
  243. }
  244. /* FIXME: not sure here */
  245. if (rdev->family <= CHIP_R580) {
  246. rdev->pll_rreg = &r100_pll_rreg;
  247. rdev->pll_wreg = &r100_pll_wreg;
  248. }
  249. if (rdev->family >= CHIP_R420) {
  250. rdev->mc_rreg = &r420_mc_rreg;
  251. rdev->mc_wreg = &r420_mc_wreg;
  252. }
  253. if (rdev->family >= CHIP_RV515) {
  254. rdev->mc_rreg = &rv515_mc_rreg;
  255. rdev->mc_wreg = &rv515_mc_wreg;
  256. }
  257. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  258. rdev->mc_rreg = &rs400_mc_rreg;
  259. rdev->mc_wreg = &rs400_mc_wreg;
  260. }
  261. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  262. rdev->mc_rreg = &rs690_mc_rreg;
  263. rdev->mc_wreg = &rs690_mc_wreg;
  264. }
  265. if (rdev->family == CHIP_RS600) {
  266. rdev->mc_rreg = &rs600_mc_rreg;
  267. rdev->mc_wreg = &rs600_mc_wreg;
  268. }
  269. if (rdev->family >= CHIP_R600) {
  270. rdev->pciep_rreg = &r600_pciep_rreg;
  271. rdev->pciep_wreg = &r600_pciep_wreg;
  272. }
  273. }
  274. /*
  275. * ASIC
  276. */
  277. int radeon_asic_init(struct radeon_device *rdev)
  278. {
  279. radeon_register_accessor_init(rdev);
  280. switch (rdev->family) {
  281. case CHIP_R100:
  282. case CHIP_RV100:
  283. case CHIP_RS100:
  284. case CHIP_RV200:
  285. case CHIP_RS200:
  286. case CHIP_R200:
  287. case CHIP_RV250:
  288. case CHIP_RS300:
  289. case CHIP_RV280:
  290. rdev->asic = &r100_asic;
  291. break;
  292. case CHIP_R300:
  293. case CHIP_R350:
  294. case CHIP_RV350:
  295. case CHIP_RV380:
  296. rdev->asic = &r300_asic;
  297. if (rdev->flags & RADEON_IS_PCIE) {
  298. rdev->asic->gart_init = &rv370_pcie_gart_init;
  299. rdev->asic->gart_fini = &rv370_pcie_gart_fini;
  300. rdev->asic->gart_enable = &rv370_pcie_gart_enable;
  301. rdev->asic->gart_disable = &rv370_pcie_gart_disable;
  302. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  303. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  304. }
  305. break;
  306. case CHIP_R420:
  307. case CHIP_R423:
  308. case CHIP_RV410:
  309. rdev->asic = &r420_asic;
  310. break;
  311. case CHIP_RS400:
  312. case CHIP_RS480:
  313. rdev->asic = &rs400_asic;
  314. break;
  315. case CHIP_RS600:
  316. rdev->asic = &rs600_asic;
  317. break;
  318. case CHIP_RS690:
  319. case CHIP_RS740:
  320. rdev->asic = &rs690_asic;
  321. break;
  322. case CHIP_RV515:
  323. rdev->asic = &rv515_asic;
  324. break;
  325. case CHIP_R520:
  326. case CHIP_RV530:
  327. case CHIP_RV560:
  328. case CHIP_RV570:
  329. case CHIP_R580:
  330. rdev->asic = &r520_asic;
  331. break;
  332. case CHIP_R600:
  333. case CHIP_RV610:
  334. case CHIP_RV630:
  335. case CHIP_RV620:
  336. case CHIP_RV635:
  337. case CHIP_RV670:
  338. case CHIP_RS780:
  339. case CHIP_RS880:
  340. rdev->asic = &r600_asic;
  341. break;
  342. case CHIP_RV770:
  343. case CHIP_RV730:
  344. case CHIP_RV710:
  345. case CHIP_RV740:
  346. rdev->asic = &rv770_asic;
  347. break;
  348. default:
  349. /* FIXME: not supported yet */
  350. return -EINVAL;
  351. }
  352. return 0;
  353. }
  354. /*
  355. * Wrapper around modesetting bits.
  356. */
  357. int radeon_clocks_init(struct radeon_device *rdev)
  358. {
  359. int r;
  360. radeon_get_clock_info(rdev->ddev);
  361. r = radeon_static_clocks_init(rdev->ddev);
  362. if (r) {
  363. return r;
  364. }
  365. DRM_INFO("Clocks initialized !\n");
  366. return 0;
  367. }
  368. void radeon_clocks_fini(struct radeon_device *rdev)
  369. {
  370. }
  371. /* ATOM accessor methods */
  372. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  373. {
  374. struct radeon_device *rdev = info->dev->dev_private;
  375. uint32_t r;
  376. r = rdev->pll_rreg(rdev, reg);
  377. return r;
  378. }
  379. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  380. {
  381. struct radeon_device *rdev = info->dev->dev_private;
  382. rdev->pll_wreg(rdev, reg, val);
  383. }
  384. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  385. {
  386. struct radeon_device *rdev = info->dev->dev_private;
  387. uint32_t r;
  388. r = rdev->mc_rreg(rdev, reg);
  389. return r;
  390. }
  391. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  392. {
  393. struct radeon_device *rdev = info->dev->dev_private;
  394. rdev->mc_wreg(rdev, reg, val);
  395. }
  396. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  397. {
  398. struct radeon_device *rdev = info->dev->dev_private;
  399. WREG32(reg*4, val);
  400. }
  401. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  402. {
  403. struct radeon_device *rdev = info->dev->dev_private;
  404. uint32_t r;
  405. r = RREG32(reg*4);
  406. return r;
  407. }
  408. static struct card_info atom_card_info = {
  409. .dev = NULL,
  410. .reg_read = cail_reg_read,
  411. .reg_write = cail_reg_write,
  412. .mc_read = cail_mc_read,
  413. .mc_write = cail_mc_write,
  414. .pll_read = cail_pll_read,
  415. .pll_write = cail_pll_write,
  416. };
  417. int radeon_atombios_init(struct radeon_device *rdev)
  418. {
  419. atom_card_info.dev = rdev->ddev;
  420. rdev->mode_info.atom_context = atom_parse(&atom_card_info, rdev->bios);
  421. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  422. return 0;
  423. }
  424. void radeon_atombios_fini(struct radeon_device *rdev)
  425. {
  426. kfree(rdev->mode_info.atom_context);
  427. }
  428. int radeon_combios_init(struct radeon_device *rdev)
  429. {
  430. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  431. return 0;
  432. }
  433. void radeon_combios_fini(struct radeon_device *rdev)
  434. {
  435. }
  436. /*
  437. * Radeon device.
  438. */
  439. int radeon_device_init(struct radeon_device *rdev,
  440. struct drm_device *ddev,
  441. struct pci_dev *pdev,
  442. uint32_t flags)
  443. {
  444. int r;
  445. int dma_bits;
  446. DRM_INFO("radeon: Initializing kernel modesetting.\n");
  447. rdev->shutdown = false;
  448. rdev->dev = &pdev->dev;
  449. rdev->ddev = ddev;
  450. rdev->pdev = pdev;
  451. rdev->flags = flags;
  452. rdev->family = flags & RADEON_FAMILY_MASK;
  453. rdev->is_atom_bios = false;
  454. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  455. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  456. rdev->gpu_lockup = false;
  457. /* mutex initialization are all done here so we
  458. * can recall function without having locking issues */
  459. mutex_init(&rdev->cs_mutex);
  460. mutex_init(&rdev->ib_pool.mutex);
  461. mutex_init(&rdev->cp.mutex);
  462. rwlock_init(&rdev->fence_drv.lock);
  463. INIT_LIST_HEAD(&rdev->gem.objects);
  464. /* Set asic functions */
  465. r = radeon_asic_init(rdev);
  466. if (r) {
  467. return r;
  468. }
  469. if (radeon_agpmode == -1) {
  470. rdev->flags &= ~RADEON_IS_AGP;
  471. if (rdev->family >= CHIP_RV515 ||
  472. rdev->family == CHIP_RV380 ||
  473. rdev->family == CHIP_RV410 ||
  474. rdev->family == CHIP_R423) {
  475. DRM_INFO("Forcing AGP to PCIE mode\n");
  476. rdev->flags |= RADEON_IS_PCIE;
  477. rdev->asic->gart_init = &rv370_pcie_gart_init;
  478. rdev->asic->gart_fini = &rv370_pcie_gart_fini;
  479. rdev->asic->gart_enable = &rv370_pcie_gart_enable;
  480. rdev->asic->gart_disable = &rv370_pcie_gart_disable;
  481. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  482. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  483. } else {
  484. DRM_INFO("Forcing AGP to PCI mode\n");
  485. rdev->flags |= RADEON_IS_PCI;
  486. rdev->asic->gart_init = &r100_pci_gart_init;
  487. rdev->asic->gart_fini = &r100_pci_gart_fini;
  488. rdev->asic->gart_enable = &r100_pci_gart_enable;
  489. rdev->asic->gart_disable = &r100_pci_gart_disable;
  490. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  491. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  492. }
  493. }
  494. /* set DMA mask + need_dma32 flags.
  495. * PCIE - can handle 40-bits.
  496. * IGP - can handle 40-bits (in theory)
  497. * AGP - generally dma32 is safest
  498. * PCI - only dma32
  499. */
  500. rdev->need_dma32 = false;
  501. if (rdev->flags & RADEON_IS_AGP)
  502. rdev->need_dma32 = true;
  503. if (rdev->flags & RADEON_IS_PCI)
  504. rdev->need_dma32 = true;
  505. dma_bits = rdev->need_dma32 ? 32 : 40;
  506. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  507. if (r) {
  508. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  509. }
  510. /* Registers mapping */
  511. /* TODO: block userspace mapping of io register */
  512. rdev->rmmio_base = drm_get_resource_start(rdev->ddev, 2);
  513. rdev->rmmio_size = drm_get_resource_len(rdev->ddev, 2);
  514. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  515. if (rdev->rmmio == NULL) {
  516. return -ENOMEM;
  517. }
  518. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  519. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  520. rdev->new_init_path = false;
  521. r = radeon_init(rdev);
  522. if (r) {
  523. return r;
  524. }
  525. if (!rdev->new_init_path) {
  526. /* Setup errata flags */
  527. radeon_errata(rdev);
  528. /* Initialize scratch registers */
  529. radeon_scratch_init(rdev);
  530. /* Initialize surface registers */
  531. radeon_surface_init(rdev);
  532. /* TODO: disable VGA need to use VGA request */
  533. /* BIOS*/
  534. if (!radeon_get_bios(rdev)) {
  535. if (ASIC_IS_AVIVO(rdev))
  536. return -EINVAL;
  537. }
  538. if (rdev->is_atom_bios) {
  539. r = radeon_atombios_init(rdev);
  540. if (r) {
  541. return r;
  542. }
  543. } else {
  544. r = radeon_combios_init(rdev);
  545. if (r) {
  546. return r;
  547. }
  548. }
  549. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  550. if (radeon_gpu_reset(rdev)) {
  551. /* FIXME: what do we want to do here ? */
  552. }
  553. /* check if cards are posted or not */
  554. if (!radeon_card_posted(rdev) && rdev->bios) {
  555. DRM_INFO("GPU not posted. posting now...\n");
  556. if (rdev->is_atom_bios) {
  557. atom_asic_init(rdev->mode_info.atom_context);
  558. } else {
  559. radeon_combios_asic_init(rdev->ddev);
  560. }
  561. }
  562. /* Get vram informations */
  563. radeon_vram_info(rdev);
  564. /* Initialize clocks */
  565. r = radeon_clocks_init(rdev);
  566. if (r) {
  567. return r;
  568. }
  569. /* Initialize memory controller (also test AGP) */
  570. r = radeon_mc_init(rdev);
  571. if (r) {
  572. return r;
  573. }
  574. /* Fence driver */
  575. r = radeon_fence_driver_init(rdev);
  576. if (r) {
  577. return r;
  578. }
  579. r = radeon_irq_kms_init(rdev);
  580. if (r) {
  581. return r;
  582. }
  583. /* Memory manager */
  584. r = radeon_object_init(rdev);
  585. if (r) {
  586. return r;
  587. }
  588. r = radeon_gpu_gart_init(rdev);
  589. if (r)
  590. return r;
  591. /* Initialize GART (initialize after TTM so we can allocate
  592. * memory through TTM but finalize after TTM) */
  593. r = radeon_gart_enable(rdev);
  594. if (!r) {
  595. r = radeon_gem_init(rdev);
  596. }
  597. /* 1M ring buffer */
  598. if (!r) {
  599. r = radeon_cp_init(rdev, 1024 * 1024);
  600. }
  601. if (!r) {
  602. r = radeon_wb_init(rdev);
  603. if (r) {
  604. DRM_ERROR("radeon: failled initializing WB (%d).\n", r);
  605. return r;
  606. }
  607. }
  608. if (!r) {
  609. r = radeon_ib_pool_init(rdev);
  610. if (r) {
  611. DRM_ERROR("radeon: failled initializing IB pool (%d).\n", r);
  612. return r;
  613. }
  614. }
  615. if (!r) {
  616. r = radeon_ib_test(rdev);
  617. if (r) {
  618. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  619. return r;
  620. }
  621. }
  622. }
  623. DRM_INFO("radeon: kernel modesetting successfully initialized.\n");
  624. if (radeon_testing) {
  625. radeon_test_moves(rdev);
  626. }
  627. if (radeon_benchmarking) {
  628. radeon_benchmark(rdev);
  629. }
  630. return 0;
  631. }
  632. void radeon_device_fini(struct radeon_device *rdev)
  633. {
  634. DRM_INFO("radeon: finishing device.\n");
  635. rdev->shutdown = true;
  636. /* Order matter so becarefull if you rearrange anythings */
  637. if (!rdev->new_init_path) {
  638. radeon_ib_pool_fini(rdev);
  639. radeon_cp_fini(rdev);
  640. radeon_wb_fini(rdev);
  641. radeon_gpu_gart_fini(rdev);
  642. radeon_gem_fini(rdev);
  643. radeon_mc_fini(rdev);
  644. #if __OS_HAS_AGP
  645. radeon_agp_fini(rdev);
  646. #endif
  647. radeon_irq_kms_fini(rdev);
  648. radeon_fence_driver_fini(rdev);
  649. radeon_clocks_fini(rdev);
  650. radeon_object_fini(rdev);
  651. if (rdev->is_atom_bios) {
  652. radeon_atombios_fini(rdev);
  653. } else {
  654. radeon_combios_fini(rdev);
  655. }
  656. kfree(rdev->bios);
  657. rdev->bios = NULL;
  658. } else {
  659. radeon_fini(rdev);
  660. }
  661. iounmap(rdev->rmmio);
  662. rdev->rmmio = NULL;
  663. }
  664. /*
  665. * Suspend & resume.
  666. */
  667. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  668. {
  669. struct radeon_device *rdev = dev->dev_private;
  670. struct drm_crtc *crtc;
  671. if (dev == NULL || rdev == NULL) {
  672. return -ENODEV;
  673. }
  674. if (state.event == PM_EVENT_PRETHAW) {
  675. return 0;
  676. }
  677. /* unpin the front buffers */
  678. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  679. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  680. struct radeon_object *robj;
  681. if (rfb == NULL || rfb->obj == NULL) {
  682. continue;
  683. }
  684. robj = rfb->obj->driver_private;
  685. if (robj != rdev->fbdev_robj) {
  686. radeon_object_unpin(robj);
  687. }
  688. }
  689. /* evict vram memory */
  690. radeon_object_evict_vram(rdev);
  691. /* wait for gpu to finish processing current batch */
  692. radeon_fence_wait_last(rdev);
  693. radeon_save_bios_scratch_regs(rdev);
  694. if (!rdev->new_init_path) {
  695. radeon_cp_disable(rdev);
  696. radeon_gart_disable(rdev);
  697. rdev->irq.sw_int = false;
  698. radeon_irq_set(rdev);
  699. } else {
  700. radeon_suspend(rdev);
  701. }
  702. /* evict remaining vram memory */
  703. radeon_object_evict_vram(rdev);
  704. pci_save_state(dev->pdev);
  705. if (state.event == PM_EVENT_SUSPEND) {
  706. /* Shut down the device */
  707. pci_disable_device(dev->pdev);
  708. pci_set_power_state(dev->pdev, PCI_D3hot);
  709. }
  710. acquire_console_sem();
  711. fb_set_suspend(rdev->fbdev_info, 1);
  712. release_console_sem();
  713. return 0;
  714. }
  715. int radeon_resume_kms(struct drm_device *dev)
  716. {
  717. struct radeon_device *rdev = dev->dev_private;
  718. int r;
  719. acquire_console_sem();
  720. pci_set_power_state(dev->pdev, PCI_D0);
  721. pci_restore_state(dev->pdev);
  722. if (pci_enable_device(dev->pdev)) {
  723. release_console_sem();
  724. return -1;
  725. }
  726. pci_set_master(dev->pdev);
  727. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  728. if (!rdev->new_init_path) {
  729. if (radeon_gpu_reset(rdev)) {
  730. /* FIXME: what do we want to do here ? */
  731. }
  732. /* post card */
  733. if (rdev->is_atom_bios) {
  734. atom_asic_init(rdev->mode_info.atom_context);
  735. } else {
  736. radeon_combios_asic_init(rdev->ddev);
  737. }
  738. /* Initialize clocks */
  739. r = radeon_clocks_init(rdev);
  740. if (r) {
  741. release_console_sem();
  742. return r;
  743. }
  744. /* Enable IRQ */
  745. rdev->irq.sw_int = true;
  746. radeon_irq_set(rdev);
  747. /* Initialize GPU Memory Controller */
  748. r = radeon_mc_init(rdev);
  749. if (r) {
  750. goto out;
  751. }
  752. r = radeon_gart_enable(rdev);
  753. if (r) {
  754. goto out;
  755. }
  756. r = radeon_cp_init(rdev, rdev->cp.ring_size);
  757. if (r) {
  758. goto out;
  759. }
  760. } else {
  761. radeon_resume(rdev);
  762. }
  763. out:
  764. radeon_restore_bios_scratch_regs(rdev);
  765. fb_set_suspend(rdev->fbdev_info, 0);
  766. release_console_sem();
  767. /* blat the mode back in */
  768. drm_helper_resume_force_mode(dev);
  769. return 0;
  770. }
  771. /*
  772. * Debugfs
  773. */
  774. struct radeon_debugfs {
  775. struct drm_info_list *files;
  776. unsigned num_files;
  777. };
  778. static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES];
  779. static unsigned _radeon_debugfs_count = 0;
  780. int radeon_debugfs_add_files(struct radeon_device *rdev,
  781. struct drm_info_list *files,
  782. unsigned nfiles)
  783. {
  784. unsigned i;
  785. for (i = 0; i < _radeon_debugfs_count; i++) {
  786. if (_radeon_debugfs[i].files == files) {
  787. /* Already registered */
  788. return 0;
  789. }
  790. }
  791. if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) {
  792. DRM_ERROR("Reached maximum number of debugfs files.\n");
  793. DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n");
  794. return -EINVAL;
  795. }
  796. _radeon_debugfs[_radeon_debugfs_count].files = files;
  797. _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles;
  798. _radeon_debugfs_count++;
  799. #if defined(CONFIG_DEBUG_FS)
  800. drm_debugfs_create_files(files, nfiles,
  801. rdev->ddev->control->debugfs_root,
  802. rdev->ddev->control);
  803. drm_debugfs_create_files(files, nfiles,
  804. rdev->ddev->primary->debugfs_root,
  805. rdev->ddev->primary);
  806. #endif
  807. return 0;
  808. }
  809. #if defined(CONFIG_DEBUG_FS)
  810. int radeon_debugfs_init(struct drm_minor *minor)
  811. {
  812. return 0;
  813. }
  814. void radeon_debugfs_cleanup(struct drm_minor *minor)
  815. {
  816. unsigned i;
  817. for (i = 0; i < _radeon_debugfs_count; i++) {
  818. drm_debugfs_remove_files(_radeon_debugfs[i].files,
  819. _radeon_debugfs[i].num_files, minor);
  820. }
  821. }
  822. #endif