radeon_cp.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262
  1. /* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
  2. /*
  3. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * Copyright 2007 Advanced Micro Devices, Inc.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Kevin E. Martin <martin@valinux.com>
  29. * Gareth Hughes <gareth@valinux.com>
  30. */
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_sarea.h"
  34. #include "radeon_drm.h"
  35. #include "radeon_drv.h"
  36. #include "r300_reg.h"
  37. #define RADEON_FIFO_DEBUG 0
  38. /* Firmware Names */
  39. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  40. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  41. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  42. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  43. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  44. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  45. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  46. MODULE_FIRMWARE(FIRMWARE_R100);
  47. MODULE_FIRMWARE(FIRMWARE_R200);
  48. MODULE_FIRMWARE(FIRMWARE_R300);
  49. MODULE_FIRMWARE(FIRMWARE_R420);
  50. MODULE_FIRMWARE(FIRMWARE_RS690);
  51. MODULE_FIRMWARE(FIRMWARE_RS600);
  52. MODULE_FIRMWARE(FIRMWARE_R520);
  53. static int radeon_do_cleanup_cp(struct drm_device * dev);
  54. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
  55. u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off)
  56. {
  57. u32 val;
  58. if (dev_priv->flags & RADEON_IS_AGP) {
  59. val = DRM_READ32(dev_priv->ring_rptr, off);
  60. } else {
  61. val = *(((volatile u32 *)
  62. dev_priv->ring_rptr->handle) +
  63. (off / sizeof(u32)));
  64. val = le32_to_cpu(val);
  65. }
  66. return val;
  67. }
  68. u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv)
  69. {
  70. if (dev_priv->writeback_works)
  71. return radeon_read_ring_rptr(dev_priv, 0);
  72. else {
  73. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  74. return RADEON_READ(R600_CP_RB_RPTR);
  75. else
  76. return RADEON_READ(RADEON_CP_RB_RPTR);
  77. }
  78. }
  79. void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val)
  80. {
  81. if (dev_priv->flags & RADEON_IS_AGP)
  82. DRM_WRITE32(dev_priv->ring_rptr, off, val);
  83. else
  84. *(((volatile u32 *) dev_priv->ring_rptr->handle) +
  85. (off / sizeof(u32))) = cpu_to_le32(val);
  86. }
  87. void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val)
  88. {
  89. radeon_write_ring_rptr(dev_priv, 0, val);
  90. }
  91. u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index)
  92. {
  93. if (dev_priv->writeback_works) {
  94. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  95. return radeon_read_ring_rptr(dev_priv,
  96. R600_SCRATCHOFF(index));
  97. else
  98. return radeon_read_ring_rptr(dev_priv,
  99. RADEON_SCRATCHOFF(index));
  100. } else {
  101. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  102. return RADEON_READ(R600_SCRATCH_REG0 + 4*index);
  103. else
  104. return RADEON_READ(RADEON_SCRATCH_REG0 + 4*index);
  105. }
  106. }
  107. u32 RADEON_READ_MM(drm_radeon_private_t *dev_priv, int addr)
  108. {
  109. u32 ret;
  110. if (addr < 0x10000)
  111. ret = DRM_READ32(dev_priv->mmio, addr);
  112. else {
  113. DRM_WRITE32(dev_priv->mmio, RADEON_MM_INDEX, addr);
  114. ret = DRM_READ32(dev_priv->mmio, RADEON_MM_DATA);
  115. }
  116. return ret;
  117. }
  118. static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  119. {
  120. u32 ret;
  121. RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
  122. ret = RADEON_READ(R520_MC_IND_DATA);
  123. RADEON_WRITE(R520_MC_IND_INDEX, 0);
  124. return ret;
  125. }
  126. static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  127. {
  128. u32 ret;
  129. RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
  130. ret = RADEON_READ(RS480_NB_MC_DATA);
  131. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
  132. return ret;
  133. }
  134. static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  135. {
  136. u32 ret;
  137. RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
  138. ret = RADEON_READ(RS690_MC_DATA);
  139. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
  140. return ret;
  141. }
  142. static u32 RS600_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  143. {
  144. u32 ret;
  145. RADEON_WRITE(RS600_MC_INDEX, ((addr & RS600_MC_ADDR_MASK) |
  146. RS600_MC_IND_CITF_ARB0));
  147. ret = RADEON_READ(RS600_MC_DATA);
  148. return ret;
  149. }
  150. static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  151. {
  152. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  153. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  154. return RS690_READ_MCIND(dev_priv, addr);
  155. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  156. return RS600_READ_MCIND(dev_priv, addr);
  157. else
  158. return RS480_READ_MCIND(dev_priv, addr);
  159. }
  160. u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
  161. {
  162. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  163. return RADEON_READ(R700_MC_VM_FB_LOCATION);
  164. else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  165. return RADEON_READ(R600_MC_VM_FB_LOCATION);
  166. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  167. return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
  168. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  169. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  170. return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
  171. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  172. return RS600_READ_MCIND(dev_priv, RS600_MC_FB_LOCATION);
  173. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  174. return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
  175. else
  176. return RADEON_READ(RADEON_MC_FB_LOCATION);
  177. }
  178. static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
  179. {
  180. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  181. RADEON_WRITE(R700_MC_VM_FB_LOCATION, fb_loc);
  182. else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  183. RADEON_WRITE(R600_MC_VM_FB_LOCATION, fb_loc);
  184. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  185. R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
  186. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  187. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  188. RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
  189. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  190. RS600_WRITE_MCIND(RS600_MC_FB_LOCATION, fb_loc);
  191. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  192. R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
  193. else
  194. RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
  195. }
  196. void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
  197. {
  198. /*R6xx/R7xx: AGP_TOP and BOT are actually 18 bits each */
  199. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770) {
  200. RADEON_WRITE(R700_MC_VM_AGP_BOT, agp_loc & 0xffff); /* FIX ME */
  201. RADEON_WRITE(R700_MC_VM_AGP_TOP, (agp_loc >> 16) & 0xffff);
  202. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  203. RADEON_WRITE(R600_MC_VM_AGP_BOT, agp_loc & 0xffff); /* FIX ME */
  204. RADEON_WRITE(R600_MC_VM_AGP_TOP, (agp_loc >> 16) & 0xffff);
  205. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  206. R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
  207. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  208. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  209. RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
  210. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  211. RS600_WRITE_MCIND(RS600_MC_AGP_LOCATION, agp_loc);
  212. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  213. R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
  214. else
  215. RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
  216. }
  217. void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
  218. {
  219. u32 agp_base_hi = upper_32_bits(agp_base);
  220. u32 agp_base_lo = agp_base & 0xffffffff;
  221. u32 r6xx_agp_base = (agp_base >> 22) & 0x3ffff;
  222. /* R6xx/R7xx must be aligned to a 4MB boundry */
  223. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  224. RADEON_WRITE(R700_MC_VM_AGP_BASE, r6xx_agp_base);
  225. else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  226. RADEON_WRITE(R600_MC_VM_AGP_BASE, r6xx_agp_base);
  227. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
  228. R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
  229. R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
  230. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  231. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  232. RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
  233. RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
  234. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
  235. RS600_WRITE_MCIND(RS600_AGP_BASE, agp_base_lo);
  236. RS600_WRITE_MCIND(RS600_AGP_BASE_2, agp_base_hi);
  237. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
  238. R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
  239. R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
  240. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  241. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  242. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  243. RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
  244. } else {
  245. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  246. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
  247. RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
  248. }
  249. }
  250. void radeon_enable_bm(struct drm_radeon_private *dev_priv)
  251. {
  252. u32 tmp;
  253. /* Turn on bus mastering */
  254. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  255. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  256. /* rs600/rs690/rs740 */
  257. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  258. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  259. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
  260. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  261. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  262. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  263. /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  264. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  265. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  266. } /* PCIE cards appears to not need this */
  267. }
  268. static int RADEON_READ_PLL(struct drm_device * dev, int addr)
  269. {
  270. drm_radeon_private_t *dev_priv = dev->dev_private;
  271. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
  272. return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
  273. }
  274. static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
  275. {
  276. RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
  277. return RADEON_READ(RADEON_PCIE_DATA);
  278. }
  279. #if RADEON_FIFO_DEBUG
  280. static void radeon_status(drm_radeon_private_t * dev_priv)
  281. {
  282. printk("%s:\n", __func__);
  283. printk("RBBM_STATUS = 0x%08x\n",
  284. (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
  285. printk("CP_RB_RTPR = 0x%08x\n",
  286. (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
  287. printk("CP_RB_WTPR = 0x%08x\n",
  288. (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
  289. printk("AIC_CNTL = 0x%08x\n",
  290. (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
  291. printk("AIC_STAT = 0x%08x\n",
  292. (unsigned int)RADEON_READ(RADEON_AIC_STAT));
  293. printk("AIC_PT_BASE = 0x%08x\n",
  294. (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
  295. printk("TLB_ADDR = 0x%08x\n",
  296. (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
  297. printk("TLB_DATA = 0x%08x\n",
  298. (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
  299. }
  300. #endif
  301. /* ================================================================
  302. * Engine, FIFO control
  303. */
  304. static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
  305. {
  306. u32 tmp;
  307. int i;
  308. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  309. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
  310. tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
  311. tmp |= RADEON_RB3D_DC_FLUSH_ALL;
  312. RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
  313. for (i = 0; i < dev_priv->usec_timeout; i++) {
  314. if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
  315. & RADEON_RB3D_DC_BUSY)) {
  316. return 0;
  317. }
  318. DRM_UDELAY(1);
  319. }
  320. } else {
  321. /* don't flush or purge cache here or lockup */
  322. return 0;
  323. }
  324. #if RADEON_FIFO_DEBUG
  325. DRM_ERROR("failed!\n");
  326. radeon_status(dev_priv);
  327. #endif
  328. return -EBUSY;
  329. }
  330. static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
  331. {
  332. int i;
  333. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  334. for (i = 0; i < dev_priv->usec_timeout; i++) {
  335. int slots = (RADEON_READ(RADEON_RBBM_STATUS)
  336. & RADEON_RBBM_FIFOCNT_MASK);
  337. if (slots >= entries)
  338. return 0;
  339. DRM_UDELAY(1);
  340. }
  341. DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
  342. RADEON_READ(RADEON_RBBM_STATUS),
  343. RADEON_READ(R300_VAP_CNTL_STATUS));
  344. #if RADEON_FIFO_DEBUG
  345. DRM_ERROR("failed!\n");
  346. radeon_status(dev_priv);
  347. #endif
  348. return -EBUSY;
  349. }
  350. static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
  351. {
  352. int i, ret;
  353. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  354. ret = radeon_do_wait_for_fifo(dev_priv, 64);
  355. if (ret)
  356. return ret;
  357. for (i = 0; i < dev_priv->usec_timeout; i++) {
  358. if (!(RADEON_READ(RADEON_RBBM_STATUS)
  359. & RADEON_RBBM_ACTIVE)) {
  360. radeon_do_pixcache_flush(dev_priv);
  361. return 0;
  362. }
  363. DRM_UDELAY(1);
  364. }
  365. DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
  366. RADEON_READ(RADEON_RBBM_STATUS),
  367. RADEON_READ(R300_VAP_CNTL_STATUS));
  368. #if RADEON_FIFO_DEBUG
  369. DRM_ERROR("failed!\n");
  370. radeon_status(dev_priv);
  371. #endif
  372. return -EBUSY;
  373. }
  374. static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
  375. {
  376. uint32_t gb_tile_config, gb_pipe_sel = 0;
  377. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) {
  378. uint32_t z_pipe_sel = RADEON_READ(RV530_GB_PIPE_SELECT2);
  379. if ((z_pipe_sel & 3) == 3)
  380. dev_priv->num_z_pipes = 2;
  381. else
  382. dev_priv->num_z_pipes = 1;
  383. } else
  384. dev_priv->num_z_pipes = 1;
  385. /* RS4xx/RS6xx/R4xx/R5xx */
  386. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
  387. gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
  388. dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
  389. } else {
  390. /* R3xx */
  391. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  392. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
  393. dev_priv->num_gb_pipes = 2;
  394. } else {
  395. /* R3Vxx */
  396. dev_priv->num_gb_pipes = 1;
  397. }
  398. }
  399. DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
  400. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
  401. switch (dev_priv->num_gb_pipes) {
  402. case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
  403. case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
  404. case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
  405. default:
  406. case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
  407. }
  408. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
  409. RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
  410. RADEON_WRITE(R300_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
  411. }
  412. RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
  413. radeon_do_wait_for_idle(dev_priv);
  414. RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
  415. RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
  416. R300_DC_AUTOFLUSH_ENABLE |
  417. R300_DC_DC_DISABLE_IGNORE_PE));
  418. }
  419. /* ================================================================
  420. * CP control, initialization
  421. */
  422. /* Load the microcode for the CP */
  423. static int radeon_cp_init_microcode(drm_radeon_private_t *dev_priv)
  424. {
  425. struct platform_device *pdev;
  426. const char *fw_name = NULL;
  427. int err;
  428. DRM_DEBUG("\n");
  429. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  430. err = IS_ERR(pdev);
  431. if (err) {
  432. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  433. return -EINVAL;
  434. }
  435. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
  436. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
  437. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
  438. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
  439. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
  440. DRM_INFO("Loading R100 Microcode\n");
  441. fw_name = FIRMWARE_R100;
  442. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
  443. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
  444. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
  445. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
  446. DRM_INFO("Loading R200 Microcode\n");
  447. fw_name = FIRMWARE_R200;
  448. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  449. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
  450. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
  451. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
  452. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  453. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  454. DRM_INFO("Loading R300 Microcode\n");
  455. fw_name = FIRMWARE_R300;
  456. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  457. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
  458. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
  459. DRM_INFO("Loading R400 Microcode\n");
  460. fw_name = FIRMWARE_R420;
  461. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  462. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  463. DRM_INFO("Loading RS690/RS740 Microcode\n");
  464. fw_name = FIRMWARE_RS690;
  465. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
  466. DRM_INFO("Loading RS600 Microcode\n");
  467. fw_name = FIRMWARE_RS600;
  468. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
  469. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
  470. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
  471. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
  472. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
  473. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
  474. DRM_INFO("Loading R500 Microcode\n");
  475. fw_name = FIRMWARE_R520;
  476. }
  477. err = request_firmware(&dev_priv->me_fw, fw_name, &pdev->dev);
  478. platform_device_unregister(pdev);
  479. if (err) {
  480. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  481. fw_name);
  482. } else if (dev_priv->me_fw->size % 8) {
  483. printk(KERN_ERR
  484. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  485. dev_priv->me_fw->size, fw_name);
  486. err = -EINVAL;
  487. release_firmware(dev_priv->me_fw);
  488. dev_priv->me_fw = NULL;
  489. }
  490. return err;
  491. }
  492. static void radeon_cp_load_microcode(drm_radeon_private_t *dev_priv)
  493. {
  494. const __be32 *fw_data;
  495. int i, size;
  496. radeon_do_wait_for_idle(dev_priv);
  497. if (dev_priv->me_fw) {
  498. size = dev_priv->me_fw->size / 4;
  499. fw_data = (const __be32 *)&dev_priv->me_fw->data[0];
  500. RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
  501. for (i = 0; i < size; i += 2) {
  502. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  503. be32_to_cpup(&fw_data[i]));
  504. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  505. be32_to_cpup(&fw_data[i + 1]));
  506. }
  507. }
  508. }
  509. /* Flush any pending commands to the CP. This should only be used just
  510. * prior to a wait for idle, as it informs the engine that the command
  511. * stream is ending.
  512. */
  513. static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
  514. {
  515. DRM_DEBUG("\n");
  516. #if 0
  517. u32 tmp;
  518. tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
  519. RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
  520. #endif
  521. }
  522. /* Wait for the CP to go idle.
  523. */
  524. int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
  525. {
  526. RING_LOCALS;
  527. DRM_DEBUG("\n");
  528. BEGIN_RING(6);
  529. RADEON_PURGE_CACHE();
  530. RADEON_PURGE_ZCACHE();
  531. RADEON_WAIT_UNTIL_IDLE();
  532. ADVANCE_RING();
  533. COMMIT_RING();
  534. return radeon_do_wait_for_idle(dev_priv);
  535. }
  536. /* Start the Command Processor.
  537. */
  538. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
  539. {
  540. RING_LOCALS;
  541. DRM_DEBUG("\n");
  542. radeon_do_wait_for_idle(dev_priv);
  543. RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
  544. dev_priv->cp_running = 1;
  545. BEGIN_RING(8);
  546. /* isync can only be written through cp on r5xx write it here */
  547. OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
  548. OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
  549. RADEON_ISYNC_ANY3D_IDLE2D |
  550. RADEON_ISYNC_WAIT_IDLEGUI |
  551. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  552. RADEON_PURGE_CACHE();
  553. RADEON_PURGE_ZCACHE();
  554. RADEON_WAIT_UNTIL_IDLE();
  555. ADVANCE_RING();
  556. COMMIT_RING();
  557. dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
  558. }
  559. /* Reset the Command Processor. This will not flush any pending
  560. * commands, so you must wait for the CP command stream to complete
  561. * before calling this routine.
  562. */
  563. static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
  564. {
  565. u32 cur_read_ptr;
  566. DRM_DEBUG("\n");
  567. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  568. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  569. SET_RING_HEAD(dev_priv, cur_read_ptr);
  570. dev_priv->ring.tail = cur_read_ptr;
  571. }
  572. /* Stop the Command Processor. This will not flush any pending
  573. * commands, so you must flush the command stream and wait for the CP
  574. * to go idle before calling this routine.
  575. */
  576. static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
  577. {
  578. DRM_DEBUG("\n");
  579. RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
  580. dev_priv->cp_running = 0;
  581. }
  582. /* Reset the engine. This will stop the CP if it is running.
  583. */
  584. static int radeon_do_engine_reset(struct drm_device * dev)
  585. {
  586. drm_radeon_private_t *dev_priv = dev->dev_private;
  587. u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
  588. DRM_DEBUG("\n");
  589. radeon_do_pixcache_flush(dev_priv);
  590. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  591. /* may need something similar for newer chips */
  592. clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
  593. mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
  594. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
  595. RADEON_FORCEON_MCLKA |
  596. RADEON_FORCEON_MCLKB |
  597. RADEON_FORCEON_YCLKA |
  598. RADEON_FORCEON_YCLKB |
  599. RADEON_FORCEON_MC |
  600. RADEON_FORCEON_AIC));
  601. }
  602. rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
  603. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
  604. RADEON_SOFT_RESET_CP |
  605. RADEON_SOFT_RESET_HI |
  606. RADEON_SOFT_RESET_SE |
  607. RADEON_SOFT_RESET_RE |
  608. RADEON_SOFT_RESET_PP |
  609. RADEON_SOFT_RESET_E2 |
  610. RADEON_SOFT_RESET_RB));
  611. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  612. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
  613. ~(RADEON_SOFT_RESET_CP |
  614. RADEON_SOFT_RESET_HI |
  615. RADEON_SOFT_RESET_SE |
  616. RADEON_SOFT_RESET_RE |
  617. RADEON_SOFT_RESET_PP |
  618. RADEON_SOFT_RESET_E2 |
  619. RADEON_SOFT_RESET_RB)));
  620. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  621. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  622. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
  623. RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
  624. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
  625. }
  626. /* setup the raster pipes */
  627. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
  628. radeon_init_pipes(dev_priv);
  629. /* Reset the CP ring */
  630. radeon_do_cp_reset(dev_priv);
  631. /* The CP is no longer running after an engine reset */
  632. dev_priv->cp_running = 0;
  633. /* Reset any pending vertex, indirect buffers */
  634. radeon_freelist_reset(dev);
  635. return 0;
  636. }
  637. static void radeon_cp_init_ring_buffer(struct drm_device * dev,
  638. drm_radeon_private_t *dev_priv,
  639. struct drm_file *file_priv)
  640. {
  641. struct drm_radeon_master_private *master_priv;
  642. u32 ring_start, cur_read_ptr;
  643. /* Initialize the memory controller. With new memory map, the fb location
  644. * is not changed, it should have been properly initialized already. Part
  645. * of the problem is that the code below is bogus, assuming the GART is
  646. * always appended to the fb which is not necessarily the case
  647. */
  648. if (!dev_priv->new_memmap)
  649. radeon_write_fb_location(dev_priv,
  650. ((dev_priv->gart_vm_start - 1) & 0xffff0000)
  651. | (dev_priv->fb_location >> 16));
  652. #if __OS_HAS_AGP
  653. if (dev_priv->flags & RADEON_IS_AGP) {
  654. radeon_write_agp_base(dev_priv, dev->agp->base);
  655. radeon_write_agp_location(dev_priv,
  656. (((dev_priv->gart_vm_start - 1 +
  657. dev_priv->gart_size) & 0xffff0000) |
  658. (dev_priv->gart_vm_start >> 16)));
  659. ring_start = (dev_priv->cp_ring->offset
  660. - dev->agp->base
  661. + dev_priv->gart_vm_start);
  662. } else
  663. #endif
  664. ring_start = (dev_priv->cp_ring->offset
  665. - (unsigned long)dev->sg->virtual
  666. + dev_priv->gart_vm_start);
  667. RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
  668. /* Set the write pointer delay */
  669. RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
  670. /* Initialize the ring buffer's read and write pointers */
  671. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  672. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  673. SET_RING_HEAD(dev_priv, cur_read_ptr);
  674. dev_priv->ring.tail = cur_read_ptr;
  675. #if __OS_HAS_AGP
  676. if (dev_priv->flags & RADEON_IS_AGP) {
  677. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  678. dev_priv->ring_rptr->offset
  679. - dev->agp->base + dev_priv->gart_vm_start);
  680. } else
  681. #endif
  682. {
  683. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  684. dev_priv->ring_rptr->offset
  685. - ((unsigned long) dev->sg->virtual)
  686. + dev_priv->gart_vm_start);
  687. }
  688. /* Set ring buffer size */
  689. #ifdef __BIG_ENDIAN
  690. RADEON_WRITE(RADEON_CP_RB_CNTL,
  691. RADEON_BUF_SWAP_32BIT |
  692. (dev_priv->ring.fetch_size_l2ow << 18) |
  693. (dev_priv->ring.rptr_update_l2qw << 8) |
  694. dev_priv->ring.size_l2qw);
  695. #else
  696. RADEON_WRITE(RADEON_CP_RB_CNTL,
  697. (dev_priv->ring.fetch_size_l2ow << 18) |
  698. (dev_priv->ring.rptr_update_l2qw << 8) |
  699. dev_priv->ring.size_l2qw);
  700. #endif
  701. /* Initialize the scratch register pointer. This will cause
  702. * the scratch register values to be written out to memory
  703. * whenever they are updated.
  704. *
  705. * We simply put this behind the ring read pointer, this works
  706. * with PCI GART as well as (whatever kind of) AGP GART
  707. */
  708. RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
  709. + RADEON_SCRATCH_REG_OFFSET);
  710. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
  711. radeon_enable_bm(dev_priv);
  712. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(0), 0);
  713. RADEON_WRITE(RADEON_LAST_FRAME_REG, 0);
  714. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  715. RADEON_WRITE(RADEON_LAST_DISPATCH_REG, 0);
  716. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(2), 0);
  717. RADEON_WRITE(RADEON_LAST_CLEAR_REG, 0);
  718. /* reset sarea copies of these */
  719. master_priv = file_priv->master->driver_priv;
  720. if (master_priv->sarea_priv) {
  721. master_priv->sarea_priv->last_frame = 0;
  722. master_priv->sarea_priv->last_dispatch = 0;
  723. master_priv->sarea_priv->last_clear = 0;
  724. }
  725. radeon_do_wait_for_idle(dev_priv);
  726. /* Sync everything up */
  727. RADEON_WRITE(RADEON_ISYNC_CNTL,
  728. (RADEON_ISYNC_ANY2D_IDLE3D |
  729. RADEON_ISYNC_ANY3D_IDLE2D |
  730. RADEON_ISYNC_WAIT_IDLEGUI |
  731. RADEON_ISYNC_CPSCRATCH_IDLEGUI));
  732. }
  733. static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
  734. {
  735. u32 tmp;
  736. /* Start with assuming that writeback doesn't work */
  737. dev_priv->writeback_works = 0;
  738. /* Writeback doesn't seem to work everywhere, test it here and possibly
  739. * enable it if it appears to work
  740. */
  741. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  742. RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
  743. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  744. u32 val;
  745. val = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
  746. if (val == 0xdeadbeef)
  747. break;
  748. DRM_UDELAY(1);
  749. }
  750. if (tmp < dev_priv->usec_timeout) {
  751. dev_priv->writeback_works = 1;
  752. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  753. } else {
  754. dev_priv->writeback_works = 0;
  755. DRM_INFO("writeback test failed\n");
  756. }
  757. if (radeon_no_wb == 1) {
  758. dev_priv->writeback_works = 0;
  759. DRM_INFO("writeback forced off\n");
  760. }
  761. if (!dev_priv->writeback_works) {
  762. /* Disable writeback to avoid unnecessary bus master transfer */
  763. RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
  764. RADEON_RB_NO_UPDATE);
  765. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
  766. }
  767. }
  768. /* Enable or disable IGP GART on the chip */
  769. static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
  770. {
  771. u32 temp;
  772. if (on) {
  773. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  774. dev_priv->gart_vm_start,
  775. (long)dev_priv->gart_info.bus_addr,
  776. dev_priv->gart_size);
  777. temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
  778. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  779. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  780. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
  781. RS690_BLOCK_GFX_D3_EN));
  782. else
  783. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
  784. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  785. RS480_VA_SIZE_32MB));
  786. temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
  787. IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
  788. RS480_TLB_ENABLE |
  789. RS480_GTW_LAC_EN |
  790. RS480_1LEVEL_GART));
  791. temp = dev_priv->gart_info.bus_addr & 0xfffff000;
  792. temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
  793. IGP_WRITE_MCIND(RS480_GART_BASE, temp);
  794. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
  795. IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
  796. RS480_REQ_TYPE_SNOOP_DIS));
  797. radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
  798. dev_priv->gart_size = 32*1024*1024;
  799. temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
  800. 0xffff0000) | (dev_priv->gart_vm_start >> 16));
  801. radeon_write_agp_location(dev_priv, temp);
  802. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
  803. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  804. RS480_VA_SIZE_32MB));
  805. do {
  806. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  807. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  808. break;
  809. DRM_UDELAY(1);
  810. } while (1);
  811. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
  812. RS480_GART_CACHE_INVALIDATE);
  813. do {
  814. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  815. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  816. break;
  817. DRM_UDELAY(1);
  818. } while (1);
  819. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
  820. } else {
  821. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
  822. }
  823. }
  824. /* Enable or disable IGP GART on the chip */
  825. static void rs600_set_igpgart(drm_radeon_private_t *dev_priv, int on)
  826. {
  827. u32 temp;
  828. int i;
  829. if (on) {
  830. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  831. dev_priv->gart_vm_start,
  832. (long)dev_priv->gart_info.bus_addr,
  833. dev_priv->gart_size);
  834. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, (RS600_EFFECTIVE_L2_CACHE_SIZE(6) |
  835. RS600_EFFECTIVE_L2_QUEUE_SIZE(6)));
  836. for (i = 0; i < 19; i++)
  837. IGP_WRITE_MCIND(RS600_MC_PT0_CLIENT0_CNTL + i,
  838. (RS600_ENABLE_TRANSLATION_MODE_OVERRIDE |
  839. RS600_SYSTEM_ACCESS_MODE_IN_SYS |
  840. RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASSTHROUGH |
  841. RS600_EFFECTIVE_L1_CACHE_SIZE(3) |
  842. RS600_ENABLE_FRAGMENT_PROCESSING |
  843. RS600_EFFECTIVE_L1_QUEUE_SIZE(3)));
  844. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_CNTL, (RS600_ENABLE_PAGE_TABLE |
  845. RS600_PAGE_TABLE_TYPE_FLAT));
  846. /* disable all other contexts */
  847. for (i = 1; i < 8; i++)
  848. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_CNTL + i, 0);
  849. /* setup the page table aperture */
  850. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  851. dev_priv->gart_info.bus_addr);
  852. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_START_ADDR,
  853. dev_priv->gart_vm_start);
  854. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_END_ADDR,
  855. (dev_priv->gart_vm_start + dev_priv->gart_size - 1));
  856. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  857. /* setup the system aperture */
  858. IGP_WRITE_MCIND(RS600_MC_PT0_SYSTEM_APERTURE_LOW_ADDR,
  859. dev_priv->gart_vm_start);
  860. IGP_WRITE_MCIND(RS600_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR,
  861. (dev_priv->gart_vm_start + dev_priv->gart_size - 1));
  862. /* enable page tables */
  863. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  864. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, (temp | RS600_ENABLE_PT));
  865. temp = IGP_READ_MCIND(dev_priv, RS600_MC_CNTL1);
  866. IGP_WRITE_MCIND(RS600_MC_CNTL1, (temp | RS600_ENABLE_PAGE_TABLES));
  867. /* invalidate the cache */
  868. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  869. temp &= ~(RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE);
  870. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
  871. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  872. temp |= RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE;
  873. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
  874. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  875. temp &= ~(RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE);
  876. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
  877. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  878. } else {
  879. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, 0);
  880. temp = IGP_READ_MCIND(dev_priv, RS600_MC_CNTL1);
  881. temp &= ~RS600_ENABLE_PAGE_TABLES;
  882. IGP_WRITE_MCIND(RS600_MC_CNTL1, temp);
  883. }
  884. }
  885. static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
  886. {
  887. u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
  888. if (on) {
  889. DRM_DEBUG("programming pcie %08X %08lX %08X\n",
  890. dev_priv->gart_vm_start,
  891. (long)dev_priv->gart_info.bus_addr,
  892. dev_priv->gart_size);
  893. RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
  894. dev_priv->gart_vm_start);
  895. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
  896. dev_priv->gart_info.bus_addr);
  897. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
  898. dev_priv->gart_vm_start);
  899. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
  900. dev_priv->gart_vm_start +
  901. dev_priv->gart_size - 1);
  902. radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
  903. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  904. RADEON_PCIE_TX_GART_EN);
  905. } else {
  906. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  907. tmp & ~RADEON_PCIE_TX_GART_EN);
  908. }
  909. }
  910. /* Enable or disable PCI GART on the chip */
  911. static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
  912. {
  913. u32 tmp;
  914. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  915. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
  916. (dev_priv->flags & RADEON_IS_IGPGART)) {
  917. radeon_set_igpgart(dev_priv, on);
  918. return;
  919. }
  920. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
  921. rs600_set_igpgart(dev_priv, on);
  922. return;
  923. }
  924. if (dev_priv->flags & RADEON_IS_PCIE) {
  925. radeon_set_pciegart(dev_priv, on);
  926. return;
  927. }
  928. tmp = RADEON_READ(RADEON_AIC_CNTL);
  929. if (on) {
  930. RADEON_WRITE(RADEON_AIC_CNTL,
  931. tmp | RADEON_PCIGART_TRANSLATE_EN);
  932. /* set PCI GART page-table base address
  933. */
  934. RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
  935. /* set address range for PCI address translate
  936. */
  937. RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
  938. RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
  939. + dev_priv->gart_size - 1);
  940. /* Turn off AGP aperture -- is this required for PCI GART?
  941. */
  942. radeon_write_agp_location(dev_priv, 0xffffffc0);
  943. RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
  944. } else {
  945. RADEON_WRITE(RADEON_AIC_CNTL,
  946. tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  947. }
  948. }
  949. static int radeon_setup_pcigart_surface(drm_radeon_private_t *dev_priv)
  950. {
  951. struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
  952. struct radeon_virt_surface *vp;
  953. int i;
  954. for (i = 0; i < RADEON_MAX_SURFACES * 2; i++) {
  955. if (!dev_priv->virt_surfaces[i].file_priv ||
  956. dev_priv->virt_surfaces[i].file_priv == PCIGART_FILE_PRIV)
  957. break;
  958. }
  959. if (i >= 2 * RADEON_MAX_SURFACES)
  960. return -ENOMEM;
  961. vp = &dev_priv->virt_surfaces[i];
  962. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  963. struct radeon_surface *sp = &dev_priv->surfaces[i];
  964. if (sp->refcount)
  965. continue;
  966. vp->surface_index = i;
  967. vp->lower = gart_info->bus_addr;
  968. vp->upper = vp->lower + gart_info->table_size;
  969. vp->flags = 0;
  970. vp->file_priv = PCIGART_FILE_PRIV;
  971. sp->refcount = 1;
  972. sp->lower = vp->lower;
  973. sp->upper = vp->upper;
  974. sp->flags = 0;
  975. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, sp->flags);
  976. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND + 16 * i, sp->lower);
  977. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND + 16 * i, sp->upper);
  978. return 0;
  979. }
  980. return -ENOMEM;
  981. }
  982. static int radeon_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  983. struct drm_file *file_priv)
  984. {
  985. drm_radeon_private_t *dev_priv = dev->dev_private;
  986. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  987. DRM_DEBUG("\n");
  988. /* if we require new memory map but we don't have it fail */
  989. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  990. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  991. radeon_do_cleanup_cp(dev);
  992. return -EINVAL;
  993. }
  994. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  995. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  996. dev_priv->flags &= ~RADEON_IS_AGP;
  997. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  998. && !init->is_pci) {
  999. DRM_DEBUG("Restoring AGP flag\n");
  1000. dev_priv->flags |= RADEON_IS_AGP;
  1001. }
  1002. if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
  1003. DRM_ERROR("PCI GART memory not allocated!\n");
  1004. radeon_do_cleanup_cp(dev);
  1005. return -EINVAL;
  1006. }
  1007. dev_priv->usec_timeout = init->usec_timeout;
  1008. if (dev_priv->usec_timeout < 1 ||
  1009. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  1010. DRM_DEBUG("TIMEOUT problem!\n");
  1011. radeon_do_cleanup_cp(dev);
  1012. return -EINVAL;
  1013. }
  1014. /* Enable vblank on CRTC1 for older X servers
  1015. */
  1016. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  1017. switch(init->func) {
  1018. case RADEON_INIT_R200_CP:
  1019. dev_priv->microcode_version = UCODE_R200;
  1020. break;
  1021. case RADEON_INIT_R300_CP:
  1022. dev_priv->microcode_version = UCODE_R300;
  1023. break;
  1024. default:
  1025. dev_priv->microcode_version = UCODE_R100;
  1026. }
  1027. dev_priv->do_boxes = 0;
  1028. dev_priv->cp_mode = init->cp_mode;
  1029. /* We don't support anything other than bus-mastering ring mode,
  1030. * but the ring can be in either AGP or PCI space for the ring
  1031. * read pointer.
  1032. */
  1033. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  1034. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  1035. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  1036. radeon_do_cleanup_cp(dev);
  1037. return -EINVAL;
  1038. }
  1039. switch (init->fb_bpp) {
  1040. case 16:
  1041. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  1042. break;
  1043. case 32:
  1044. default:
  1045. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  1046. break;
  1047. }
  1048. dev_priv->front_offset = init->front_offset;
  1049. dev_priv->front_pitch = init->front_pitch;
  1050. dev_priv->back_offset = init->back_offset;
  1051. dev_priv->back_pitch = init->back_pitch;
  1052. switch (init->depth_bpp) {
  1053. case 16:
  1054. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
  1055. break;
  1056. case 32:
  1057. default:
  1058. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
  1059. break;
  1060. }
  1061. dev_priv->depth_offset = init->depth_offset;
  1062. dev_priv->depth_pitch = init->depth_pitch;
  1063. /* Hardware state for depth clears. Remove this if/when we no
  1064. * longer clear the depth buffer with a 3D rectangle. Hard-code
  1065. * all values to prevent unwanted 3D state from slipping through
  1066. * and screwing with the clear operation.
  1067. */
  1068. dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
  1069. (dev_priv->color_fmt << 10) |
  1070. (dev_priv->microcode_version ==
  1071. UCODE_R100 ? RADEON_ZBLOCK16 : 0));
  1072. dev_priv->depth_clear.rb3d_zstencilcntl =
  1073. (dev_priv->depth_fmt |
  1074. RADEON_Z_TEST_ALWAYS |
  1075. RADEON_STENCIL_TEST_ALWAYS |
  1076. RADEON_STENCIL_S_FAIL_REPLACE |
  1077. RADEON_STENCIL_ZPASS_REPLACE |
  1078. RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
  1079. dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
  1080. RADEON_BFACE_SOLID |
  1081. RADEON_FFACE_SOLID |
  1082. RADEON_FLAT_SHADE_VTX_LAST |
  1083. RADEON_DIFFUSE_SHADE_FLAT |
  1084. RADEON_ALPHA_SHADE_FLAT |
  1085. RADEON_SPECULAR_SHADE_FLAT |
  1086. RADEON_FOG_SHADE_FLAT |
  1087. RADEON_VTX_PIX_CENTER_OGL |
  1088. RADEON_ROUND_MODE_TRUNC |
  1089. RADEON_ROUND_PREC_8TH_PIX);
  1090. dev_priv->ring_offset = init->ring_offset;
  1091. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  1092. dev_priv->buffers_offset = init->buffers_offset;
  1093. dev_priv->gart_textures_offset = init->gart_textures_offset;
  1094. master_priv->sarea = drm_getsarea(dev);
  1095. if (!master_priv->sarea) {
  1096. DRM_ERROR("could not find sarea!\n");
  1097. radeon_do_cleanup_cp(dev);
  1098. return -EINVAL;
  1099. }
  1100. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  1101. if (!dev_priv->cp_ring) {
  1102. DRM_ERROR("could not find cp ring region!\n");
  1103. radeon_do_cleanup_cp(dev);
  1104. return -EINVAL;
  1105. }
  1106. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  1107. if (!dev_priv->ring_rptr) {
  1108. DRM_ERROR("could not find ring read pointer!\n");
  1109. radeon_do_cleanup_cp(dev);
  1110. return -EINVAL;
  1111. }
  1112. dev->agp_buffer_token = init->buffers_offset;
  1113. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  1114. if (!dev->agp_buffer_map) {
  1115. DRM_ERROR("could not find dma buffer region!\n");
  1116. radeon_do_cleanup_cp(dev);
  1117. return -EINVAL;
  1118. }
  1119. if (init->gart_textures_offset) {
  1120. dev_priv->gart_textures =
  1121. drm_core_findmap(dev, init->gart_textures_offset);
  1122. if (!dev_priv->gart_textures) {
  1123. DRM_ERROR("could not find GART texture region!\n");
  1124. radeon_do_cleanup_cp(dev);
  1125. return -EINVAL;
  1126. }
  1127. }
  1128. #if __OS_HAS_AGP
  1129. if (dev_priv->flags & RADEON_IS_AGP) {
  1130. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  1131. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  1132. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  1133. if (!dev_priv->cp_ring->handle ||
  1134. !dev_priv->ring_rptr->handle ||
  1135. !dev->agp_buffer_map->handle) {
  1136. DRM_ERROR("could not find ioremap agp regions!\n");
  1137. radeon_do_cleanup_cp(dev);
  1138. return -EINVAL;
  1139. }
  1140. } else
  1141. #endif
  1142. {
  1143. dev_priv->cp_ring->handle =
  1144. (void *)(unsigned long)dev_priv->cp_ring->offset;
  1145. dev_priv->ring_rptr->handle =
  1146. (void *)(unsigned long)dev_priv->ring_rptr->offset;
  1147. dev->agp_buffer_map->handle =
  1148. (void *)(unsigned long)dev->agp_buffer_map->offset;
  1149. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  1150. dev_priv->cp_ring->handle);
  1151. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  1152. dev_priv->ring_rptr->handle);
  1153. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  1154. dev->agp_buffer_map->handle);
  1155. }
  1156. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
  1157. dev_priv->fb_size =
  1158. ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
  1159. - dev_priv->fb_location;
  1160. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  1161. ((dev_priv->front_offset
  1162. + dev_priv->fb_location) >> 10));
  1163. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  1164. ((dev_priv->back_offset
  1165. + dev_priv->fb_location) >> 10));
  1166. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  1167. ((dev_priv->depth_offset
  1168. + dev_priv->fb_location) >> 10));
  1169. dev_priv->gart_size = init->gart_size;
  1170. /* New let's set the memory map ... */
  1171. if (dev_priv->new_memmap) {
  1172. u32 base = 0;
  1173. DRM_INFO("Setting GART location based on new memory map\n");
  1174. /* If using AGP, try to locate the AGP aperture at the same
  1175. * location in the card and on the bus, though we have to
  1176. * align it down.
  1177. */
  1178. #if __OS_HAS_AGP
  1179. if (dev_priv->flags & RADEON_IS_AGP) {
  1180. base = dev->agp->base;
  1181. /* Check if valid */
  1182. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  1183. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  1184. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  1185. dev->agp->base);
  1186. base = 0;
  1187. }
  1188. }
  1189. #endif
  1190. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  1191. if (base == 0) {
  1192. base = dev_priv->fb_location + dev_priv->fb_size;
  1193. if (base < dev_priv->fb_location ||
  1194. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  1195. base = dev_priv->fb_location
  1196. - dev_priv->gart_size;
  1197. }
  1198. dev_priv->gart_vm_start = base & 0xffc00000u;
  1199. if (dev_priv->gart_vm_start != base)
  1200. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  1201. base, dev_priv->gart_vm_start);
  1202. } else {
  1203. DRM_INFO("Setting GART location based on old memory map\n");
  1204. dev_priv->gart_vm_start = dev_priv->fb_location +
  1205. RADEON_READ(RADEON_CONFIG_APER_SIZE);
  1206. }
  1207. #if __OS_HAS_AGP
  1208. if (dev_priv->flags & RADEON_IS_AGP)
  1209. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1210. - dev->agp->base
  1211. + dev_priv->gart_vm_start);
  1212. else
  1213. #endif
  1214. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1215. - (unsigned long)dev->sg->virtual
  1216. + dev_priv->gart_vm_start);
  1217. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  1218. DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
  1219. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
  1220. dev_priv->gart_buffers_offset);
  1221. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  1222. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  1223. + init->ring_size / sizeof(u32));
  1224. dev_priv->ring.size = init->ring_size;
  1225. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  1226. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  1227. dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
  1228. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  1229. dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
  1230. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1231. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1232. #if __OS_HAS_AGP
  1233. if (dev_priv->flags & RADEON_IS_AGP) {
  1234. /* Turn off PCI GART */
  1235. radeon_set_pcigart(dev_priv, 0);
  1236. } else
  1237. #endif
  1238. {
  1239. u32 sctrl;
  1240. int ret;
  1241. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1242. /* if we have an offset set from userspace */
  1243. if (dev_priv->pcigart_offset_set) {
  1244. dev_priv->gart_info.bus_addr =
  1245. (resource_size_t)dev_priv->pcigart_offset + dev_priv->fb_location;
  1246. dev_priv->gart_info.mapping.offset =
  1247. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1248. dev_priv->gart_info.mapping.size =
  1249. dev_priv->gart_info.table_size;
  1250. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1251. dev_priv->gart_info.addr =
  1252. dev_priv->gart_info.mapping.handle;
  1253. if (dev_priv->flags & RADEON_IS_PCIE)
  1254. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
  1255. else
  1256. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1257. dev_priv->gart_info.gart_table_location =
  1258. DRM_ATI_GART_FB;
  1259. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1260. dev_priv->gart_info.addr,
  1261. dev_priv->pcigart_offset);
  1262. } else {
  1263. if (dev_priv->flags & RADEON_IS_IGPGART)
  1264. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
  1265. else
  1266. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1267. dev_priv->gart_info.gart_table_location =
  1268. DRM_ATI_GART_MAIN;
  1269. dev_priv->gart_info.addr = NULL;
  1270. dev_priv->gart_info.bus_addr = 0;
  1271. if (dev_priv->flags & RADEON_IS_PCIE) {
  1272. DRM_ERROR
  1273. ("Cannot use PCI Express without GART in FB memory\n");
  1274. radeon_do_cleanup_cp(dev);
  1275. return -EINVAL;
  1276. }
  1277. }
  1278. sctrl = RADEON_READ(RADEON_SURFACE_CNTL);
  1279. RADEON_WRITE(RADEON_SURFACE_CNTL, 0);
  1280. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  1281. ret = r600_page_table_init(dev);
  1282. else
  1283. ret = drm_ati_pcigart_init(dev, &dev_priv->gart_info);
  1284. RADEON_WRITE(RADEON_SURFACE_CNTL, sctrl);
  1285. if (!ret) {
  1286. DRM_ERROR("failed to init PCI GART!\n");
  1287. radeon_do_cleanup_cp(dev);
  1288. return -ENOMEM;
  1289. }
  1290. ret = radeon_setup_pcigart_surface(dev_priv);
  1291. if (ret) {
  1292. DRM_ERROR("failed to setup GART surface!\n");
  1293. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  1294. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1295. else
  1296. drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info);
  1297. radeon_do_cleanup_cp(dev);
  1298. return ret;
  1299. }
  1300. /* Turn on PCI GART */
  1301. radeon_set_pcigart(dev_priv, 1);
  1302. }
  1303. if (!dev_priv->me_fw) {
  1304. int err = radeon_cp_init_microcode(dev_priv);
  1305. if (err) {
  1306. DRM_ERROR("Failed to load firmware!\n");
  1307. radeon_do_cleanup_cp(dev);
  1308. return err;
  1309. }
  1310. }
  1311. radeon_cp_load_microcode(dev_priv);
  1312. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1313. dev_priv->last_buf = 0;
  1314. radeon_do_engine_reset(dev);
  1315. radeon_test_writeback(dev_priv);
  1316. return 0;
  1317. }
  1318. static int radeon_do_cleanup_cp(struct drm_device * dev)
  1319. {
  1320. drm_radeon_private_t *dev_priv = dev->dev_private;
  1321. DRM_DEBUG("\n");
  1322. /* Make sure interrupts are disabled here because the uninstall ioctl
  1323. * may not have been called from userspace and after dev_private
  1324. * is freed, it's too late.
  1325. */
  1326. if (dev->irq_enabled)
  1327. drm_irq_uninstall(dev);
  1328. #if __OS_HAS_AGP
  1329. if (dev_priv->flags & RADEON_IS_AGP) {
  1330. if (dev_priv->cp_ring != NULL) {
  1331. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1332. dev_priv->cp_ring = NULL;
  1333. }
  1334. if (dev_priv->ring_rptr != NULL) {
  1335. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1336. dev_priv->ring_rptr = NULL;
  1337. }
  1338. if (dev->agp_buffer_map != NULL) {
  1339. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1340. dev->agp_buffer_map = NULL;
  1341. }
  1342. } else
  1343. #endif
  1344. {
  1345. if (dev_priv->gart_info.bus_addr) {
  1346. /* Turn off PCI GART */
  1347. radeon_set_pcigart(dev_priv, 0);
  1348. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  1349. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1350. else {
  1351. if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
  1352. DRM_ERROR("failed to cleanup PCI GART!\n");
  1353. }
  1354. }
  1355. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
  1356. {
  1357. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1358. dev_priv->gart_info.addr = NULL;
  1359. }
  1360. }
  1361. /* only clear to the start of flags */
  1362. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1363. return 0;
  1364. }
  1365. /* This code will reinit the Radeon CP hardware after a resume from disc.
  1366. * AFAIK, it would be very difficult to pickle the state at suspend time, so
  1367. * here we make sure that all Radeon hardware initialisation is re-done without
  1368. * affecting running applications.
  1369. *
  1370. * Charl P. Botha <http://cpbotha.net>
  1371. */
  1372. static int radeon_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1373. {
  1374. drm_radeon_private_t *dev_priv = dev->dev_private;
  1375. if (!dev_priv) {
  1376. DRM_ERROR("Called with no initialization\n");
  1377. return -EINVAL;
  1378. }
  1379. DRM_DEBUG("Starting radeon_do_resume_cp()\n");
  1380. #if __OS_HAS_AGP
  1381. if (dev_priv->flags & RADEON_IS_AGP) {
  1382. /* Turn off PCI GART */
  1383. radeon_set_pcigart(dev_priv, 0);
  1384. } else
  1385. #endif
  1386. {
  1387. /* Turn on PCI GART */
  1388. radeon_set_pcigart(dev_priv, 1);
  1389. }
  1390. radeon_cp_load_microcode(dev_priv);
  1391. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1392. radeon_do_engine_reset(dev);
  1393. radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
  1394. DRM_DEBUG("radeon_do_resume_cp() complete\n");
  1395. return 0;
  1396. }
  1397. int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1398. {
  1399. drm_radeon_private_t *dev_priv = dev->dev_private;
  1400. drm_radeon_init_t *init = data;
  1401. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1402. if (init->func == RADEON_INIT_R300_CP)
  1403. r300_init_reg_flags(dev);
  1404. switch (init->func) {
  1405. case RADEON_INIT_CP:
  1406. case RADEON_INIT_R200_CP:
  1407. case RADEON_INIT_R300_CP:
  1408. return radeon_do_init_cp(dev, init, file_priv);
  1409. case RADEON_INIT_R600_CP:
  1410. return r600_do_init_cp(dev, init, file_priv);
  1411. case RADEON_CLEANUP_CP:
  1412. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1413. return r600_do_cleanup_cp(dev);
  1414. else
  1415. return radeon_do_cleanup_cp(dev);
  1416. }
  1417. return -EINVAL;
  1418. }
  1419. int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1420. {
  1421. drm_radeon_private_t *dev_priv = dev->dev_private;
  1422. DRM_DEBUG("\n");
  1423. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1424. if (dev_priv->cp_running) {
  1425. DRM_DEBUG("while CP running\n");
  1426. return 0;
  1427. }
  1428. if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
  1429. DRM_DEBUG("called with bogus CP mode (%d)\n",
  1430. dev_priv->cp_mode);
  1431. return 0;
  1432. }
  1433. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1434. r600_do_cp_start(dev_priv);
  1435. else
  1436. radeon_do_cp_start(dev_priv);
  1437. return 0;
  1438. }
  1439. /* Stop the CP. The engine must have been idled before calling this
  1440. * routine.
  1441. */
  1442. int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1443. {
  1444. drm_radeon_private_t *dev_priv = dev->dev_private;
  1445. drm_radeon_cp_stop_t *stop = data;
  1446. int ret;
  1447. DRM_DEBUG("\n");
  1448. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1449. if (!dev_priv->cp_running)
  1450. return 0;
  1451. /* Flush any pending CP commands. This ensures any outstanding
  1452. * commands are exectuted by the engine before we turn it off.
  1453. */
  1454. if (stop->flush) {
  1455. radeon_do_cp_flush(dev_priv);
  1456. }
  1457. /* If we fail to make the engine go idle, we return an error
  1458. * code so that the DRM ioctl wrapper can try again.
  1459. */
  1460. if (stop->idle) {
  1461. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1462. ret = r600_do_cp_idle(dev_priv);
  1463. else
  1464. ret = radeon_do_cp_idle(dev_priv);
  1465. if (ret)
  1466. return ret;
  1467. }
  1468. /* Finally, we can turn off the CP. If the engine isn't idle,
  1469. * we will get some dropped triangles as they won't be fully
  1470. * rendered before the CP is shut down.
  1471. */
  1472. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1473. r600_do_cp_stop(dev_priv);
  1474. else
  1475. radeon_do_cp_stop(dev_priv);
  1476. /* Reset the engine */
  1477. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1478. r600_do_engine_reset(dev);
  1479. else
  1480. radeon_do_engine_reset(dev);
  1481. return 0;
  1482. }
  1483. void radeon_do_release(struct drm_device * dev)
  1484. {
  1485. drm_radeon_private_t *dev_priv = dev->dev_private;
  1486. int i, ret;
  1487. if (dev_priv) {
  1488. if (dev_priv->cp_running) {
  1489. /* Stop the cp */
  1490. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  1491. while ((ret = r600_do_cp_idle(dev_priv)) != 0) {
  1492. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1493. #ifdef __linux__
  1494. schedule();
  1495. #else
  1496. tsleep(&ret, PZERO, "rdnrel", 1);
  1497. #endif
  1498. }
  1499. } else {
  1500. while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
  1501. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1502. #ifdef __linux__
  1503. schedule();
  1504. #else
  1505. tsleep(&ret, PZERO, "rdnrel", 1);
  1506. #endif
  1507. }
  1508. }
  1509. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  1510. r600_do_cp_stop(dev_priv);
  1511. r600_do_engine_reset(dev);
  1512. } else {
  1513. radeon_do_cp_stop(dev_priv);
  1514. radeon_do_engine_reset(dev);
  1515. }
  1516. }
  1517. if ((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_R600) {
  1518. /* Disable *all* interrupts */
  1519. if (dev_priv->mmio) /* remove this after permanent addmaps */
  1520. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  1521. if (dev_priv->mmio) { /* remove all surfaces */
  1522. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1523. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
  1524. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
  1525. 16 * i, 0);
  1526. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
  1527. 16 * i, 0);
  1528. }
  1529. }
  1530. }
  1531. /* Free memory heap structures */
  1532. radeon_mem_takedown(&(dev_priv->gart_heap));
  1533. radeon_mem_takedown(&(dev_priv->fb_heap));
  1534. /* deallocate kernel resources */
  1535. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1536. r600_do_cleanup_cp(dev);
  1537. else
  1538. radeon_do_cleanup_cp(dev);
  1539. if (dev_priv->me_fw) {
  1540. release_firmware(dev_priv->me_fw);
  1541. dev_priv->me_fw = NULL;
  1542. }
  1543. if (dev_priv->pfp_fw) {
  1544. release_firmware(dev_priv->pfp_fw);
  1545. dev_priv->pfp_fw = NULL;
  1546. }
  1547. }
  1548. }
  1549. /* Just reset the CP ring. Called as part of an X Server engine reset.
  1550. */
  1551. int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1552. {
  1553. drm_radeon_private_t *dev_priv = dev->dev_private;
  1554. DRM_DEBUG("\n");
  1555. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1556. if (!dev_priv) {
  1557. DRM_DEBUG("called before init done\n");
  1558. return -EINVAL;
  1559. }
  1560. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1561. r600_do_cp_reset(dev_priv);
  1562. else
  1563. radeon_do_cp_reset(dev_priv);
  1564. /* The CP is no longer running after an engine reset */
  1565. dev_priv->cp_running = 0;
  1566. return 0;
  1567. }
  1568. int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1569. {
  1570. drm_radeon_private_t *dev_priv = dev->dev_private;
  1571. DRM_DEBUG("\n");
  1572. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1573. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1574. return r600_do_cp_idle(dev_priv);
  1575. else
  1576. return radeon_do_cp_idle(dev_priv);
  1577. }
  1578. /* Added by Charl P. Botha to call radeon_do_resume_cp().
  1579. */
  1580. int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1581. {
  1582. drm_radeon_private_t *dev_priv = dev->dev_private;
  1583. DRM_DEBUG("\n");
  1584. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1585. return r600_do_resume_cp(dev, file_priv);
  1586. else
  1587. return radeon_do_resume_cp(dev, file_priv);
  1588. }
  1589. int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1590. {
  1591. drm_radeon_private_t *dev_priv = dev->dev_private;
  1592. DRM_DEBUG("\n");
  1593. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1594. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1595. return r600_do_engine_reset(dev);
  1596. else
  1597. return radeon_do_engine_reset(dev);
  1598. }
  1599. /* ================================================================
  1600. * Fullscreen mode
  1601. */
  1602. /* KW: Deprecated to say the least:
  1603. */
  1604. int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1605. {
  1606. return 0;
  1607. }
  1608. /* ================================================================
  1609. * Freelist management
  1610. */
  1611. /* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
  1612. * bufs until freelist code is used. Note this hides a problem with
  1613. * the scratch register * (used to keep track of last buffer
  1614. * completed) being written to before * the last buffer has actually
  1615. * completed rendering.
  1616. *
  1617. * KW: It's also a good way to find free buffers quickly.
  1618. *
  1619. * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
  1620. * sleep. However, bugs in older versions of radeon_accel.c mean that
  1621. * we essentially have to do this, else old clients will break.
  1622. *
  1623. * However, it does leave open a potential deadlock where all the
  1624. * buffers are held by other clients, which can't release them because
  1625. * they can't get the lock.
  1626. */
  1627. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1628. {
  1629. struct drm_device_dma *dma = dev->dma;
  1630. drm_radeon_private_t *dev_priv = dev->dev_private;
  1631. drm_radeon_buf_priv_t *buf_priv;
  1632. struct drm_buf *buf;
  1633. int i, t;
  1634. int start;
  1635. if (++dev_priv->last_buf >= dma->buf_count)
  1636. dev_priv->last_buf = 0;
  1637. start = dev_priv->last_buf;
  1638. for (t = 0; t < dev_priv->usec_timeout; t++) {
  1639. u32 done_age = GET_SCRATCH(dev_priv, 1);
  1640. DRM_DEBUG("done_age = %d\n", done_age);
  1641. for (i = start; i < dma->buf_count; i++) {
  1642. buf = dma->buflist[i];
  1643. buf_priv = buf->dev_private;
  1644. if (buf->file_priv == NULL || (buf->pending &&
  1645. buf_priv->age <=
  1646. done_age)) {
  1647. dev_priv->stats.requested_bufs++;
  1648. buf->pending = 0;
  1649. return buf;
  1650. }
  1651. start = 0;
  1652. }
  1653. if (t) {
  1654. DRM_UDELAY(1);
  1655. dev_priv->stats.freelist_loops++;
  1656. }
  1657. }
  1658. DRM_DEBUG("returning NULL!\n");
  1659. return NULL;
  1660. }
  1661. #if 0
  1662. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1663. {
  1664. struct drm_device_dma *dma = dev->dma;
  1665. drm_radeon_private_t *dev_priv = dev->dev_private;
  1666. drm_radeon_buf_priv_t *buf_priv;
  1667. struct drm_buf *buf;
  1668. int i, t;
  1669. int start;
  1670. u32 done_age;
  1671. done_age = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
  1672. if (++dev_priv->last_buf >= dma->buf_count)
  1673. dev_priv->last_buf = 0;
  1674. start = dev_priv->last_buf;
  1675. dev_priv->stats.freelist_loops++;
  1676. for (t = 0; t < 2; t++) {
  1677. for (i = start; i < dma->buf_count; i++) {
  1678. buf = dma->buflist[i];
  1679. buf_priv = buf->dev_private;
  1680. if (buf->file_priv == 0 || (buf->pending &&
  1681. buf_priv->age <=
  1682. done_age)) {
  1683. dev_priv->stats.requested_bufs++;
  1684. buf->pending = 0;
  1685. return buf;
  1686. }
  1687. }
  1688. start = 0;
  1689. }
  1690. return NULL;
  1691. }
  1692. #endif
  1693. void radeon_freelist_reset(struct drm_device * dev)
  1694. {
  1695. struct drm_device_dma *dma = dev->dma;
  1696. drm_radeon_private_t *dev_priv = dev->dev_private;
  1697. int i;
  1698. dev_priv->last_buf = 0;
  1699. for (i = 0; i < dma->buf_count; i++) {
  1700. struct drm_buf *buf = dma->buflist[i];
  1701. drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
  1702. buf_priv->age = 0;
  1703. }
  1704. }
  1705. /* ================================================================
  1706. * CP command submission
  1707. */
  1708. int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
  1709. {
  1710. drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
  1711. int i;
  1712. u32 last_head = GET_RING_HEAD(dev_priv);
  1713. for (i = 0; i < dev_priv->usec_timeout; i++) {
  1714. u32 head = GET_RING_HEAD(dev_priv);
  1715. ring->space = (head - ring->tail) * sizeof(u32);
  1716. if (ring->space <= 0)
  1717. ring->space += ring->size;
  1718. if (ring->space > n)
  1719. return 0;
  1720. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  1721. if (head != last_head)
  1722. i = 0;
  1723. last_head = head;
  1724. DRM_UDELAY(1);
  1725. }
  1726. /* FIXME: This return value is ignored in the BEGIN_RING macro! */
  1727. #if RADEON_FIFO_DEBUG
  1728. radeon_status(dev_priv);
  1729. DRM_ERROR("failed!\n");
  1730. #endif
  1731. return -EBUSY;
  1732. }
  1733. static int radeon_cp_get_buffers(struct drm_device *dev,
  1734. struct drm_file *file_priv,
  1735. struct drm_dma * d)
  1736. {
  1737. int i;
  1738. struct drm_buf *buf;
  1739. for (i = d->granted_count; i < d->request_count; i++) {
  1740. buf = radeon_freelist_get(dev);
  1741. if (!buf)
  1742. return -EBUSY; /* NOTE: broken client */
  1743. buf->file_priv = file_priv;
  1744. if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
  1745. sizeof(buf->idx)))
  1746. return -EFAULT;
  1747. if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
  1748. sizeof(buf->total)))
  1749. return -EFAULT;
  1750. d->granted_count++;
  1751. }
  1752. return 0;
  1753. }
  1754. int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1755. {
  1756. struct drm_device_dma *dma = dev->dma;
  1757. int ret = 0;
  1758. struct drm_dma *d = data;
  1759. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1760. /* Please don't send us buffers.
  1761. */
  1762. if (d->send_count != 0) {
  1763. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  1764. DRM_CURRENTPID, d->send_count);
  1765. return -EINVAL;
  1766. }
  1767. /* We'll send you buffers.
  1768. */
  1769. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  1770. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  1771. DRM_CURRENTPID, d->request_count, dma->buf_count);
  1772. return -EINVAL;
  1773. }
  1774. d->granted_count = 0;
  1775. if (d->request_count) {
  1776. ret = radeon_cp_get_buffers(dev, file_priv, d);
  1777. }
  1778. return ret;
  1779. }
  1780. int radeon_driver_load(struct drm_device *dev, unsigned long flags)
  1781. {
  1782. drm_radeon_private_t *dev_priv;
  1783. int ret = 0;
  1784. dev_priv = kzalloc(sizeof(drm_radeon_private_t), GFP_KERNEL);
  1785. if (dev_priv == NULL)
  1786. return -ENOMEM;
  1787. dev->dev_private = (void *)dev_priv;
  1788. dev_priv->flags = flags;
  1789. switch (flags & RADEON_FAMILY_MASK) {
  1790. case CHIP_R100:
  1791. case CHIP_RV200:
  1792. case CHIP_R200:
  1793. case CHIP_R300:
  1794. case CHIP_R350:
  1795. case CHIP_R420:
  1796. case CHIP_R423:
  1797. case CHIP_RV410:
  1798. case CHIP_RV515:
  1799. case CHIP_R520:
  1800. case CHIP_RV570:
  1801. case CHIP_R580:
  1802. dev_priv->flags |= RADEON_HAS_HIERZ;
  1803. break;
  1804. default:
  1805. /* all other chips have no hierarchical z buffer */
  1806. break;
  1807. }
  1808. if (drm_device_is_agp(dev))
  1809. dev_priv->flags |= RADEON_IS_AGP;
  1810. else if (drm_device_is_pcie(dev))
  1811. dev_priv->flags |= RADEON_IS_PCIE;
  1812. else
  1813. dev_priv->flags |= RADEON_IS_PCI;
  1814. ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
  1815. drm_get_resource_len(dev, 2), _DRM_REGISTERS,
  1816. _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
  1817. if (ret != 0)
  1818. return ret;
  1819. ret = drm_vblank_init(dev, 2);
  1820. if (ret) {
  1821. radeon_driver_unload(dev);
  1822. return ret;
  1823. }
  1824. DRM_DEBUG("%s card detected\n",
  1825. ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
  1826. return ret;
  1827. }
  1828. int radeon_master_create(struct drm_device *dev, struct drm_master *master)
  1829. {
  1830. struct drm_radeon_master_private *master_priv;
  1831. unsigned long sareapage;
  1832. int ret;
  1833. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1834. if (!master_priv)
  1835. return -ENOMEM;
  1836. /* prebuild the SAREA */
  1837. sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
  1838. ret = drm_addmap(dev, 0, sareapage, _DRM_SHM, _DRM_CONTAINS_LOCK,
  1839. &master_priv->sarea);
  1840. if (ret) {
  1841. DRM_ERROR("SAREA setup failed\n");
  1842. return ret;
  1843. }
  1844. master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
  1845. master_priv->sarea_priv->pfCurrentPage = 0;
  1846. master->driver_priv = master_priv;
  1847. return 0;
  1848. }
  1849. void radeon_master_destroy(struct drm_device *dev, struct drm_master *master)
  1850. {
  1851. struct drm_radeon_master_private *master_priv = master->driver_priv;
  1852. if (!master_priv)
  1853. return;
  1854. if (master_priv->sarea_priv &&
  1855. master_priv->sarea_priv->pfCurrentPage != 0)
  1856. radeon_cp_dispatch_flip(dev, master);
  1857. master_priv->sarea_priv = NULL;
  1858. if (master_priv->sarea)
  1859. drm_rmmap_locked(dev, master_priv->sarea);
  1860. kfree(master_priv);
  1861. master->driver_priv = NULL;
  1862. }
  1863. /* Create mappings for registers and framebuffer so userland doesn't necessarily
  1864. * have to find them.
  1865. */
  1866. int radeon_driver_firstopen(struct drm_device *dev)
  1867. {
  1868. int ret;
  1869. drm_local_map_t *map;
  1870. drm_radeon_private_t *dev_priv = dev->dev_private;
  1871. dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
  1872. dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
  1873. ret = drm_addmap(dev, dev_priv->fb_aper_offset,
  1874. drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
  1875. _DRM_WRITE_COMBINING, &map);
  1876. if (ret != 0)
  1877. return ret;
  1878. return 0;
  1879. }
  1880. int radeon_driver_unload(struct drm_device *dev)
  1881. {
  1882. drm_radeon_private_t *dev_priv = dev->dev_private;
  1883. DRM_DEBUG("\n");
  1884. drm_rmmap(dev, dev_priv->mmio);
  1885. kfree(dev_priv);
  1886. dev->dev_private = NULL;
  1887. return 0;
  1888. }
  1889. void radeon_commit_ring(drm_radeon_private_t *dev_priv)
  1890. {
  1891. int i;
  1892. u32 *ring;
  1893. int tail_aligned;
  1894. /* check if the ring is padded out to 16-dword alignment */
  1895. tail_aligned = dev_priv->ring.tail & (RADEON_RING_ALIGN-1);
  1896. if (tail_aligned) {
  1897. int num_p2 = RADEON_RING_ALIGN - tail_aligned;
  1898. ring = dev_priv->ring.start;
  1899. /* pad with some CP_PACKET2 */
  1900. for (i = 0; i < num_p2; i++)
  1901. ring[dev_priv->ring.tail + i] = CP_PACKET2();
  1902. dev_priv->ring.tail += i;
  1903. dev_priv->ring.space -= num_p2 * sizeof(u32);
  1904. }
  1905. dev_priv->ring.tail &= dev_priv->ring.tail_mask;
  1906. DRM_MEMORYBARRIER();
  1907. GET_RING_HEAD( dev_priv );
  1908. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  1909. RADEON_WRITE(R600_CP_RB_WPTR, dev_priv->ring.tail);
  1910. /* read from PCI bus to ensure correct posting */
  1911. RADEON_READ(R600_CP_RB_RPTR);
  1912. } else {
  1913. RADEON_WRITE(RADEON_CP_RB_WPTR, dev_priv->ring.tail);
  1914. /* read from PCI bus to ensure correct posting */
  1915. RADEON_READ(RADEON_CP_RB_RPTR);
  1916. }
  1917. }