r420.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "radeon_reg.h"
  31. #include "radeon.h"
  32. #include "atom.h"
  33. #include "r420d.h"
  34. int r420_mc_init(struct radeon_device *rdev)
  35. {
  36. int r;
  37. /* Setup GPU memory space */
  38. rdev->mc.vram_location = 0xFFFFFFFFUL;
  39. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  40. if (rdev->flags & RADEON_IS_AGP) {
  41. r = radeon_agp_init(rdev);
  42. if (r) {
  43. printk(KERN_WARNING "[drm] Disabling AGP\n");
  44. rdev->flags &= ~RADEON_IS_AGP;
  45. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  46. } else {
  47. rdev->mc.gtt_location = rdev->mc.agp_base;
  48. }
  49. }
  50. r = radeon_mc_setup(rdev);
  51. if (r) {
  52. return r;
  53. }
  54. return 0;
  55. }
  56. void r420_pipes_init(struct radeon_device *rdev)
  57. {
  58. unsigned tmp;
  59. unsigned gb_pipe_select;
  60. unsigned num_pipes;
  61. /* GA_ENHANCE workaround TCL deadlock issue */
  62. WREG32(0x4274, (1 << 0) | (1 << 1) | (1 << 2) | (1 << 3));
  63. /* get max number of pipes */
  64. gb_pipe_select = RREG32(0x402C);
  65. num_pipes = ((gb_pipe_select >> 12) & 3) + 1;
  66. rdev->num_gb_pipes = num_pipes;
  67. tmp = 0;
  68. switch (num_pipes) {
  69. default:
  70. /* force to 1 pipe */
  71. num_pipes = 1;
  72. case 1:
  73. tmp = (0 << 1);
  74. break;
  75. case 2:
  76. tmp = (3 << 1);
  77. break;
  78. case 3:
  79. tmp = (6 << 1);
  80. break;
  81. case 4:
  82. tmp = (7 << 1);
  83. break;
  84. }
  85. WREG32(0x42C8, (1 << num_pipes) - 1);
  86. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  87. tmp |= (1 << 4) | (1 << 0);
  88. WREG32(0x4018, tmp);
  89. if (r100_gui_wait_for_idle(rdev)) {
  90. printk(KERN_WARNING "Failed to wait GUI idle while "
  91. "programming pipes. Bad things might happen.\n");
  92. }
  93. tmp = RREG32(0x170C);
  94. WREG32(0x170C, tmp | (1 << 31));
  95. WREG32(R300_RB2D_DSTCACHE_MODE,
  96. RREG32(R300_RB2D_DSTCACHE_MODE) |
  97. R300_DC_AUTOFLUSH_ENABLE |
  98. R300_DC_DC_DISABLE_IGNORE_PE);
  99. if (r100_gui_wait_for_idle(rdev)) {
  100. printk(KERN_WARNING "Failed to wait GUI idle while "
  101. "programming pipes. Bad things might happen.\n");
  102. }
  103. if (rdev->family == CHIP_RV530) {
  104. tmp = RREG32(RV530_GB_PIPE_SELECT2);
  105. if ((tmp & 3) == 3)
  106. rdev->num_z_pipes = 2;
  107. else
  108. rdev->num_z_pipes = 1;
  109. } else
  110. rdev->num_z_pipes = 1;
  111. DRM_INFO("radeon: %d quad pipes, %d z pipes initialized.\n",
  112. rdev->num_gb_pipes, rdev->num_z_pipes);
  113. }
  114. u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg)
  115. {
  116. u32 r;
  117. WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg));
  118. r = RREG32(R_0001FC_MC_IND_DATA);
  119. return r;
  120. }
  121. void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  122. {
  123. WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg) |
  124. S_0001F8_MC_IND_WR_EN(1));
  125. WREG32(R_0001FC_MC_IND_DATA, v);
  126. }
  127. static void r420_debugfs(struct radeon_device *rdev)
  128. {
  129. if (r100_debugfs_rbbm_init(rdev)) {
  130. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  131. }
  132. if (r420_debugfs_pipes_info_init(rdev)) {
  133. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  134. }
  135. }
  136. static void r420_clock_resume(struct radeon_device *rdev)
  137. {
  138. u32 sclk_cntl;
  139. sclk_cntl = RREG32_PLL(R_00000D_SCLK_CNTL);
  140. sclk_cntl |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  141. if (rdev->family == CHIP_R420)
  142. sclk_cntl |= S_00000D_FORCE_PX(1) | S_00000D_FORCE_TX(1);
  143. WREG32_PLL(R_00000D_SCLK_CNTL, sclk_cntl);
  144. }
  145. int r420_resume(struct radeon_device *rdev)
  146. {
  147. int r;
  148. /* Make sur GART are not working */
  149. if (rdev->flags & RADEON_IS_PCIE)
  150. rv370_pcie_gart_disable(rdev);
  151. if (rdev->flags & RADEON_IS_PCI)
  152. r100_pci_gart_disable(rdev);
  153. /* Resume clock before doing reset */
  154. r420_clock_resume(rdev);
  155. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  156. if (radeon_gpu_reset(rdev)) {
  157. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  158. RREG32(R_000E40_RBBM_STATUS),
  159. RREG32(R_0007C0_CP_STAT));
  160. }
  161. /* check if cards are posted or not */
  162. if (rdev->is_atom_bios) {
  163. atom_asic_init(rdev->mode_info.atom_context);
  164. } else {
  165. radeon_combios_asic_init(rdev->ddev);
  166. }
  167. /* Resume clock after posting */
  168. r420_clock_resume(rdev);
  169. r300_mc_program(rdev);
  170. /* Initialize GART (initialize after TTM so we can allocate
  171. * memory through TTM but finalize after TTM) */
  172. if (rdev->flags & RADEON_IS_PCIE) {
  173. r = rv370_pcie_gart_enable(rdev);
  174. if (r)
  175. return r;
  176. }
  177. if (rdev->flags & RADEON_IS_PCI) {
  178. r = r100_pci_gart_enable(rdev);
  179. if (r)
  180. return r;
  181. }
  182. r420_pipes_init(rdev);
  183. /* Enable IRQ */
  184. rdev->irq.sw_int = true;
  185. r100_irq_set(rdev);
  186. /* 1M ring buffer */
  187. r = r100_cp_init(rdev, 1024 * 1024);
  188. if (r) {
  189. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  190. return r;
  191. }
  192. r = r100_wb_init(rdev);
  193. if (r) {
  194. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  195. }
  196. r = r100_ib_init(rdev);
  197. if (r) {
  198. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  199. return r;
  200. }
  201. return 0;
  202. }
  203. int r420_suspend(struct radeon_device *rdev)
  204. {
  205. r100_cp_disable(rdev);
  206. r100_wb_disable(rdev);
  207. r100_irq_disable(rdev);
  208. if (rdev->flags & RADEON_IS_PCIE)
  209. rv370_pcie_gart_disable(rdev);
  210. if (rdev->flags & RADEON_IS_PCI)
  211. r100_pci_gart_disable(rdev);
  212. return 0;
  213. }
  214. void r420_fini(struct radeon_device *rdev)
  215. {
  216. r100_cp_fini(rdev);
  217. r100_wb_fini(rdev);
  218. r100_ib_fini(rdev);
  219. radeon_gem_fini(rdev);
  220. if (rdev->flags & RADEON_IS_PCIE)
  221. rv370_pcie_gart_fini(rdev);
  222. if (rdev->flags & RADEON_IS_PCI)
  223. r100_pci_gart_fini(rdev);
  224. radeon_agp_fini(rdev);
  225. radeon_irq_kms_fini(rdev);
  226. radeon_fence_driver_fini(rdev);
  227. radeon_object_fini(rdev);
  228. if (rdev->is_atom_bios) {
  229. radeon_atombios_fini(rdev);
  230. } else {
  231. radeon_combios_fini(rdev);
  232. }
  233. kfree(rdev->bios);
  234. rdev->bios = NULL;
  235. }
  236. int r420_init(struct radeon_device *rdev)
  237. {
  238. int r;
  239. rdev->new_init_path = true;
  240. /* Initialize scratch registers */
  241. radeon_scratch_init(rdev);
  242. /* Initialize surface registers */
  243. radeon_surface_init(rdev);
  244. /* TODO: disable VGA need to use VGA request */
  245. /* BIOS*/
  246. if (!radeon_get_bios(rdev)) {
  247. if (ASIC_IS_AVIVO(rdev))
  248. return -EINVAL;
  249. }
  250. if (rdev->is_atom_bios) {
  251. r = radeon_atombios_init(rdev);
  252. if (r) {
  253. return r;
  254. }
  255. } else {
  256. r = radeon_combios_init(rdev);
  257. if (r) {
  258. return r;
  259. }
  260. }
  261. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  262. if (radeon_gpu_reset(rdev)) {
  263. dev_warn(rdev->dev,
  264. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  265. RREG32(R_000E40_RBBM_STATUS),
  266. RREG32(R_0007C0_CP_STAT));
  267. }
  268. /* check if cards are posted or not */
  269. if (!radeon_card_posted(rdev) && rdev->bios) {
  270. DRM_INFO("GPU not posted. posting now...\n");
  271. if (rdev->is_atom_bios) {
  272. atom_asic_init(rdev->mode_info.atom_context);
  273. } else {
  274. radeon_combios_asic_init(rdev->ddev);
  275. }
  276. }
  277. /* Initialize clocks */
  278. radeon_get_clock_info(rdev->ddev);
  279. /* Get vram informations */
  280. r300_vram_info(rdev);
  281. /* Initialize memory controller (also test AGP) */
  282. r = r420_mc_init(rdev);
  283. if (r) {
  284. return r;
  285. }
  286. r420_debugfs(rdev);
  287. /* Fence driver */
  288. r = radeon_fence_driver_init(rdev);
  289. if (r) {
  290. return r;
  291. }
  292. r = radeon_irq_kms_init(rdev);
  293. if (r) {
  294. return r;
  295. }
  296. /* Memory manager */
  297. r = radeon_object_init(rdev);
  298. if (r) {
  299. return r;
  300. }
  301. if (rdev->flags & RADEON_IS_PCIE) {
  302. r = rv370_pcie_gart_init(rdev);
  303. if (r)
  304. return r;
  305. }
  306. if (rdev->flags & RADEON_IS_PCI) {
  307. r = r100_pci_gart_init(rdev);
  308. if (r)
  309. return r;
  310. }
  311. r300_set_reg_safe(rdev);
  312. r = r420_resume(rdev);
  313. if (r) {
  314. /* Somethings want wront with the accel init stop accel */
  315. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  316. r420_suspend(rdev);
  317. r100_cp_fini(rdev);
  318. r100_wb_fini(rdev);
  319. r100_ib_fini(rdev);
  320. if (rdev->flags & RADEON_IS_PCIE)
  321. rv370_pcie_gart_fini(rdev);
  322. if (rdev->flags & RADEON_IS_PCI)
  323. r100_pci_gart_fini(rdev);
  324. radeon_agp_fini(rdev);
  325. radeon_irq_kms_fini(rdev);
  326. }
  327. return 0;
  328. }
  329. /*
  330. * Debugfs info
  331. */
  332. #if defined(CONFIG_DEBUG_FS)
  333. static int r420_debugfs_pipes_info(struct seq_file *m, void *data)
  334. {
  335. struct drm_info_node *node = (struct drm_info_node *) m->private;
  336. struct drm_device *dev = node->minor->dev;
  337. struct radeon_device *rdev = dev->dev_private;
  338. uint32_t tmp;
  339. tmp = RREG32(R400_GB_PIPE_SELECT);
  340. seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
  341. tmp = RREG32(R300_GB_TILE_CONFIG);
  342. seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
  343. tmp = RREG32(R300_DST_PIPE_CONFIG);
  344. seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
  345. return 0;
  346. }
  347. static struct drm_info_list r420_pipes_info_list[] = {
  348. {"r420_pipes_info", r420_debugfs_pipes_info, 0, NULL},
  349. };
  350. #endif
  351. int r420_debugfs_pipes_info_init(struct radeon_device *rdev)
  352. {
  353. #if defined(CONFIG_DEBUG_FS)
  354. return radeon_debugfs_add_files(rdev, r420_pipes_info_list, 1);
  355. #else
  356. return 0;
  357. #endif
  358. }