i915_dma.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. /* Really want an OS-independent resettable timer. Would like to have
  36. * this loop run for (eg) 3 sec, but have the timer reset every time
  37. * the head pointer changes, so that EBUSY only happens if the ring
  38. * actually stalls for (eg) 3 seconds.
  39. */
  40. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  41. {
  42. drm_i915_private_t *dev_priv = dev->dev_private;
  43. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  44. u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
  45. u32 last_acthd = I915_READ(acthd_reg);
  46. u32 acthd;
  47. u32 last_head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  48. int i;
  49. for (i = 0; i < 100000; i++) {
  50. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  51. acthd = I915_READ(acthd_reg);
  52. ring->space = ring->head - (ring->tail + 8);
  53. if (ring->space < 0)
  54. ring->space += ring->Size;
  55. if (ring->space >= n)
  56. return 0;
  57. if (dev->primary->master) {
  58. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  59. if (master_priv->sarea_priv)
  60. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  61. }
  62. if (ring->head != last_head)
  63. i = 0;
  64. if (acthd != last_acthd)
  65. i = 0;
  66. last_head = ring->head;
  67. last_acthd = acthd;
  68. msleep_interruptible(10);
  69. }
  70. return -EBUSY;
  71. }
  72. /* As a ringbuffer is only allowed to wrap between instructions, fill
  73. * the tail with NOOPs.
  74. */
  75. int i915_wrap_ring(struct drm_device *dev)
  76. {
  77. drm_i915_private_t *dev_priv = dev->dev_private;
  78. volatile unsigned int *virt;
  79. int rem;
  80. rem = dev_priv->ring.Size - dev_priv->ring.tail;
  81. if (dev_priv->ring.space < rem) {
  82. int ret = i915_wait_ring(dev, rem, __func__);
  83. if (ret)
  84. return ret;
  85. }
  86. dev_priv->ring.space -= rem;
  87. virt = (unsigned int *)
  88. (dev_priv->ring.virtual_start + dev_priv->ring.tail);
  89. rem /= 4;
  90. while (rem--)
  91. *virt++ = MI_NOOP;
  92. dev_priv->ring.tail = 0;
  93. return 0;
  94. }
  95. /**
  96. * Sets up the hardware status page for devices that need a physical address
  97. * in the register.
  98. */
  99. static int i915_init_phys_hws(struct drm_device *dev)
  100. {
  101. drm_i915_private_t *dev_priv = dev->dev_private;
  102. /* Program Hardware Status Page */
  103. dev_priv->status_page_dmah =
  104. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE, 0xffffffff);
  105. if (!dev_priv->status_page_dmah) {
  106. DRM_ERROR("Can not allocate hardware status page\n");
  107. return -ENOMEM;
  108. }
  109. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  110. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  111. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  112. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  113. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  114. return 0;
  115. }
  116. /**
  117. * Frees the hardware status page, whether it's a physical address or a virtual
  118. * address set up by the X Server.
  119. */
  120. static void i915_free_hws(struct drm_device *dev)
  121. {
  122. drm_i915_private_t *dev_priv = dev->dev_private;
  123. if (dev_priv->status_page_dmah) {
  124. drm_pci_free(dev, dev_priv->status_page_dmah);
  125. dev_priv->status_page_dmah = NULL;
  126. }
  127. if (dev_priv->status_gfx_addr) {
  128. dev_priv->status_gfx_addr = 0;
  129. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  130. }
  131. /* Need to rewrite hardware status page */
  132. I915_WRITE(HWS_PGA, 0x1ffff000);
  133. }
  134. void i915_kernel_lost_context(struct drm_device * dev)
  135. {
  136. drm_i915_private_t *dev_priv = dev->dev_private;
  137. struct drm_i915_master_private *master_priv;
  138. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  139. /*
  140. * We should never lose context on the ring with modesetting
  141. * as we don't expose it to userspace
  142. */
  143. if (drm_core_check_feature(dev, DRIVER_MODESET))
  144. return;
  145. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  146. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  147. ring->space = ring->head - (ring->tail + 8);
  148. if (ring->space < 0)
  149. ring->space += ring->Size;
  150. if (!dev->primary->master)
  151. return;
  152. master_priv = dev->primary->master->driver_priv;
  153. if (ring->head == ring->tail && master_priv->sarea_priv)
  154. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  155. }
  156. static int i915_dma_cleanup(struct drm_device * dev)
  157. {
  158. drm_i915_private_t *dev_priv = dev->dev_private;
  159. /* Make sure interrupts are disabled here because the uninstall ioctl
  160. * may not have been called from userspace and after dev_private
  161. * is freed, it's too late.
  162. */
  163. if (dev->irq_enabled)
  164. drm_irq_uninstall(dev);
  165. if (dev_priv->ring.virtual_start) {
  166. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  167. dev_priv->ring.virtual_start = NULL;
  168. dev_priv->ring.map.handle = NULL;
  169. dev_priv->ring.map.size = 0;
  170. }
  171. /* Clear the HWS virtual address at teardown */
  172. if (I915_NEED_GFX_HWS(dev))
  173. i915_free_hws(dev);
  174. return 0;
  175. }
  176. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  177. {
  178. drm_i915_private_t *dev_priv = dev->dev_private;
  179. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  180. master_priv->sarea = drm_getsarea(dev);
  181. if (master_priv->sarea) {
  182. master_priv->sarea_priv = (drm_i915_sarea_t *)
  183. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  184. } else {
  185. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  186. }
  187. if (init->ring_size != 0) {
  188. if (dev_priv->ring.ring_obj != NULL) {
  189. i915_dma_cleanup(dev);
  190. DRM_ERROR("Client tried to initialize ringbuffer in "
  191. "GEM mode\n");
  192. return -EINVAL;
  193. }
  194. dev_priv->ring.Size = init->ring_size;
  195. dev_priv->ring.map.offset = init->ring_start;
  196. dev_priv->ring.map.size = init->ring_size;
  197. dev_priv->ring.map.type = 0;
  198. dev_priv->ring.map.flags = 0;
  199. dev_priv->ring.map.mtrr = 0;
  200. drm_core_ioremap_wc(&dev_priv->ring.map, dev);
  201. if (dev_priv->ring.map.handle == NULL) {
  202. i915_dma_cleanup(dev);
  203. DRM_ERROR("can not ioremap virtual address for"
  204. " ring buffer\n");
  205. return -ENOMEM;
  206. }
  207. }
  208. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  209. dev_priv->cpp = init->cpp;
  210. dev_priv->back_offset = init->back_offset;
  211. dev_priv->front_offset = init->front_offset;
  212. dev_priv->current_page = 0;
  213. if (master_priv->sarea_priv)
  214. master_priv->sarea_priv->pf_current_page = 0;
  215. /* Allow hardware batchbuffers unless told otherwise.
  216. */
  217. dev_priv->allow_batchbuffer = 1;
  218. return 0;
  219. }
  220. static int i915_dma_resume(struct drm_device * dev)
  221. {
  222. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  223. DRM_DEBUG_DRIVER("%s\n", __func__);
  224. if (dev_priv->ring.map.handle == NULL) {
  225. DRM_ERROR("can not ioremap virtual address for"
  226. " ring buffer\n");
  227. return -ENOMEM;
  228. }
  229. /* Program Hardware Status Page */
  230. if (!dev_priv->hw_status_page) {
  231. DRM_ERROR("Can not find hardware status page\n");
  232. return -EINVAL;
  233. }
  234. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  235. dev_priv->hw_status_page);
  236. if (dev_priv->status_gfx_addr != 0)
  237. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  238. else
  239. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  240. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  241. return 0;
  242. }
  243. static int i915_dma_init(struct drm_device *dev, void *data,
  244. struct drm_file *file_priv)
  245. {
  246. drm_i915_init_t *init = data;
  247. int retcode = 0;
  248. switch (init->func) {
  249. case I915_INIT_DMA:
  250. retcode = i915_initialize(dev, init);
  251. break;
  252. case I915_CLEANUP_DMA:
  253. retcode = i915_dma_cleanup(dev);
  254. break;
  255. case I915_RESUME_DMA:
  256. retcode = i915_dma_resume(dev);
  257. break;
  258. default:
  259. retcode = -EINVAL;
  260. break;
  261. }
  262. return retcode;
  263. }
  264. /* Implement basically the same security restrictions as hardware does
  265. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  266. *
  267. * Most of the calculations below involve calculating the size of a
  268. * particular instruction. It's important to get the size right as
  269. * that tells us where the next instruction to check is. Any illegal
  270. * instruction detected will be given a size of zero, which is a
  271. * signal to abort the rest of the buffer.
  272. */
  273. static int do_validate_cmd(int cmd)
  274. {
  275. switch (((cmd >> 29) & 0x7)) {
  276. case 0x0:
  277. switch ((cmd >> 23) & 0x3f) {
  278. case 0x0:
  279. return 1; /* MI_NOOP */
  280. case 0x4:
  281. return 1; /* MI_FLUSH */
  282. default:
  283. return 0; /* disallow everything else */
  284. }
  285. break;
  286. case 0x1:
  287. return 0; /* reserved */
  288. case 0x2:
  289. return (cmd & 0xff) + 2; /* 2d commands */
  290. case 0x3:
  291. if (((cmd >> 24) & 0x1f) <= 0x18)
  292. return 1;
  293. switch ((cmd >> 24) & 0x1f) {
  294. case 0x1c:
  295. return 1;
  296. case 0x1d:
  297. switch ((cmd >> 16) & 0xff) {
  298. case 0x3:
  299. return (cmd & 0x1f) + 2;
  300. case 0x4:
  301. return (cmd & 0xf) + 2;
  302. default:
  303. return (cmd & 0xffff) + 2;
  304. }
  305. case 0x1e:
  306. if (cmd & (1 << 23))
  307. return (cmd & 0xffff) + 1;
  308. else
  309. return 1;
  310. case 0x1f:
  311. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  312. return (cmd & 0x1ffff) + 2;
  313. else if (cmd & (1 << 17)) /* indirect random */
  314. if ((cmd & 0xffff) == 0)
  315. return 0; /* unknown length, too hard */
  316. else
  317. return (((cmd & 0xffff) + 1) / 2) + 1;
  318. else
  319. return 2; /* indirect sequential */
  320. default:
  321. return 0;
  322. }
  323. default:
  324. return 0;
  325. }
  326. return 0;
  327. }
  328. static int validate_cmd(int cmd)
  329. {
  330. int ret = do_validate_cmd(cmd);
  331. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  332. return ret;
  333. }
  334. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  335. {
  336. drm_i915_private_t *dev_priv = dev->dev_private;
  337. int i;
  338. RING_LOCALS;
  339. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  340. return -EINVAL;
  341. BEGIN_LP_RING((dwords+1)&~1);
  342. for (i = 0; i < dwords;) {
  343. int cmd, sz;
  344. cmd = buffer[i];
  345. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  346. return -EINVAL;
  347. OUT_RING(cmd);
  348. while (++i, --sz) {
  349. OUT_RING(buffer[i]);
  350. }
  351. }
  352. if (dwords & 1)
  353. OUT_RING(0);
  354. ADVANCE_LP_RING();
  355. return 0;
  356. }
  357. int
  358. i915_emit_box(struct drm_device *dev,
  359. struct drm_clip_rect *boxes,
  360. int i, int DR1, int DR4)
  361. {
  362. drm_i915_private_t *dev_priv = dev->dev_private;
  363. struct drm_clip_rect box = boxes[i];
  364. RING_LOCALS;
  365. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  366. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  367. box.x1, box.y1, box.x2, box.y2);
  368. return -EINVAL;
  369. }
  370. if (IS_I965G(dev)) {
  371. BEGIN_LP_RING(4);
  372. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  373. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  374. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  375. OUT_RING(DR4);
  376. ADVANCE_LP_RING();
  377. } else {
  378. BEGIN_LP_RING(6);
  379. OUT_RING(GFX_OP_DRAWRECT_INFO);
  380. OUT_RING(DR1);
  381. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  382. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  383. OUT_RING(DR4);
  384. OUT_RING(0);
  385. ADVANCE_LP_RING();
  386. }
  387. return 0;
  388. }
  389. /* XXX: Emitting the counter should really be moved to part of the IRQ
  390. * emit. For now, do it in both places:
  391. */
  392. static void i915_emit_breadcrumb(struct drm_device *dev)
  393. {
  394. drm_i915_private_t *dev_priv = dev->dev_private;
  395. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  396. RING_LOCALS;
  397. dev_priv->counter++;
  398. if (dev_priv->counter > 0x7FFFFFFFUL)
  399. dev_priv->counter = 0;
  400. if (master_priv->sarea_priv)
  401. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  402. BEGIN_LP_RING(4);
  403. OUT_RING(MI_STORE_DWORD_INDEX);
  404. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  405. OUT_RING(dev_priv->counter);
  406. OUT_RING(0);
  407. ADVANCE_LP_RING();
  408. }
  409. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  410. drm_i915_cmdbuffer_t *cmd,
  411. struct drm_clip_rect *cliprects,
  412. void *cmdbuf)
  413. {
  414. int nbox = cmd->num_cliprects;
  415. int i = 0, count, ret;
  416. if (cmd->sz & 0x3) {
  417. DRM_ERROR("alignment");
  418. return -EINVAL;
  419. }
  420. i915_kernel_lost_context(dev);
  421. count = nbox ? nbox : 1;
  422. for (i = 0; i < count; i++) {
  423. if (i < nbox) {
  424. ret = i915_emit_box(dev, cliprects, i,
  425. cmd->DR1, cmd->DR4);
  426. if (ret)
  427. return ret;
  428. }
  429. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  430. if (ret)
  431. return ret;
  432. }
  433. i915_emit_breadcrumb(dev);
  434. return 0;
  435. }
  436. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  437. drm_i915_batchbuffer_t * batch,
  438. struct drm_clip_rect *cliprects)
  439. {
  440. drm_i915_private_t *dev_priv = dev->dev_private;
  441. int nbox = batch->num_cliprects;
  442. int i = 0, count;
  443. RING_LOCALS;
  444. if ((batch->start | batch->used) & 0x7) {
  445. DRM_ERROR("alignment");
  446. return -EINVAL;
  447. }
  448. i915_kernel_lost_context(dev);
  449. count = nbox ? nbox : 1;
  450. for (i = 0; i < count; i++) {
  451. if (i < nbox) {
  452. int ret = i915_emit_box(dev, cliprects, i,
  453. batch->DR1, batch->DR4);
  454. if (ret)
  455. return ret;
  456. }
  457. if (!IS_I830(dev) && !IS_845G(dev)) {
  458. BEGIN_LP_RING(2);
  459. if (IS_I965G(dev)) {
  460. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  461. OUT_RING(batch->start);
  462. } else {
  463. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  464. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  465. }
  466. ADVANCE_LP_RING();
  467. } else {
  468. BEGIN_LP_RING(4);
  469. OUT_RING(MI_BATCH_BUFFER);
  470. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  471. OUT_RING(batch->start + batch->used - 4);
  472. OUT_RING(0);
  473. ADVANCE_LP_RING();
  474. }
  475. }
  476. i915_emit_breadcrumb(dev);
  477. return 0;
  478. }
  479. static int i915_dispatch_flip(struct drm_device * dev)
  480. {
  481. drm_i915_private_t *dev_priv = dev->dev_private;
  482. struct drm_i915_master_private *master_priv =
  483. dev->primary->master->driver_priv;
  484. RING_LOCALS;
  485. if (!master_priv->sarea_priv)
  486. return -EINVAL;
  487. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  488. __func__,
  489. dev_priv->current_page,
  490. master_priv->sarea_priv->pf_current_page);
  491. i915_kernel_lost_context(dev);
  492. BEGIN_LP_RING(2);
  493. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  494. OUT_RING(0);
  495. ADVANCE_LP_RING();
  496. BEGIN_LP_RING(6);
  497. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  498. OUT_RING(0);
  499. if (dev_priv->current_page == 0) {
  500. OUT_RING(dev_priv->back_offset);
  501. dev_priv->current_page = 1;
  502. } else {
  503. OUT_RING(dev_priv->front_offset);
  504. dev_priv->current_page = 0;
  505. }
  506. OUT_RING(0);
  507. ADVANCE_LP_RING();
  508. BEGIN_LP_RING(2);
  509. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  510. OUT_RING(0);
  511. ADVANCE_LP_RING();
  512. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  513. BEGIN_LP_RING(4);
  514. OUT_RING(MI_STORE_DWORD_INDEX);
  515. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  516. OUT_RING(dev_priv->counter);
  517. OUT_RING(0);
  518. ADVANCE_LP_RING();
  519. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  520. return 0;
  521. }
  522. static int i915_quiescent(struct drm_device * dev)
  523. {
  524. drm_i915_private_t *dev_priv = dev->dev_private;
  525. i915_kernel_lost_context(dev);
  526. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  527. }
  528. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  529. struct drm_file *file_priv)
  530. {
  531. int ret;
  532. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  533. mutex_lock(&dev->struct_mutex);
  534. ret = i915_quiescent(dev);
  535. mutex_unlock(&dev->struct_mutex);
  536. return ret;
  537. }
  538. static int i915_batchbuffer(struct drm_device *dev, void *data,
  539. struct drm_file *file_priv)
  540. {
  541. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  542. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  543. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  544. master_priv->sarea_priv;
  545. drm_i915_batchbuffer_t *batch = data;
  546. int ret;
  547. struct drm_clip_rect *cliprects = NULL;
  548. if (!dev_priv->allow_batchbuffer) {
  549. DRM_ERROR("Batchbuffer ioctl disabled\n");
  550. return -EINVAL;
  551. }
  552. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  553. batch->start, batch->used, batch->num_cliprects);
  554. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  555. if (batch->num_cliprects < 0)
  556. return -EINVAL;
  557. if (batch->num_cliprects) {
  558. cliprects = kcalloc(batch->num_cliprects,
  559. sizeof(struct drm_clip_rect),
  560. GFP_KERNEL);
  561. if (cliprects == NULL)
  562. return -ENOMEM;
  563. ret = copy_from_user(cliprects, batch->cliprects,
  564. batch->num_cliprects *
  565. sizeof(struct drm_clip_rect));
  566. if (ret != 0)
  567. goto fail_free;
  568. }
  569. mutex_lock(&dev->struct_mutex);
  570. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  571. mutex_unlock(&dev->struct_mutex);
  572. if (sarea_priv)
  573. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  574. fail_free:
  575. kfree(cliprects);
  576. return ret;
  577. }
  578. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  579. struct drm_file *file_priv)
  580. {
  581. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  582. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  583. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  584. master_priv->sarea_priv;
  585. drm_i915_cmdbuffer_t *cmdbuf = data;
  586. struct drm_clip_rect *cliprects = NULL;
  587. void *batch_data;
  588. int ret;
  589. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  590. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  591. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  592. if (cmdbuf->num_cliprects < 0)
  593. return -EINVAL;
  594. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  595. if (batch_data == NULL)
  596. return -ENOMEM;
  597. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  598. if (ret != 0)
  599. goto fail_batch_free;
  600. if (cmdbuf->num_cliprects) {
  601. cliprects = kcalloc(cmdbuf->num_cliprects,
  602. sizeof(struct drm_clip_rect), GFP_KERNEL);
  603. if (cliprects == NULL)
  604. goto fail_batch_free;
  605. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  606. cmdbuf->num_cliprects *
  607. sizeof(struct drm_clip_rect));
  608. if (ret != 0)
  609. goto fail_clip_free;
  610. }
  611. mutex_lock(&dev->struct_mutex);
  612. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  613. mutex_unlock(&dev->struct_mutex);
  614. if (ret) {
  615. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  616. goto fail_clip_free;
  617. }
  618. if (sarea_priv)
  619. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  620. fail_clip_free:
  621. kfree(cliprects);
  622. fail_batch_free:
  623. kfree(batch_data);
  624. return ret;
  625. }
  626. static int i915_flip_bufs(struct drm_device *dev, void *data,
  627. struct drm_file *file_priv)
  628. {
  629. int ret;
  630. DRM_DEBUG_DRIVER("%s\n", __func__);
  631. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  632. mutex_lock(&dev->struct_mutex);
  633. ret = i915_dispatch_flip(dev);
  634. mutex_unlock(&dev->struct_mutex);
  635. return ret;
  636. }
  637. static int i915_getparam(struct drm_device *dev, void *data,
  638. struct drm_file *file_priv)
  639. {
  640. drm_i915_private_t *dev_priv = dev->dev_private;
  641. drm_i915_getparam_t *param = data;
  642. int value;
  643. if (!dev_priv) {
  644. DRM_ERROR("called with no initialization\n");
  645. return -EINVAL;
  646. }
  647. switch (param->param) {
  648. case I915_PARAM_IRQ_ACTIVE:
  649. value = dev->pdev->irq ? 1 : 0;
  650. break;
  651. case I915_PARAM_ALLOW_BATCHBUFFER:
  652. value = dev_priv->allow_batchbuffer ? 1 : 0;
  653. break;
  654. case I915_PARAM_LAST_DISPATCH:
  655. value = READ_BREADCRUMB(dev_priv);
  656. break;
  657. case I915_PARAM_CHIPSET_ID:
  658. value = dev->pci_device;
  659. break;
  660. case I915_PARAM_HAS_GEM:
  661. value = dev_priv->has_gem;
  662. break;
  663. case I915_PARAM_NUM_FENCES_AVAIL:
  664. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  665. break;
  666. default:
  667. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  668. param->param);
  669. return -EINVAL;
  670. }
  671. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  672. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  673. return -EFAULT;
  674. }
  675. return 0;
  676. }
  677. static int i915_setparam(struct drm_device *dev, void *data,
  678. struct drm_file *file_priv)
  679. {
  680. drm_i915_private_t *dev_priv = dev->dev_private;
  681. drm_i915_setparam_t *param = data;
  682. if (!dev_priv) {
  683. DRM_ERROR("called with no initialization\n");
  684. return -EINVAL;
  685. }
  686. switch (param->param) {
  687. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  688. break;
  689. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  690. dev_priv->tex_lru_log_granularity = param->value;
  691. break;
  692. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  693. dev_priv->allow_batchbuffer = param->value;
  694. break;
  695. case I915_SETPARAM_NUM_USED_FENCES:
  696. if (param->value > dev_priv->num_fence_regs ||
  697. param->value < 0)
  698. return -EINVAL;
  699. /* Userspace can use first N regs */
  700. dev_priv->fence_reg_start = param->value;
  701. break;
  702. default:
  703. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  704. param->param);
  705. return -EINVAL;
  706. }
  707. return 0;
  708. }
  709. static int i915_set_status_page(struct drm_device *dev, void *data,
  710. struct drm_file *file_priv)
  711. {
  712. drm_i915_private_t *dev_priv = dev->dev_private;
  713. drm_i915_hws_addr_t *hws = data;
  714. if (!I915_NEED_GFX_HWS(dev))
  715. return -EINVAL;
  716. if (!dev_priv) {
  717. DRM_ERROR("called with no initialization\n");
  718. return -EINVAL;
  719. }
  720. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  721. WARN(1, "tried to set status page when mode setting active\n");
  722. return 0;
  723. }
  724. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  725. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  726. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  727. dev_priv->hws_map.size = 4*1024;
  728. dev_priv->hws_map.type = 0;
  729. dev_priv->hws_map.flags = 0;
  730. dev_priv->hws_map.mtrr = 0;
  731. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  732. if (dev_priv->hws_map.handle == NULL) {
  733. i915_dma_cleanup(dev);
  734. dev_priv->status_gfx_addr = 0;
  735. DRM_ERROR("can not ioremap virtual address for"
  736. " G33 hw status page\n");
  737. return -ENOMEM;
  738. }
  739. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  740. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  741. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  742. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  743. dev_priv->status_gfx_addr);
  744. DRM_DEBUG_DRIVER("load hws at %p\n",
  745. dev_priv->hw_status_page);
  746. return 0;
  747. }
  748. static int i915_get_bridge_dev(struct drm_device *dev)
  749. {
  750. struct drm_i915_private *dev_priv = dev->dev_private;
  751. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  752. if (!dev_priv->bridge_dev) {
  753. DRM_ERROR("bridge device not found\n");
  754. return -1;
  755. }
  756. return 0;
  757. }
  758. /**
  759. * i915_probe_agp - get AGP bootup configuration
  760. * @pdev: PCI device
  761. * @aperture_size: returns AGP aperture configured size
  762. * @preallocated_size: returns size of BIOS preallocated AGP space
  763. *
  764. * Since Intel integrated graphics are UMA, the BIOS has to set aside
  765. * some RAM for the framebuffer at early boot. This code figures out
  766. * how much was set aside so we can use it for our own purposes.
  767. */
  768. static int i915_probe_agp(struct drm_device *dev, uint32_t *aperture_size,
  769. uint32_t *preallocated_size)
  770. {
  771. struct drm_i915_private *dev_priv = dev->dev_private;
  772. u16 tmp = 0;
  773. unsigned long overhead;
  774. unsigned long stolen;
  775. /* Get the fb aperture size and "stolen" memory amount. */
  776. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &tmp);
  777. *aperture_size = 1024 * 1024;
  778. *preallocated_size = 1024 * 1024;
  779. switch (dev->pdev->device) {
  780. case PCI_DEVICE_ID_INTEL_82830_CGC:
  781. case PCI_DEVICE_ID_INTEL_82845G_IG:
  782. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  783. case PCI_DEVICE_ID_INTEL_82865_IG:
  784. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  785. *aperture_size *= 64;
  786. else
  787. *aperture_size *= 128;
  788. break;
  789. default:
  790. /* 9xx supports large sizes, just look at the length */
  791. *aperture_size = pci_resource_len(dev->pdev, 2);
  792. break;
  793. }
  794. /*
  795. * Some of the preallocated space is taken by the GTT
  796. * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
  797. */
  798. if (IS_G4X(dev) || IS_IGD(dev) || IS_IGDNG(dev))
  799. overhead = 4096;
  800. else
  801. overhead = (*aperture_size / 1024) + 4096;
  802. switch (tmp & INTEL_GMCH_GMS_MASK) {
  803. case INTEL_855_GMCH_GMS_DISABLED:
  804. DRM_ERROR("video memory is disabled\n");
  805. return -1;
  806. case INTEL_855_GMCH_GMS_STOLEN_1M:
  807. stolen = 1 * 1024 * 1024;
  808. break;
  809. case INTEL_855_GMCH_GMS_STOLEN_4M:
  810. stolen = 4 * 1024 * 1024;
  811. break;
  812. case INTEL_855_GMCH_GMS_STOLEN_8M:
  813. stolen = 8 * 1024 * 1024;
  814. break;
  815. case INTEL_855_GMCH_GMS_STOLEN_16M:
  816. stolen = 16 * 1024 * 1024;
  817. break;
  818. case INTEL_855_GMCH_GMS_STOLEN_32M:
  819. stolen = 32 * 1024 * 1024;
  820. break;
  821. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  822. stolen = 48 * 1024 * 1024;
  823. break;
  824. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  825. stolen = 64 * 1024 * 1024;
  826. break;
  827. case INTEL_GMCH_GMS_STOLEN_128M:
  828. stolen = 128 * 1024 * 1024;
  829. break;
  830. case INTEL_GMCH_GMS_STOLEN_256M:
  831. stolen = 256 * 1024 * 1024;
  832. break;
  833. case INTEL_GMCH_GMS_STOLEN_96M:
  834. stolen = 96 * 1024 * 1024;
  835. break;
  836. case INTEL_GMCH_GMS_STOLEN_160M:
  837. stolen = 160 * 1024 * 1024;
  838. break;
  839. case INTEL_GMCH_GMS_STOLEN_224M:
  840. stolen = 224 * 1024 * 1024;
  841. break;
  842. case INTEL_GMCH_GMS_STOLEN_352M:
  843. stolen = 352 * 1024 * 1024;
  844. break;
  845. default:
  846. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  847. tmp & INTEL_GMCH_GMS_MASK);
  848. return -1;
  849. }
  850. *preallocated_size = stolen - overhead;
  851. return 0;
  852. }
  853. static int i915_load_modeset_init(struct drm_device *dev,
  854. unsigned long prealloc_size,
  855. unsigned long agp_size)
  856. {
  857. struct drm_i915_private *dev_priv = dev->dev_private;
  858. int fb_bar = IS_I9XX(dev) ? 2 : 0;
  859. int ret = 0;
  860. dev->mode_config.fb_base = drm_get_resource_start(dev, fb_bar) &
  861. 0xff000000;
  862. if (IS_MOBILE(dev) || IS_I9XX(dev))
  863. dev_priv->cursor_needs_physical = true;
  864. else
  865. dev_priv->cursor_needs_physical = false;
  866. if (IS_I965G(dev) || IS_G33(dev))
  867. dev_priv->cursor_needs_physical = false;
  868. /* Basic memrange allocator for stolen space (aka vram) */
  869. drm_mm_init(&dev_priv->vram, 0, prealloc_size);
  870. /* Let GEM Manage from end of prealloc space to end of aperture.
  871. *
  872. * However, leave one page at the end still bound to the scratch page.
  873. * There are a number of places where the hardware apparently
  874. * prefetches past the end of the object, and we've seen multiple
  875. * hangs with the GPU head pointer stuck in a batchbuffer bound
  876. * at the last page of the aperture. One page should be enough to
  877. * keep any prefetching inside of the aperture.
  878. */
  879. i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
  880. ret = i915_gem_init_ringbuffer(dev);
  881. if (ret)
  882. goto out;
  883. /* Allow hardware batchbuffers unless told otherwise.
  884. */
  885. dev_priv->allow_batchbuffer = 1;
  886. ret = intel_init_bios(dev);
  887. if (ret)
  888. DRM_INFO("failed to find VBIOS tables\n");
  889. ret = drm_irq_install(dev);
  890. if (ret)
  891. goto destroy_ringbuffer;
  892. /* Always safe in the mode setting case. */
  893. /* FIXME: do pre/post-mode set stuff in core KMS code */
  894. dev->vblank_disable_allowed = 1;
  895. /*
  896. * Initialize the hardware status page IRQ location.
  897. */
  898. I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
  899. intel_modeset_init(dev);
  900. drm_helper_initial_config(dev);
  901. return 0;
  902. destroy_ringbuffer:
  903. i915_gem_cleanup_ringbuffer(dev);
  904. out:
  905. return ret;
  906. }
  907. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  908. {
  909. struct drm_i915_master_private *master_priv;
  910. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  911. if (!master_priv)
  912. return -ENOMEM;
  913. master->driver_priv = master_priv;
  914. return 0;
  915. }
  916. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  917. {
  918. struct drm_i915_master_private *master_priv = master->driver_priv;
  919. if (!master_priv)
  920. return;
  921. kfree(master_priv);
  922. master->driver_priv = NULL;
  923. }
  924. static void i915_get_mem_freq(struct drm_device *dev)
  925. {
  926. drm_i915_private_t *dev_priv = dev->dev_private;
  927. u32 tmp;
  928. if (!IS_IGD(dev))
  929. return;
  930. tmp = I915_READ(CLKCFG);
  931. switch (tmp & CLKCFG_FSB_MASK) {
  932. case CLKCFG_FSB_533:
  933. dev_priv->fsb_freq = 533; /* 133*4 */
  934. break;
  935. case CLKCFG_FSB_800:
  936. dev_priv->fsb_freq = 800; /* 200*4 */
  937. break;
  938. case CLKCFG_FSB_667:
  939. dev_priv->fsb_freq = 667; /* 167*4 */
  940. break;
  941. case CLKCFG_FSB_400:
  942. dev_priv->fsb_freq = 400; /* 100*4 */
  943. break;
  944. }
  945. switch (tmp & CLKCFG_MEM_MASK) {
  946. case CLKCFG_MEM_533:
  947. dev_priv->mem_freq = 533;
  948. break;
  949. case CLKCFG_MEM_667:
  950. dev_priv->mem_freq = 667;
  951. break;
  952. case CLKCFG_MEM_800:
  953. dev_priv->mem_freq = 800;
  954. break;
  955. }
  956. }
  957. /**
  958. * i915_driver_load - setup chip and create an initial config
  959. * @dev: DRM device
  960. * @flags: startup flags
  961. *
  962. * The driver load routine has to do several things:
  963. * - drive output discovery via intel_modeset_init()
  964. * - initialize the memory manager
  965. * - allocate initial config memory
  966. * - setup the DRM framebuffer with the allocated memory
  967. */
  968. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  969. {
  970. struct drm_i915_private *dev_priv = dev->dev_private;
  971. resource_size_t base, size;
  972. int ret = 0, mmio_bar = IS_I9XX(dev) ? 0 : 1;
  973. uint32_t agp_size, prealloc_size;
  974. /* i915 has 4 more counters */
  975. dev->counters += 4;
  976. dev->types[6] = _DRM_STAT_IRQ;
  977. dev->types[7] = _DRM_STAT_PRIMARY;
  978. dev->types[8] = _DRM_STAT_SECONDARY;
  979. dev->types[9] = _DRM_STAT_DMA;
  980. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  981. if (dev_priv == NULL)
  982. return -ENOMEM;
  983. dev->dev_private = (void *)dev_priv;
  984. dev_priv->dev = dev;
  985. /* Add register map (needed for suspend/resume) */
  986. base = drm_get_resource_start(dev, mmio_bar);
  987. size = drm_get_resource_len(dev, mmio_bar);
  988. if (i915_get_bridge_dev(dev)) {
  989. ret = -EIO;
  990. goto free_priv;
  991. }
  992. dev_priv->regs = ioremap(base, size);
  993. if (!dev_priv->regs) {
  994. DRM_ERROR("failed to map registers\n");
  995. ret = -EIO;
  996. goto put_bridge;
  997. }
  998. dev_priv->mm.gtt_mapping =
  999. io_mapping_create_wc(dev->agp->base,
  1000. dev->agp->agp_info.aper_size * 1024*1024);
  1001. if (dev_priv->mm.gtt_mapping == NULL) {
  1002. ret = -EIO;
  1003. goto out_rmmap;
  1004. }
  1005. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1006. * one would think, because the kernel disables PAT on first
  1007. * generation Core chips because WC PAT gets overridden by a UC
  1008. * MTRR if present. Even if a UC MTRR isn't present.
  1009. */
  1010. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1011. dev->agp->agp_info.aper_size *
  1012. 1024 * 1024,
  1013. MTRR_TYPE_WRCOMB, 1);
  1014. if (dev_priv->mm.gtt_mtrr < 0) {
  1015. DRM_INFO("MTRR allocation failed. Graphics "
  1016. "performance may suffer.\n");
  1017. }
  1018. ret = i915_probe_agp(dev, &agp_size, &prealloc_size);
  1019. if (ret)
  1020. goto out_iomapfree;
  1021. dev_priv->wq = create_workqueue("i915");
  1022. if (dev_priv->wq == NULL) {
  1023. DRM_ERROR("Failed to create our workqueue.\n");
  1024. ret = -ENOMEM;
  1025. goto out_iomapfree;
  1026. }
  1027. /* enable GEM by default */
  1028. dev_priv->has_gem = 1;
  1029. if (prealloc_size > agp_size * 3 / 4) {
  1030. DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
  1031. "memory stolen.\n",
  1032. prealloc_size / 1024, agp_size / 1024);
  1033. DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
  1034. "updating the BIOS to fix).\n");
  1035. dev_priv->has_gem = 0;
  1036. }
  1037. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1038. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1039. if (IS_G4X(dev) || IS_IGDNG(dev)) {
  1040. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1041. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1042. }
  1043. i915_gem_load(dev);
  1044. /* Init HWS */
  1045. if (!I915_NEED_GFX_HWS(dev)) {
  1046. ret = i915_init_phys_hws(dev);
  1047. if (ret != 0)
  1048. goto out_workqueue_free;
  1049. }
  1050. i915_get_mem_freq(dev);
  1051. /* On the 945G/GM, the chipset reports the MSI capability on the
  1052. * integrated graphics even though the support isn't actually there
  1053. * according to the published specs. It doesn't appear to function
  1054. * correctly in testing on 945G.
  1055. * This may be a side effect of MSI having been made available for PEG
  1056. * and the registers being closely associated.
  1057. *
  1058. * According to chipset errata, on the 965GM, MSI interrupts may
  1059. * be lost or delayed, but we use them anyways to avoid
  1060. * stuck interrupts on some machines.
  1061. */
  1062. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1063. pci_enable_msi(dev->pdev);
  1064. spin_lock_init(&dev_priv->user_irq_lock);
  1065. spin_lock_init(&dev_priv->error_lock);
  1066. dev_priv->user_irq_refcount = 0;
  1067. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1068. if (ret) {
  1069. (void) i915_driver_unload(dev);
  1070. return ret;
  1071. }
  1072. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1073. ret = i915_load_modeset_init(dev, prealloc_size, agp_size);
  1074. if (ret < 0) {
  1075. DRM_ERROR("failed to init modeset\n");
  1076. goto out_workqueue_free;
  1077. }
  1078. }
  1079. /* Must be done after probing outputs */
  1080. /* FIXME: verify on IGDNG */
  1081. if (!IS_IGDNG(dev))
  1082. intel_opregion_init(dev, 0);
  1083. return 0;
  1084. out_workqueue_free:
  1085. destroy_workqueue(dev_priv->wq);
  1086. out_iomapfree:
  1087. io_mapping_free(dev_priv->mm.gtt_mapping);
  1088. out_rmmap:
  1089. iounmap(dev_priv->regs);
  1090. put_bridge:
  1091. pci_dev_put(dev_priv->bridge_dev);
  1092. free_priv:
  1093. kfree(dev_priv);
  1094. return ret;
  1095. }
  1096. int i915_driver_unload(struct drm_device *dev)
  1097. {
  1098. struct drm_i915_private *dev_priv = dev->dev_private;
  1099. destroy_workqueue(dev_priv->wq);
  1100. io_mapping_free(dev_priv->mm.gtt_mapping);
  1101. if (dev_priv->mm.gtt_mtrr >= 0) {
  1102. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1103. dev->agp->agp_info.aper_size * 1024 * 1024);
  1104. dev_priv->mm.gtt_mtrr = -1;
  1105. }
  1106. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1107. drm_irq_uninstall(dev);
  1108. }
  1109. if (dev->pdev->msi_enabled)
  1110. pci_disable_msi(dev->pdev);
  1111. if (dev_priv->regs != NULL)
  1112. iounmap(dev_priv->regs);
  1113. if (!IS_IGDNG(dev))
  1114. intel_opregion_free(dev, 0);
  1115. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1116. intel_modeset_cleanup(dev);
  1117. i915_gem_free_all_phys_object(dev);
  1118. mutex_lock(&dev->struct_mutex);
  1119. i915_gem_cleanup_ringbuffer(dev);
  1120. mutex_unlock(&dev->struct_mutex);
  1121. drm_mm_takedown(&dev_priv->vram);
  1122. i915_gem_lastclose(dev);
  1123. }
  1124. pci_dev_put(dev_priv->bridge_dev);
  1125. kfree(dev->dev_private);
  1126. return 0;
  1127. }
  1128. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  1129. {
  1130. struct drm_i915_file_private *i915_file_priv;
  1131. DRM_DEBUG_DRIVER("\n");
  1132. i915_file_priv = (struct drm_i915_file_private *)
  1133. kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
  1134. if (!i915_file_priv)
  1135. return -ENOMEM;
  1136. file_priv->driver_priv = i915_file_priv;
  1137. INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
  1138. return 0;
  1139. }
  1140. /**
  1141. * i915_driver_lastclose - clean up after all DRM clients have exited
  1142. * @dev: DRM device
  1143. *
  1144. * Take care of cleaning up after all DRM clients have exited. In the
  1145. * mode setting case, we want to restore the kernel's initial mode (just
  1146. * in case the last client left us in a bad state).
  1147. *
  1148. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1149. * and DMA structures, since the kernel won't be using them, and clea
  1150. * up any GEM state.
  1151. */
  1152. void i915_driver_lastclose(struct drm_device * dev)
  1153. {
  1154. drm_i915_private_t *dev_priv = dev->dev_private;
  1155. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1156. drm_fb_helper_restore();
  1157. return;
  1158. }
  1159. i915_gem_lastclose(dev);
  1160. if (dev_priv->agp_heap)
  1161. i915_mem_takedown(&(dev_priv->agp_heap));
  1162. i915_dma_cleanup(dev);
  1163. }
  1164. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1165. {
  1166. drm_i915_private_t *dev_priv = dev->dev_private;
  1167. i915_gem_release(dev, file_priv);
  1168. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1169. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1170. }
  1171. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1172. {
  1173. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  1174. kfree(i915_file_priv);
  1175. }
  1176. struct drm_ioctl_desc i915_ioctls[] = {
  1177. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1178. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1179. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1180. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1181. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1182. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1183. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  1184. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1185. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1186. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  1187. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1188. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1189. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1190. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1191. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  1192. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1193. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1194. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1195. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
  1196. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1197. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1198. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH),
  1199. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH),
  1200. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1201. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1202. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, 0),
  1203. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, 0),
  1204. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, 0),
  1205. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, 0),
  1206. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, 0),
  1207. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, 0),
  1208. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, 0),
  1209. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, 0),
  1210. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, 0),
  1211. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, 0),
  1212. DRM_IOCTL_DEF(DRM_I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
  1213. };
  1214. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1215. /**
  1216. * Determine if the device really is AGP or not.
  1217. *
  1218. * All Intel graphics chipsets are treated as AGP, even if they are really
  1219. * PCI-e.
  1220. *
  1221. * \param dev The device to be tested.
  1222. *
  1223. * \returns
  1224. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1225. */
  1226. int i915_driver_device_is_agp(struct drm_device * dev)
  1227. {
  1228. return 1;
  1229. }