aec62xx.c 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352
  1. /*
  2. * linux/drivers/ide/pci/aec62xx.c Version 0.25 Aug 1, 2007
  3. *
  4. * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
  5. * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. */
  8. #include <linux/module.h>
  9. #include <linux/types.h>
  10. #include <linux/pci.h>
  11. #include <linux/delay.h>
  12. #include <linux/hdreg.h>
  13. #include <linux/ide.h>
  14. #include <linux/init.h>
  15. #include <asm/io.h>
  16. struct chipset_bus_clock_list_entry {
  17. u8 xfer_speed;
  18. u8 chipset_settings;
  19. u8 ultra_settings;
  20. };
  21. static const struct chipset_bus_clock_list_entry aec6xxx_33_base [] = {
  22. { XFER_UDMA_6, 0x31, 0x07 },
  23. { XFER_UDMA_5, 0x31, 0x06 },
  24. { XFER_UDMA_4, 0x31, 0x05 },
  25. { XFER_UDMA_3, 0x31, 0x04 },
  26. { XFER_UDMA_2, 0x31, 0x03 },
  27. { XFER_UDMA_1, 0x31, 0x02 },
  28. { XFER_UDMA_0, 0x31, 0x01 },
  29. { XFER_MW_DMA_2, 0x31, 0x00 },
  30. { XFER_MW_DMA_1, 0x31, 0x00 },
  31. { XFER_MW_DMA_0, 0x0a, 0x00 },
  32. { XFER_PIO_4, 0x31, 0x00 },
  33. { XFER_PIO_3, 0x33, 0x00 },
  34. { XFER_PIO_2, 0x08, 0x00 },
  35. { XFER_PIO_1, 0x0a, 0x00 },
  36. { XFER_PIO_0, 0x00, 0x00 },
  37. { 0, 0x00, 0x00 }
  38. };
  39. static const struct chipset_bus_clock_list_entry aec6xxx_34_base [] = {
  40. { XFER_UDMA_6, 0x41, 0x06 },
  41. { XFER_UDMA_5, 0x41, 0x05 },
  42. { XFER_UDMA_4, 0x41, 0x04 },
  43. { XFER_UDMA_3, 0x41, 0x03 },
  44. { XFER_UDMA_2, 0x41, 0x02 },
  45. { XFER_UDMA_1, 0x41, 0x01 },
  46. { XFER_UDMA_0, 0x41, 0x01 },
  47. { XFER_MW_DMA_2, 0x41, 0x00 },
  48. { XFER_MW_DMA_1, 0x42, 0x00 },
  49. { XFER_MW_DMA_0, 0x7a, 0x00 },
  50. { XFER_PIO_4, 0x41, 0x00 },
  51. { XFER_PIO_3, 0x43, 0x00 },
  52. { XFER_PIO_2, 0x78, 0x00 },
  53. { XFER_PIO_1, 0x7a, 0x00 },
  54. { XFER_PIO_0, 0x70, 0x00 },
  55. { 0, 0x00, 0x00 }
  56. };
  57. #define BUSCLOCK(D) \
  58. ((struct chipset_bus_clock_list_entry *) pci_get_drvdata((D)))
  59. /*
  60. * TO DO: active tuning and correction of cards without a bios.
  61. */
  62. static u8 pci_bus_clock_list (u8 speed, struct chipset_bus_clock_list_entry * chipset_table)
  63. {
  64. for ( ; chipset_table->xfer_speed ; chipset_table++)
  65. if (chipset_table->xfer_speed == speed) {
  66. return chipset_table->chipset_settings;
  67. }
  68. return chipset_table->chipset_settings;
  69. }
  70. static u8 pci_bus_clock_list_ultra (u8 speed, struct chipset_bus_clock_list_entry * chipset_table)
  71. {
  72. for ( ; chipset_table->xfer_speed ; chipset_table++)
  73. if (chipset_table->xfer_speed == speed) {
  74. return chipset_table->ultra_settings;
  75. }
  76. return chipset_table->ultra_settings;
  77. }
  78. static void aec6210_set_mode(ide_drive_t *drive, const u8 speed)
  79. {
  80. ide_hwif_t *hwif = HWIF(drive);
  81. struct pci_dev *dev = hwif->pci_dev;
  82. u16 d_conf = 0;
  83. u8 ultra = 0, ultra_conf = 0;
  84. u8 tmp0 = 0, tmp1 = 0, tmp2 = 0;
  85. unsigned long flags;
  86. local_irq_save(flags);
  87. /* 0x40|(2*drive->dn): Active, 0x41|(2*drive->dn): Recovery */
  88. pci_read_config_word(dev, 0x40|(2*drive->dn), &d_conf);
  89. tmp0 = pci_bus_clock_list(speed, BUSCLOCK(dev));
  90. d_conf = ((tmp0 & 0xf0) << 4) | (tmp0 & 0xf);
  91. pci_write_config_word(dev, 0x40|(2*drive->dn), d_conf);
  92. tmp1 = 0x00;
  93. tmp2 = 0x00;
  94. pci_read_config_byte(dev, 0x54, &ultra);
  95. tmp1 = ((0x00 << (2*drive->dn)) | (ultra & ~(3 << (2*drive->dn))));
  96. ultra_conf = pci_bus_clock_list_ultra(speed, BUSCLOCK(dev));
  97. tmp2 = ((ultra_conf << (2*drive->dn)) | (tmp1 & ~(3 << (2*drive->dn))));
  98. pci_write_config_byte(dev, 0x54, tmp2);
  99. local_irq_restore(flags);
  100. }
  101. static void aec6260_set_mode(ide_drive_t *drive, const u8 speed)
  102. {
  103. ide_hwif_t *hwif = HWIF(drive);
  104. struct pci_dev *dev = hwif->pci_dev;
  105. u8 unit = (drive->select.b.unit & 0x01);
  106. u8 tmp1 = 0, tmp2 = 0;
  107. u8 ultra = 0, drive_conf = 0, ultra_conf = 0;
  108. unsigned long flags;
  109. local_irq_save(flags);
  110. /* high 4-bits: Active, low 4-bits: Recovery */
  111. pci_read_config_byte(dev, 0x40|drive->dn, &drive_conf);
  112. drive_conf = pci_bus_clock_list(speed, BUSCLOCK(dev));
  113. pci_write_config_byte(dev, 0x40|drive->dn, drive_conf);
  114. pci_read_config_byte(dev, (0x44|hwif->channel), &ultra);
  115. tmp1 = ((0x00 << (4*unit)) | (ultra & ~(7 << (4*unit))));
  116. ultra_conf = pci_bus_clock_list_ultra(speed, BUSCLOCK(dev));
  117. tmp2 = ((ultra_conf << (4*unit)) | (tmp1 & ~(7 << (4*unit))));
  118. pci_write_config_byte(dev, (0x44|hwif->channel), tmp2);
  119. local_irq_restore(flags);
  120. }
  121. static void aec_set_pio_mode(ide_drive_t *drive, const u8 pio)
  122. {
  123. drive->hwif->set_dma_mode(drive, pio + XFER_PIO_0);
  124. }
  125. static int aec62xx_config_drive_xfer_rate (ide_drive_t *drive)
  126. {
  127. if (ide_tune_dma(drive))
  128. return 0;
  129. ide_set_max_pio(drive);
  130. return -1;
  131. }
  132. static void aec62xx_dma_lost_irq (ide_drive_t *drive)
  133. {
  134. switch (HWIF(drive)->pci_dev->device) {
  135. case PCI_DEVICE_ID_ARTOP_ATP860:
  136. case PCI_DEVICE_ID_ARTOP_ATP860R:
  137. case PCI_DEVICE_ID_ARTOP_ATP865:
  138. case PCI_DEVICE_ID_ARTOP_ATP865R:
  139. printk(" AEC62XX time out ");
  140. default:
  141. break;
  142. }
  143. }
  144. static unsigned int __devinit init_chipset_aec62xx(struct pci_dev *dev, const char *name)
  145. {
  146. int bus_speed = system_bus_clock();
  147. if (bus_speed <= 33)
  148. pci_set_drvdata(dev, (void *) aec6xxx_33_base);
  149. else
  150. pci_set_drvdata(dev, (void *) aec6xxx_34_base);
  151. /* These are necessary to get AEC6280 Macintosh cards to work */
  152. if ((dev->device == PCI_DEVICE_ID_ARTOP_ATP865) ||
  153. (dev->device == PCI_DEVICE_ID_ARTOP_ATP865R)) {
  154. u8 reg49h = 0, reg4ah = 0;
  155. /* Clear reset and test bits. */
  156. pci_read_config_byte(dev, 0x49, &reg49h);
  157. pci_write_config_byte(dev, 0x49, reg49h & ~0x30);
  158. /* Enable chip interrupt output. */
  159. pci_read_config_byte(dev, 0x4a, &reg4ah);
  160. pci_write_config_byte(dev, 0x4a, reg4ah & ~0x01);
  161. /* Enable burst mode. */
  162. pci_read_config_byte(dev, 0x4a, &reg4ah);
  163. pci_write_config_byte(dev, 0x4a, reg4ah | 0x80);
  164. }
  165. return dev->irq;
  166. }
  167. static void __devinit init_hwif_aec62xx(ide_hwif_t *hwif)
  168. {
  169. struct pci_dev *dev = hwif->pci_dev;
  170. u8 reg54 = 0, mask = hwif->channel ? 0xf0 : 0x0f;
  171. unsigned long flags;
  172. hwif->set_pio_mode = &aec_set_pio_mode;
  173. if (dev->device == PCI_DEVICE_ID_ARTOP_ATP850UF) {
  174. if(hwif->mate)
  175. hwif->mate->serialized = hwif->serialized = 1;
  176. hwif->set_dma_mode = &aec6210_set_mode;
  177. } else
  178. hwif->set_dma_mode = &aec6260_set_mode;
  179. hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
  180. if (hwif->dma_base == 0)
  181. return;
  182. hwif->ultra_mask = hwif->cds->udma_mask;
  183. hwif->mwdma_mask = 0x07;
  184. hwif->ide_dma_check = &aec62xx_config_drive_xfer_rate;
  185. hwif->dma_lost_irq = &aec62xx_dma_lost_irq;
  186. if (dev->device == PCI_DEVICE_ID_ARTOP_ATP850UF) {
  187. spin_lock_irqsave(&ide_lock, flags);
  188. pci_read_config_byte (dev, 0x54, &reg54);
  189. pci_write_config_byte(dev, 0x54, (reg54 & ~mask));
  190. spin_unlock_irqrestore(&ide_lock, flags);
  191. } else if (hwif->cbl != ATA_CBL_PATA40_SHORT) {
  192. u8 ata66 = 0, mask = hwif->channel ? 0x02 : 0x01;
  193. pci_read_config_byte(hwif->pci_dev, 0x49, &ata66);
  194. hwif->cbl = (ata66 & mask) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
  195. }
  196. if (!noautodma)
  197. hwif->autodma = 1;
  198. hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
  199. }
  200. static int __devinit init_setup_aec62xx(struct pci_dev *dev, ide_pci_device_t *d)
  201. {
  202. return ide_setup_pci_device(dev, d);
  203. }
  204. static int __devinit init_setup_aec6x80(struct pci_dev *dev, ide_pci_device_t *d)
  205. {
  206. unsigned long dma_base = pci_resource_start(dev, 4);
  207. if (inb(dma_base + 2) & 0x10) {
  208. d->name = (dev->device == PCI_DEVICE_ID_ARTOP_ATP865R) ?
  209. "AEC6880R" : "AEC6880";
  210. d->udma_mask = 0x7f; /* udma0-6 */
  211. }
  212. return ide_setup_pci_device(dev, d);
  213. }
  214. static ide_pci_device_t aec62xx_chipsets[] __devinitdata = {
  215. { /* 0 */
  216. .name = "AEC6210",
  217. .init_setup = init_setup_aec62xx,
  218. .init_chipset = init_chipset_aec62xx,
  219. .init_hwif = init_hwif_aec62xx,
  220. .autodma = AUTODMA,
  221. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  222. .bootable = OFF_BOARD,
  223. .pio_mask = ATA_PIO4,
  224. .udma_mask = 0x07, /* udma0-2 */
  225. },{ /* 1 */
  226. .name = "AEC6260",
  227. .init_setup = init_setup_aec62xx,
  228. .init_chipset = init_chipset_aec62xx,
  229. .init_hwif = init_hwif_aec62xx,
  230. .autodma = NOAUTODMA,
  231. .bootable = OFF_BOARD,
  232. .pio_mask = ATA_PIO4,
  233. .udma_mask = 0x1f, /* udma0-4 */
  234. },{ /* 2 */
  235. .name = "AEC6260R",
  236. .init_setup = init_setup_aec62xx,
  237. .init_chipset = init_chipset_aec62xx,
  238. .init_hwif = init_hwif_aec62xx,
  239. .autodma = AUTODMA,
  240. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  241. .bootable = NEVER_BOARD,
  242. .pio_mask = ATA_PIO4,
  243. .udma_mask = 0x1f, /* udma0-4 */
  244. },{ /* 3 */
  245. .name = "AEC6280",
  246. .init_setup = init_setup_aec6x80,
  247. .init_chipset = init_chipset_aec62xx,
  248. .init_hwif = init_hwif_aec62xx,
  249. .autodma = AUTODMA,
  250. .bootable = OFF_BOARD,
  251. .pio_mask = ATA_PIO4,
  252. .udma_mask = 0x3f, /* udma0-5 */
  253. },{ /* 4 */
  254. .name = "AEC6280R",
  255. .init_setup = init_setup_aec6x80,
  256. .init_chipset = init_chipset_aec62xx,
  257. .init_hwif = init_hwif_aec62xx,
  258. .autodma = AUTODMA,
  259. .enablebits = {{0x4a,0x02,0x02}, {0x4a,0x04,0x04}},
  260. .bootable = OFF_BOARD,
  261. .pio_mask = ATA_PIO4,
  262. .udma_mask = 0x3f, /* udma0-5 */
  263. }
  264. };
  265. /**
  266. * aec62xx_init_one - called when a AEC is found
  267. * @dev: the aec62xx device
  268. * @id: the matching pci id
  269. *
  270. * Called when the PCI registration layer (or the IDE initialization)
  271. * finds a device matching our IDE device tables.
  272. *
  273. * NOTE: since we're going to modify the 'name' field for AEC-6[26]80[R]
  274. * chips, pass a local copy of 'struct pci_device_id' down the call chain.
  275. */
  276. static int __devinit aec62xx_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  277. {
  278. ide_pci_device_t d = aec62xx_chipsets[id->driver_data];
  279. return d.init_setup(dev, &d);
  280. }
  281. static struct pci_device_id aec62xx_pci_tbl[] = {
  282. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP850UF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  283. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1 },
  284. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP860R, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2 },
  285. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP865, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3 },
  286. { PCI_VENDOR_ID_ARTOP, PCI_DEVICE_ID_ARTOP_ATP865R, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4 },
  287. { 0, },
  288. };
  289. MODULE_DEVICE_TABLE(pci, aec62xx_pci_tbl);
  290. static struct pci_driver driver = {
  291. .name = "AEC62xx_IDE",
  292. .id_table = aec62xx_pci_tbl,
  293. .probe = aec62xx_init_one,
  294. };
  295. static int __init aec62xx_ide_init(void)
  296. {
  297. return ide_pci_register_driver(&driver);
  298. }
  299. module_init(aec62xx_ide_init);
  300. MODULE_AUTHOR("Andre Hedrick");
  301. MODULE_DESCRIPTION("PCI driver module for ARTOP AEC62xx IDE");
  302. MODULE_LICENSE("GPL");