ohci.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/bug.h>
  21. #include <linux/compiler.h>
  22. #include <linux/delay.h>
  23. #include <linux/device.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/firewire.h>
  26. #include <linux/firewire-constants.h>
  27. #include <linux/gfp.h>
  28. #include <linux/init.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/io.h>
  31. #include <linux/kernel.h>
  32. #include <linux/list.h>
  33. #include <linux/mm.h>
  34. #include <linux/module.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/pci.h>
  37. #include <linux/pci_ids.h>
  38. #include <linux/spinlock.h>
  39. #include <linux/string.h>
  40. #include <asm/byteorder.h>
  41. #include <asm/page.h>
  42. #include <asm/system.h>
  43. #ifdef CONFIG_PPC_PMAC
  44. #include <asm/pmac_feature.h>
  45. #endif
  46. #include "core.h"
  47. #include "ohci.h"
  48. #define DESCRIPTOR_OUTPUT_MORE 0
  49. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  50. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  51. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  52. #define DESCRIPTOR_STATUS (1 << 11)
  53. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  54. #define DESCRIPTOR_PING (1 << 7)
  55. #define DESCRIPTOR_YY (1 << 6)
  56. #define DESCRIPTOR_NO_IRQ (0 << 4)
  57. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  58. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  59. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  60. #define DESCRIPTOR_WAIT (3 << 0)
  61. struct descriptor {
  62. __le16 req_count;
  63. __le16 control;
  64. __le32 data_address;
  65. __le32 branch_address;
  66. __le16 res_count;
  67. __le16 transfer_status;
  68. } __attribute__((aligned(16)));
  69. #define CONTROL_SET(regs) (regs)
  70. #define CONTROL_CLEAR(regs) ((regs) + 4)
  71. #define COMMAND_PTR(regs) ((regs) + 12)
  72. #define CONTEXT_MATCH(regs) ((regs) + 16)
  73. struct ar_buffer {
  74. struct descriptor descriptor;
  75. struct ar_buffer *next;
  76. __le32 data[0];
  77. };
  78. struct ar_context {
  79. struct fw_ohci *ohci;
  80. struct ar_buffer *current_buffer;
  81. struct ar_buffer *last_buffer;
  82. void *pointer;
  83. u32 regs;
  84. struct tasklet_struct tasklet;
  85. };
  86. struct context;
  87. typedef int (*descriptor_callback_t)(struct context *ctx,
  88. struct descriptor *d,
  89. struct descriptor *last);
  90. /*
  91. * A buffer that contains a block of DMA-able coherent memory used for
  92. * storing a portion of a DMA descriptor program.
  93. */
  94. struct descriptor_buffer {
  95. struct list_head list;
  96. dma_addr_t buffer_bus;
  97. size_t buffer_size;
  98. size_t used;
  99. struct descriptor buffer[0];
  100. };
  101. struct context {
  102. struct fw_ohci *ohci;
  103. u32 regs;
  104. int total_allocation;
  105. /*
  106. * List of page-sized buffers for storing DMA descriptors.
  107. * Head of list contains buffers in use and tail of list contains
  108. * free buffers.
  109. */
  110. struct list_head buffer_list;
  111. /*
  112. * Pointer to a buffer inside buffer_list that contains the tail
  113. * end of the current DMA program.
  114. */
  115. struct descriptor_buffer *buffer_tail;
  116. /*
  117. * The descriptor containing the branch address of the first
  118. * descriptor that has not yet been filled by the device.
  119. */
  120. struct descriptor *last;
  121. /*
  122. * The last descriptor in the DMA program. It contains the branch
  123. * address that must be updated upon appending a new descriptor.
  124. */
  125. struct descriptor *prev;
  126. descriptor_callback_t callback;
  127. struct tasklet_struct tasklet;
  128. };
  129. #define IT_HEADER_SY(v) ((v) << 0)
  130. #define IT_HEADER_TCODE(v) ((v) << 4)
  131. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  132. #define IT_HEADER_TAG(v) ((v) << 14)
  133. #define IT_HEADER_SPEED(v) ((v) << 16)
  134. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  135. struct iso_context {
  136. struct fw_iso_context base;
  137. struct context context;
  138. int excess_bytes;
  139. void *header;
  140. size_t header_length;
  141. };
  142. #define CONFIG_ROM_SIZE 1024
  143. struct fw_ohci {
  144. struct fw_card card;
  145. __iomem char *registers;
  146. int node_id;
  147. int generation;
  148. int request_generation; /* for timestamping incoming requests */
  149. unsigned quirks;
  150. unsigned int pri_req_max;
  151. unsigned int features;
  152. u32 bus_time;
  153. bool is_root;
  154. /*
  155. * Spinlock for accessing fw_ohci data. Never call out of
  156. * this driver with this lock held.
  157. */
  158. spinlock_t lock;
  159. struct ar_context ar_request_ctx;
  160. struct ar_context ar_response_ctx;
  161. struct context at_request_ctx;
  162. struct context at_response_ctx;
  163. u32 it_context_mask;
  164. struct iso_context *it_context_list;
  165. u64 ir_context_channels;
  166. u32 ir_context_mask;
  167. struct iso_context *ir_context_list;
  168. __be32 *config_rom;
  169. dma_addr_t config_rom_bus;
  170. __be32 *next_config_rom;
  171. dma_addr_t next_config_rom_bus;
  172. __be32 next_header;
  173. __le32 *self_id_cpu;
  174. dma_addr_t self_id_bus;
  175. struct tasklet_struct bus_reset_tasklet;
  176. u32 self_id_buffer[512];
  177. };
  178. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  179. {
  180. return container_of(card, struct fw_ohci, card);
  181. }
  182. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  183. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  184. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  185. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  186. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  187. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  188. #define CONTEXT_RUN 0x8000
  189. #define CONTEXT_WAKE 0x1000
  190. #define CONTEXT_DEAD 0x0800
  191. #define CONTEXT_ACTIVE 0x0400
  192. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  193. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  194. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  195. #define OHCI1394_REGISTER_SIZE 0x800
  196. #define OHCI_LOOP_COUNT 500
  197. #define OHCI1394_PCI_HCI_Control 0x40
  198. #define SELF_ID_BUF_SIZE 0x800
  199. #define OHCI_TCODE_PHY_PACKET 0x0e
  200. #define OHCI_VERSION_1_1 0x010010
  201. static char ohci_driver_name[] = KBUILD_MODNAME;
  202. #define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
  203. #define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
  204. #define QUIRK_CYCLE_TIMER 1
  205. #define QUIRK_RESET_PACKET 2
  206. #define QUIRK_BE_HEADERS 4
  207. #define QUIRK_NO_1394A 8
  208. #define QUIRK_NO_MSI 16
  209. /* In case of multiple matches in ohci_quirks[], only the first one is used. */
  210. static const struct {
  211. unsigned short vendor, device, flags;
  212. } ohci_quirks[] = {
  213. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, QUIRK_CYCLE_TIMER |
  214. QUIRK_RESET_PACKET |
  215. QUIRK_NO_1394A},
  216. {PCI_VENDOR_ID_TI, PCI_ANY_ID, QUIRK_RESET_PACKET},
  217. {PCI_VENDOR_ID_AL, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  218. {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, QUIRK_NO_MSI},
  219. {PCI_VENDOR_ID_NEC, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  220. {PCI_VENDOR_ID_VIA, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
  221. {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, QUIRK_BE_HEADERS},
  222. };
  223. /* This overrides anything that was found in ohci_quirks[]. */
  224. static int param_quirks;
  225. module_param_named(quirks, param_quirks, int, 0644);
  226. MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
  227. ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
  228. ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
  229. ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
  230. ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
  231. ", disable MSI = " __stringify(QUIRK_NO_MSI)
  232. ")");
  233. #define OHCI_PARAM_DEBUG_AT_AR 1
  234. #define OHCI_PARAM_DEBUG_SELFIDS 2
  235. #define OHCI_PARAM_DEBUG_IRQS 4
  236. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  237. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  238. static int param_debug;
  239. module_param_named(debug, param_debug, int, 0644);
  240. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  241. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  242. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  243. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  244. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  245. ", or a combination, or all = -1)");
  246. static void log_irqs(u32 evt)
  247. {
  248. if (likely(!(param_debug &
  249. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  250. return;
  251. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  252. !(evt & OHCI1394_busReset))
  253. return;
  254. fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  255. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  256. evt & OHCI1394_RQPkt ? " AR_req" : "",
  257. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  258. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  259. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  260. evt & OHCI1394_isochRx ? " IR" : "",
  261. evt & OHCI1394_isochTx ? " IT" : "",
  262. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  263. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  264. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  265. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  266. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  267. evt & OHCI1394_busReset ? " busReset" : "",
  268. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  269. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  270. OHCI1394_respTxComplete | OHCI1394_isochRx |
  271. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  272. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  273. OHCI1394_cycleInconsistent |
  274. OHCI1394_regAccessFail | OHCI1394_busReset)
  275. ? " ?" : "");
  276. }
  277. static const char *speed[] = {
  278. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  279. };
  280. static const char *power[] = {
  281. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  282. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  283. };
  284. static const char port[] = { '.', '-', 'p', 'c', };
  285. static char _p(u32 *s, int shift)
  286. {
  287. return port[*s >> shift & 3];
  288. }
  289. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  290. {
  291. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  292. return;
  293. fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
  294. self_id_count, generation, node_id);
  295. for (; self_id_count--; ++s)
  296. if ((*s & 1 << 23) == 0)
  297. fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
  298. "%s gc=%d %s %s%s%s\n",
  299. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  300. speed[*s >> 14 & 3], *s >> 16 & 63,
  301. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  302. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  303. else
  304. fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  305. *s, *s >> 24 & 63,
  306. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  307. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  308. }
  309. static const char *evts[] = {
  310. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  311. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  312. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  313. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  314. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  315. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  316. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  317. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  318. [0x10] = "-reserved-", [0x11] = "ack_complete",
  319. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  320. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  321. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  322. [0x18] = "-reserved-", [0x19] = "-reserved-",
  323. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  324. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  325. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  326. [0x20] = "pending/cancelled",
  327. };
  328. static const char *tcodes[] = {
  329. [0x0] = "QW req", [0x1] = "BW req",
  330. [0x2] = "W resp", [0x3] = "-reserved-",
  331. [0x4] = "QR req", [0x5] = "BR req",
  332. [0x6] = "QR resp", [0x7] = "BR resp",
  333. [0x8] = "cycle start", [0x9] = "Lk req",
  334. [0xa] = "async stream packet", [0xb] = "Lk resp",
  335. [0xc] = "-reserved-", [0xd] = "-reserved-",
  336. [0xe] = "link internal", [0xf] = "-reserved-",
  337. };
  338. static const char *phys[] = {
  339. [0x0] = "phy config packet", [0x1] = "link-on packet",
  340. [0x2] = "self-id packet", [0x3] = "-reserved-",
  341. };
  342. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  343. {
  344. int tcode = header[0] >> 4 & 0xf;
  345. char specific[12];
  346. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  347. return;
  348. if (unlikely(evt >= ARRAY_SIZE(evts)))
  349. evt = 0x1f;
  350. if (evt == OHCI1394_evt_bus_reset) {
  351. fw_notify("A%c evt_bus_reset, generation %d\n",
  352. dir, (header[2] >> 16) & 0xff);
  353. return;
  354. }
  355. if (header[0] == ~header[1]) {
  356. fw_notify("A%c %s, %s, %08x\n",
  357. dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
  358. return;
  359. }
  360. switch (tcode) {
  361. case 0x0: case 0x6: case 0x8:
  362. snprintf(specific, sizeof(specific), " = %08x",
  363. be32_to_cpu((__force __be32)header[3]));
  364. break;
  365. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  366. snprintf(specific, sizeof(specific), " %x,%x",
  367. header[3] >> 16, header[3] & 0xffff);
  368. break;
  369. default:
  370. specific[0] = '\0';
  371. }
  372. switch (tcode) {
  373. case 0xe: case 0xa:
  374. fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
  375. break;
  376. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  377. fw_notify("A%c spd %x tl %02x, "
  378. "%04x -> %04x, %s, "
  379. "%s, %04x%08x%s\n",
  380. dir, speed, header[0] >> 10 & 0x3f,
  381. header[1] >> 16, header[0] >> 16, evts[evt],
  382. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  383. break;
  384. default:
  385. fw_notify("A%c spd %x tl %02x, "
  386. "%04x -> %04x, %s, "
  387. "%s%s\n",
  388. dir, speed, header[0] >> 10 & 0x3f,
  389. header[1] >> 16, header[0] >> 16, evts[evt],
  390. tcodes[tcode], specific);
  391. }
  392. }
  393. #else
  394. #define param_debug 0
  395. static inline void log_irqs(u32 evt) {}
  396. static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
  397. static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
  398. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  399. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  400. {
  401. writel(data, ohci->registers + offset);
  402. }
  403. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  404. {
  405. return readl(ohci->registers + offset);
  406. }
  407. static inline void flush_writes(const struct fw_ohci *ohci)
  408. {
  409. /* Do a dummy read to flush writes. */
  410. reg_read(ohci, OHCI1394_Version);
  411. }
  412. static int read_phy_reg(struct fw_ohci *ohci, int addr)
  413. {
  414. u32 val;
  415. int i;
  416. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  417. for (i = 0; i < 3 + 100; i++) {
  418. val = reg_read(ohci, OHCI1394_PhyControl);
  419. if (val & OHCI1394_PhyControl_ReadDone)
  420. return OHCI1394_PhyControl_ReadData(val);
  421. /*
  422. * Try a few times without waiting. Sleeping is necessary
  423. * only when the link/PHY interface is busy.
  424. */
  425. if (i >= 3)
  426. msleep(1);
  427. }
  428. fw_error("failed to read phy reg\n");
  429. return -EBUSY;
  430. }
  431. static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
  432. {
  433. int i;
  434. reg_write(ohci, OHCI1394_PhyControl,
  435. OHCI1394_PhyControl_Write(addr, val));
  436. for (i = 0; i < 3 + 100; i++) {
  437. val = reg_read(ohci, OHCI1394_PhyControl);
  438. if (!(val & OHCI1394_PhyControl_WritePending))
  439. return 0;
  440. if (i >= 3)
  441. msleep(1);
  442. }
  443. fw_error("failed to write phy reg\n");
  444. return -EBUSY;
  445. }
  446. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  447. int clear_bits, int set_bits)
  448. {
  449. struct fw_ohci *ohci = fw_ohci(card);
  450. int ret;
  451. ret = read_phy_reg(ohci, addr);
  452. if (ret < 0)
  453. return ret;
  454. /*
  455. * The interrupt status bits are cleared by writing a one bit.
  456. * Avoid clearing them unless explicitly requested in set_bits.
  457. */
  458. if (addr == 5)
  459. clear_bits |= PHY_INT_STATUS_BITS;
  460. return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
  461. }
  462. static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
  463. {
  464. int ret;
  465. ret = ohci_update_phy_reg(&ohci->card, 7, PHY_PAGE_SELECT, page << 5);
  466. if (ret < 0)
  467. return ret;
  468. return read_phy_reg(ohci, addr);
  469. }
  470. static int ar_context_add_page(struct ar_context *ctx)
  471. {
  472. struct device *dev = ctx->ohci->card.device;
  473. struct ar_buffer *ab;
  474. dma_addr_t uninitialized_var(ab_bus);
  475. size_t offset;
  476. ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
  477. if (ab == NULL)
  478. return -ENOMEM;
  479. ab->next = NULL;
  480. memset(&ab->descriptor, 0, sizeof(ab->descriptor));
  481. ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  482. DESCRIPTOR_STATUS |
  483. DESCRIPTOR_BRANCH_ALWAYS);
  484. offset = offsetof(struct ar_buffer, data);
  485. ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
  486. ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
  487. ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
  488. ab->descriptor.branch_address = 0;
  489. ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
  490. ctx->last_buffer->next = ab;
  491. ctx->last_buffer = ab;
  492. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  493. flush_writes(ctx->ohci);
  494. return 0;
  495. }
  496. static void ar_context_release(struct ar_context *ctx)
  497. {
  498. struct ar_buffer *ab, *ab_next;
  499. size_t offset;
  500. dma_addr_t ab_bus;
  501. for (ab = ctx->current_buffer; ab; ab = ab_next) {
  502. ab_next = ab->next;
  503. offset = offsetof(struct ar_buffer, data);
  504. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  505. dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
  506. ab, ab_bus);
  507. }
  508. }
  509. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  510. #define cond_le32_to_cpu(v) \
  511. (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
  512. #else
  513. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  514. #endif
  515. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  516. {
  517. struct fw_ohci *ohci = ctx->ohci;
  518. struct fw_packet p;
  519. u32 status, length, tcode;
  520. int evt;
  521. p.header[0] = cond_le32_to_cpu(buffer[0]);
  522. p.header[1] = cond_le32_to_cpu(buffer[1]);
  523. p.header[2] = cond_le32_to_cpu(buffer[2]);
  524. tcode = (p.header[0] >> 4) & 0x0f;
  525. switch (tcode) {
  526. case TCODE_WRITE_QUADLET_REQUEST:
  527. case TCODE_READ_QUADLET_RESPONSE:
  528. p.header[3] = (__force __u32) buffer[3];
  529. p.header_length = 16;
  530. p.payload_length = 0;
  531. break;
  532. case TCODE_READ_BLOCK_REQUEST :
  533. p.header[3] = cond_le32_to_cpu(buffer[3]);
  534. p.header_length = 16;
  535. p.payload_length = 0;
  536. break;
  537. case TCODE_WRITE_BLOCK_REQUEST:
  538. case TCODE_READ_BLOCK_RESPONSE:
  539. case TCODE_LOCK_REQUEST:
  540. case TCODE_LOCK_RESPONSE:
  541. p.header[3] = cond_le32_to_cpu(buffer[3]);
  542. p.header_length = 16;
  543. p.payload_length = p.header[3] >> 16;
  544. break;
  545. case TCODE_WRITE_RESPONSE:
  546. case TCODE_READ_QUADLET_REQUEST:
  547. case OHCI_TCODE_PHY_PACKET:
  548. p.header_length = 12;
  549. p.payload_length = 0;
  550. break;
  551. default:
  552. /* FIXME: Stop context, discard everything, and restart? */
  553. p.header_length = 0;
  554. p.payload_length = 0;
  555. }
  556. p.payload = (void *) buffer + p.header_length;
  557. /* FIXME: What to do about evt_* errors? */
  558. length = (p.header_length + p.payload_length + 3) / 4;
  559. status = cond_le32_to_cpu(buffer[length]);
  560. evt = (status >> 16) & 0x1f;
  561. p.ack = evt - 16;
  562. p.speed = (status >> 21) & 0x7;
  563. p.timestamp = status & 0xffff;
  564. p.generation = ohci->request_generation;
  565. log_ar_at_event('R', p.speed, p.header, evt);
  566. /*
  567. * The OHCI bus reset handler synthesizes a phy packet with
  568. * the new generation number when a bus reset happens (see
  569. * section 8.4.2.3). This helps us determine when a request
  570. * was received and make sure we send the response in the same
  571. * generation. We only need this for requests; for responses
  572. * we use the unique tlabel for finding the matching
  573. * request.
  574. *
  575. * Alas some chips sometimes emit bus reset packets with a
  576. * wrong generation. We set the correct generation for these
  577. * at a slightly incorrect time (in bus_reset_tasklet).
  578. */
  579. if (evt == OHCI1394_evt_bus_reset) {
  580. if (!(ohci->quirks & QUIRK_RESET_PACKET))
  581. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  582. } else if (ctx == &ohci->ar_request_ctx) {
  583. fw_core_handle_request(&ohci->card, &p);
  584. } else {
  585. fw_core_handle_response(&ohci->card, &p);
  586. }
  587. return buffer + length + 1;
  588. }
  589. static void ar_context_tasklet(unsigned long data)
  590. {
  591. struct ar_context *ctx = (struct ar_context *)data;
  592. struct fw_ohci *ohci = ctx->ohci;
  593. struct ar_buffer *ab;
  594. struct descriptor *d;
  595. void *buffer, *end;
  596. ab = ctx->current_buffer;
  597. d = &ab->descriptor;
  598. if (d->res_count == 0) {
  599. size_t size, rest, offset;
  600. dma_addr_t start_bus;
  601. void *start;
  602. /*
  603. * This descriptor is finished and we may have a
  604. * packet split across this and the next buffer. We
  605. * reuse the page for reassembling the split packet.
  606. */
  607. offset = offsetof(struct ar_buffer, data);
  608. start = buffer = ab;
  609. start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  610. ab = ab->next;
  611. d = &ab->descriptor;
  612. size = buffer + PAGE_SIZE - ctx->pointer;
  613. rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
  614. memmove(buffer, ctx->pointer, size);
  615. memcpy(buffer + size, ab->data, rest);
  616. ctx->current_buffer = ab;
  617. ctx->pointer = (void *) ab->data + rest;
  618. end = buffer + size + rest;
  619. while (buffer < end)
  620. buffer = handle_ar_packet(ctx, buffer);
  621. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  622. start, start_bus);
  623. ar_context_add_page(ctx);
  624. } else {
  625. buffer = ctx->pointer;
  626. ctx->pointer = end =
  627. (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
  628. while (buffer < end)
  629. buffer = handle_ar_packet(ctx, buffer);
  630. }
  631. }
  632. static int ar_context_init(struct ar_context *ctx,
  633. struct fw_ohci *ohci, u32 regs)
  634. {
  635. struct ar_buffer ab;
  636. ctx->regs = regs;
  637. ctx->ohci = ohci;
  638. ctx->last_buffer = &ab;
  639. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  640. ar_context_add_page(ctx);
  641. ar_context_add_page(ctx);
  642. ctx->current_buffer = ab.next;
  643. ctx->pointer = ctx->current_buffer->data;
  644. return 0;
  645. }
  646. static void ar_context_run(struct ar_context *ctx)
  647. {
  648. struct ar_buffer *ab = ctx->current_buffer;
  649. dma_addr_t ab_bus;
  650. size_t offset;
  651. offset = offsetof(struct ar_buffer, data);
  652. ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
  653. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
  654. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  655. flush_writes(ctx->ohci);
  656. }
  657. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  658. {
  659. int b, key;
  660. b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
  661. key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
  662. /* figure out which descriptor the branch address goes in */
  663. if (z == 2 && (b == 3 || key == 2))
  664. return d;
  665. else
  666. return d + z - 1;
  667. }
  668. static void context_tasklet(unsigned long data)
  669. {
  670. struct context *ctx = (struct context *) data;
  671. struct descriptor *d, *last;
  672. u32 address;
  673. int z;
  674. struct descriptor_buffer *desc;
  675. desc = list_entry(ctx->buffer_list.next,
  676. struct descriptor_buffer, list);
  677. last = ctx->last;
  678. while (last->branch_address != 0) {
  679. struct descriptor_buffer *old_desc = desc;
  680. address = le32_to_cpu(last->branch_address);
  681. z = address & 0xf;
  682. address &= ~0xf;
  683. /* If the branch address points to a buffer outside of the
  684. * current buffer, advance to the next buffer. */
  685. if (address < desc->buffer_bus ||
  686. address >= desc->buffer_bus + desc->used)
  687. desc = list_entry(desc->list.next,
  688. struct descriptor_buffer, list);
  689. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  690. last = find_branch_descriptor(d, z);
  691. if (!ctx->callback(ctx, d, last))
  692. break;
  693. if (old_desc != desc) {
  694. /* If we've advanced to the next buffer, move the
  695. * previous buffer to the free list. */
  696. unsigned long flags;
  697. old_desc->used = 0;
  698. spin_lock_irqsave(&ctx->ohci->lock, flags);
  699. list_move_tail(&old_desc->list, &ctx->buffer_list);
  700. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  701. }
  702. ctx->last = last;
  703. }
  704. }
  705. /*
  706. * Allocate a new buffer and add it to the list of free buffers for this
  707. * context. Must be called with ohci->lock held.
  708. */
  709. static int context_add_buffer(struct context *ctx)
  710. {
  711. struct descriptor_buffer *desc;
  712. dma_addr_t uninitialized_var(bus_addr);
  713. int offset;
  714. /*
  715. * 16MB of descriptors should be far more than enough for any DMA
  716. * program. This will catch run-away userspace or DoS attacks.
  717. */
  718. if (ctx->total_allocation >= 16*1024*1024)
  719. return -ENOMEM;
  720. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  721. &bus_addr, GFP_ATOMIC);
  722. if (!desc)
  723. return -ENOMEM;
  724. offset = (void *)&desc->buffer - (void *)desc;
  725. desc->buffer_size = PAGE_SIZE - offset;
  726. desc->buffer_bus = bus_addr + offset;
  727. desc->used = 0;
  728. list_add_tail(&desc->list, &ctx->buffer_list);
  729. ctx->total_allocation += PAGE_SIZE;
  730. return 0;
  731. }
  732. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  733. u32 regs, descriptor_callback_t callback)
  734. {
  735. ctx->ohci = ohci;
  736. ctx->regs = regs;
  737. ctx->total_allocation = 0;
  738. INIT_LIST_HEAD(&ctx->buffer_list);
  739. if (context_add_buffer(ctx) < 0)
  740. return -ENOMEM;
  741. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  742. struct descriptor_buffer, list);
  743. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  744. ctx->callback = callback;
  745. /*
  746. * We put a dummy descriptor in the buffer that has a NULL
  747. * branch address and looks like it's been sent. That way we
  748. * have a descriptor to append DMA programs to.
  749. */
  750. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  751. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  752. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  753. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  754. ctx->last = ctx->buffer_tail->buffer;
  755. ctx->prev = ctx->buffer_tail->buffer;
  756. return 0;
  757. }
  758. static void context_release(struct context *ctx)
  759. {
  760. struct fw_card *card = &ctx->ohci->card;
  761. struct descriptor_buffer *desc, *tmp;
  762. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  763. dma_free_coherent(card->device, PAGE_SIZE, desc,
  764. desc->buffer_bus -
  765. ((void *)&desc->buffer - (void *)desc));
  766. }
  767. /* Must be called with ohci->lock held */
  768. static struct descriptor *context_get_descriptors(struct context *ctx,
  769. int z, dma_addr_t *d_bus)
  770. {
  771. struct descriptor *d = NULL;
  772. struct descriptor_buffer *desc = ctx->buffer_tail;
  773. if (z * sizeof(*d) > desc->buffer_size)
  774. return NULL;
  775. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  776. /* No room for the descriptor in this buffer, so advance to the
  777. * next one. */
  778. if (desc->list.next == &ctx->buffer_list) {
  779. /* If there is no free buffer next in the list,
  780. * allocate one. */
  781. if (context_add_buffer(ctx) < 0)
  782. return NULL;
  783. }
  784. desc = list_entry(desc->list.next,
  785. struct descriptor_buffer, list);
  786. ctx->buffer_tail = desc;
  787. }
  788. d = desc->buffer + desc->used / sizeof(*d);
  789. memset(d, 0, z * sizeof(*d));
  790. *d_bus = desc->buffer_bus + desc->used;
  791. return d;
  792. }
  793. static void context_run(struct context *ctx, u32 extra)
  794. {
  795. struct fw_ohci *ohci = ctx->ohci;
  796. reg_write(ohci, COMMAND_PTR(ctx->regs),
  797. le32_to_cpu(ctx->last->branch_address));
  798. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  799. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  800. flush_writes(ohci);
  801. }
  802. static void context_append(struct context *ctx,
  803. struct descriptor *d, int z, int extra)
  804. {
  805. dma_addr_t d_bus;
  806. struct descriptor_buffer *desc = ctx->buffer_tail;
  807. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  808. desc->used += (z + extra) * sizeof(*d);
  809. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  810. ctx->prev = find_branch_descriptor(d, z);
  811. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  812. flush_writes(ctx->ohci);
  813. }
  814. static void context_stop(struct context *ctx)
  815. {
  816. u32 reg;
  817. int i;
  818. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  819. flush_writes(ctx->ohci);
  820. for (i = 0; i < 10; i++) {
  821. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  822. if ((reg & CONTEXT_ACTIVE) == 0)
  823. return;
  824. mdelay(1);
  825. }
  826. fw_error("Error: DMA context still active (0x%08x)\n", reg);
  827. }
  828. struct driver_data {
  829. struct fw_packet *packet;
  830. };
  831. /*
  832. * This function apppends a packet to the DMA queue for transmission.
  833. * Must always be called with the ochi->lock held to ensure proper
  834. * generation handling and locking around packet queue manipulation.
  835. */
  836. static int at_context_queue_packet(struct context *ctx,
  837. struct fw_packet *packet)
  838. {
  839. struct fw_ohci *ohci = ctx->ohci;
  840. dma_addr_t d_bus, uninitialized_var(payload_bus);
  841. struct driver_data *driver_data;
  842. struct descriptor *d, *last;
  843. __le32 *header;
  844. int z, tcode;
  845. u32 reg;
  846. d = context_get_descriptors(ctx, 4, &d_bus);
  847. if (d == NULL) {
  848. packet->ack = RCODE_SEND_ERROR;
  849. return -1;
  850. }
  851. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  852. d[0].res_count = cpu_to_le16(packet->timestamp);
  853. /*
  854. * The DMA format for asyncronous link packets is different
  855. * from the IEEE1394 layout, so shift the fields around
  856. * accordingly. If header_length is 8, it's a PHY packet, to
  857. * which we need to prepend an extra quadlet.
  858. */
  859. header = (__le32 *) &d[1];
  860. switch (packet->header_length) {
  861. case 16:
  862. case 12:
  863. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  864. (packet->speed << 16));
  865. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  866. (packet->header[0] & 0xffff0000));
  867. header[2] = cpu_to_le32(packet->header[2]);
  868. tcode = (packet->header[0] >> 4) & 0x0f;
  869. if (TCODE_IS_BLOCK_PACKET(tcode))
  870. header[3] = cpu_to_le32(packet->header[3]);
  871. else
  872. header[3] = (__force __le32) packet->header[3];
  873. d[0].req_count = cpu_to_le16(packet->header_length);
  874. break;
  875. case 8:
  876. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  877. (packet->speed << 16));
  878. header[1] = cpu_to_le32(packet->header[0]);
  879. header[2] = cpu_to_le32(packet->header[1]);
  880. d[0].req_count = cpu_to_le16(12);
  881. break;
  882. case 4:
  883. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  884. (packet->speed << 16));
  885. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  886. d[0].req_count = cpu_to_le16(8);
  887. break;
  888. default:
  889. /* BUG(); */
  890. packet->ack = RCODE_SEND_ERROR;
  891. return -1;
  892. }
  893. driver_data = (struct driver_data *) &d[3];
  894. driver_data->packet = packet;
  895. packet->driver_data = driver_data;
  896. if (packet->payload_length > 0) {
  897. payload_bus =
  898. dma_map_single(ohci->card.device, packet->payload,
  899. packet->payload_length, DMA_TO_DEVICE);
  900. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  901. packet->ack = RCODE_SEND_ERROR;
  902. return -1;
  903. }
  904. packet->payload_bus = payload_bus;
  905. packet->payload_mapped = true;
  906. d[2].req_count = cpu_to_le16(packet->payload_length);
  907. d[2].data_address = cpu_to_le32(payload_bus);
  908. last = &d[2];
  909. z = 3;
  910. } else {
  911. last = &d[0];
  912. z = 2;
  913. }
  914. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  915. DESCRIPTOR_IRQ_ALWAYS |
  916. DESCRIPTOR_BRANCH_ALWAYS);
  917. /*
  918. * If the controller and packet generations don't match, we need to
  919. * bail out and try again. If IntEvent.busReset is set, the AT context
  920. * is halted, so appending to the context and trying to run it is
  921. * futile. Most controllers do the right thing and just flush the AT
  922. * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
  923. * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
  924. * up stalling out. So we just bail out in software and try again
  925. * later, and everyone is happy.
  926. * FIXME: Document how the locking works.
  927. */
  928. if (ohci->generation != packet->generation ||
  929. reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
  930. if (packet->payload_mapped)
  931. dma_unmap_single(ohci->card.device, payload_bus,
  932. packet->payload_length, DMA_TO_DEVICE);
  933. packet->ack = RCODE_GENERATION;
  934. return -1;
  935. }
  936. context_append(ctx, d, z, 4 - z);
  937. /* If the context isn't already running, start it up. */
  938. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  939. if ((reg & CONTEXT_RUN) == 0)
  940. context_run(ctx, 0);
  941. return 0;
  942. }
  943. static int handle_at_packet(struct context *context,
  944. struct descriptor *d,
  945. struct descriptor *last)
  946. {
  947. struct driver_data *driver_data;
  948. struct fw_packet *packet;
  949. struct fw_ohci *ohci = context->ohci;
  950. int evt;
  951. if (last->transfer_status == 0)
  952. /* This descriptor isn't done yet, stop iteration. */
  953. return 0;
  954. driver_data = (struct driver_data *) &d[3];
  955. packet = driver_data->packet;
  956. if (packet == NULL)
  957. /* This packet was cancelled, just continue. */
  958. return 1;
  959. if (packet->payload_mapped)
  960. dma_unmap_single(ohci->card.device, packet->payload_bus,
  961. packet->payload_length, DMA_TO_DEVICE);
  962. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  963. packet->timestamp = le16_to_cpu(last->res_count);
  964. log_ar_at_event('T', packet->speed, packet->header, evt);
  965. switch (evt) {
  966. case OHCI1394_evt_timeout:
  967. /* Async response transmit timed out. */
  968. packet->ack = RCODE_CANCELLED;
  969. break;
  970. case OHCI1394_evt_flushed:
  971. /*
  972. * The packet was flushed should give same error as
  973. * when we try to use a stale generation count.
  974. */
  975. packet->ack = RCODE_GENERATION;
  976. break;
  977. case OHCI1394_evt_missing_ack:
  978. /*
  979. * Using a valid (current) generation count, but the
  980. * node is not on the bus or not sending acks.
  981. */
  982. packet->ack = RCODE_NO_ACK;
  983. break;
  984. case ACK_COMPLETE + 0x10:
  985. case ACK_PENDING + 0x10:
  986. case ACK_BUSY_X + 0x10:
  987. case ACK_BUSY_A + 0x10:
  988. case ACK_BUSY_B + 0x10:
  989. case ACK_DATA_ERROR + 0x10:
  990. case ACK_TYPE_ERROR + 0x10:
  991. packet->ack = evt - 0x10;
  992. break;
  993. default:
  994. packet->ack = RCODE_SEND_ERROR;
  995. break;
  996. }
  997. packet->callback(packet, &ohci->card, packet->ack);
  998. return 1;
  999. }
  1000. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  1001. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  1002. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  1003. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  1004. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  1005. static void handle_local_rom(struct fw_ohci *ohci,
  1006. struct fw_packet *packet, u32 csr)
  1007. {
  1008. struct fw_packet response;
  1009. int tcode, length, i;
  1010. tcode = HEADER_GET_TCODE(packet->header[0]);
  1011. if (TCODE_IS_BLOCK_PACKET(tcode))
  1012. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1013. else
  1014. length = 4;
  1015. i = csr - CSR_CONFIG_ROM;
  1016. if (i + length > CONFIG_ROM_SIZE) {
  1017. fw_fill_response(&response, packet->header,
  1018. RCODE_ADDRESS_ERROR, NULL, 0);
  1019. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  1020. fw_fill_response(&response, packet->header,
  1021. RCODE_TYPE_ERROR, NULL, 0);
  1022. } else {
  1023. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  1024. (void *) ohci->config_rom + i, length);
  1025. }
  1026. fw_core_handle_response(&ohci->card, &response);
  1027. }
  1028. static void handle_local_lock(struct fw_ohci *ohci,
  1029. struct fw_packet *packet, u32 csr)
  1030. {
  1031. struct fw_packet response;
  1032. int tcode, length, ext_tcode, sel;
  1033. __be32 *payload, lock_old;
  1034. u32 lock_arg, lock_data;
  1035. tcode = HEADER_GET_TCODE(packet->header[0]);
  1036. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1037. payload = packet->payload;
  1038. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  1039. if (tcode == TCODE_LOCK_REQUEST &&
  1040. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  1041. lock_arg = be32_to_cpu(payload[0]);
  1042. lock_data = be32_to_cpu(payload[1]);
  1043. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  1044. lock_arg = 0;
  1045. lock_data = 0;
  1046. } else {
  1047. fw_fill_response(&response, packet->header,
  1048. RCODE_TYPE_ERROR, NULL, 0);
  1049. goto out;
  1050. }
  1051. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  1052. reg_write(ohci, OHCI1394_CSRData, lock_data);
  1053. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  1054. reg_write(ohci, OHCI1394_CSRControl, sel);
  1055. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
  1056. lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
  1057. else
  1058. fw_notify("swap not done yet\n");
  1059. fw_fill_response(&response, packet->header,
  1060. RCODE_COMPLETE, &lock_old, sizeof(lock_old));
  1061. out:
  1062. fw_core_handle_response(&ohci->card, &response);
  1063. }
  1064. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1065. {
  1066. u64 offset;
  1067. u32 csr;
  1068. if (ctx == &ctx->ohci->at_request_ctx) {
  1069. packet->ack = ACK_PENDING;
  1070. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1071. }
  1072. offset =
  1073. ((unsigned long long)
  1074. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1075. packet->header[2];
  1076. csr = offset - CSR_REGISTER_BASE;
  1077. /* Handle config rom reads. */
  1078. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1079. handle_local_rom(ctx->ohci, packet, csr);
  1080. else switch (csr) {
  1081. case CSR_BUS_MANAGER_ID:
  1082. case CSR_BANDWIDTH_AVAILABLE:
  1083. case CSR_CHANNELS_AVAILABLE_HI:
  1084. case CSR_CHANNELS_AVAILABLE_LO:
  1085. handle_local_lock(ctx->ohci, packet, csr);
  1086. break;
  1087. default:
  1088. if (ctx == &ctx->ohci->at_request_ctx)
  1089. fw_core_handle_request(&ctx->ohci->card, packet);
  1090. else
  1091. fw_core_handle_response(&ctx->ohci->card, packet);
  1092. break;
  1093. }
  1094. if (ctx == &ctx->ohci->at_response_ctx) {
  1095. packet->ack = ACK_COMPLETE;
  1096. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1097. }
  1098. }
  1099. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1100. {
  1101. unsigned long flags;
  1102. int ret;
  1103. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1104. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1105. ctx->ohci->generation == packet->generation) {
  1106. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1107. handle_local_request(ctx, packet);
  1108. return;
  1109. }
  1110. ret = at_context_queue_packet(ctx, packet);
  1111. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1112. if (ret < 0)
  1113. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1114. }
  1115. static u32 cycle_timer_ticks(u32 cycle_timer)
  1116. {
  1117. u32 ticks;
  1118. ticks = cycle_timer & 0xfff;
  1119. ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
  1120. ticks += (3072 * 8000) * (cycle_timer >> 25);
  1121. return ticks;
  1122. }
  1123. /*
  1124. * Some controllers exhibit one or more of the following bugs when updating the
  1125. * iso cycle timer register:
  1126. * - When the lowest six bits are wrapping around to zero, a read that happens
  1127. * at the same time will return garbage in the lowest ten bits.
  1128. * - When the cycleOffset field wraps around to zero, the cycleCount field is
  1129. * not incremented for about 60 ns.
  1130. * - Occasionally, the entire register reads zero.
  1131. *
  1132. * To catch these, we read the register three times and ensure that the
  1133. * difference between each two consecutive reads is approximately the same, i.e.
  1134. * less than twice the other. Furthermore, any negative difference indicates an
  1135. * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
  1136. * execute, so we have enough precision to compute the ratio of the differences.)
  1137. */
  1138. static u32 get_cycle_time(struct fw_ohci *ohci)
  1139. {
  1140. u32 c0, c1, c2;
  1141. u32 t0, t1, t2;
  1142. s32 diff01, diff12;
  1143. int i;
  1144. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1145. if (ohci->quirks & QUIRK_CYCLE_TIMER) {
  1146. i = 0;
  1147. c1 = c2;
  1148. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1149. do {
  1150. c0 = c1;
  1151. c1 = c2;
  1152. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1153. t0 = cycle_timer_ticks(c0);
  1154. t1 = cycle_timer_ticks(c1);
  1155. t2 = cycle_timer_ticks(c2);
  1156. diff01 = t1 - t0;
  1157. diff12 = t2 - t1;
  1158. } while ((diff01 <= 0 || diff12 <= 0 ||
  1159. diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
  1160. && i++ < 20);
  1161. }
  1162. return c2;
  1163. }
  1164. /*
  1165. * This function has to be called at least every 64 seconds. The bus_time
  1166. * field stores not only the upper 25 bits of the BUS_TIME register but also
  1167. * the most significant bit of the cycle timer in bit 6 so that we can detect
  1168. * changes in this bit.
  1169. */
  1170. static u32 update_bus_time(struct fw_ohci *ohci)
  1171. {
  1172. u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
  1173. if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
  1174. ohci->bus_time += 0x40;
  1175. return ohci->bus_time | cycle_time_seconds;
  1176. }
  1177. static void bus_reset_tasklet(unsigned long data)
  1178. {
  1179. struct fw_ohci *ohci = (struct fw_ohci *)data;
  1180. int self_id_count, i, j, reg;
  1181. int generation, new_generation;
  1182. unsigned long flags;
  1183. void *free_rom = NULL;
  1184. dma_addr_t free_rom_bus = 0;
  1185. bool is_new_root;
  1186. reg = reg_read(ohci, OHCI1394_NodeID);
  1187. if (!(reg & OHCI1394_NodeID_idValid)) {
  1188. fw_notify("node ID not valid, new bus reset in progress\n");
  1189. return;
  1190. }
  1191. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1192. fw_notify("malconfigured bus\n");
  1193. return;
  1194. }
  1195. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1196. OHCI1394_NodeID_nodeNumber);
  1197. is_new_root = (reg & OHCI1394_NodeID_root) != 0;
  1198. if (!(ohci->is_root && is_new_root))
  1199. reg_write(ohci, OHCI1394_LinkControlSet,
  1200. OHCI1394_LinkControl_cycleMaster);
  1201. ohci->is_root = is_new_root;
  1202. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1203. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1204. fw_notify("inconsistent self IDs\n");
  1205. return;
  1206. }
  1207. /*
  1208. * The count in the SelfIDCount register is the number of
  1209. * bytes in the self ID receive buffer. Since we also receive
  1210. * the inverted quadlets and a header quadlet, we shift one
  1211. * bit extra to get the actual number of self IDs.
  1212. */
  1213. self_id_count = (reg >> 3) & 0xff;
  1214. if (self_id_count == 0 || self_id_count > 252) {
  1215. fw_notify("inconsistent self IDs\n");
  1216. return;
  1217. }
  1218. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1219. rmb();
  1220. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1221. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1222. fw_notify("inconsistent self IDs\n");
  1223. return;
  1224. }
  1225. ohci->self_id_buffer[j] =
  1226. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1227. }
  1228. rmb();
  1229. /*
  1230. * Check the consistency of the self IDs we just read. The
  1231. * problem we face is that a new bus reset can start while we
  1232. * read out the self IDs from the DMA buffer. If this happens,
  1233. * the DMA buffer will be overwritten with new self IDs and we
  1234. * will read out inconsistent data. The OHCI specification
  1235. * (section 11.2) recommends a technique similar to
  1236. * linux/seqlock.h, where we remember the generation of the
  1237. * self IDs in the buffer before reading them out and compare
  1238. * it to the current generation after reading them out. If
  1239. * the two generations match we know we have a consistent set
  1240. * of self IDs.
  1241. */
  1242. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1243. if (new_generation != generation) {
  1244. fw_notify("recursive bus reset detected, "
  1245. "discarding self ids\n");
  1246. return;
  1247. }
  1248. /* FIXME: Document how the locking works. */
  1249. spin_lock_irqsave(&ohci->lock, flags);
  1250. ohci->generation = generation;
  1251. context_stop(&ohci->at_request_ctx);
  1252. context_stop(&ohci->at_response_ctx);
  1253. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1254. if (ohci->quirks & QUIRK_RESET_PACKET)
  1255. ohci->request_generation = generation;
  1256. /*
  1257. * This next bit is unrelated to the AT context stuff but we
  1258. * have to do it under the spinlock also. If a new config rom
  1259. * was set up before this reset, the old one is now no longer
  1260. * in use and we can free it. Update the config rom pointers
  1261. * to point to the current config rom and clear the
  1262. * next_config_rom pointer so a new udpate can take place.
  1263. */
  1264. if (ohci->next_config_rom != NULL) {
  1265. if (ohci->next_config_rom != ohci->config_rom) {
  1266. free_rom = ohci->config_rom;
  1267. free_rom_bus = ohci->config_rom_bus;
  1268. }
  1269. ohci->config_rom = ohci->next_config_rom;
  1270. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1271. ohci->next_config_rom = NULL;
  1272. /*
  1273. * Restore config_rom image and manually update
  1274. * config_rom registers. Writing the header quadlet
  1275. * will indicate that the config rom is ready, so we
  1276. * do that last.
  1277. */
  1278. reg_write(ohci, OHCI1394_BusOptions,
  1279. be32_to_cpu(ohci->config_rom[2]));
  1280. ohci->config_rom[0] = ohci->next_header;
  1281. reg_write(ohci, OHCI1394_ConfigROMhdr,
  1282. be32_to_cpu(ohci->next_header));
  1283. }
  1284. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1285. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1286. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1287. #endif
  1288. spin_unlock_irqrestore(&ohci->lock, flags);
  1289. if (free_rom)
  1290. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1291. free_rom, free_rom_bus);
  1292. log_selfids(ohci->node_id, generation,
  1293. self_id_count, ohci->self_id_buffer);
  1294. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1295. self_id_count, ohci->self_id_buffer);
  1296. }
  1297. static irqreturn_t irq_handler(int irq, void *data)
  1298. {
  1299. struct fw_ohci *ohci = data;
  1300. u32 event, iso_event;
  1301. int i;
  1302. event = reg_read(ohci, OHCI1394_IntEventClear);
  1303. if (!event || !~event)
  1304. return IRQ_NONE;
  1305. /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
  1306. reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
  1307. log_irqs(event);
  1308. if (event & OHCI1394_selfIDComplete)
  1309. tasklet_schedule(&ohci->bus_reset_tasklet);
  1310. if (event & OHCI1394_RQPkt)
  1311. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1312. if (event & OHCI1394_RSPkt)
  1313. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1314. if (event & OHCI1394_reqTxComplete)
  1315. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1316. if (event & OHCI1394_respTxComplete)
  1317. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1318. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1319. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1320. while (iso_event) {
  1321. i = ffs(iso_event) - 1;
  1322. tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
  1323. iso_event &= ~(1 << i);
  1324. }
  1325. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1326. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1327. while (iso_event) {
  1328. i = ffs(iso_event) - 1;
  1329. tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
  1330. iso_event &= ~(1 << i);
  1331. }
  1332. if (unlikely(event & OHCI1394_regAccessFail))
  1333. fw_error("Register access failure - "
  1334. "please notify linux1394-devel@lists.sf.net\n");
  1335. if (unlikely(event & OHCI1394_postedWriteErr))
  1336. fw_error("PCI posted write error\n");
  1337. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1338. if (printk_ratelimit())
  1339. fw_notify("isochronous cycle too long\n");
  1340. reg_write(ohci, OHCI1394_LinkControlSet,
  1341. OHCI1394_LinkControl_cycleMaster);
  1342. }
  1343. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1344. /*
  1345. * We need to clear this event bit in order to make
  1346. * cycleMatch isochronous I/O work. In theory we should
  1347. * stop active cycleMatch iso contexts now and restart
  1348. * them at least two cycles later. (FIXME?)
  1349. */
  1350. if (printk_ratelimit())
  1351. fw_notify("isochronous cycle inconsistent\n");
  1352. }
  1353. if (event & OHCI1394_cycle64Seconds) {
  1354. spin_lock(&ohci->lock);
  1355. update_bus_time(ohci);
  1356. spin_unlock(&ohci->lock);
  1357. }
  1358. return IRQ_HANDLED;
  1359. }
  1360. static int software_reset(struct fw_ohci *ohci)
  1361. {
  1362. int i;
  1363. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1364. for (i = 0; i < OHCI_LOOP_COUNT; i++) {
  1365. if ((reg_read(ohci, OHCI1394_HCControlSet) &
  1366. OHCI1394_HCControl_softReset) == 0)
  1367. return 0;
  1368. msleep(1);
  1369. }
  1370. return -EBUSY;
  1371. }
  1372. static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
  1373. {
  1374. size_t size = length * 4;
  1375. memcpy(dest, src, size);
  1376. if (size < CONFIG_ROM_SIZE)
  1377. memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
  1378. }
  1379. static int configure_1394a_enhancements(struct fw_ohci *ohci)
  1380. {
  1381. bool enable_1394a;
  1382. int ret, clear, set, offset;
  1383. /* Check if the driver should configure link and PHY. */
  1384. if (!(reg_read(ohci, OHCI1394_HCControlSet) &
  1385. OHCI1394_HCControl_programPhyEnable))
  1386. return 0;
  1387. /* Paranoia: check whether the PHY supports 1394a, too. */
  1388. enable_1394a = false;
  1389. ret = read_phy_reg(ohci, 2);
  1390. if (ret < 0)
  1391. return ret;
  1392. if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
  1393. ret = read_paged_phy_reg(ohci, 1, 8);
  1394. if (ret < 0)
  1395. return ret;
  1396. if (ret >= 1)
  1397. enable_1394a = true;
  1398. }
  1399. if (ohci->quirks & QUIRK_NO_1394A)
  1400. enable_1394a = false;
  1401. /* Configure PHY and link consistently. */
  1402. if (enable_1394a) {
  1403. clear = 0;
  1404. set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1405. } else {
  1406. clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1407. set = 0;
  1408. }
  1409. ret = ohci_update_phy_reg(&ohci->card, 5, clear, set);
  1410. if (ret < 0)
  1411. return ret;
  1412. if (enable_1394a)
  1413. offset = OHCI1394_HCControlSet;
  1414. else
  1415. offset = OHCI1394_HCControlClear;
  1416. reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
  1417. /* Clean up: configuration has been taken care of. */
  1418. reg_write(ohci, OHCI1394_HCControlClear,
  1419. OHCI1394_HCControl_programPhyEnable);
  1420. return 0;
  1421. }
  1422. static int ohci_enable(struct fw_card *card,
  1423. const __be32 *config_rom, size_t length)
  1424. {
  1425. struct fw_ohci *ohci = fw_ohci(card);
  1426. struct pci_dev *dev = to_pci_dev(card->device);
  1427. u32 lps, seconds, version, irqs;
  1428. int i, ret;
  1429. if (software_reset(ohci)) {
  1430. fw_error("Failed to reset ohci card.\n");
  1431. return -EBUSY;
  1432. }
  1433. /*
  1434. * Now enable LPS, which we need in order to start accessing
  1435. * most of the registers. In fact, on some cards (ALI M5251),
  1436. * accessing registers in the SClk domain without LPS enabled
  1437. * will lock up the machine. Wait 50msec to make sure we have
  1438. * full link enabled. However, with some cards (well, at least
  1439. * a JMicron PCIe card), we have to try again sometimes.
  1440. */
  1441. reg_write(ohci, OHCI1394_HCControlSet,
  1442. OHCI1394_HCControl_LPS |
  1443. OHCI1394_HCControl_postedWriteEnable);
  1444. flush_writes(ohci);
  1445. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1446. msleep(50);
  1447. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1448. OHCI1394_HCControl_LPS;
  1449. }
  1450. if (!lps) {
  1451. fw_error("Failed to set Link Power Status\n");
  1452. return -EIO;
  1453. }
  1454. reg_write(ohci, OHCI1394_HCControlClear,
  1455. OHCI1394_HCControl_noByteSwapData);
  1456. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1457. reg_write(ohci, OHCI1394_LinkControlClear,
  1458. OHCI1394_LinkControl_rcvPhyPkt);
  1459. reg_write(ohci, OHCI1394_LinkControlSet,
  1460. OHCI1394_LinkControl_rcvSelfID |
  1461. OHCI1394_LinkControl_cycleTimerEnable |
  1462. OHCI1394_LinkControl_cycleMaster);
  1463. reg_write(ohci, OHCI1394_ATRetries,
  1464. OHCI1394_MAX_AT_REQ_RETRIES |
  1465. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1466. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
  1467. (200 << 16));
  1468. seconds = lower_32_bits(get_seconds());
  1469. reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
  1470. ohci->bus_time = seconds & ~0x3f;
  1471. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  1472. if (version >= OHCI_VERSION_1_1) {
  1473. reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
  1474. 0xfffffffe);
  1475. ohci->features |= FEATURE_CHANNEL_31_ALLOCATED;
  1476. }
  1477. /* Get implemented bits of the priority arbitration request counter. */
  1478. reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
  1479. ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
  1480. reg_write(ohci, OHCI1394_FairnessControl, 0);
  1481. if (ohci->pri_req_max != 0)
  1482. ohci->features |= FEATURE_PRIORITY_BUDGET;
  1483. ar_context_run(&ohci->ar_request_ctx);
  1484. ar_context_run(&ohci->ar_response_ctx);
  1485. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1486. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1487. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1488. ret = configure_1394a_enhancements(ohci);
  1489. if (ret < 0)
  1490. return ret;
  1491. /* Activate link_on bit and contender bit in our self ID packets.*/
  1492. ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
  1493. if (ret < 0)
  1494. return ret;
  1495. /*
  1496. * When the link is not yet enabled, the atomic config rom
  1497. * update mechanism described below in ohci_set_config_rom()
  1498. * is not active. We have to update ConfigRomHeader and
  1499. * BusOptions manually, and the write to ConfigROMmap takes
  1500. * effect immediately. We tie this to the enabling of the
  1501. * link, so we have a valid config rom before enabling - the
  1502. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1503. * values before enabling.
  1504. *
  1505. * However, when the ConfigROMmap is written, some controllers
  1506. * always read back quadlets 0 and 2 from the config rom to
  1507. * the ConfigRomHeader and BusOptions registers on bus reset.
  1508. * They shouldn't do that in this initial case where the link
  1509. * isn't enabled. This means we have to use the same
  1510. * workaround here, setting the bus header to 0 and then write
  1511. * the right values in the bus reset tasklet.
  1512. */
  1513. if (config_rom) {
  1514. ohci->next_config_rom =
  1515. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1516. &ohci->next_config_rom_bus,
  1517. GFP_KERNEL);
  1518. if (ohci->next_config_rom == NULL)
  1519. return -ENOMEM;
  1520. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1521. } else {
  1522. /*
  1523. * In the suspend case, config_rom is NULL, which
  1524. * means that we just reuse the old config rom.
  1525. */
  1526. ohci->next_config_rom = ohci->config_rom;
  1527. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1528. }
  1529. ohci->next_header = ohci->next_config_rom[0];
  1530. ohci->next_config_rom[0] = 0;
  1531. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1532. reg_write(ohci, OHCI1394_BusOptions,
  1533. be32_to_cpu(ohci->next_config_rom[2]));
  1534. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1535. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1536. if (!(ohci->quirks & QUIRK_NO_MSI))
  1537. pci_enable_msi(dev);
  1538. if (request_irq(dev->irq, irq_handler,
  1539. pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
  1540. ohci_driver_name, ohci)) {
  1541. fw_error("Failed to allocate interrupt %d.\n", dev->irq);
  1542. pci_disable_msi(dev);
  1543. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1544. ohci->config_rom, ohci->config_rom_bus);
  1545. return -EIO;
  1546. }
  1547. irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1548. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1549. OHCI1394_isochTx | OHCI1394_isochRx |
  1550. OHCI1394_postedWriteErr |
  1551. OHCI1394_selfIDComplete |
  1552. OHCI1394_regAccessFail |
  1553. OHCI1394_cycle64Seconds |
  1554. OHCI1394_cycleInconsistent | OHCI1394_cycleTooLong |
  1555. OHCI1394_masterIntEnable;
  1556. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1557. irqs |= OHCI1394_busReset;
  1558. reg_write(ohci, OHCI1394_IntMaskSet, irqs);
  1559. reg_write(ohci, OHCI1394_HCControlSet,
  1560. OHCI1394_HCControl_linkEnable |
  1561. OHCI1394_HCControl_BIBimageValid);
  1562. flush_writes(ohci);
  1563. /*
  1564. * We are ready to go, initiate bus reset to finish the
  1565. * initialization.
  1566. */
  1567. fw_core_initiate_bus_reset(&ohci->card, 1);
  1568. return 0;
  1569. }
  1570. static int ohci_set_config_rom(struct fw_card *card,
  1571. const __be32 *config_rom, size_t length)
  1572. {
  1573. struct fw_ohci *ohci;
  1574. unsigned long flags;
  1575. int ret = -EBUSY;
  1576. __be32 *next_config_rom;
  1577. dma_addr_t uninitialized_var(next_config_rom_bus);
  1578. ohci = fw_ohci(card);
  1579. /*
  1580. * When the OHCI controller is enabled, the config rom update
  1581. * mechanism is a bit tricky, but easy enough to use. See
  1582. * section 5.5.6 in the OHCI specification.
  1583. *
  1584. * The OHCI controller caches the new config rom address in a
  1585. * shadow register (ConfigROMmapNext) and needs a bus reset
  1586. * for the changes to take place. When the bus reset is
  1587. * detected, the controller loads the new values for the
  1588. * ConfigRomHeader and BusOptions registers from the specified
  1589. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  1590. * shadow register. All automatically and atomically.
  1591. *
  1592. * Now, there's a twist to this story. The automatic load of
  1593. * ConfigRomHeader and BusOptions doesn't honor the
  1594. * noByteSwapData bit, so with a be32 config rom, the
  1595. * controller will load be32 values in to these registers
  1596. * during the atomic update, even on litte endian
  1597. * architectures. The workaround we use is to put a 0 in the
  1598. * header quadlet; 0 is endian agnostic and means that the
  1599. * config rom isn't ready yet. In the bus reset tasklet we
  1600. * then set up the real values for the two registers.
  1601. *
  1602. * We use ohci->lock to avoid racing with the code that sets
  1603. * ohci->next_config_rom to NULL (see bus_reset_tasklet).
  1604. */
  1605. next_config_rom =
  1606. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1607. &next_config_rom_bus, GFP_KERNEL);
  1608. if (next_config_rom == NULL)
  1609. return -ENOMEM;
  1610. spin_lock_irqsave(&ohci->lock, flags);
  1611. if (ohci->next_config_rom == NULL) {
  1612. ohci->next_config_rom = next_config_rom;
  1613. ohci->next_config_rom_bus = next_config_rom_bus;
  1614. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1615. ohci->next_header = config_rom[0];
  1616. ohci->next_config_rom[0] = 0;
  1617. reg_write(ohci, OHCI1394_ConfigROMmap,
  1618. ohci->next_config_rom_bus);
  1619. ret = 0;
  1620. }
  1621. spin_unlock_irqrestore(&ohci->lock, flags);
  1622. /*
  1623. * Now initiate a bus reset to have the changes take
  1624. * effect. We clean up the old config rom memory and DMA
  1625. * mappings in the bus reset tasklet, since the OHCI
  1626. * controller could need to access it before the bus reset
  1627. * takes effect.
  1628. */
  1629. if (ret == 0)
  1630. fw_core_initiate_bus_reset(&ohci->card, 1);
  1631. else
  1632. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1633. next_config_rom, next_config_rom_bus);
  1634. return ret;
  1635. }
  1636. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  1637. {
  1638. struct fw_ohci *ohci = fw_ohci(card);
  1639. at_context_transmit(&ohci->at_request_ctx, packet);
  1640. }
  1641. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  1642. {
  1643. struct fw_ohci *ohci = fw_ohci(card);
  1644. at_context_transmit(&ohci->at_response_ctx, packet);
  1645. }
  1646. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  1647. {
  1648. struct fw_ohci *ohci = fw_ohci(card);
  1649. struct context *ctx = &ohci->at_request_ctx;
  1650. struct driver_data *driver_data = packet->driver_data;
  1651. int ret = -ENOENT;
  1652. tasklet_disable(&ctx->tasklet);
  1653. if (packet->ack != 0)
  1654. goto out;
  1655. if (packet->payload_mapped)
  1656. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1657. packet->payload_length, DMA_TO_DEVICE);
  1658. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  1659. driver_data->packet = NULL;
  1660. packet->ack = RCODE_CANCELLED;
  1661. packet->callback(packet, &ohci->card, packet->ack);
  1662. ret = 0;
  1663. out:
  1664. tasklet_enable(&ctx->tasklet);
  1665. return ret;
  1666. }
  1667. static int ohci_enable_phys_dma(struct fw_card *card,
  1668. int node_id, int generation)
  1669. {
  1670. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1671. return 0;
  1672. #else
  1673. struct fw_ohci *ohci = fw_ohci(card);
  1674. unsigned long flags;
  1675. int n, ret = 0;
  1676. /*
  1677. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  1678. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  1679. */
  1680. spin_lock_irqsave(&ohci->lock, flags);
  1681. if (ohci->generation != generation) {
  1682. ret = -ESTALE;
  1683. goto out;
  1684. }
  1685. /*
  1686. * Note, if the node ID contains a non-local bus ID, physical DMA is
  1687. * enabled for _all_ nodes on remote buses.
  1688. */
  1689. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  1690. if (n < 32)
  1691. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  1692. else
  1693. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  1694. flush_writes(ohci);
  1695. out:
  1696. spin_unlock_irqrestore(&ohci->lock, flags);
  1697. return ret;
  1698. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  1699. }
  1700. static u32 ohci_read_csr_reg(struct fw_card *card, int csr_offset)
  1701. {
  1702. struct fw_ohci *ohci = fw_ohci(card);
  1703. unsigned long flags;
  1704. u32 value;
  1705. switch (csr_offset) {
  1706. case CSR_STATE_CLEAR:
  1707. case CSR_STATE_SET:
  1708. /* the controller driver handles only the cmstr bit */
  1709. if (ohci->is_root &&
  1710. (reg_read(ohci, OHCI1394_LinkControlSet) &
  1711. OHCI1394_LinkControl_cycleMaster))
  1712. return CSR_STATE_BIT_CMSTR;
  1713. else
  1714. return 0;
  1715. case CSR_NODE_IDS:
  1716. return reg_read(ohci, OHCI1394_NodeID) << 16;
  1717. case CSR_CYCLE_TIME:
  1718. return get_cycle_time(ohci);
  1719. case CSR_BUS_TIME:
  1720. /*
  1721. * We might be called just after the cycle timer has wrapped
  1722. * around but just before the cycle64Seconds handler, so we
  1723. * better check here, too, if the bus time needs to be updated.
  1724. */
  1725. spin_lock_irqsave(&ohci->lock, flags);
  1726. value = update_bus_time(ohci);
  1727. spin_unlock_irqrestore(&ohci->lock, flags);
  1728. return value;
  1729. case CSR_BUSY_TIMEOUT:
  1730. value = reg_read(ohci, OHCI1394_ATRetries);
  1731. return (value >> 4) & 0x0ffff00f;
  1732. case CSR_PRIORITY_BUDGET:
  1733. return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
  1734. (ohci->pri_req_max << 8);
  1735. default:
  1736. WARN_ON(1);
  1737. return 0;
  1738. }
  1739. }
  1740. static void ohci_write_csr_reg(struct fw_card *card, int csr_offset, u32 value)
  1741. {
  1742. struct fw_ohci *ohci = fw_ohci(card);
  1743. unsigned long flags;
  1744. switch (csr_offset) {
  1745. case CSR_STATE_CLEAR:
  1746. /* the controller driver handles only the cmstr bit */
  1747. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  1748. reg_write(ohci, OHCI1394_LinkControlClear,
  1749. OHCI1394_LinkControl_cycleMaster);
  1750. flush_writes(ohci);
  1751. }
  1752. break;
  1753. case CSR_STATE_SET:
  1754. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  1755. reg_write(ohci, OHCI1394_LinkControlSet,
  1756. OHCI1394_LinkControl_cycleMaster);
  1757. flush_writes(ohci);
  1758. }
  1759. break;
  1760. case CSR_NODE_IDS:
  1761. reg_write(ohci, OHCI1394_NodeID, value >> 16);
  1762. flush_writes(ohci);
  1763. break;
  1764. case CSR_CYCLE_TIME:
  1765. reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
  1766. reg_write(ohci, OHCI1394_IntEventSet,
  1767. OHCI1394_cycleInconsistent);
  1768. flush_writes(ohci);
  1769. break;
  1770. case CSR_BUS_TIME:
  1771. spin_lock_irqsave(&ohci->lock, flags);
  1772. ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
  1773. spin_unlock_irqrestore(&ohci->lock, flags);
  1774. break;
  1775. case CSR_BUSY_TIMEOUT:
  1776. value = (value & 0xf) | ((value & 0xf) << 4) |
  1777. ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
  1778. reg_write(ohci, OHCI1394_ATRetries, value);
  1779. flush_writes(ohci);
  1780. break;
  1781. case CSR_PRIORITY_BUDGET:
  1782. reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
  1783. flush_writes(ohci);
  1784. break;
  1785. default:
  1786. WARN_ON(1);
  1787. break;
  1788. }
  1789. }
  1790. static unsigned int ohci_get_features(struct fw_card *card)
  1791. {
  1792. struct fw_ohci *ohci = fw_ohci(card);
  1793. return ohci->features;
  1794. }
  1795. static void copy_iso_headers(struct iso_context *ctx, void *p)
  1796. {
  1797. int i = ctx->header_length;
  1798. if (i + ctx->base.header_size > PAGE_SIZE)
  1799. return;
  1800. /*
  1801. * The iso header is byteswapped to little endian by
  1802. * the controller, but the remaining header quadlets
  1803. * are big endian. We want to present all the headers
  1804. * as big endian, so we have to swap the first quadlet.
  1805. */
  1806. if (ctx->base.header_size > 0)
  1807. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  1808. if (ctx->base.header_size > 4)
  1809. *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
  1810. if (ctx->base.header_size > 8)
  1811. memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
  1812. ctx->header_length += ctx->base.header_size;
  1813. }
  1814. static int handle_ir_packet_per_buffer(struct context *context,
  1815. struct descriptor *d,
  1816. struct descriptor *last)
  1817. {
  1818. struct iso_context *ctx =
  1819. container_of(context, struct iso_context, context);
  1820. struct descriptor *pd;
  1821. __le32 *ir_header;
  1822. void *p;
  1823. for (pd = d; pd <= last; pd++) {
  1824. if (pd->transfer_status)
  1825. break;
  1826. }
  1827. if (pd > last)
  1828. /* Descriptor(s) not done yet, stop iteration */
  1829. return 0;
  1830. p = last + 1;
  1831. copy_iso_headers(ctx, p);
  1832. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1833. ir_header = (__le32 *) p;
  1834. ctx->base.callback(&ctx->base,
  1835. le32_to_cpu(ir_header[0]) & 0xffff,
  1836. ctx->header_length, ctx->header,
  1837. ctx->base.callback_data);
  1838. ctx->header_length = 0;
  1839. }
  1840. return 1;
  1841. }
  1842. static int handle_it_packet(struct context *context,
  1843. struct descriptor *d,
  1844. struct descriptor *last)
  1845. {
  1846. struct iso_context *ctx =
  1847. container_of(context, struct iso_context, context);
  1848. int i;
  1849. struct descriptor *pd;
  1850. for (pd = d; pd <= last; pd++)
  1851. if (pd->transfer_status)
  1852. break;
  1853. if (pd > last)
  1854. /* Descriptor(s) not done yet, stop iteration */
  1855. return 0;
  1856. i = ctx->header_length;
  1857. if (i + 4 < PAGE_SIZE) {
  1858. /* Present this value as big-endian to match the receive code */
  1859. *(__be32 *)(ctx->header + i) = cpu_to_be32(
  1860. ((u32)le16_to_cpu(pd->transfer_status) << 16) |
  1861. le16_to_cpu(pd->res_count));
  1862. ctx->header_length += 4;
  1863. }
  1864. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  1865. ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
  1866. ctx->header_length, ctx->header,
  1867. ctx->base.callback_data);
  1868. ctx->header_length = 0;
  1869. }
  1870. return 1;
  1871. }
  1872. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  1873. int type, int channel, size_t header_size)
  1874. {
  1875. struct fw_ohci *ohci = fw_ohci(card);
  1876. struct iso_context *ctx, *list;
  1877. descriptor_callback_t callback;
  1878. u64 *channels, dont_care = ~0ULL;
  1879. u32 *mask, regs;
  1880. unsigned long flags;
  1881. int index, ret = -ENOMEM;
  1882. if (type == FW_ISO_CONTEXT_TRANSMIT) {
  1883. channels = &dont_care;
  1884. mask = &ohci->it_context_mask;
  1885. list = ohci->it_context_list;
  1886. callback = handle_it_packet;
  1887. } else {
  1888. channels = &ohci->ir_context_channels;
  1889. mask = &ohci->ir_context_mask;
  1890. list = ohci->ir_context_list;
  1891. callback = handle_ir_packet_per_buffer;
  1892. }
  1893. spin_lock_irqsave(&ohci->lock, flags);
  1894. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  1895. if (index >= 0) {
  1896. *channels &= ~(1ULL << channel);
  1897. *mask &= ~(1 << index);
  1898. }
  1899. spin_unlock_irqrestore(&ohci->lock, flags);
  1900. if (index < 0)
  1901. return ERR_PTR(-EBUSY);
  1902. if (type == FW_ISO_CONTEXT_TRANSMIT)
  1903. regs = OHCI1394_IsoXmitContextBase(index);
  1904. else
  1905. regs = OHCI1394_IsoRcvContextBase(index);
  1906. ctx = &list[index];
  1907. memset(ctx, 0, sizeof(*ctx));
  1908. ctx->header_length = 0;
  1909. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  1910. if (ctx->header == NULL)
  1911. goto out;
  1912. ret = context_init(&ctx->context, ohci, regs, callback);
  1913. if (ret < 0)
  1914. goto out_with_header;
  1915. return &ctx->base;
  1916. out_with_header:
  1917. free_page((unsigned long)ctx->header);
  1918. out:
  1919. spin_lock_irqsave(&ohci->lock, flags);
  1920. *mask |= 1 << index;
  1921. spin_unlock_irqrestore(&ohci->lock, flags);
  1922. return ERR_PTR(ret);
  1923. }
  1924. static int ohci_start_iso(struct fw_iso_context *base,
  1925. s32 cycle, u32 sync, u32 tags)
  1926. {
  1927. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1928. struct fw_ohci *ohci = ctx->context.ohci;
  1929. u32 control, match;
  1930. int index;
  1931. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1932. index = ctx - ohci->it_context_list;
  1933. match = 0;
  1934. if (cycle >= 0)
  1935. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  1936. (cycle & 0x7fff) << 16;
  1937. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  1938. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  1939. context_run(&ctx->context, match);
  1940. } else {
  1941. index = ctx - ohci->ir_context_list;
  1942. control = IR_CONTEXT_ISOCH_HEADER;
  1943. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  1944. if (cycle >= 0) {
  1945. match |= (cycle & 0x07fff) << 12;
  1946. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  1947. }
  1948. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  1949. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  1950. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  1951. context_run(&ctx->context, control);
  1952. }
  1953. return 0;
  1954. }
  1955. static int ohci_stop_iso(struct fw_iso_context *base)
  1956. {
  1957. struct fw_ohci *ohci = fw_ohci(base->card);
  1958. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1959. int index;
  1960. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1961. index = ctx - ohci->it_context_list;
  1962. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  1963. } else {
  1964. index = ctx - ohci->ir_context_list;
  1965. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  1966. }
  1967. flush_writes(ohci);
  1968. context_stop(&ctx->context);
  1969. return 0;
  1970. }
  1971. static void ohci_free_iso_context(struct fw_iso_context *base)
  1972. {
  1973. struct fw_ohci *ohci = fw_ohci(base->card);
  1974. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1975. unsigned long flags;
  1976. int index;
  1977. ohci_stop_iso(base);
  1978. context_release(&ctx->context);
  1979. free_page((unsigned long)ctx->header);
  1980. spin_lock_irqsave(&ohci->lock, flags);
  1981. if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
  1982. index = ctx - ohci->it_context_list;
  1983. ohci->it_context_mask |= 1 << index;
  1984. } else {
  1985. index = ctx - ohci->ir_context_list;
  1986. ohci->ir_context_mask |= 1 << index;
  1987. ohci->ir_context_channels |= 1ULL << base->channel;
  1988. }
  1989. spin_unlock_irqrestore(&ohci->lock, flags);
  1990. }
  1991. static int ohci_queue_iso_transmit(struct fw_iso_context *base,
  1992. struct fw_iso_packet *packet,
  1993. struct fw_iso_buffer *buffer,
  1994. unsigned long payload)
  1995. {
  1996. struct iso_context *ctx = container_of(base, struct iso_context, base);
  1997. struct descriptor *d, *last, *pd;
  1998. struct fw_iso_packet *p;
  1999. __le32 *header;
  2000. dma_addr_t d_bus, page_bus;
  2001. u32 z, header_z, payload_z, irq;
  2002. u32 payload_index, payload_end_index, next_page_index;
  2003. int page, end_page, i, length, offset;
  2004. p = packet;
  2005. payload_index = payload;
  2006. if (p->skip)
  2007. z = 1;
  2008. else
  2009. z = 2;
  2010. if (p->header_length > 0)
  2011. z++;
  2012. /* Determine the first page the payload isn't contained in. */
  2013. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  2014. if (p->payload_length > 0)
  2015. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  2016. else
  2017. payload_z = 0;
  2018. z += payload_z;
  2019. /* Get header size in number of descriptors. */
  2020. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  2021. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  2022. if (d == NULL)
  2023. return -ENOMEM;
  2024. if (!p->skip) {
  2025. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  2026. d[0].req_count = cpu_to_le16(8);
  2027. /*
  2028. * Link the skip address to this descriptor itself. This causes
  2029. * a context to skip a cycle whenever lost cycles or FIFO
  2030. * overruns occur, without dropping the data. The application
  2031. * should then decide whether this is an error condition or not.
  2032. * FIXME: Make the context's cycle-lost behaviour configurable?
  2033. */
  2034. d[0].branch_address = cpu_to_le32(d_bus | z);
  2035. header = (__le32 *) &d[1];
  2036. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  2037. IT_HEADER_TAG(p->tag) |
  2038. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  2039. IT_HEADER_CHANNEL(ctx->base.channel) |
  2040. IT_HEADER_SPEED(ctx->base.speed));
  2041. header[1] =
  2042. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  2043. p->payload_length));
  2044. }
  2045. if (p->header_length > 0) {
  2046. d[2].req_count = cpu_to_le16(p->header_length);
  2047. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  2048. memcpy(&d[z], p->header, p->header_length);
  2049. }
  2050. pd = d + z - payload_z;
  2051. payload_end_index = payload_index + p->payload_length;
  2052. for (i = 0; i < payload_z; i++) {
  2053. page = payload_index >> PAGE_SHIFT;
  2054. offset = payload_index & ~PAGE_MASK;
  2055. next_page_index = (page + 1) << PAGE_SHIFT;
  2056. length =
  2057. min(next_page_index, payload_end_index) - payload_index;
  2058. pd[i].req_count = cpu_to_le16(length);
  2059. page_bus = page_private(buffer->pages[page]);
  2060. pd[i].data_address = cpu_to_le32(page_bus + offset);
  2061. payload_index += length;
  2062. }
  2063. if (p->interrupt)
  2064. irq = DESCRIPTOR_IRQ_ALWAYS;
  2065. else
  2066. irq = DESCRIPTOR_NO_IRQ;
  2067. last = z == 2 ? d : d + z - 1;
  2068. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  2069. DESCRIPTOR_STATUS |
  2070. DESCRIPTOR_BRANCH_ALWAYS |
  2071. irq);
  2072. context_append(&ctx->context, d, z, header_z);
  2073. return 0;
  2074. }
  2075. static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
  2076. struct fw_iso_packet *packet,
  2077. struct fw_iso_buffer *buffer,
  2078. unsigned long payload)
  2079. {
  2080. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2081. struct descriptor *d, *pd;
  2082. struct fw_iso_packet *p = packet;
  2083. dma_addr_t d_bus, page_bus;
  2084. u32 z, header_z, rest;
  2085. int i, j, length;
  2086. int page, offset, packet_count, header_size, payload_per_buffer;
  2087. /*
  2088. * The OHCI controller puts the isochronous header and trailer in the
  2089. * buffer, so we need at least 8 bytes.
  2090. */
  2091. packet_count = p->header_length / ctx->base.header_size;
  2092. header_size = max(ctx->base.header_size, (size_t)8);
  2093. /* Get header size in number of descriptors. */
  2094. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  2095. page = payload >> PAGE_SHIFT;
  2096. offset = payload & ~PAGE_MASK;
  2097. payload_per_buffer = p->payload_length / packet_count;
  2098. for (i = 0; i < packet_count; i++) {
  2099. /* d points to the header descriptor */
  2100. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  2101. d = context_get_descriptors(&ctx->context,
  2102. z + header_z, &d_bus);
  2103. if (d == NULL)
  2104. return -ENOMEM;
  2105. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2106. DESCRIPTOR_INPUT_MORE);
  2107. if (p->skip && i == 0)
  2108. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2109. d->req_count = cpu_to_le16(header_size);
  2110. d->res_count = d->req_count;
  2111. d->transfer_status = 0;
  2112. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  2113. rest = payload_per_buffer;
  2114. pd = d;
  2115. for (j = 1; j < z; j++) {
  2116. pd++;
  2117. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2118. DESCRIPTOR_INPUT_MORE);
  2119. if (offset + rest < PAGE_SIZE)
  2120. length = rest;
  2121. else
  2122. length = PAGE_SIZE - offset;
  2123. pd->req_count = cpu_to_le16(length);
  2124. pd->res_count = pd->req_count;
  2125. pd->transfer_status = 0;
  2126. page_bus = page_private(buffer->pages[page]);
  2127. pd->data_address = cpu_to_le32(page_bus + offset);
  2128. offset = (offset + length) & ~PAGE_MASK;
  2129. rest -= length;
  2130. if (offset == 0)
  2131. page++;
  2132. }
  2133. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2134. DESCRIPTOR_INPUT_LAST |
  2135. DESCRIPTOR_BRANCH_ALWAYS);
  2136. if (p->interrupt && i == packet_count - 1)
  2137. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2138. context_append(&ctx->context, d, z, header_z);
  2139. }
  2140. return 0;
  2141. }
  2142. static int ohci_queue_iso(struct fw_iso_context *base,
  2143. struct fw_iso_packet *packet,
  2144. struct fw_iso_buffer *buffer,
  2145. unsigned long payload)
  2146. {
  2147. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2148. unsigned long flags;
  2149. int ret;
  2150. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  2151. if (base->type == FW_ISO_CONTEXT_TRANSMIT)
  2152. ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
  2153. else
  2154. ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
  2155. buffer, payload);
  2156. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  2157. return ret;
  2158. }
  2159. static const struct fw_card_driver ohci_driver = {
  2160. .enable = ohci_enable,
  2161. .update_phy_reg = ohci_update_phy_reg,
  2162. .set_config_rom = ohci_set_config_rom,
  2163. .send_request = ohci_send_request,
  2164. .send_response = ohci_send_response,
  2165. .cancel_packet = ohci_cancel_packet,
  2166. .enable_phys_dma = ohci_enable_phys_dma,
  2167. .read_csr_reg = ohci_read_csr_reg,
  2168. .write_csr_reg = ohci_write_csr_reg,
  2169. .get_features = ohci_get_features,
  2170. .allocate_iso_context = ohci_allocate_iso_context,
  2171. .free_iso_context = ohci_free_iso_context,
  2172. .queue_iso = ohci_queue_iso,
  2173. .start_iso = ohci_start_iso,
  2174. .stop_iso = ohci_stop_iso,
  2175. };
  2176. #ifdef CONFIG_PPC_PMAC
  2177. static void pmac_ohci_on(struct pci_dev *dev)
  2178. {
  2179. if (machine_is(powermac)) {
  2180. struct device_node *ofn = pci_device_to_OF_node(dev);
  2181. if (ofn) {
  2182. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  2183. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  2184. }
  2185. }
  2186. }
  2187. static void pmac_ohci_off(struct pci_dev *dev)
  2188. {
  2189. if (machine_is(powermac)) {
  2190. struct device_node *ofn = pci_device_to_OF_node(dev);
  2191. if (ofn) {
  2192. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  2193. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  2194. }
  2195. }
  2196. }
  2197. #else
  2198. static inline void pmac_ohci_on(struct pci_dev *dev) {}
  2199. static inline void pmac_ohci_off(struct pci_dev *dev) {}
  2200. #endif /* CONFIG_PPC_PMAC */
  2201. static int __devinit pci_probe(struct pci_dev *dev,
  2202. const struct pci_device_id *ent)
  2203. {
  2204. struct fw_ohci *ohci;
  2205. u32 bus_options, max_receive, link_speed, version, link_enh;
  2206. u64 guid;
  2207. int i, err, n_ir, n_it;
  2208. size_t size;
  2209. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2210. if (ohci == NULL) {
  2211. err = -ENOMEM;
  2212. goto fail;
  2213. }
  2214. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2215. pmac_ohci_on(dev);
  2216. err = pci_enable_device(dev);
  2217. if (err) {
  2218. fw_error("Failed to enable OHCI hardware\n");
  2219. goto fail_free;
  2220. }
  2221. pci_set_master(dev);
  2222. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2223. pci_set_drvdata(dev, ohci);
  2224. spin_lock_init(&ohci->lock);
  2225. tasklet_init(&ohci->bus_reset_tasklet,
  2226. bus_reset_tasklet, (unsigned long)ohci);
  2227. err = pci_request_region(dev, 0, ohci_driver_name);
  2228. if (err) {
  2229. fw_error("MMIO resource unavailable\n");
  2230. goto fail_disable;
  2231. }
  2232. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2233. if (ohci->registers == NULL) {
  2234. fw_error("Failed to remap registers\n");
  2235. err = -ENXIO;
  2236. goto fail_iomem;
  2237. }
  2238. for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
  2239. if (ohci_quirks[i].vendor == dev->vendor &&
  2240. (ohci_quirks[i].device == dev->device ||
  2241. ohci_quirks[i].device == (unsigned short)PCI_ANY_ID)) {
  2242. ohci->quirks = ohci_quirks[i].flags;
  2243. break;
  2244. }
  2245. if (param_quirks)
  2246. ohci->quirks = param_quirks;
  2247. /* TI OHCI-Lynx and compatible: set recommended configuration bits. */
  2248. if (dev->vendor == PCI_VENDOR_ID_TI) {
  2249. pci_read_config_dword(dev, PCI_CFG_TI_LinkEnh, &link_enh);
  2250. /* adjust latency of ATx FIFO: use 1.7 KB threshold */
  2251. link_enh &= ~TI_LinkEnh_atx_thresh_mask;
  2252. link_enh |= TI_LinkEnh_atx_thresh_1_7K;
  2253. /* use priority arbitration for asynchronous responses */
  2254. link_enh |= TI_LinkEnh_enab_unfair;
  2255. /* required for aPhyEnhanceEnable to work */
  2256. link_enh |= TI_LinkEnh_enab_accel;
  2257. pci_write_config_dword(dev, PCI_CFG_TI_LinkEnh, link_enh);
  2258. }
  2259. ar_context_init(&ohci->ar_request_ctx, ohci,
  2260. OHCI1394_AsReqRcvContextControlSet);
  2261. ar_context_init(&ohci->ar_response_ctx, ohci,
  2262. OHCI1394_AsRspRcvContextControlSet);
  2263. context_init(&ohci->at_request_ctx, ohci,
  2264. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2265. context_init(&ohci->at_response_ctx, ohci,
  2266. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2267. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2268. ohci->ir_context_channels = ~0ULL;
  2269. ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2270. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2271. n_ir = hweight32(ohci->ir_context_mask);
  2272. size = sizeof(struct iso_context) * n_ir;
  2273. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2274. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2275. ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2276. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2277. n_it = hweight32(ohci->it_context_mask);
  2278. size = sizeof(struct iso_context) * n_it;
  2279. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2280. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2281. err = -ENOMEM;
  2282. goto fail_contexts;
  2283. }
  2284. /* self-id dma buffer allocation */
  2285. ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
  2286. SELF_ID_BUF_SIZE,
  2287. &ohci->self_id_bus,
  2288. GFP_KERNEL);
  2289. if (ohci->self_id_cpu == NULL) {
  2290. err = -ENOMEM;
  2291. goto fail_contexts;
  2292. }
  2293. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2294. max_receive = (bus_options >> 12) & 0xf;
  2295. link_speed = bus_options & 0x7;
  2296. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2297. reg_read(ohci, OHCI1394_GUIDLo);
  2298. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2299. if (err)
  2300. goto fail_self_id;
  2301. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2302. fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
  2303. "%d IR + %d IT contexts, quirks 0x%x\n",
  2304. dev_name(&dev->dev), version >> 16, version & 0xff,
  2305. n_ir, n_it, ohci->quirks);
  2306. return 0;
  2307. fail_self_id:
  2308. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2309. ohci->self_id_cpu, ohci->self_id_bus);
  2310. fail_contexts:
  2311. kfree(ohci->ir_context_list);
  2312. kfree(ohci->it_context_list);
  2313. context_release(&ohci->at_response_ctx);
  2314. context_release(&ohci->at_request_ctx);
  2315. ar_context_release(&ohci->ar_response_ctx);
  2316. ar_context_release(&ohci->ar_request_ctx);
  2317. pci_iounmap(dev, ohci->registers);
  2318. fail_iomem:
  2319. pci_release_region(dev, 0);
  2320. fail_disable:
  2321. pci_disable_device(dev);
  2322. fail_free:
  2323. kfree(&ohci->card);
  2324. pmac_ohci_off(dev);
  2325. fail:
  2326. if (err == -ENOMEM)
  2327. fw_error("Out of memory\n");
  2328. return err;
  2329. }
  2330. static void pci_remove(struct pci_dev *dev)
  2331. {
  2332. struct fw_ohci *ohci;
  2333. ohci = pci_get_drvdata(dev);
  2334. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  2335. flush_writes(ohci);
  2336. fw_core_remove_card(&ohci->card);
  2337. /*
  2338. * FIXME: Fail all pending packets here, now that the upper
  2339. * layers can't queue any more.
  2340. */
  2341. software_reset(ohci);
  2342. free_irq(dev->irq, ohci);
  2343. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  2344. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2345. ohci->next_config_rom, ohci->next_config_rom_bus);
  2346. if (ohci->config_rom)
  2347. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2348. ohci->config_rom, ohci->config_rom_bus);
  2349. dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
  2350. ohci->self_id_cpu, ohci->self_id_bus);
  2351. ar_context_release(&ohci->ar_request_ctx);
  2352. ar_context_release(&ohci->ar_response_ctx);
  2353. context_release(&ohci->at_request_ctx);
  2354. context_release(&ohci->at_response_ctx);
  2355. kfree(ohci->it_context_list);
  2356. kfree(ohci->ir_context_list);
  2357. pci_disable_msi(dev);
  2358. pci_iounmap(dev, ohci->registers);
  2359. pci_release_region(dev, 0);
  2360. pci_disable_device(dev);
  2361. kfree(&ohci->card);
  2362. pmac_ohci_off(dev);
  2363. fw_notify("Removed fw-ohci device.\n");
  2364. }
  2365. #ifdef CONFIG_PM
  2366. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  2367. {
  2368. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2369. int err;
  2370. software_reset(ohci);
  2371. free_irq(dev->irq, ohci);
  2372. pci_disable_msi(dev);
  2373. err = pci_save_state(dev);
  2374. if (err) {
  2375. fw_error("pci_save_state failed\n");
  2376. return err;
  2377. }
  2378. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  2379. if (err)
  2380. fw_error("pci_set_power_state failed with %d\n", err);
  2381. pmac_ohci_off(dev);
  2382. return 0;
  2383. }
  2384. static int pci_resume(struct pci_dev *dev)
  2385. {
  2386. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2387. int err;
  2388. pmac_ohci_on(dev);
  2389. pci_set_power_state(dev, PCI_D0);
  2390. pci_restore_state(dev);
  2391. err = pci_enable_device(dev);
  2392. if (err) {
  2393. fw_error("pci_enable_device failed\n");
  2394. return err;
  2395. }
  2396. return ohci_enable(&ohci->card, NULL, 0);
  2397. }
  2398. #endif
  2399. static const struct pci_device_id pci_table[] = {
  2400. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  2401. { }
  2402. };
  2403. MODULE_DEVICE_TABLE(pci, pci_table);
  2404. static struct pci_driver fw_ohci_pci_driver = {
  2405. .name = ohci_driver_name,
  2406. .id_table = pci_table,
  2407. .probe = pci_probe,
  2408. .remove = pci_remove,
  2409. #ifdef CONFIG_PM
  2410. .resume = pci_resume,
  2411. .suspend = pci_suspend,
  2412. #endif
  2413. };
  2414. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  2415. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  2416. MODULE_LICENSE("GPL");
  2417. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  2418. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  2419. MODULE_ALIAS("ohci1394");
  2420. #endif
  2421. static int __init fw_ohci_init(void)
  2422. {
  2423. return pci_register_driver(&fw_ohci_pci_driver);
  2424. }
  2425. static void __exit fw_ohci_cleanup(void)
  2426. {
  2427. pci_unregister_driver(&fw_ohci_pci_driver);
  2428. }
  2429. module_init(fw_ohci_init);
  2430. module_exit(fw_ohci_cleanup);