qp.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340
  1. /*
  2. * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <rdma/ib_cache.h>
  33. #include <rdma/ib_pack.h>
  34. #include <linux/mlx4/qp.h>
  35. #include "mlx4_ib.h"
  36. #include "user.h"
  37. enum {
  38. MLX4_IB_ACK_REQ_FREQ = 8,
  39. };
  40. enum {
  41. MLX4_IB_DEFAULT_SCHED_QUEUE = 0x83,
  42. MLX4_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f
  43. };
  44. enum {
  45. /*
  46. * Largest possible UD header: send with GRH and immediate data.
  47. */
  48. MLX4_IB_UD_HEADER_SIZE = 72
  49. };
  50. struct mlx4_ib_sqp {
  51. struct mlx4_ib_qp qp;
  52. int pkey_index;
  53. u32 qkey;
  54. u32 send_psn;
  55. struct ib_ud_header ud_header;
  56. u8 header_buf[MLX4_IB_UD_HEADER_SIZE];
  57. };
  58. static const __be32 mlx4_ib_opcode[] = {
  59. [IB_WR_SEND] = __constant_cpu_to_be32(MLX4_OPCODE_SEND),
  60. [IB_WR_SEND_WITH_IMM] = __constant_cpu_to_be32(MLX4_OPCODE_SEND_IMM),
  61. [IB_WR_RDMA_WRITE] = __constant_cpu_to_be32(MLX4_OPCODE_RDMA_WRITE),
  62. [IB_WR_RDMA_WRITE_WITH_IMM] = __constant_cpu_to_be32(MLX4_OPCODE_RDMA_WRITE_IMM),
  63. [IB_WR_RDMA_READ] = __constant_cpu_to_be32(MLX4_OPCODE_RDMA_READ),
  64. [IB_WR_ATOMIC_CMP_AND_SWP] = __constant_cpu_to_be32(MLX4_OPCODE_ATOMIC_CS),
  65. [IB_WR_ATOMIC_FETCH_AND_ADD] = __constant_cpu_to_be32(MLX4_OPCODE_ATOMIC_FA),
  66. };
  67. static struct mlx4_ib_sqp *to_msqp(struct mlx4_ib_qp *mqp)
  68. {
  69. return container_of(mqp, struct mlx4_ib_sqp, qp);
  70. }
  71. static int is_sqp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
  72. {
  73. return qp->mqp.qpn >= dev->dev->caps.sqp_start &&
  74. qp->mqp.qpn <= dev->dev->caps.sqp_start + 3;
  75. }
  76. static int is_qp0(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
  77. {
  78. return qp->mqp.qpn >= dev->dev->caps.sqp_start &&
  79. qp->mqp.qpn <= dev->dev->caps.sqp_start + 1;
  80. }
  81. static void *get_wqe(struct mlx4_ib_qp *qp, int offset)
  82. {
  83. if (qp->buf.nbufs == 1)
  84. return qp->buf.u.direct.buf + offset;
  85. else
  86. return qp->buf.u.page_list[offset >> PAGE_SHIFT].buf +
  87. (offset & (PAGE_SIZE - 1));
  88. }
  89. static void *get_recv_wqe(struct mlx4_ib_qp *qp, int n)
  90. {
  91. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  92. }
  93. static void *get_send_wqe(struct mlx4_ib_qp *qp, int n)
  94. {
  95. return get_wqe(qp, qp->sq.offset + (n << qp->sq.wqe_shift));
  96. }
  97. static void mlx4_ib_qp_event(struct mlx4_qp *qp, enum mlx4_event type)
  98. {
  99. struct ib_event event;
  100. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  101. if (type == MLX4_EVENT_TYPE_PATH_MIG)
  102. to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
  103. if (ibqp->event_handler) {
  104. event.device = ibqp->device;
  105. event.element.qp = ibqp;
  106. switch (type) {
  107. case MLX4_EVENT_TYPE_PATH_MIG:
  108. event.event = IB_EVENT_PATH_MIG;
  109. break;
  110. case MLX4_EVENT_TYPE_COMM_EST:
  111. event.event = IB_EVENT_COMM_EST;
  112. break;
  113. case MLX4_EVENT_TYPE_SQ_DRAINED:
  114. event.event = IB_EVENT_SQ_DRAINED;
  115. break;
  116. case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
  117. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  118. break;
  119. case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
  120. event.event = IB_EVENT_QP_FATAL;
  121. break;
  122. case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
  123. event.event = IB_EVENT_PATH_MIG_ERR;
  124. break;
  125. case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  126. event.event = IB_EVENT_QP_REQ_ERR;
  127. break;
  128. case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
  129. event.event = IB_EVENT_QP_ACCESS_ERR;
  130. break;
  131. default:
  132. printk(KERN_WARNING "mlx4_ib: Unexpected event type %d "
  133. "on QP %06x\n", type, qp->qpn);
  134. return;
  135. }
  136. ibqp->event_handler(&event, ibqp->qp_context);
  137. }
  138. }
  139. static int send_wqe_overhead(enum ib_qp_type type)
  140. {
  141. /*
  142. * UD WQEs must have a datagram segment.
  143. * RC and UC WQEs might have a remote address segment.
  144. * MLX WQEs need two extra inline data segments (for the UD
  145. * header and space for the ICRC).
  146. */
  147. switch (type) {
  148. case IB_QPT_UD:
  149. return sizeof (struct mlx4_wqe_ctrl_seg) +
  150. sizeof (struct mlx4_wqe_datagram_seg);
  151. case IB_QPT_UC:
  152. return sizeof (struct mlx4_wqe_ctrl_seg) +
  153. sizeof (struct mlx4_wqe_raddr_seg);
  154. case IB_QPT_RC:
  155. return sizeof (struct mlx4_wqe_ctrl_seg) +
  156. sizeof (struct mlx4_wqe_atomic_seg) +
  157. sizeof (struct mlx4_wqe_raddr_seg);
  158. case IB_QPT_SMI:
  159. case IB_QPT_GSI:
  160. return sizeof (struct mlx4_wqe_ctrl_seg) +
  161. ALIGN(MLX4_IB_UD_HEADER_SIZE +
  162. sizeof (struct mlx4_wqe_inline_seg),
  163. sizeof (struct mlx4_wqe_data_seg)) +
  164. ALIGN(4 +
  165. sizeof (struct mlx4_wqe_inline_seg),
  166. sizeof (struct mlx4_wqe_data_seg));
  167. default:
  168. return sizeof (struct mlx4_wqe_ctrl_seg);
  169. }
  170. }
  171. static int set_qp_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
  172. enum ib_qp_type type, struct mlx4_ib_qp *qp)
  173. {
  174. /* Sanity check QP size before proceeding */
  175. if (cap->max_send_wr > dev->dev->caps.max_wqes ||
  176. cap->max_recv_wr > dev->dev->caps.max_wqes ||
  177. cap->max_send_sge > dev->dev->caps.max_sq_sg ||
  178. cap->max_recv_sge > dev->dev->caps.max_rq_sg ||
  179. cap->max_inline_data + send_wqe_overhead(type) +
  180. sizeof (struct mlx4_wqe_inline_seg) > dev->dev->caps.max_sq_desc_sz)
  181. return -EINVAL;
  182. /*
  183. * For MLX transport we need 2 extra S/G entries:
  184. * one for the header and one for the checksum at the end
  185. */
  186. if ((type == IB_QPT_SMI || type == IB_QPT_GSI) &&
  187. cap->max_send_sge + 2 > dev->dev->caps.max_sq_sg)
  188. return -EINVAL;
  189. qp->rq.max = cap->max_recv_wr ? roundup_pow_of_two(cap->max_recv_wr) : 0;
  190. qp->sq.max = cap->max_send_wr ? roundup_pow_of_two(cap->max_send_wr) : 0;
  191. qp->rq.wqe_shift = ilog2(roundup_pow_of_two(cap->max_recv_sge *
  192. sizeof (struct mlx4_wqe_data_seg)));
  193. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof (struct mlx4_wqe_data_seg);
  194. qp->sq.wqe_shift = ilog2(roundup_pow_of_two(max(cap->max_send_sge *
  195. sizeof (struct mlx4_wqe_data_seg),
  196. cap->max_inline_data +
  197. sizeof (struct mlx4_wqe_inline_seg)) +
  198. send_wqe_overhead(type)));
  199. qp->sq.max_gs = ((1 << qp->sq.wqe_shift) - send_wqe_overhead(type)) /
  200. sizeof (struct mlx4_wqe_data_seg);
  201. qp->buf_size = (qp->rq.max << qp->rq.wqe_shift) +
  202. (qp->sq.max << qp->sq.wqe_shift);
  203. if (qp->rq.wqe_shift > qp->sq.wqe_shift) {
  204. qp->rq.offset = 0;
  205. qp->sq.offset = qp->rq.max << qp->rq.wqe_shift;
  206. } else {
  207. qp->rq.offset = qp->sq.max << qp->sq.wqe_shift;
  208. qp->sq.offset = 0;
  209. }
  210. cap->max_send_wr = qp->sq.max;
  211. cap->max_recv_wr = qp->rq.max;
  212. cap->max_send_sge = qp->sq.max_gs;
  213. cap->max_recv_sge = qp->rq.max_gs;
  214. cap->max_inline_data = (1 << qp->sq.wqe_shift) - send_wqe_overhead(type) -
  215. sizeof (struct mlx4_wqe_inline_seg);
  216. return 0;
  217. }
  218. static int create_qp_common(struct mlx4_ib_dev *dev, struct ib_pd *pd,
  219. struct ib_qp_init_attr *init_attr,
  220. struct ib_udata *udata, int sqpn, struct mlx4_ib_qp *qp)
  221. {
  222. struct mlx4_wqe_ctrl_seg *ctrl;
  223. int err;
  224. int i;
  225. mutex_init(&qp->mutex);
  226. spin_lock_init(&qp->sq.lock);
  227. spin_lock_init(&qp->rq.lock);
  228. qp->state = IB_QPS_RESET;
  229. qp->atomic_rd_en = 0;
  230. qp->resp_depth = 0;
  231. qp->rq.head = 0;
  232. qp->rq.tail = 0;
  233. qp->sq.head = 0;
  234. qp->sq.tail = 0;
  235. err = set_qp_size(dev, &init_attr->cap, init_attr->qp_type, qp);
  236. if (err)
  237. goto err;
  238. if (pd->uobject) {
  239. struct mlx4_ib_create_qp ucmd;
  240. if (ib_copy_from_udata(&ucmd, udata, sizeof ucmd)) {
  241. err = -EFAULT;
  242. goto err;
  243. }
  244. qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
  245. qp->buf_size, 0);
  246. if (IS_ERR(qp->umem)) {
  247. err = PTR_ERR(qp->umem);
  248. goto err;
  249. }
  250. err = mlx4_mtt_init(dev->dev, ib_umem_page_count(qp->umem),
  251. ilog2(qp->umem->page_size), &qp->mtt);
  252. if (err)
  253. goto err_buf;
  254. err = mlx4_ib_umem_write_mtt(dev, &qp->mtt, qp->umem);
  255. if (err)
  256. goto err_mtt;
  257. err = mlx4_ib_db_map_user(to_mucontext(pd->uobject->context),
  258. ucmd.db_addr, &qp->db);
  259. if (err)
  260. goto err_mtt;
  261. } else {
  262. err = mlx4_ib_db_alloc(dev, &qp->db, 0);
  263. if (err)
  264. goto err;
  265. *qp->db.db = 0;
  266. if (mlx4_buf_alloc(dev->dev, qp->buf_size, PAGE_SIZE * 2, &qp->buf)) {
  267. err = -ENOMEM;
  268. goto err_db;
  269. }
  270. err = mlx4_mtt_init(dev->dev, qp->buf.npages, qp->buf.page_shift,
  271. &qp->mtt);
  272. if (err)
  273. goto err_buf;
  274. err = mlx4_buf_write_mtt(dev->dev, &qp->mtt, &qp->buf);
  275. if (err)
  276. goto err_mtt;
  277. for (i = 0; i < qp->sq.max; ++i) {
  278. ctrl = get_send_wqe(qp, i);
  279. ctrl->owner_opcode = cpu_to_be32(1 << 31);
  280. }
  281. qp->sq.wrid = kmalloc(qp->sq.max * sizeof (u64), GFP_KERNEL);
  282. qp->rq.wrid = kmalloc(qp->rq.max * sizeof (u64), GFP_KERNEL);
  283. if (!qp->sq.wrid || !qp->rq.wrid) {
  284. err = -ENOMEM;
  285. goto err_wrid;
  286. }
  287. /* We don't support inline sends for kernel QPs (yet) */
  288. init_attr->cap.max_inline_data = 0;
  289. }
  290. err = mlx4_qp_alloc(dev->dev, sqpn, &qp->mqp);
  291. if (err)
  292. goto err_wrid;
  293. /*
  294. * Hardware wants QPN written in big-endian order (after
  295. * shifting) for send doorbell. Precompute this value to save
  296. * a little bit when posting sends.
  297. */
  298. qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
  299. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  300. qp->sq_signal_bits = cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
  301. else
  302. qp->sq_signal_bits = 0;
  303. qp->mqp.event = mlx4_ib_qp_event;
  304. return 0;
  305. err_wrid:
  306. if (pd->uobject)
  307. mlx4_ib_db_unmap_user(to_mucontext(pd->uobject->context), &qp->db);
  308. else {
  309. kfree(qp->sq.wrid);
  310. kfree(qp->rq.wrid);
  311. }
  312. err_mtt:
  313. mlx4_mtt_cleanup(dev->dev, &qp->mtt);
  314. err_buf:
  315. if (pd->uobject)
  316. ib_umem_release(qp->umem);
  317. else
  318. mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
  319. err_db:
  320. if (!pd->uobject)
  321. mlx4_ib_db_free(dev, &qp->db);
  322. err:
  323. return err;
  324. }
  325. static enum mlx4_qp_state to_mlx4_state(enum ib_qp_state state)
  326. {
  327. switch (state) {
  328. case IB_QPS_RESET: return MLX4_QP_STATE_RST;
  329. case IB_QPS_INIT: return MLX4_QP_STATE_INIT;
  330. case IB_QPS_RTR: return MLX4_QP_STATE_RTR;
  331. case IB_QPS_RTS: return MLX4_QP_STATE_RTS;
  332. case IB_QPS_SQD: return MLX4_QP_STATE_SQD;
  333. case IB_QPS_SQE: return MLX4_QP_STATE_SQER;
  334. case IB_QPS_ERR: return MLX4_QP_STATE_ERR;
  335. default: return -1;
  336. }
  337. }
  338. static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
  339. {
  340. if (send_cq == recv_cq)
  341. spin_lock_irq(&send_cq->lock);
  342. else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  343. spin_lock_irq(&send_cq->lock);
  344. spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
  345. } else {
  346. spin_lock_irq(&recv_cq->lock);
  347. spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
  348. }
  349. }
  350. static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
  351. {
  352. if (send_cq == recv_cq)
  353. spin_unlock_irq(&send_cq->lock);
  354. else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  355. spin_unlock(&recv_cq->lock);
  356. spin_unlock_irq(&send_cq->lock);
  357. } else {
  358. spin_unlock(&send_cq->lock);
  359. spin_unlock_irq(&recv_cq->lock);
  360. }
  361. }
  362. static void destroy_qp_common(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp,
  363. int is_user)
  364. {
  365. struct mlx4_ib_cq *send_cq, *recv_cq;
  366. if (qp->state != IB_QPS_RESET)
  367. if (mlx4_qp_modify(dev->dev, NULL, to_mlx4_state(qp->state),
  368. MLX4_QP_STATE_RST, NULL, 0, 0, &qp->mqp))
  369. printk(KERN_WARNING "mlx4_ib: modify QP %06x to RESET failed.\n",
  370. qp->mqp.qpn);
  371. send_cq = to_mcq(qp->ibqp.send_cq);
  372. recv_cq = to_mcq(qp->ibqp.recv_cq);
  373. mlx4_ib_lock_cqs(send_cq, recv_cq);
  374. if (!is_user) {
  375. __mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
  376. qp->ibqp.srq ? to_msrq(qp->ibqp.srq): NULL);
  377. if (send_cq != recv_cq)
  378. __mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  379. }
  380. mlx4_qp_remove(dev->dev, &qp->mqp);
  381. mlx4_ib_unlock_cqs(send_cq, recv_cq);
  382. mlx4_qp_free(dev->dev, &qp->mqp);
  383. mlx4_mtt_cleanup(dev->dev, &qp->mtt);
  384. if (is_user) {
  385. mlx4_ib_db_unmap_user(to_mucontext(qp->ibqp.uobject->context),
  386. &qp->db);
  387. ib_umem_release(qp->umem);
  388. } else {
  389. kfree(qp->sq.wrid);
  390. kfree(qp->rq.wrid);
  391. mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
  392. mlx4_ib_db_free(dev, &qp->db);
  393. }
  394. }
  395. struct ib_qp *mlx4_ib_create_qp(struct ib_pd *pd,
  396. struct ib_qp_init_attr *init_attr,
  397. struct ib_udata *udata)
  398. {
  399. struct mlx4_ib_dev *dev = to_mdev(pd->device);
  400. struct mlx4_ib_sqp *sqp;
  401. struct mlx4_ib_qp *qp;
  402. int err;
  403. switch (init_attr->qp_type) {
  404. case IB_QPT_RC:
  405. case IB_QPT_UC:
  406. case IB_QPT_UD:
  407. {
  408. qp = kmalloc(sizeof *qp, GFP_KERNEL);
  409. if (!qp)
  410. return ERR_PTR(-ENOMEM);
  411. err = create_qp_common(dev, pd, init_attr, udata, 0, qp);
  412. if (err) {
  413. kfree(qp);
  414. return ERR_PTR(err);
  415. }
  416. qp->ibqp.qp_num = qp->mqp.qpn;
  417. break;
  418. }
  419. case IB_QPT_SMI:
  420. case IB_QPT_GSI:
  421. {
  422. /* Userspace is not allowed to create special QPs: */
  423. if (pd->uobject)
  424. return ERR_PTR(-EINVAL);
  425. sqp = kmalloc(sizeof *sqp, GFP_KERNEL);
  426. if (!sqp)
  427. return ERR_PTR(-ENOMEM);
  428. qp = &sqp->qp;
  429. err = create_qp_common(dev, pd, init_attr, udata,
  430. dev->dev->caps.sqp_start +
  431. (init_attr->qp_type == IB_QPT_SMI ? 0 : 2) +
  432. init_attr->port_num - 1,
  433. qp);
  434. if (err) {
  435. kfree(sqp);
  436. return ERR_PTR(err);
  437. }
  438. qp->port = init_attr->port_num;
  439. qp->ibqp.qp_num = init_attr->qp_type == IB_QPT_SMI ? 0 : 1;
  440. break;
  441. }
  442. default:
  443. /* Don't support raw QPs */
  444. return ERR_PTR(-EINVAL);
  445. }
  446. return &qp->ibqp;
  447. }
  448. int mlx4_ib_destroy_qp(struct ib_qp *qp)
  449. {
  450. struct mlx4_ib_dev *dev = to_mdev(qp->device);
  451. struct mlx4_ib_qp *mqp = to_mqp(qp);
  452. if (is_qp0(dev, mqp))
  453. mlx4_CLOSE_PORT(dev->dev, mqp->port);
  454. destroy_qp_common(dev, mqp, !!qp->pd->uobject);
  455. if (is_sqp(dev, mqp))
  456. kfree(to_msqp(mqp));
  457. else
  458. kfree(mqp);
  459. return 0;
  460. }
  461. static void init_port(struct mlx4_ib_dev *dev, int port)
  462. {
  463. struct mlx4_init_port_param param;
  464. int err;
  465. memset(&param, 0, sizeof param);
  466. param.port_width_cap = dev->dev->caps.port_width_cap;
  467. param.vl_cap = dev->dev->caps.vl_cap;
  468. param.mtu = ib_mtu_enum_to_int(dev->dev->caps.mtu_cap);
  469. param.max_gid = dev->dev->caps.gid_table_len;
  470. param.max_pkey = dev->dev->caps.pkey_table_len;
  471. err = mlx4_INIT_PORT(dev->dev, &param, port);
  472. if (err)
  473. printk(KERN_WARNING "INIT_PORT failed, return code %d.\n", err);
  474. }
  475. static int to_mlx4_st(enum ib_qp_type type)
  476. {
  477. switch (type) {
  478. case IB_QPT_RC: return MLX4_QP_ST_RC;
  479. case IB_QPT_UC: return MLX4_QP_ST_UC;
  480. case IB_QPT_UD: return MLX4_QP_ST_UD;
  481. case IB_QPT_SMI:
  482. case IB_QPT_GSI: return MLX4_QP_ST_MLX;
  483. default: return -1;
  484. }
  485. }
  486. static __be32 to_mlx4_access_flags(struct mlx4_ib_qp *qp, const struct ib_qp_attr *attr,
  487. int attr_mask)
  488. {
  489. u8 dest_rd_atomic;
  490. u32 access_flags;
  491. u32 hw_access_flags = 0;
  492. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  493. dest_rd_atomic = attr->max_dest_rd_atomic;
  494. else
  495. dest_rd_atomic = qp->resp_depth;
  496. if (attr_mask & IB_QP_ACCESS_FLAGS)
  497. access_flags = attr->qp_access_flags;
  498. else
  499. access_flags = qp->atomic_rd_en;
  500. if (!dest_rd_atomic)
  501. access_flags &= IB_ACCESS_REMOTE_WRITE;
  502. if (access_flags & IB_ACCESS_REMOTE_READ)
  503. hw_access_flags |= MLX4_QP_BIT_RRE;
  504. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  505. hw_access_flags |= MLX4_QP_BIT_RAE;
  506. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  507. hw_access_flags |= MLX4_QP_BIT_RWE;
  508. return cpu_to_be32(hw_access_flags);
  509. }
  510. static void store_sqp_attrs(struct mlx4_ib_sqp *sqp, const struct ib_qp_attr *attr,
  511. int attr_mask)
  512. {
  513. if (attr_mask & IB_QP_PKEY_INDEX)
  514. sqp->pkey_index = attr->pkey_index;
  515. if (attr_mask & IB_QP_QKEY)
  516. sqp->qkey = attr->qkey;
  517. if (attr_mask & IB_QP_SQ_PSN)
  518. sqp->send_psn = attr->sq_psn;
  519. }
  520. static void mlx4_set_sched(struct mlx4_qp_path *path, u8 port)
  521. {
  522. path->sched_queue = (path->sched_queue & 0xbf) | ((port - 1) << 6);
  523. }
  524. static int mlx4_set_path(struct mlx4_ib_dev *dev, const struct ib_ah_attr *ah,
  525. struct mlx4_qp_path *path, u8 port)
  526. {
  527. path->grh_mylmc = ah->src_path_bits & 0x7f;
  528. path->rlid = cpu_to_be16(ah->dlid);
  529. if (ah->static_rate) {
  530. path->static_rate = ah->static_rate + MLX4_STAT_RATE_OFFSET;
  531. while (path->static_rate > IB_RATE_2_5_GBPS + MLX4_STAT_RATE_OFFSET &&
  532. !(1 << path->static_rate & dev->dev->caps.stat_rate_support))
  533. --path->static_rate;
  534. } else
  535. path->static_rate = 0;
  536. path->counter_index = 0xff;
  537. if (ah->ah_flags & IB_AH_GRH) {
  538. if (ah->grh.sgid_index >= dev->dev->caps.gid_table_len) {
  539. printk(KERN_ERR "sgid_index (%u) too large. max is %d\n",
  540. ah->grh.sgid_index, dev->dev->caps.gid_table_len - 1);
  541. return -1;
  542. }
  543. path->grh_mylmc |= 1 << 7;
  544. path->mgid_index = ah->grh.sgid_index;
  545. path->hop_limit = ah->grh.hop_limit;
  546. path->tclass_flowlabel =
  547. cpu_to_be32((ah->grh.traffic_class << 20) |
  548. (ah->grh.flow_label));
  549. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  550. }
  551. path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
  552. ((port - 1) << 6) | ((ah->sl & 0xf) << 2);
  553. return 0;
  554. }
  555. static int __mlx4_ib_modify_qp(struct ib_qp *ibqp,
  556. const struct ib_qp_attr *attr, int attr_mask,
  557. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  558. {
  559. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  560. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  561. struct mlx4_qp_context *context;
  562. enum mlx4_qp_optpar optpar = 0;
  563. int sqd_event;
  564. int err = -EINVAL;
  565. context = kzalloc(sizeof *context, GFP_KERNEL);
  566. if (!context)
  567. return -ENOMEM;
  568. context->flags = cpu_to_be32((to_mlx4_state(new_state) << 28) |
  569. (to_mlx4_st(ibqp->qp_type) << 16));
  570. context->flags |= cpu_to_be32(1 << 8); /* DE? */
  571. if (!(attr_mask & IB_QP_PATH_MIG_STATE))
  572. context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
  573. else {
  574. optpar |= MLX4_QP_OPTPAR_PM_STATE;
  575. switch (attr->path_mig_state) {
  576. case IB_MIG_MIGRATED:
  577. context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
  578. break;
  579. case IB_MIG_REARM:
  580. context->flags |= cpu_to_be32(MLX4_QP_PM_REARM << 11);
  581. break;
  582. case IB_MIG_ARMED:
  583. context->flags |= cpu_to_be32(MLX4_QP_PM_ARMED << 11);
  584. break;
  585. }
  586. }
  587. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI ||
  588. ibqp->qp_type == IB_QPT_UD)
  589. context->mtu_msgmax = (IB_MTU_4096 << 5) | 11;
  590. else if (attr_mask & IB_QP_PATH_MTU) {
  591. if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_4096) {
  592. printk(KERN_ERR "path MTU (%u) is invalid\n",
  593. attr->path_mtu);
  594. return -EINVAL;
  595. }
  596. context->mtu_msgmax = (attr->path_mtu << 5) | 31;
  597. }
  598. if (qp->rq.max)
  599. context->rq_size_stride = ilog2(qp->rq.max) << 3;
  600. context->rq_size_stride |= qp->rq.wqe_shift - 4;
  601. if (qp->sq.max)
  602. context->sq_size_stride = ilog2(qp->sq.max) << 3;
  603. context->sq_size_stride |= qp->sq.wqe_shift - 4;
  604. if (qp->ibqp.uobject)
  605. context->usr_page = cpu_to_be32(to_mucontext(ibqp->uobject->context)->uar.index);
  606. else
  607. context->usr_page = cpu_to_be32(dev->priv_uar.index);
  608. if (attr_mask & IB_QP_DEST_QPN)
  609. context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
  610. if (attr_mask & IB_QP_PORT) {
  611. if (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD &&
  612. !(attr_mask & IB_QP_AV)) {
  613. mlx4_set_sched(&context->pri_path, attr->port_num);
  614. optpar |= MLX4_QP_OPTPAR_SCHED_QUEUE;
  615. }
  616. }
  617. if (attr_mask & IB_QP_PKEY_INDEX) {
  618. context->pri_path.pkey_index = attr->pkey_index;
  619. optpar |= MLX4_QP_OPTPAR_PKEY_INDEX;
  620. }
  621. if (attr_mask & IB_QP_RNR_RETRY) {
  622. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  623. optpar |= MLX4_QP_OPTPAR_RNR_RETRY;
  624. }
  625. if (attr_mask & IB_QP_AV) {
  626. if (mlx4_set_path(dev, &attr->ah_attr, &context->pri_path,
  627. attr_mask & IB_QP_PORT ? attr->port_num : qp->port)) {
  628. err = -EINVAL;
  629. goto out;
  630. }
  631. optpar |= (MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH |
  632. MLX4_QP_OPTPAR_SCHED_QUEUE);
  633. }
  634. if (attr_mask & IB_QP_TIMEOUT) {
  635. context->pri_path.ackto = attr->timeout << 3;
  636. optpar |= MLX4_QP_OPTPAR_ACK_TIMEOUT;
  637. }
  638. if (attr_mask & IB_QP_ALT_PATH) {
  639. if (attr->alt_pkey_index >= dev->dev->caps.pkey_table_len)
  640. return -EINVAL;
  641. if (attr->alt_port_num == 0 ||
  642. attr->alt_port_num > dev->dev->caps.num_ports)
  643. return -EINVAL;
  644. if (mlx4_set_path(dev, &attr->alt_ah_attr, &context->alt_path,
  645. attr->alt_port_num))
  646. return -EINVAL;
  647. context->alt_path.pkey_index = attr->alt_pkey_index;
  648. context->alt_path.ackto = attr->alt_timeout << 3;
  649. optpar |= MLX4_QP_OPTPAR_ALT_ADDR_PATH;
  650. }
  651. context->pd = cpu_to_be32(to_mpd(ibqp->pd)->pdn);
  652. context->params1 = cpu_to_be32(MLX4_IB_ACK_REQ_FREQ << 28);
  653. if (attr_mask & IB_QP_RETRY_CNT) {
  654. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  655. optpar |= MLX4_QP_OPTPAR_RETRY_COUNT;
  656. }
  657. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  658. if (attr->max_rd_atomic)
  659. context->params1 |=
  660. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  661. optpar |= MLX4_QP_OPTPAR_SRA_MAX;
  662. }
  663. if (attr_mask & IB_QP_SQ_PSN)
  664. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  665. context->cqn_send = cpu_to_be32(to_mcq(ibqp->send_cq)->mcq.cqn);
  666. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  667. if (attr->max_dest_rd_atomic)
  668. context->params2 |=
  669. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  670. optpar |= MLX4_QP_OPTPAR_RRA_MAX;
  671. }
  672. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
  673. context->params2 |= to_mlx4_access_flags(qp, attr, attr_mask);
  674. optpar |= MLX4_QP_OPTPAR_RWE | MLX4_QP_OPTPAR_RRE | MLX4_QP_OPTPAR_RAE;
  675. }
  676. if (ibqp->srq)
  677. context->params2 |= cpu_to_be32(MLX4_QP_BIT_RIC);
  678. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  679. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  680. optpar |= MLX4_QP_OPTPAR_RNR_TIMEOUT;
  681. }
  682. if (attr_mask & IB_QP_RQ_PSN)
  683. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  684. context->cqn_recv = cpu_to_be32(to_mcq(ibqp->recv_cq)->mcq.cqn);
  685. if (attr_mask & IB_QP_QKEY) {
  686. context->qkey = cpu_to_be32(attr->qkey);
  687. optpar |= MLX4_QP_OPTPAR_Q_KEY;
  688. }
  689. if (ibqp->srq)
  690. context->srqn = cpu_to_be32(1 << 24 | to_msrq(ibqp->srq)->msrq.srqn);
  691. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  692. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  693. if (cur_state == IB_QPS_INIT &&
  694. new_state == IB_QPS_RTR &&
  695. (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI ||
  696. ibqp->qp_type == IB_QPT_UD)) {
  697. context->pri_path.sched_queue = (qp->port - 1) << 6;
  698. if (is_qp0(dev, qp))
  699. context->pri_path.sched_queue |= MLX4_IB_DEFAULT_QP0_SCHED_QUEUE;
  700. else
  701. context->pri_path.sched_queue |= MLX4_IB_DEFAULT_SCHED_QUEUE;
  702. }
  703. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  704. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  705. sqd_event = 1;
  706. else
  707. sqd_event = 0;
  708. err = mlx4_qp_modify(dev->dev, &qp->mtt, to_mlx4_state(cur_state),
  709. to_mlx4_state(new_state), context, optpar,
  710. sqd_event, &qp->mqp);
  711. if (err)
  712. goto out;
  713. qp->state = new_state;
  714. if (attr_mask & IB_QP_ACCESS_FLAGS)
  715. qp->atomic_rd_en = attr->qp_access_flags;
  716. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  717. qp->resp_depth = attr->max_dest_rd_atomic;
  718. if (attr_mask & IB_QP_PORT)
  719. qp->port = attr->port_num;
  720. if (attr_mask & IB_QP_ALT_PATH)
  721. qp->alt_port = attr->alt_port_num;
  722. if (is_sqp(dev, qp))
  723. store_sqp_attrs(to_msqp(qp), attr, attr_mask);
  724. /*
  725. * If we moved QP0 to RTR, bring the IB link up; if we moved
  726. * QP0 to RESET or ERROR, bring the link back down.
  727. */
  728. if (is_qp0(dev, qp)) {
  729. if (cur_state != IB_QPS_RTR && new_state == IB_QPS_RTR)
  730. init_port(dev, qp->port);
  731. if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
  732. (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
  733. mlx4_CLOSE_PORT(dev->dev, qp->port);
  734. }
  735. /*
  736. * If we moved a kernel QP to RESET, clean up all old CQ
  737. * entries and reinitialize the QP.
  738. */
  739. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  740. mlx4_ib_cq_clean(to_mcq(ibqp->recv_cq), qp->mqp.qpn,
  741. ibqp->srq ? to_msrq(ibqp->srq): NULL);
  742. if (ibqp->send_cq != ibqp->recv_cq)
  743. mlx4_ib_cq_clean(to_mcq(ibqp->send_cq), qp->mqp.qpn, NULL);
  744. qp->rq.head = 0;
  745. qp->rq.tail = 0;
  746. qp->sq.head = 0;
  747. qp->sq.tail = 0;
  748. *qp->db.db = 0;
  749. }
  750. out:
  751. kfree(context);
  752. return err;
  753. }
  754. static const struct ib_qp_attr mlx4_ib_qp_attr = { .port_num = 1 };
  755. static const int mlx4_ib_qp_attr_mask_table[IB_QPT_UD + 1] = {
  756. [IB_QPT_UD] = (IB_QP_PKEY_INDEX |
  757. IB_QP_PORT |
  758. IB_QP_QKEY),
  759. [IB_QPT_UC] = (IB_QP_PKEY_INDEX |
  760. IB_QP_PORT |
  761. IB_QP_ACCESS_FLAGS),
  762. [IB_QPT_RC] = (IB_QP_PKEY_INDEX |
  763. IB_QP_PORT |
  764. IB_QP_ACCESS_FLAGS),
  765. [IB_QPT_SMI] = (IB_QP_PKEY_INDEX |
  766. IB_QP_QKEY),
  767. [IB_QPT_GSI] = (IB_QP_PKEY_INDEX |
  768. IB_QP_QKEY),
  769. };
  770. int mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  771. int attr_mask, struct ib_udata *udata)
  772. {
  773. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  774. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  775. enum ib_qp_state cur_state, new_state;
  776. int err = -EINVAL;
  777. mutex_lock(&qp->mutex);
  778. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  779. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  780. if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask))
  781. goto out;
  782. if ((attr_mask & IB_QP_PKEY_INDEX) &&
  783. attr->pkey_index >= dev->dev->caps.pkey_table_len) {
  784. goto out;
  785. }
  786. if ((attr_mask & IB_QP_PORT) &&
  787. (attr->port_num == 0 || attr->port_num > dev->dev->caps.num_ports)) {
  788. goto out;
  789. }
  790. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  791. attr->max_rd_atomic > dev->dev->caps.max_qp_init_rdma) {
  792. goto out;
  793. }
  794. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  795. attr->max_dest_rd_atomic > dev->dev->caps.max_qp_dest_rdma) {
  796. goto out;
  797. }
  798. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  799. err = 0;
  800. goto out;
  801. }
  802. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_ERR) {
  803. err = __mlx4_ib_modify_qp(ibqp, &mlx4_ib_qp_attr,
  804. mlx4_ib_qp_attr_mask_table[ibqp->qp_type],
  805. IB_QPS_RESET, IB_QPS_INIT);
  806. if (err)
  807. goto out;
  808. cur_state = IB_QPS_INIT;
  809. }
  810. err = __mlx4_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  811. out:
  812. mutex_unlock(&qp->mutex);
  813. return err;
  814. }
  815. static int build_mlx_header(struct mlx4_ib_sqp *sqp, struct ib_send_wr *wr,
  816. void *wqe)
  817. {
  818. struct ib_device *ib_dev = &to_mdev(sqp->qp.ibqp.device)->ib_dev;
  819. struct mlx4_wqe_mlx_seg *mlx = wqe;
  820. struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
  821. struct mlx4_ib_ah *ah = to_mah(wr->wr.ud.ah);
  822. u16 pkey;
  823. int send_size;
  824. int header_size;
  825. int i;
  826. send_size = 0;
  827. for (i = 0; i < wr->num_sge; ++i)
  828. send_size += wr->sg_list[i].length;
  829. ib_ud_header_init(send_size, mlx4_ib_ah_grh_present(ah), &sqp->ud_header);
  830. sqp->ud_header.lrh.service_level =
  831. be32_to_cpu(ah->av.sl_tclass_flowlabel) >> 28;
  832. sqp->ud_header.lrh.destination_lid = ah->av.dlid;
  833. sqp->ud_header.lrh.source_lid = cpu_to_be16(ah->av.g_slid & 0x7f);
  834. if (mlx4_ib_ah_grh_present(ah)) {
  835. sqp->ud_header.grh.traffic_class =
  836. (be32_to_cpu(ah->av.sl_tclass_flowlabel) >> 20) & 0xff;
  837. sqp->ud_header.grh.flow_label =
  838. ah->av.sl_tclass_flowlabel & cpu_to_be32(0xfffff);
  839. sqp->ud_header.grh.hop_limit = ah->av.hop_limit;
  840. ib_get_cached_gid(ib_dev, be32_to_cpu(ah->av.port_pd) >> 24,
  841. ah->av.gid_index, &sqp->ud_header.grh.source_gid);
  842. memcpy(sqp->ud_header.grh.destination_gid.raw,
  843. ah->av.dgid, 16);
  844. }
  845. mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
  846. mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MLX4_WQE_MLX_VL15 : 0) |
  847. (sqp->ud_header.lrh.destination_lid ==
  848. IB_LID_PERMISSIVE ? MLX4_WQE_MLX_SLR : 0) |
  849. (sqp->ud_header.lrh.service_level << 8));
  850. mlx->rlid = sqp->ud_header.lrh.destination_lid;
  851. switch (wr->opcode) {
  852. case IB_WR_SEND:
  853. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
  854. sqp->ud_header.immediate_present = 0;
  855. break;
  856. case IB_WR_SEND_WITH_IMM:
  857. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
  858. sqp->ud_header.immediate_present = 1;
  859. sqp->ud_header.immediate_data = wr->imm_data;
  860. break;
  861. default:
  862. return -EINVAL;
  863. }
  864. sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
  865. if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
  866. sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
  867. sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
  868. if (!sqp->qp.ibqp.qp_num)
  869. ib_get_cached_pkey(ib_dev, sqp->qp.port, sqp->pkey_index, &pkey);
  870. else
  871. ib_get_cached_pkey(ib_dev, sqp->qp.port, wr->wr.ud.pkey_index, &pkey);
  872. sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
  873. sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  874. sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
  875. sqp->ud_header.deth.qkey = cpu_to_be32(wr->wr.ud.remote_qkey & 0x80000000 ?
  876. sqp->qkey : wr->wr.ud.remote_qkey);
  877. sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
  878. header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
  879. if (0) {
  880. printk(KERN_ERR "built UD header of size %d:\n", header_size);
  881. for (i = 0; i < header_size / 4; ++i) {
  882. if (i % 8 == 0)
  883. printk(" [%02x] ", i * 4);
  884. printk(" %08x",
  885. be32_to_cpu(((__be32 *) sqp->header_buf)[i]));
  886. if ((i + 1) % 8 == 0)
  887. printk("\n");
  888. }
  889. printk("\n");
  890. }
  891. inl->byte_count = cpu_to_be32(1 << 31 | header_size);
  892. memcpy(inl + 1, sqp->header_buf, header_size);
  893. return ALIGN(sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
  894. }
  895. static int mlx4_wq_overflow(struct mlx4_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  896. {
  897. unsigned cur;
  898. struct mlx4_ib_cq *cq;
  899. cur = wq->head - wq->tail;
  900. if (likely(cur + nreq < wq->max))
  901. return 0;
  902. cq = to_mcq(ib_cq);
  903. spin_lock(&cq->lock);
  904. cur = wq->head - wq->tail;
  905. spin_unlock(&cq->lock);
  906. return cur + nreq >= wq->max;
  907. }
  908. int mlx4_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  909. struct ib_send_wr **bad_wr)
  910. {
  911. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  912. void *wqe;
  913. struct mlx4_wqe_ctrl_seg *ctrl;
  914. unsigned long flags;
  915. int nreq;
  916. int err = 0;
  917. int ind;
  918. int size;
  919. int i;
  920. spin_lock_irqsave(&qp->rq.lock, flags);
  921. ind = qp->sq.head;
  922. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  923. if (mlx4_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  924. err = -ENOMEM;
  925. *bad_wr = wr;
  926. goto out;
  927. }
  928. if (unlikely(wr->num_sge > qp->sq.max_gs)) {
  929. err = -EINVAL;
  930. *bad_wr = wr;
  931. goto out;
  932. }
  933. ctrl = wqe = get_send_wqe(qp, ind & (qp->sq.max - 1));
  934. qp->sq.wrid[ind & (qp->sq.max - 1)] = wr->wr_id;
  935. ctrl->srcrb_flags =
  936. (wr->send_flags & IB_SEND_SIGNALED ?
  937. cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) : 0) |
  938. (wr->send_flags & IB_SEND_SOLICITED ?
  939. cpu_to_be32(MLX4_WQE_CTRL_SOLICITED) : 0) |
  940. qp->sq_signal_bits;
  941. if (wr->opcode == IB_WR_SEND_WITH_IMM ||
  942. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  943. ctrl->imm = wr->imm_data;
  944. else
  945. ctrl->imm = 0;
  946. wqe += sizeof *ctrl;
  947. size = sizeof *ctrl / 16;
  948. switch (ibqp->qp_type) {
  949. case IB_QPT_RC:
  950. case IB_QPT_UC:
  951. switch (wr->opcode) {
  952. case IB_WR_ATOMIC_CMP_AND_SWP:
  953. case IB_WR_ATOMIC_FETCH_AND_ADD:
  954. ((struct mlx4_wqe_raddr_seg *) wqe)->raddr =
  955. cpu_to_be64(wr->wr.atomic.remote_addr);
  956. ((struct mlx4_wqe_raddr_seg *) wqe)->rkey =
  957. cpu_to_be32(wr->wr.atomic.rkey);
  958. ((struct mlx4_wqe_raddr_seg *) wqe)->reserved = 0;
  959. wqe += sizeof (struct mlx4_wqe_raddr_seg);
  960. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  961. ((struct mlx4_wqe_atomic_seg *) wqe)->swap_add =
  962. cpu_to_be64(wr->wr.atomic.swap);
  963. ((struct mlx4_wqe_atomic_seg *) wqe)->compare =
  964. cpu_to_be64(wr->wr.atomic.compare_add);
  965. } else {
  966. ((struct mlx4_wqe_atomic_seg *) wqe)->swap_add =
  967. cpu_to_be64(wr->wr.atomic.compare_add);
  968. ((struct mlx4_wqe_atomic_seg *) wqe)->compare = 0;
  969. }
  970. wqe += sizeof (struct mlx4_wqe_atomic_seg);
  971. size += (sizeof (struct mlx4_wqe_raddr_seg) +
  972. sizeof (struct mlx4_wqe_atomic_seg)) / 16;
  973. break;
  974. case IB_WR_RDMA_READ:
  975. case IB_WR_RDMA_WRITE:
  976. case IB_WR_RDMA_WRITE_WITH_IMM:
  977. ((struct mlx4_wqe_raddr_seg *) wqe)->raddr =
  978. cpu_to_be64(wr->wr.rdma.remote_addr);
  979. ((struct mlx4_wqe_raddr_seg *) wqe)->rkey =
  980. cpu_to_be32(wr->wr.rdma.rkey);
  981. ((struct mlx4_wqe_raddr_seg *) wqe)->reserved = 0;
  982. wqe += sizeof (struct mlx4_wqe_raddr_seg);
  983. size += sizeof (struct mlx4_wqe_raddr_seg) / 16;
  984. break;
  985. default:
  986. /* No extra segments required for sends */
  987. break;
  988. }
  989. break;
  990. case IB_QPT_UD:
  991. memcpy(((struct mlx4_wqe_datagram_seg *) wqe)->av,
  992. &to_mah(wr->wr.ud.ah)->av, sizeof (struct mlx4_av));
  993. ((struct mlx4_wqe_datagram_seg *) wqe)->dqpn =
  994. cpu_to_be32(wr->wr.ud.remote_qpn);
  995. ((struct mlx4_wqe_datagram_seg *) wqe)->qkey =
  996. cpu_to_be32(wr->wr.ud.remote_qkey);
  997. wqe += sizeof (struct mlx4_wqe_datagram_seg);
  998. size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
  999. break;
  1000. case IB_QPT_SMI:
  1001. case IB_QPT_GSI:
  1002. err = build_mlx_header(to_msqp(qp), wr, ctrl);
  1003. if (err < 0) {
  1004. *bad_wr = wr;
  1005. goto out;
  1006. }
  1007. wqe += err;
  1008. size += err / 16;
  1009. err = 0;
  1010. break;
  1011. default:
  1012. break;
  1013. }
  1014. for (i = 0; i < wr->num_sge; ++i) {
  1015. ((struct mlx4_wqe_data_seg *) wqe)->byte_count =
  1016. cpu_to_be32(wr->sg_list[i].length);
  1017. ((struct mlx4_wqe_data_seg *) wqe)->lkey =
  1018. cpu_to_be32(wr->sg_list[i].lkey);
  1019. ((struct mlx4_wqe_data_seg *) wqe)->addr =
  1020. cpu_to_be64(wr->sg_list[i].addr);
  1021. wqe += sizeof (struct mlx4_wqe_data_seg);
  1022. size += sizeof (struct mlx4_wqe_data_seg) / 16;
  1023. }
  1024. /* Add one more inline data segment for ICRC for MLX sends */
  1025. if (qp->ibqp.qp_type == IB_QPT_SMI || qp->ibqp.qp_type == IB_QPT_GSI) {
  1026. ((struct mlx4_wqe_inline_seg *) wqe)->byte_count =
  1027. cpu_to_be32((1 << 31) | 4);
  1028. ((u32 *) wqe)[1] = 0;
  1029. wqe += sizeof (struct mlx4_wqe_data_seg);
  1030. size += sizeof (struct mlx4_wqe_data_seg) / 16;
  1031. }
  1032. ctrl->fence_size = (wr->send_flags & IB_SEND_FENCE ?
  1033. MLX4_WQE_CTRL_FENCE : 0) | size;
  1034. /*
  1035. * Make sure descriptor is fully written before
  1036. * setting ownership bit (because HW can start
  1037. * executing as soon as we do).
  1038. */
  1039. wmb();
  1040. if (wr->opcode < 0 || wr->opcode > ARRAY_SIZE(mlx4_ib_opcode)) {
  1041. err = -EINVAL;
  1042. goto out;
  1043. }
  1044. ctrl->owner_opcode = mlx4_ib_opcode[wr->opcode] |
  1045. (ind & qp->sq.max ? cpu_to_be32(1 << 31) : 0);
  1046. ++ind;
  1047. }
  1048. out:
  1049. if (likely(nreq)) {
  1050. qp->sq.head += nreq;
  1051. /*
  1052. * Make sure that descriptors are written before
  1053. * doorbell record.
  1054. */
  1055. wmb();
  1056. writel(qp->doorbell_qpn,
  1057. to_mdev(ibqp->device)->uar_map + MLX4_SEND_DOORBELL);
  1058. /*
  1059. * Make sure doorbells don't leak out of SQ spinlock
  1060. * and reach the HCA out of order.
  1061. */
  1062. mmiowb();
  1063. }
  1064. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1065. return err;
  1066. }
  1067. int mlx4_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1068. struct ib_recv_wr **bad_wr)
  1069. {
  1070. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1071. struct mlx4_wqe_data_seg *scat;
  1072. unsigned long flags;
  1073. int err = 0;
  1074. int nreq;
  1075. int ind;
  1076. int i;
  1077. spin_lock_irqsave(&qp->rq.lock, flags);
  1078. ind = qp->rq.head & (qp->rq.max - 1);
  1079. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1080. if (mlx4_wq_overflow(&qp->rq, nreq, qp->ibqp.send_cq)) {
  1081. err = -ENOMEM;
  1082. *bad_wr = wr;
  1083. goto out;
  1084. }
  1085. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1086. err = -EINVAL;
  1087. *bad_wr = wr;
  1088. goto out;
  1089. }
  1090. scat = get_recv_wqe(qp, ind);
  1091. for (i = 0; i < wr->num_sge; ++i) {
  1092. scat[i].byte_count = cpu_to_be32(wr->sg_list[i].length);
  1093. scat[i].lkey = cpu_to_be32(wr->sg_list[i].lkey);
  1094. scat[i].addr = cpu_to_be64(wr->sg_list[i].addr);
  1095. }
  1096. if (i < qp->rq.max_gs) {
  1097. scat[i].byte_count = 0;
  1098. scat[i].lkey = cpu_to_be32(MLX4_INVALID_LKEY);
  1099. scat[i].addr = 0;
  1100. }
  1101. qp->rq.wrid[ind] = wr->wr_id;
  1102. ind = (ind + 1) & (qp->rq.max - 1);
  1103. }
  1104. out:
  1105. if (likely(nreq)) {
  1106. qp->rq.head += nreq;
  1107. /*
  1108. * Make sure that descriptors are written before
  1109. * doorbell record.
  1110. */
  1111. wmb();
  1112. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  1113. }
  1114. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1115. return err;
  1116. }