qlcnic_83xx_hw.c 78 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include <linux/if_vlan.h>
  9. #include <linux/ipv6.h>
  10. #include <linux/ethtool.h>
  11. #include <linux/interrupt.h>
  12. #define QLCNIC_MAX_TX_QUEUES 1
  13. #define RSS_HASHTYPE_IP_TCP 0x3
  14. /* status descriptor mailbox data
  15. * @phy_addr: physical address of buffer
  16. * @sds_ring_size: buffer size
  17. * @intrpt_id: interrupt id
  18. * @intrpt_val: source of interrupt
  19. */
  20. struct qlcnic_sds_mbx {
  21. u64 phy_addr;
  22. u8 rsvd1[16];
  23. u16 sds_ring_size;
  24. u16 rsvd2[3];
  25. u16 intrpt_id;
  26. u8 intrpt_val;
  27. u8 rsvd3[5];
  28. } __packed;
  29. /* receive descriptor buffer data
  30. * phy_addr_reg: physical address of regular buffer
  31. * phy_addr_jmb: physical address of jumbo buffer
  32. * reg_ring_sz: size of regular buffer
  33. * reg_ring_len: no. of entries in regular buffer
  34. * jmb_ring_len: no. of entries in jumbo buffer
  35. * jmb_ring_sz: size of jumbo buffer
  36. */
  37. struct qlcnic_rds_mbx {
  38. u64 phy_addr_reg;
  39. u64 phy_addr_jmb;
  40. u16 reg_ring_sz;
  41. u16 reg_ring_len;
  42. u16 jmb_ring_sz;
  43. u16 jmb_ring_len;
  44. } __packed;
  45. /* host producers for regular and jumbo rings */
  46. struct __host_producer_mbx {
  47. u32 reg_buf;
  48. u32 jmb_buf;
  49. } __packed;
  50. /* Receive context mailbox data outbox registers
  51. * @state: state of the context
  52. * @vport_id: virtual port id
  53. * @context_id: receive context id
  54. * @num_pci_func: number of pci functions of the port
  55. * @phy_port: physical port id
  56. */
  57. struct qlcnic_rcv_mbx_out {
  58. u8 rcv_num;
  59. u8 sts_num;
  60. u16 ctx_id;
  61. u8 state;
  62. u8 num_pci_func;
  63. u8 phy_port;
  64. u8 vport_id;
  65. u32 host_csmr[QLCNIC_MAX_RING_SETS];
  66. struct __host_producer_mbx host_prod[QLCNIC_MAX_RING_SETS];
  67. } __packed;
  68. struct qlcnic_add_rings_mbx_out {
  69. u8 rcv_num;
  70. u8 sts_num;
  71. u16 ctx_id;
  72. u32 host_csmr[QLCNIC_MAX_RING_SETS];
  73. struct __host_producer_mbx host_prod[QLCNIC_MAX_RING_SETS];
  74. } __packed;
  75. /* Transmit context mailbox inbox registers
  76. * @phys_addr: DMA address of the transmit buffer
  77. * @cnsmr_index: host consumer index
  78. * @size: legth of transmit buffer ring
  79. * @intr_id: interrput id
  80. * @src: src of interrupt
  81. */
  82. struct qlcnic_tx_mbx {
  83. u64 phys_addr;
  84. u64 cnsmr_index;
  85. u16 size;
  86. u16 intr_id;
  87. u8 src;
  88. u8 rsvd[3];
  89. } __packed;
  90. /* Transmit context mailbox outbox registers
  91. * @host_prod: host producer index
  92. * @ctx_id: transmit context id
  93. * @state: state of the transmit context
  94. */
  95. struct qlcnic_tx_mbx_out {
  96. u32 host_prod;
  97. u16 ctx_id;
  98. u8 state;
  99. u8 rsvd;
  100. } __packed;
  101. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  102. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  103. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  104. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  105. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  106. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  107. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  108. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  109. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  110. {QLCNIC_CMD_SET_MTU, 3, 1},
  111. {QLCNIC_CMD_READ_PHY, 4, 2},
  112. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  113. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  114. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  115. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  116. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  117. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  118. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  119. {QLCNIC_CMD_GET_PCI_INFO, 1, 66},
  120. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  121. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  122. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  123. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  124. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  125. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  126. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  127. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  128. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  129. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  130. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  131. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  132. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  133. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  134. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  135. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  136. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  137. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  138. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  139. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  140. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  141. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  142. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  143. {QLCNIC_CMD_IDC_ACK, 5, 1},
  144. {QLCNIC_CMD_INIT_NIC_FUNC, 2, 1},
  145. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  146. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  147. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  148. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  149. };
  150. static const u32 qlcnic_83xx_ext_reg_tbl[] = {
  151. 0x38CC, /* Global Reset */
  152. 0x38F0, /* Wildcard */
  153. 0x38FC, /* Informant */
  154. 0x3038, /* Host MBX ctrl */
  155. 0x303C, /* FW MBX ctrl */
  156. 0x355C, /* BOOT LOADER ADDRESS REG */
  157. 0x3560, /* BOOT LOADER SIZE REG */
  158. 0x3564, /* FW IMAGE ADDR REG */
  159. 0x1000, /* MBX intr enable */
  160. 0x1200, /* Default Intr mask */
  161. 0x1204, /* Default Interrupt ID */
  162. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  163. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  164. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  165. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  166. 0x3790, /* QLC_83XX_IDC_CTRL */
  167. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  168. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  169. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  170. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  171. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  172. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  173. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  174. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  175. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  176. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  177. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  178. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  179. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  180. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  181. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  182. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  183. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  184. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  185. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  186. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  187. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  188. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  189. 0x37F4, /* QLC_83XX_VNIC_STATE */
  190. 0x3868, /* QLC_83XX_DRV_LOCK */
  191. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  192. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  193. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  194. };
  195. static const u32 qlcnic_83xx_reg_tbl[] = {
  196. 0x34A8, /* PEG_HALT_STAT1 */
  197. 0x34AC, /* PEG_HALT_STAT2 */
  198. 0x34B0, /* FW_HEARTBEAT */
  199. 0x3500, /* FLASH LOCK_ID */
  200. 0x3528, /* FW_CAPABILITIES */
  201. 0x3538, /* Driver active, DRV_REG0 */
  202. 0x3540, /* Device state, DRV_REG1 */
  203. 0x3544, /* Driver state, DRV_REG2 */
  204. 0x3548, /* Driver scratch, DRV_REG3 */
  205. 0x354C, /* Device partiton info, DRV_REG4 */
  206. 0x3524, /* Driver IDC ver, DRV_REG5 */
  207. 0x3550, /* FW_VER_MAJOR */
  208. 0x3554, /* FW_VER_MINOR */
  209. 0x3558, /* FW_VER_SUB */
  210. 0x359C, /* NPAR STATE */
  211. 0x35FC, /* FW_IMG_VALID */
  212. 0x3650, /* CMD_PEG_STATE */
  213. 0x373C, /* RCV_PEG_STATE */
  214. 0x37B4, /* ASIC TEMP */
  215. 0x356C, /* FW API */
  216. 0x3570, /* DRV OP MODE */
  217. 0x3850, /* FLASH LOCK */
  218. 0x3854, /* FLASH UNLOCK */
  219. };
  220. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  221. .read_crb = qlcnic_83xx_read_crb,
  222. .write_crb = qlcnic_83xx_write_crb,
  223. .read_reg = qlcnic_83xx_rd_reg_indirect,
  224. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  225. .get_mac_address = qlcnic_83xx_get_mac_address,
  226. .setup_intr = qlcnic_83xx_setup_intr,
  227. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  228. .mbx_cmd = qlcnic_83xx_mbx_op,
  229. .get_func_no = qlcnic_83xx_get_func_no,
  230. .api_lock = qlcnic_83xx_cam_lock,
  231. .api_unlock = qlcnic_83xx_cam_unlock,
  232. .add_sysfs = qlcnic_83xx_add_sysfs,
  233. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  234. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  235. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  236. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  237. .setup_link_event = qlcnic_83xx_setup_link_event,
  238. .get_nic_info = qlcnic_83xx_get_nic_info,
  239. .get_pci_info = qlcnic_83xx_get_pci_info,
  240. .set_nic_info = qlcnic_83xx_set_nic_info,
  241. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  242. .napi_enable = qlcnic_83xx_napi_enable,
  243. .napi_disable = qlcnic_83xx_napi_disable,
  244. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  245. .config_rss = qlcnic_83xx_config_rss,
  246. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  247. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  248. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  249. .get_board_info = qlcnic_83xx_get_port_info,
  250. };
  251. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  252. .config_bridged_mode = qlcnic_config_bridged_mode,
  253. .config_led = qlcnic_config_led,
  254. .request_reset = qlcnic_83xx_idc_request_reset,
  255. .cancel_idc_work = qlcnic_83xx_idc_exit,
  256. .napi_add = qlcnic_83xx_napi_add,
  257. .napi_del = qlcnic_83xx_napi_del,
  258. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  259. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  260. };
  261. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  262. {
  263. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  264. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  265. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  266. }
  267. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  268. {
  269. u32 fw_major, fw_minor, fw_build;
  270. struct pci_dev *pdev = adapter->pdev;
  271. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  272. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  273. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  274. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  275. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  276. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  277. return adapter->fw_version;
  278. }
  279. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  280. {
  281. void __iomem *base;
  282. u32 val;
  283. base = adapter->ahw->pci_base0 +
  284. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  285. writel(addr, base);
  286. val = readl(base);
  287. if (val != addr)
  288. return -EIO;
  289. return 0;
  290. }
  291. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr)
  292. {
  293. int ret;
  294. struct qlcnic_hardware_context *ahw = adapter->ahw;
  295. ret = __qlcnic_set_win_base(adapter, (u32) addr);
  296. if (!ret) {
  297. return QLCRDX(ahw, QLCNIC_WILDCARD);
  298. } else {
  299. dev_err(&adapter->pdev->dev,
  300. "%s failed, addr = 0x%x\n", __func__, (int)addr);
  301. return -EIO;
  302. }
  303. }
  304. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  305. u32 data)
  306. {
  307. int err;
  308. struct qlcnic_hardware_context *ahw = adapter->ahw;
  309. err = __qlcnic_set_win_base(adapter, (u32) addr);
  310. if (!err) {
  311. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  312. return 0;
  313. } else {
  314. dev_err(&adapter->pdev->dev,
  315. "%s failed, addr = 0x%x data = 0x%x\n",
  316. __func__, (int)addr, data);
  317. return err;
  318. }
  319. }
  320. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
  321. {
  322. int err, i, num_msix;
  323. struct qlcnic_hardware_context *ahw = adapter->ahw;
  324. if (!num_intr)
  325. num_intr = QLCNIC_DEF_NUM_STS_DESC_RINGS;
  326. num_msix = rounddown_pow_of_two(min_t(int, num_online_cpus(),
  327. num_intr));
  328. /* account for AEN interrupt MSI-X based interrupts */
  329. num_msix += 1;
  330. num_msix += adapter->max_drv_tx_rings;
  331. err = qlcnic_enable_msix(adapter, num_msix);
  332. if (err == -ENOMEM)
  333. return err;
  334. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  335. num_msix = adapter->ahw->num_msix;
  336. else
  337. num_msix = 1;
  338. /* setup interrupt mapping table for fw */
  339. ahw->intr_tbl = vzalloc(num_msix *
  340. sizeof(struct qlcnic_intrpt_config));
  341. if (!ahw->intr_tbl)
  342. return -ENOMEM;
  343. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  344. /* MSI-X enablement failed, use legacy interrupt */
  345. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  346. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  347. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  348. adapter->msix_entries[0].vector = adapter->pdev->irq;
  349. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  350. }
  351. for (i = 0; i < num_msix; i++) {
  352. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  353. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  354. else
  355. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  356. ahw->intr_tbl[i].id = i;
  357. ahw->intr_tbl[i].src = 0;
  358. }
  359. return 0;
  360. }
  361. inline void qlcnic_83xx_enable_intr(struct qlcnic_adapter *adapter,
  362. struct qlcnic_host_sds_ring *sds_ring)
  363. {
  364. writel(0, sds_ring->crb_intr_mask);
  365. if (!QLCNIC_IS_MSI_FAMILY(adapter))
  366. writel(0, adapter->tgt_mask_reg);
  367. }
  368. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  369. struct qlcnic_cmd_args *cmd)
  370. {
  371. int i;
  372. for (i = 0; i < cmd->rsp.num; i++)
  373. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  374. }
  375. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  376. {
  377. u32 intr_val;
  378. struct qlcnic_hardware_context *ahw = adapter->ahw;
  379. int retries = 0;
  380. intr_val = readl(adapter->tgt_status_reg);
  381. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  382. return IRQ_NONE;
  383. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  384. adapter->stats.spurious_intr++;
  385. return IRQ_NONE;
  386. }
  387. /* clear the interrupt trigger control register */
  388. writel(0, adapter->isr_int_vec);
  389. do {
  390. intr_val = readl(adapter->tgt_status_reg);
  391. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  392. break;
  393. retries++;
  394. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  395. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  396. if (retries == QLC_83XX_LEGACY_INTX_MAX_RETRY) {
  397. dev_info(&adapter->pdev->dev,
  398. "Reached maximum retries to clear legacy interrupt\n");
  399. return IRQ_NONE;
  400. }
  401. mdelay(QLC_83XX_LEGACY_INTX_DELAY);
  402. return IRQ_HANDLED;
  403. }
  404. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  405. {
  406. struct qlcnic_host_sds_ring *sds_ring = data;
  407. struct qlcnic_adapter *adapter = sds_ring->adapter;
  408. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  409. goto done;
  410. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  411. return IRQ_NONE;
  412. done:
  413. adapter->ahw->diag_cnt++;
  414. qlcnic_83xx_enable_intr(adapter, sds_ring);
  415. return IRQ_HANDLED;
  416. }
  417. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  418. {
  419. u32 val = 0;
  420. u32 num_msix = adapter->ahw->num_msix - 1;
  421. val = (num_msix << 8);
  422. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  423. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  424. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  425. }
  426. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  427. {
  428. irq_handler_t handler;
  429. u32 val;
  430. char name[32];
  431. int err = 0;
  432. unsigned long flags = 0;
  433. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  434. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  435. flags |= IRQF_SHARED;
  436. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  437. handler = qlcnic_83xx_handle_aen;
  438. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  439. snprintf(name, (IFNAMSIZ + 4),
  440. "%s[%s]", adapter->netdev->name, "aen");
  441. err = request_irq(val, handler, flags, name, adapter);
  442. if (err) {
  443. dev_err(&adapter->pdev->dev,
  444. "failed to register MBX interrupt\n");
  445. return err;
  446. }
  447. }
  448. /* Enable mailbox interrupt */
  449. qlcnic_83xx_enable_mbx_intrpt(adapter);
  450. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  451. err = qlcnic_83xx_config_intrpt(adapter, 1);
  452. return err;
  453. }
  454. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  455. {
  456. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  457. adapter->ahw->pci_func = val & 0xf;
  458. }
  459. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  460. {
  461. void __iomem *addr;
  462. u32 val, limit = 0;
  463. struct qlcnic_hardware_context *ahw = adapter->ahw;
  464. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  465. do {
  466. val = readl(addr);
  467. if (val) {
  468. /* write the function number to register */
  469. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  470. ahw->pci_func);
  471. return 0;
  472. }
  473. usleep_range(1000, 2000);
  474. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  475. return -EIO;
  476. }
  477. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  478. {
  479. void __iomem *addr;
  480. u32 val;
  481. struct qlcnic_hardware_context *ahw = adapter->ahw;
  482. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  483. val = readl(addr);
  484. }
  485. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  486. loff_t offset, size_t size)
  487. {
  488. int ret;
  489. u32 data;
  490. if (qlcnic_api_lock(adapter)) {
  491. dev_err(&adapter->pdev->dev,
  492. "%s: failed to acquire lock. addr offset 0x%x\n",
  493. __func__, (u32)offset);
  494. return;
  495. }
  496. ret = qlcnic_83xx_rd_reg_indirect(adapter, (u32) offset);
  497. qlcnic_api_unlock(adapter);
  498. if (ret == -EIO) {
  499. dev_err(&adapter->pdev->dev,
  500. "%s: failed. addr offset 0x%x\n",
  501. __func__, (u32)offset);
  502. return;
  503. }
  504. data = ret;
  505. memcpy(buf, &data, size);
  506. }
  507. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  508. loff_t offset, size_t size)
  509. {
  510. u32 data;
  511. memcpy(&data, buf, size);
  512. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  513. }
  514. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  515. {
  516. int status;
  517. status = qlcnic_83xx_get_port_config(adapter);
  518. if (status) {
  519. dev_err(&adapter->pdev->dev,
  520. "Get Port Info failed\n");
  521. } else {
  522. if (QLC_83XX_SFP_10G_CAPABLE(adapter->ahw->port_config))
  523. adapter->ahw->port_type = QLCNIC_XGBE;
  524. else
  525. adapter->ahw->port_type = QLCNIC_GBE;
  526. if (QLC_83XX_AUTONEG(adapter->ahw->port_config))
  527. adapter->ahw->link_autoneg = AUTONEG_ENABLE;
  528. }
  529. return status;
  530. }
  531. void qlcnic_83xx_enable_mbx_intrpt(struct qlcnic_adapter *adapter)
  532. {
  533. u32 val;
  534. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  535. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  536. else
  537. val = BIT_2;
  538. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  539. }
  540. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  541. const struct pci_device_id *ent)
  542. {
  543. u32 op_mode, priv_level;
  544. struct qlcnic_hardware_context *ahw = adapter->ahw;
  545. ahw->fw_hal_version = 2;
  546. qlcnic_get_func_no(adapter);
  547. /* Determine function privilege level */
  548. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  549. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  550. priv_level = QLCNIC_MGMT_FUNC;
  551. else
  552. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  553. ahw->pci_func);
  554. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  555. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  556. dev_info(&adapter->pdev->dev,
  557. "HAL Version: %d Non Privileged function\n",
  558. ahw->fw_hal_version);
  559. adapter->nic_ops = &qlcnic_vf_ops;
  560. } else {
  561. adapter->nic_ops = &qlcnic_83xx_ops;
  562. }
  563. }
  564. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  565. u32 data[]);
  566. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  567. u32 data[]);
  568. static void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  569. struct qlcnic_cmd_args *cmd)
  570. {
  571. int i;
  572. dev_info(&adapter->pdev->dev,
  573. "Host MBX regs(%d)\n", cmd->req.num);
  574. for (i = 0; i < cmd->req.num; i++) {
  575. if (i && !(i % 8))
  576. pr_info("\n");
  577. pr_info("%08x ", cmd->req.arg[i]);
  578. }
  579. pr_info("\n");
  580. dev_info(&adapter->pdev->dev,
  581. "FW MBX regs(%d)\n", cmd->rsp.num);
  582. for (i = 0; i < cmd->rsp.num; i++) {
  583. if (i && !(i % 8))
  584. pr_info("\n");
  585. pr_info("%08x ", cmd->rsp.arg[i]);
  586. }
  587. pr_info("\n");
  588. }
  589. /* Mailbox response for mac rcode */
  590. static u32 qlcnic_83xx_mac_rcode(struct qlcnic_adapter *adapter)
  591. {
  592. u32 fw_data;
  593. u8 mac_cmd_rcode;
  594. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  595. mac_cmd_rcode = (u8)fw_data;
  596. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  597. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  598. mac_cmd_rcode == QLC_83XX_MAC_ABSENT)
  599. return QLCNIC_RCODE_SUCCESS;
  600. return 1;
  601. }
  602. static u32 qlcnic_83xx_mbx_poll(struct qlcnic_adapter *adapter)
  603. {
  604. u32 data;
  605. unsigned long wait_time = 0;
  606. struct qlcnic_hardware_context *ahw = adapter->ahw;
  607. /* wait for mailbox completion */
  608. do {
  609. data = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  610. if (++wait_time > QLCNIC_MBX_TIMEOUT) {
  611. data = QLCNIC_RCODE_TIMEOUT;
  612. break;
  613. }
  614. mdelay(1);
  615. } while (!data);
  616. return data;
  617. }
  618. int qlcnic_83xx_mbx_op(struct qlcnic_adapter *adapter,
  619. struct qlcnic_cmd_args *cmd)
  620. {
  621. int i;
  622. u16 opcode;
  623. u8 mbx_err_code;
  624. u32 rsp, mbx_val, fw_data, rsp_num, mbx_cmd;
  625. struct qlcnic_hardware_context *ahw = adapter->ahw;
  626. opcode = LSW(cmd->req.arg[0]);
  627. if (!test_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status)) {
  628. dev_info(&adapter->pdev->dev,
  629. "Mailbox cmd attempted, 0x%x\n", opcode);
  630. dev_info(&adapter->pdev->dev, "Mailbox detached\n");
  631. return 0;
  632. }
  633. spin_lock(&ahw->mbx_lock);
  634. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  635. if (mbx_val) {
  636. QLCDB(adapter, DRV,
  637. "Mailbox cmd attempted, 0x%x\n", opcode);
  638. QLCDB(adapter, DRV,
  639. "Mailbox not available, 0x%x, collect FW dump\n",
  640. mbx_val);
  641. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  642. spin_unlock(&ahw->mbx_lock);
  643. return cmd->rsp.arg[0];
  644. }
  645. /* Fill in mailbox registers */
  646. mbx_cmd = cmd->req.arg[0];
  647. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  648. for (i = 1; i < cmd->req.num; i++)
  649. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  650. /* Signal FW about the impending command */
  651. QLCWRX(ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  652. poll:
  653. rsp = qlcnic_83xx_mbx_poll(adapter);
  654. if (rsp != QLCNIC_RCODE_TIMEOUT) {
  655. /* Get the FW response data */
  656. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  657. if (fw_data & QLCNIC_MBX_ASYNC_EVENT) {
  658. qlcnic_83xx_process_aen(adapter);
  659. mbx_val = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  660. if (mbx_val)
  661. goto poll;
  662. }
  663. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  664. rsp_num = QLCNIC_MBX_NUM_REGS(fw_data);
  665. opcode = QLCNIC_MBX_RSP(fw_data);
  666. qlcnic_83xx_get_mbx_data(adapter, cmd);
  667. switch (mbx_err_code) {
  668. case QLCNIC_MBX_RSP_OK:
  669. case QLCNIC_MBX_PORT_RSP_OK:
  670. rsp = QLCNIC_RCODE_SUCCESS;
  671. break;
  672. default:
  673. if (opcode == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  674. rsp = qlcnic_83xx_mac_rcode(adapter);
  675. if (!rsp)
  676. goto out;
  677. }
  678. dev_err(&adapter->pdev->dev,
  679. "MBX command 0x%x failed with err:0x%x\n",
  680. opcode, mbx_err_code);
  681. rsp = mbx_err_code;
  682. qlcnic_dump_mbx(adapter, cmd);
  683. break;
  684. }
  685. goto out;
  686. }
  687. dev_err(&adapter->pdev->dev, "MBX command 0x%x timed out\n",
  688. QLCNIC_MBX_RSP(mbx_cmd));
  689. rsp = QLCNIC_RCODE_TIMEOUT;
  690. out:
  691. /* clear fw mbx control register */
  692. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  693. spin_unlock(&ahw->mbx_lock);
  694. return rsp;
  695. }
  696. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  697. struct qlcnic_adapter *adapter, u32 type)
  698. {
  699. int i, size;
  700. u32 temp;
  701. const struct qlcnic_mailbox_metadata *mbx_tbl;
  702. mbx_tbl = qlcnic_83xx_mbx_tbl;
  703. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  704. for (i = 0; i < size; i++) {
  705. if (type == mbx_tbl[i].cmd) {
  706. mbx->req.num = mbx_tbl[i].in_args;
  707. mbx->rsp.num = mbx_tbl[i].out_args;
  708. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  709. GFP_ATOMIC);
  710. if (!mbx->req.arg)
  711. return -ENOMEM;
  712. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  713. GFP_ATOMIC);
  714. if (!mbx->rsp.arg) {
  715. kfree(mbx->req.arg);
  716. mbx->req.arg = NULL;
  717. return -ENOMEM;
  718. }
  719. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  720. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  721. temp = adapter->ahw->fw_hal_version << 29;
  722. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  723. break;
  724. }
  725. }
  726. return 0;
  727. }
  728. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  729. {
  730. struct qlcnic_adapter *adapter;
  731. struct qlcnic_cmd_args cmd;
  732. int i, err = 0;
  733. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  734. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  735. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  736. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  737. err = qlcnic_issue_cmd(adapter, &cmd);
  738. if (err)
  739. dev_info(&adapter->pdev->dev,
  740. "%s: Mailbox IDC ACK failed.\n", __func__);
  741. qlcnic_free_mbx_args(&cmd);
  742. }
  743. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  744. u32 data[])
  745. {
  746. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  747. QLCNIC_MBX_RSP(data[0]));
  748. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  749. return;
  750. }
  751. void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  752. {
  753. u32 event[QLC_83XX_MBX_AEN_CNT];
  754. int i;
  755. struct qlcnic_hardware_context *ahw = adapter->ahw;
  756. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  757. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  758. switch (QLCNIC_MBX_RSP(event[0])) {
  759. case QLCNIC_MBX_LINK_EVENT:
  760. qlcnic_83xx_handle_link_aen(adapter, event);
  761. break;
  762. case QLCNIC_MBX_COMP_EVENT:
  763. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  764. break;
  765. case QLCNIC_MBX_REQUEST_EVENT:
  766. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  767. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  768. queue_delayed_work(adapter->qlcnic_wq,
  769. &adapter->idc_aen_work, 0);
  770. break;
  771. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  772. break;
  773. case QLCNIC_MBX_SFP_INSERT_EVENT:
  774. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  775. QLCNIC_MBX_RSP(event[0]));
  776. break;
  777. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  778. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  779. QLCNIC_MBX_RSP(event[0]));
  780. break;
  781. default:
  782. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  783. QLCNIC_MBX_RSP(event[0]));
  784. break;
  785. }
  786. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  787. }
  788. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  789. {
  790. int index, i, err, sds_mbx_size;
  791. u32 *buf, intrpt_id, intr_mask;
  792. u16 context_id;
  793. u8 num_sds;
  794. struct qlcnic_cmd_args cmd;
  795. struct qlcnic_host_sds_ring *sds;
  796. struct qlcnic_sds_mbx sds_mbx;
  797. struct qlcnic_add_rings_mbx_out *mbx_out;
  798. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  799. struct qlcnic_hardware_context *ahw = adapter->ahw;
  800. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  801. context_id = recv_ctx->context_id;
  802. num_sds = (adapter->max_sds_rings - QLCNIC_MAX_RING_SETS);
  803. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  804. QLCNIC_CMD_ADD_RCV_RINGS);
  805. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  806. /* set up status rings, mbx 2-81 */
  807. index = 2;
  808. for (i = 8; i < adapter->max_sds_rings; i++) {
  809. memset(&sds_mbx, 0, sds_mbx_size);
  810. sds = &recv_ctx->sds_rings[i];
  811. sds->consumer = 0;
  812. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  813. sds_mbx.phy_addr = sds->phys_addr;
  814. sds_mbx.sds_ring_size = sds->num_desc;
  815. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  816. intrpt_id = ahw->intr_tbl[i].id;
  817. else
  818. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  819. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  820. sds_mbx.intrpt_id = intrpt_id;
  821. else
  822. sds_mbx.intrpt_id = 0xffff;
  823. sds_mbx.intrpt_val = 0;
  824. buf = &cmd.req.arg[index];
  825. memcpy(buf, &sds_mbx, sds_mbx_size);
  826. index += sds_mbx_size / sizeof(u32);
  827. }
  828. /* send the mailbox command */
  829. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  830. if (err) {
  831. dev_err(&adapter->pdev->dev,
  832. "Failed to add rings %d\n", err);
  833. goto out;
  834. }
  835. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  836. index = 0;
  837. /* status descriptor ring */
  838. for (i = 8; i < adapter->max_sds_rings; i++) {
  839. sds = &recv_ctx->sds_rings[i];
  840. sds->crb_sts_consumer = ahw->pci_base0 +
  841. mbx_out->host_csmr[index];
  842. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  843. intr_mask = ahw->intr_tbl[i].src;
  844. else
  845. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  846. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  847. index++;
  848. }
  849. out:
  850. qlcnic_free_mbx_args(&cmd);
  851. return err;
  852. }
  853. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  854. {
  855. int i, err, index, sds_mbx_size, rds_mbx_size;
  856. u8 num_sds, num_rds;
  857. u32 *buf, intrpt_id, intr_mask, cap = 0;
  858. struct qlcnic_host_sds_ring *sds;
  859. struct qlcnic_host_rds_ring *rds;
  860. struct qlcnic_sds_mbx sds_mbx;
  861. struct qlcnic_rds_mbx rds_mbx;
  862. struct qlcnic_cmd_args cmd;
  863. struct qlcnic_rcv_mbx_out *mbx_out;
  864. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  865. struct qlcnic_hardware_context *ahw = adapter->ahw;
  866. num_rds = adapter->max_rds_rings;
  867. if (adapter->max_sds_rings <= QLCNIC_MAX_RING_SETS)
  868. num_sds = adapter->max_sds_rings;
  869. else
  870. num_sds = QLCNIC_MAX_RING_SETS;
  871. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  872. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  873. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  874. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  875. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  876. /* set mailbox hdr and capabilities */
  877. qlcnic_alloc_mbx_args(&cmd, adapter,
  878. QLCNIC_CMD_CREATE_RX_CTX);
  879. cmd.req.arg[1] = cap;
  880. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  881. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  882. /* set up status rings, mbx 8-57/87 */
  883. index = QLC_83XX_HOST_SDS_MBX_IDX;
  884. for (i = 0; i < num_sds; i++) {
  885. memset(&sds_mbx, 0, sds_mbx_size);
  886. sds = &recv_ctx->sds_rings[i];
  887. sds->consumer = 0;
  888. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  889. sds_mbx.phy_addr = sds->phys_addr;
  890. sds_mbx.sds_ring_size = sds->num_desc;
  891. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  892. intrpt_id = ahw->intr_tbl[i].id;
  893. else
  894. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  895. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  896. sds_mbx.intrpt_id = intrpt_id;
  897. else
  898. sds_mbx.intrpt_id = 0xffff;
  899. sds_mbx.intrpt_val = 0;
  900. buf = &cmd.req.arg[index];
  901. memcpy(buf, &sds_mbx, sds_mbx_size);
  902. index += sds_mbx_size / sizeof(u32);
  903. }
  904. /* set up receive rings, mbx 88-111/135 */
  905. index = QLCNIC_HOST_RDS_MBX_IDX;
  906. rds = &recv_ctx->rds_rings[0];
  907. rds->producer = 0;
  908. memset(&rds_mbx, 0, rds_mbx_size);
  909. rds_mbx.phy_addr_reg = rds->phys_addr;
  910. rds_mbx.reg_ring_sz = rds->dma_size;
  911. rds_mbx.reg_ring_len = rds->num_desc;
  912. /* Jumbo ring */
  913. rds = &recv_ctx->rds_rings[1];
  914. rds->producer = 0;
  915. rds_mbx.phy_addr_jmb = rds->phys_addr;
  916. rds_mbx.jmb_ring_sz = rds->dma_size;
  917. rds_mbx.jmb_ring_len = rds->num_desc;
  918. buf = &cmd.req.arg[index];
  919. memcpy(buf, &rds_mbx, rds_mbx_size);
  920. /* send the mailbox command */
  921. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  922. if (err) {
  923. dev_err(&adapter->pdev->dev,
  924. "Failed to create Rx ctx in firmware%d\n", err);
  925. goto out;
  926. }
  927. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  928. recv_ctx->context_id = mbx_out->ctx_id;
  929. recv_ctx->state = mbx_out->state;
  930. recv_ctx->virt_port = mbx_out->vport_id;
  931. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  932. recv_ctx->context_id, recv_ctx->state);
  933. /* Receive descriptor ring */
  934. /* Standard ring */
  935. rds = &recv_ctx->rds_rings[0];
  936. rds->crb_rcv_producer = ahw->pci_base0 +
  937. mbx_out->host_prod[0].reg_buf;
  938. /* Jumbo ring */
  939. rds = &recv_ctx->rds_rings[1];
  940. rds->crb_rcv_producer = ahw->pci_base0 +
  941. mbx_out->host_prod[0].jmb_buf;
  942. /* status descriptor ring */
  943. for (i = 0; i < num_sds; i++) {
  944. sds = &recv_ctx->sds_rings[i];
  945. sds->crb_sts_consumer = ahw->pci_base0 +
  946. mbx_out->host_csmr[i];
  947. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  948. intr_mask = ahw->intr_tbl[i].src;
  949. else
  950. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  951. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  952. }
  953. if (adapter->max_sds_rings > QLCNIC_MAX_RING_SETS)
  954. err = qlcnic_83xx_add_rings(adapter);
  955. out:
  956. qlcnic_free_mbx_args(&cmd);
  957. return err;
  958. }
  959. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  960. struct qlcnic_host_tx_ring *tx, int ring)
  961. {
  962. int err;
  963. u16 msix_id;
  964. u32 *buf, intr_mask;
  965. struct qlcnic_cmd_args cmd;
  966. struct qlcnic_tx_mbx mbx;
  967. struct qlcnic_tx_mbx_out *mbx_out;
  968. struct qlcnic_hardware_context *ahw = adapter->ahw;
  969. /* Reset host resources */
  970. tx->producer = 0;
  971. tx->sw_consumer = 0;
  972. *(tx->hw_consumer) = 0;
  973. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  974. /* setup mailbox inbox registerss */
  975. mbx.phys_addr = tx->phys_addr;
  976. mbx.cnsmr_index = tx->hw_cons_phys_addr;
  977. mbx.size = tx->num_desc;
  978. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  979. msix_id = ahw->intr_tbl[adapter->max_sds_rings + ring].id;
  980. else
  981. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  982. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  983. mbx.intr_id = msix_id;
  984. else
  985. mbx.intr_id = 0xffff;
  986. mbx.src = 0;
  987. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  988. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  989. cmd.req.arg[5] = QLCNIC_MAX_TX_QUEUES;
  990. buf = &cmd.req.arg[6];
  991. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  992. /* send the mailbox command*/
  993. err = qlcnic_issue_cmd(adapter, &cmd);
  994. if (err) {
  995. dev_err(&adapter->pdev->dev,
  996. "Failed to create Tx ctx in firmware 0x%x\n", err);
  997. goto out;
  998. }
  999. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1000. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1001. tx->ctx_id = mbx_out->ctx_id;
  1002. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1003. intr_mask = ahw->intr_tbl[adapter->max_sds_rings + ring].src;
  1004. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1005. }
  1006. dev_info(&adapter->pdev->dev, "Tx Context[0x%x] Created, state:0x%x\n",
  1007. tx->ctx_id, mbx_out->state);
  1008. out:
  1009. qlcnic_free_mbx_args(&cmd);
  1010. return err;
  1011. }
  1012. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test)
  1013. {
  1014. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1015. struct qlcnic_host_sds_ring *sds_ring;
  1016. struct qlcnic_host_rds_ring *rds_ring;
  1017. u8 ring;
  1018. int ret;
  1019. netif_device_detach(netdev);
  1020. if (netif_running(netdev))
  1021. __qlcnic_down(adapter, netdev);
  1022. qlcnic_detach(adapter);
  1023. adapter->max_sds_rings = 1;
  1024. adapter->ahw->diag_test = test;
  1025. adapter->ahw->linkup = 0;
  1026. ret = qlcnic_attach(adapter);
  1027. if (ret) {
  1028. netif_device_attach(netdev);
  1029. return ret;
  1030. }
  1031. ret = qlcnic_fw_create_ctx(adapter);
  1032. if (ret) {
  1033. qlcnic_detach(adapter);
  1034. netif_device_attach(netdev);
  1035. return ret;
  1036. }
  1037. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1038. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1039. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1040. }
  1041. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1042. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1043. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1044. qlcnic_83xx_enable_intr(adapter, sds_ring);
  1045. }
  1046. }
  1047. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1048. /* disable and free mailbox interrupt */
  1049. qlcnic_83xx_free_mbx_intr(adapter);
  1050. adapter->ahw->loopback_state = 0;
  1051. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1052. }
  1053. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1054. return 0;
  1055. }
  1056. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1057. int max_sds_rings)
  1058. {
  1059. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1060. struct qlcnic_host_sds_ring *sds_ring;
  1061. int ring, err;
  1062. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1063. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1064. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  1065. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1066. writel(1, sds_ring->crb_intr_mask);
  1067. }
  1068. }
  1069. qlcnic_fw_destroy_ctx(adapter);
  1070. qlcnic_detach(adapter);
  1071. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1072. err = qlcnic_83xx_setup_mbx_intr(adapter);
  1073. if (err) {
  1074. dev_err(&adapter->pdev->dev,
  1075. "%s: failed to setup mbx interrupt\n",
  1076. __func__);
  1077. goto out;
  1078. }
  1079. }
  1080. adapter->ahw->diag_test = 0;
  1081. adapter->max_sds_rings = max_sds_rings;
  1082. if (qlcnic_attach(adapter))
  1083. goto out;
  1084. if (netif_running(netdev))
  1085. __qlcnic_up(adapter, netdev);
  1086. out:
  1087. netif_device_attach(netdev);
  1088. }
  1089. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1090. u32 beacon)
  1091. {
  1092. struct qlcnic_cmd_args cmd;
  1093. u32 mbx_in;
  1094. int i, status = 0;
  1095. if (state) {
  1096. /* Get LED configuration */
  1097. qlcnic_alloc_mbx_args(&cmd, adapter,
  1098. QLCNIC_CMD_GET_LED_CONFIG);
  1099. status = qlcnic_issue_cmd(adapter, &cmd);
  1100. if (status) {
  1101. dev_err(&adapter->pdev->dev,
  1102. "Get led config failed.\n");
  1103. goto mbx_err;
  1104. } else {
  1105. for (i = 0; i < 4; i++)
  1106. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1107. }
  1108. qlcnic_free_mbx_args(&cmd);
  1109. /* Set LED Configuration */
  1110. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1111. LSW(QLC_83XX_LED_CONFIG);
  1112. qlcnic_alloc_mbx_args(&cmd, adapter,
  1113. QLCNIC_CMD_SET_LED_CONFIG);
  1114. cmd.req.arg[1] = mbx_in;
  1115. cmd.req.arg[2] = mbx_in;
  1116. cmd.req.arg[3] = mbx_in;
  1117. if (beacon)
  1118. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1119. status = qlcnic_issue_cmd(adapter, &cmd);
  1120. if (status) {
  1121. dev_err(&adapter->pdev->dev,
  1122. "Set led config failed.\n");
  1123. }
  1124. mbx_err:
  1125. qlcnic_free_mbx_args(&cmd);
  1126. return status;
  1127. } else {
  1128. /* Restoring default LED configuration */
  1129. qlcnic_alloc_mbx_args(&cmd, adapter,
  1130. QLCNIC_CMD_SET_LED_CONFIG);
  1131. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1132. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1133. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1134. if (beacon)
  1135. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1136. status = qlcnic_issue_cmd(adapter, &cmd);
  1137. if (status)
  1138. dev_err(&adapter->pdev->dev,
  1139. "Restoring led config failed.\n");
  1140. qlcnic_free_mbx_args(&cmd);
  1141. return status;
  1142. }
  1143. }
  1144. void qlcnic_83xx_register_nic_idc_func(struct qlcnic_adapter *adapter,
  1145. int enable)
  1146. {
  1147. struct qlcnic_cmd_args cmd;
  1148. int status;
  1149. if (enable) {
  1150. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INIT_NIC_FUNC);
  1151. cmd.req.arg[1] = BIT_0 | BIT_31;
  1152. } else {
  1153. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_STOP_NIC_FUNC);
  1154. cmd.req.arg[1] = BIT_0 | BIT_31;
  1155. }
  1156. status = qlcnic_issue_cmd(adapter, &cmd);
  1157. if (status)
  1158. dev_err(&adapter->pdev->dev,
  1159. "Failed to %s in NIC IDC function event.\n",
  1160. (enable ? "register" : "unregister"));
  1161. qlcnic_free_mbx_args(&cmd);
  1162. }
  1163. int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1164. {
  1165. struct qlcnic_cmd_args cmd;
  1166. int err;
  1167. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1168. cmd.req.arg[1] = adapter->ahw->port_config;
  1169. err = qlcnic_issue_cmd(adapter, &cmd);
  1170. if (err)
  1171. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1172. qlcnic_free_mbx_args(&cmd);
  1173. return err;
  1174. }
  1175. int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1176. {
  1177. struct qlcnic_cmd_args cmd;
  1178. int err;
  1179. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1180. err = qlcnic_issue_cmd(adapter, &cmd);
  1181. if (err)
  1182. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1183. else
  1184. adapter->ahw->port_config = cmd.rsp.arg[1];
  1185. qlcnic_free_mbx_args(&cmd);
  1186. return err;
  1187. }
  1188. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1189. {
  1190. int err;
  1191. u32 temp;
  1192. struct qlcnic_cmd_args cmd;
  1193. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1194. temp = adapter->recv_ctx->context_id << 16;
  1195. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1196. err = qlcnic_issue_cmd(adapter, &cmd);
  1197. if (err)
  1198. dev_info(&adapter->pdev->dev,
  1199. "Setup linkevent mailbox failed\n");
  1200. qlcnic_free_mbx_args(&cmd);
  1201. return err;
  1202. }
  1203. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1204. {
  1205. int err;
  1206. u32 temp;
  1207. struct qlcnic_cmd_args cmd;
  1208. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1209. return -EIO;
  1210. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1211. temp = adapter->recv_ctx->context_id << 16;
  1212. cmd.req.arg[1] = (mode ? 1 : 0) | temp;
  1213. err = qlcnic_issue_cmd(adapter, &cmd);
  1214. if (err)
  1215. dev_info(&adapter->pdev->dev,
  1216. "Promiscous mode config failed\n");
  1217. qlcnic_free_mbx_args(&cmd);
  1218. return err;
  1219. }
  1220. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1221. {
  1222. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1223. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1224. int ret = 0, loop = 0, max_sds_rings = adapter->max_sds_rings;
  1225. QLCDB(adapter, DRV, "%s loopback test in progress\n",
  1226. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1227. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1228. dev_warn(&adapter->pdev->dev,
  1229. "Loopback test not supported for non privilege function\n");
  1230. return ret;
  1231. }
  1232. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  1233. return -EBUSY;
  1234. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST);
  1235. if (ret)
  1236. goto fail_diag_alloc;
  1237. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1238. if (ret)
  1239. goto free_diag_res;
  1240. /* Poll for link up event before running traffic */
  1241. do {
  1242. msleep(500);
  1243. qlcnic_83xx_process_aen(adapter);
  1244. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1245. dev_info(&adapter->pdev->dev,
  1246. "Firmware didn't sent link up event to loopback request\n");
  1247. ret = -QLCNIC_FW_NOT_RESPOND;
  1248. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1249. goto free_diag_res;
  1250. }
  1251. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1252. ret = qlcnic_do_lb_test(adapter, mode);
  1253. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1254. free_diag_res:
  1255. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  1256. fail_diag_alloc:
  1257. adapter->max_sds_rings = max_sds_rings;
  1258. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1259. return ret;
  1260. }
  1261. int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1262. {
  1263. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1264. int status = 0, loop = 0;
  1265. u32 config;
  1266. status = qlcnic_83xx_get_port_config(adapter);
  1267. if (status)
  1268. return status;
  1269. config = ahw->port_config;
  1270. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1271. if (mode == QLCNIC_ILB_MODE)
  1272. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1273. if (mode == QLCNIC_ELB_MODE)
  1274. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1275. status = qlcnic_83xx_set_port_config(adapter);
  1276. if (status) {
  1277. dev_err(&adapter->pdev->dev,
  1278. "Failed to Set Loopback Mode = 0x%x.\n",
  1279. ahw->port_config);
  1280. ahw->port_config = config;
  1281. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1282. return status;
  1283. }
  1284. /* Wait for Link and IDC Completion AEN */
  1285. do {
  1286. msleep(300);
  1287. qlcnic_83xx_process_aen(adapter);
  1288. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1289. dev_err(&adapter->pdev->dev,
  1290. "FW did not generate IDC completion AEN\n");
  1291. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1292. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1293. return -EIO;
  1294. }
  1295. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1296. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1297. QLCNIC_MAC_ADD);
  1298. return status;
  1299. }
  1300. int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1301. {
  1302. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1303. int status = 0, loop = 0;
  1304. u32 config = ahw->port_config;
  1305. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1306. if (mode == QLCNIC_ILB_MODE)
  1307. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1308. if (mode == QLCNIC_ELB_MODE)
  1309. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1310. status = qlcnic_83xx_set_port_config(adapter);
  1311. if (status) {
  1312. dev_err(&adapter->pdev->dev,
  1313. "Failed to Clear Loopback Mode = 0x%x.\n",
  1314. ahw->port_config);
  1315. ahw->port_config = config;
  1316. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1317. return status;
  1318. }
  1319. /* Wait for Link and IDC Completion AEN */
  1320. do {
  1321. msleep(300);
  1322. qlcnic_83xx_process_aen(adapter);
  1323. if (loop++ > QLCNIC_ILB_MAX_RCV_LOOP) {
  1324. dev_err(&adapter->pdev->dev,
  1325. "Firmware didn't sent IDC completion AEN\n");
  1326. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1327. return -EIO;
  1328. }
  1329. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1330. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1331. QLCNIC_MAC_DEL);
  1332. return status;
  1333. }
  1334. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1335. int mode)
  1336. {
  1337. int err;
  1338. u32 temp, temp_ip;
  1339. struct qlcnic_cmd_args cmd;
  1340. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1341. if (mode == QLCNIC_IP_UP) {
  1342. temp = adapter->recv_ctx->context_id << 16;
  1343. cmd.req.arg[1] = 1 | temp;
  1344. } else {
  1345. temp = adapter->recv_ctx->context_id << 16;
  1346. cmd.req.arg[1] = 2 | temp;
  1347. }
  1348. /*
  1349. * Adapter needs IP address in network byte order.
  1350. * But hardware mailbox registers go through writel(), hence IP address
  1351. * gets swapped on big endian architecture.
  1352. * To negate swapping of writel() on big endian architecture
  1353. * use swab32(value).
  1354. */
  1355. temp_ip = swab32(ntohl(ip));
  1356. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1357. err = qlcnic_issue_cmd(adapter, &cmd);
  1358. if (err != QLCNIC_RCODE_SUCCESS)
  1359. dev_err(&adapter->netdev->dev,
  1360. "could not notify %s IP 0x%x request\n",
  1361. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1362. qlcnic_free_mbx_args(&cmd);
  1363. }
  1364. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1365. {
  1366. int err;
  1367. u32 temp, arg1;
  1368. struct qlcnic_cmd_args cmd;
  1369. int lro_bit_mask;
  1370. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1371. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1372. return 0;
  1373. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1374. temp = adapter->recv_ctx->context_id << 16;
  1375. arg1 = lro_bit_mask | temp;
  1376. cmd.req.arg[1] = arg1;
  1377. err = qlcnic_issue_cmd(adapter, &cmd);
  1378. if (err)
  1379. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1380. qlcnic_free_mbx_args(&cmd);
  1381. return err;
  1382. }
  1383. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1384. {
  1385. int err;
  1386. u32 word;
  1387. struct qlcnic_cmd_args cmd;
  1388. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1389. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1390. 0x255b0ec26d5a56daULL };
  1391. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1392. /*
  1393. * RSS request:
  1394. * bits 3-0: Rsvd
  1395. * 5-4: hash_type_ipv4
  1396. * 7-6: hash_type_ipv6
  1397. * 8: enable
  1398. * 9: use indirection table
  1399. * 16-31: indirection table mask
  1400. */
  1401. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1402. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1403. ((u32)(enable & 0x1) << 8) |
  1404. ((0x7ULL) << 16);
  1405. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1406. cmd.req.arg[2] = word;
  1407. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1408. err = qlcnic_issue_cmd(adapter, &cmd);
  1409. if (err)
  1410. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1411. qlcnic_free_mbx_args(&cmd);
  1412. return err;
  1413. }
  1414. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1415. __le16 vlan_id, u8 op)
  1416. {
  1417. int err;
  1418. u32 *buf;
  1419. struct qlcnic_cmd_args cmd;
  1420. struct qlcnic_macvlan_mbx mv;
  1421. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1422. return -EIO;
  1423. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1424. if (err)
  1425. return err;
  1426. cmd.req.arg[1] = op | (1 << 8) |
  1427. (adapter->recv_ctx->context_id << 16);
  1428. mv.vlan = le16_to_cpu(vlan_id);
  1429. memcpy(&mv.mac, addr, ETH_ALEN);
  1430. buf = &cmd.req.arg[2];
  1431. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1432. err = qlcnic_issue_cmd(adapter, &cmd);
  1433. if (err)
  1434. dev_err(&adapter->pdev->dev,
  1435. "MAC-VLAN %s to CAM failed, err=%d.\n",
  1436. ((op == 1) ? "add " : "delete "), err);
  1437. qlcnic_free_mbx_args(&cmd);
  1438. return err;
  1439. }
  1440. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1441. __le16 vlan_id)
  1442. {
  1443. u8 mac[ETH_ALEN];
  1444. memcpy(&mac, addr, ETH_ALEN);
  1445. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1446. }
  1447. void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1448. u8 type, struct qlcnic_cmd_args *cmd)
  1449. {
  1450. switch (type) {
  1451. case QLCNIC_SET_STATION_MAC:
  1452. case QLCNIC_SET_FAC_DEF_MAC:
  1453. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1454. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1455. break;
  1456. }
  1457. cmd->req.arg[1] = type;
  1458. }
  1459. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  1460. {
  1461. int err, i;
  1462. struct qlcnic_cmd_args cmd;
  1463. u32 mac_low, mac_high;
  1464. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1465. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1466. err = qlcnic_issue_cmd(adapter, &cmd);
  1467. if (err == QLCNIC_RCODE_SUCCESS) {
  1468. mac_low = cmd.rsp.arg[1];
  1469. mac_high = cmd.rsp.arg[2];
  1470. for (i = 0; i < 2; i++)
  1471. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1472. for (i = 2; i < 6; i++)
  1473. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1474. } else {
  1475. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1476. err);
  1477. err = -EIO;
  1478. }
  1479. qlcnic_free_mbx_args(&cmd);
  1480. return err;
  1481. }
  1482. void qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter)
  1483. {
  1484. int err;
  1485. u32 temp;
  1486. struct qlcnic_cmd_args cmd;
  1487. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1488. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1489. return;
  1490. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1491. cmd.req.arg[1] = 1 | (adapter->recv_ctx->context_id << 16);
  1492. cmd.req.arg[3] = coal->flag;
  1493. temp = coal->rx_time_us << 16;
  1494. cmd.req.arg[2] = coal->rx_packets | temp;
  1495. err = qlcnic_issue_cmd(adapter, &cmd);
  1496. if (err != QLCNIC_RCODE_SUCCESS)
  1497. dev_info(&adapter->pdev->dev,
  1498. "Failed to send interrupt coalescence parameters\n");
  1499. qlcnic_free_mbx_args(&cmd);
  1500. }
  1501. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1502. u32 data[])
  1503. {
  1504. u8 link_status, duplex;
  1505. /* link speed */
  1506. link_status = LSB(data[3]) & 1;
  1507. adapter->ahw->link_speed = MSW(data[2]);
  1508. adapter->ahw->link_autoneg = MSB(MSW(data[3]));
  1509. adapter->ahw->module_type = MSB(LSW(data[3]));
  1510. duplex = LSB(MSW(data[3]));
  1511. if (duplex)
  1512. adapter->ahw->link_duplex = DUPLEX_FULL;
  1513. else
  1514. adapter->ahw->link_duplex = DUPLEX_HALF;
  1515. adapter->ahw->has_link_events = 1;
  1516. qlcnic_advert_link_change(adapter, link_status);
  1517. }
  1518. irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1519. {
  1520. struct qlcnic_adapter *adapter = data;
  1521. unsigned long flags;
  1522. u32 mask, resp, event;
  1523. spin_lock_irqsave(&adapter->ahw->mbx_lock, flags);
  1524. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  1525. if (!(resp & QLCNIC_SET_OWNER))
  1526. goto out;
  1527. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  1528. if (event & QLCNIC_MBX_ASYNC_EVENT)
  1529. qlcnic_83xx_process_aen(adapter);
  1530. out:
  1531. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  1532. writel(0, adapter->ahw->pci_base0 + mask);
  1533. spin_unlock_irqrestore(&adapter->ahw->mbx_lock, flags);
  1534. return IRQ_HANDLED;
  1535. }
  1536. int qlcnic_enable_eswitch(struct qlcnic_adapter *adapter, u8 port, u8 enable)
  1537. {
  1538. int err = -EIO;
  1539. struct qlcnic_cmd_args cmd;
  1540. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1541. dev_err(&adapter->pdev->dev,
  1542. "%s: Error, invoked by non management func\n",
  1543. __func__);
  1544. return err;
  1545. }
  1546. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_TOGGLE_ESWITCH);
  1547. cmd.req.arg[1] = (port & 0xf) | BIT_4;
  1548. err = qlcnic_issue_cmd(adapter, &cmd);
  1549. if (err != QLCNIC_RCODE_SUCCESS) {
  1550. dev_err(&adapter->pdev->dev, "Failed to enable eswitch%d\n",
  1551. err);
  1552. err = -EIO;
  1553. }
  1554. qlcnic_free_mbx_args(&cmd);
  1555. return err;
  1556. }
  1557. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  1558. struct qlcnic_info *nic)
  1559. {
  1560. int i, err = -EIO;
  1561. struct qlcnic_cmd_args cmd;
  1562. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  1563. dev_err(&adapter->pdev->dev,
  1564. "%s: Error, invoked by non management func\n",
  1565. __func__);
  1566. return err;
  1567. }
  1568. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  1569. cmd.req.arg[1] = (nic->pci_func << 16);
  1570. cmd.req.arg[2] = 0x1 << 16;
  1571. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  1572. cmd.req.arg[4] = nic->capabilities;
  1573. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  1574. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  1575. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  1576. for (i = 8; i < 32; i++)
  1577. cmd.req.arg[i] = 0;
  1578. err = qlcnic_issue_cmd(adapter, &cmd);
  1579. if (err != QLCNIC_RCODE_SUCCESS) {
  1580. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  1581. err);
  1582. err = -EIO;
  1583. }
  1584. qlcnic_free_mbx_args(&cmd);
  1585. return err;
  1586. }
  1587. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  1588. struct qlcnic_info *npar_info, u8 func_id)
  1589. {
  1590. int err;
  1591. u32 temp;
  1592. u8 op = 0;
  1593. struct qlcnic_cmd_args cmd;
  1594. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  1595. if (func_id != adapter->ahw->pci_func) {
  1596. temp = func_id << 16;
  1597. cmd.req.arg[1] = op | BIT_31 | temp;
  1598. } else {
  1599. cmd.req.arg[1] = adapter->ahw->pci_func << 16;
  1600. }
  1601. err = qlcnic_issue_cmd(adapter, &cmd);
  1602. if (err) {
  1603. dev_info(&adapter->pdev->dev,
  1604. "Failed to get nic info %d\n", err);
  1605. goto out;
  1606. }
  1607. npar_info->op_type = cmd.rsp.arg[1];
  1608. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  1609. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  1610. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  1611. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  1612. npar_info->capabilities = cmd.rsp.arg[4];
  1613. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  1614. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  1615. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  1616. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  1617. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  1618. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  1619. if (cmd.rsp.arg[8] & 0x1)
  1620. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  1621. if (cmd.rsp.arg[8] & 0x10000) {
  1622. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  1623. npar_info->max_linkspeed_reg_offset = temp;
  1624. }
  1625. out:
  1626. qlcnic_free_mbx_args(&cmd);
  1627. return err;
  1628. }
  1629. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  1630. struct qlcnic_pci_info *pci_info)
  1631. {
  1632. int i, err = 0, j = 0;
  1633. u32 temp;
  1634. struct qlcnic_cmd_args cmd;
  1635. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  1636. err = qlcnic_issue_cmd(adapter, &cmd);
  1637. adapter->ahw->act_pci_func = 0;
  1638. if (err == QLCNIC_RCODE_SUCCESS) {
  1639. pci_info->func_count = cmd.rsp.arg[1] & 0xFF;
  1640. dev_info(&adapter->pdev->dev,
  1641. "%s: total functions = %d\n",
  1642. __func__, pci_info->func_count);
  1643. for (i = 2, j = 0; j < QLCNIC_MAX_PCI_FUNC; j++, pci_info++) {
  1644. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  1645. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1646. i++;
  1647. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  1648. if (pci_info->type == QLCNIC_TYPE_NIC)
  1649. adapter->ahw->act_pci_func++;
  1650. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1651. pci_info->default_port = temp;
  1652. i++;
  1653. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  1654. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  1655. pci_info->tx_max_bw = temp;
  1656. i = i + 2;
  1657. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  1658. i++;
  1659. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  1660. i = i + 3;
  1661. dev_info(&adapter->pdev->dev, "%s:\n"
  1662. "\tid = %d active = %d type = %d\n"
  1663. "\tport = %d min bw = %d max bw = %d\n"
  1664. "\tmac_addr = %pM\n", __func__,
  1665. pci_info->id, pci_info->active, pci_info->type,
  1666. pci_info->default_port, pci_info->tx_min_bw,
  1667. pci_info->tx_max_bw, pci_info->mac);
  1668. }
  1669. } else {
  1670. dev_err(&adapter->pdev->dev, "Failed to get PCI Info%d\n",
  1671. err);
  1672. err = -EIO;
  1673. }
  1674. qlcnic_free_mbx_args(&cmd);
  1675. return err;
  1676. }
  1677. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  1678. {
  1679. int i, index, err;
  1680. bool type;
  1681. u8 max_ints;
  1682. u32 val, temp;
  1683. struct qlcnic_cmd_args cmd;
  1684. max_ints = adapter->ahw->num_msix;
  1685. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  1686. cmd.req.arg[1] = max_ints;
  1687. for (i = 0, index = 2; i < max_ints; i++) {
  1688. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  1689. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  1690. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  1691. val |= (adapter->ahw->intr_tbl[i].id << 16);
  1692. cmd.req.arg[index++] = val;
  1693. }
  1694. err = qlcnic_issue_cmd(adapter, &cmd);
  1695. if (err) {
  1696. dev_err(&adapter->pdev->dev,
  1697. "Failed to configure interrupts 0x%x\n", err);
  1698. goto out;
  1699. }
  1700. max_ints = cmd.rsp.arg[1];
  1701. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  1702. val = cmd.rsp.arg[index];
  1703. if (LSB(val)) {
  1704. dev_info(&adapter->pdev->dev,
  1705. "Can't configure interrupt %d\n",
  1706. adapter->ahw->intr_tbl[i].id);
  1707. continue;
  1708. }
  1709. if (op_type) {
  1710. adapter->ahw->intr_tbl[i].id = MSW(val);
  1711. adapter->ahw->intr_tbl[i].enabled = 1;
  1712. temp = cmd.rsp.arg[index + 1];
  1713. adapter->ahw->intr_tbl[i].src = temp;
  1714. } else {
  1715. adapter->ahw->intr_tbl[i].id = i;
  1716. adapter->ahw->intr_tbl[i].enabled = 0;
  1717. adapter->ahw->intr_tbl[i].src = 0;
  1718. }
  1719. }
  1720. out:
  1721. qlcnic_free_mbx_args(&cmd);
  1722. return err;
  1723. }
  1724. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  1725. {
  1726. int id, timeout = 0;
  1727. u32 status = 0;
  1728. while (status == 0) {
  1729. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  1730. if (status)
  1731. break;
  1732. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  1733. id = QLC_SHARED_REG_RD32(adapter,
  1734. QLCNIC_FLASH_LOCK_OWNER);
  1735. dev_err(&adapter->pdev->dev,
  1736. "%s: failed, lock held by %d\n", __func__, id);
  1737. return -EIO;
  1738. }
  1739. usleep_range(1000, 2000);
  1740. }
  1741. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  1742. return 0;
  1743. }
  1744. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  1745. {
  1746. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  1747. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  1748. }
  1749. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  1750. u32 flash_addr, u8 *p_data,
  1751. int count)
  1752. {
  1753. int i, ret;
  1754. u32 word, range, flash_offset, addr = flash_addr;
  1755. ulong indirect_add, direct_window;
  1756. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  1757. if (addr & 0x3) {
  1758. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  1759. return -EIO;
  1760. }
  1761. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  1762. (addr));
  1763. range = flash_offset + (count * sizeof(u32));
  1764. /* Check if data is spread across multiple sectors */
  1765. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1766. /* Multi sector read */
  1767. for (i = 0; i < count; i++) {
  1768. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1769. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1770. indirect_add);
  1771. if (ret == -EIO)
  1772. return -EIO;
  1773. word = ret;
  1774. *(u32 *)p_data = word;
  1775. p_data = p_data + 4;
  1776. addr = addr + 4;
  1777. flash_offset = flash_offset + 4;
  1778. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  1779. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  1780. /* This write is needed once for each sector */
  1781. qlcnic_83xx_wrt_reg_indirect(adapter,
  1782. direct_window,
  1783. (addr));
  1784. flash_offset = 0;
  1785. }
  1786. }
  1787. } else {
  1788. /* Single sector read */
  1789. for (i = 0; i < count; i++) {
  1790. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  1791. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  1792. indirect_add);
  1793. if (ret == -EIO)
  1794. return -EIO;
  1795. word = ret;
  1796. *(u32 *)p_data = word;
  1797. p_data = p_data + 4;
  1798. addr = addr + 4;
  1799. }
  1800. }
  1801. return 0;
  1802. }
  1803. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  1804. {
  1805. u32 status;
  1806. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  1807. do {
  1808. status = qlcnic_83xx_rd_reg_indirect(adapter,
  1809. QLC_83XX_FLASH_STATUS);
  1810. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  1811. QLC_83XX_FLASH_STATUS_READY)
  1812. break;
  1813. msleep(QLC_83XX_FLASH_STATUS_REG_POLL_DELAY);
  1814. } while (--retries);
  1815. if (!retries)
  1816. return -EIO;
  1817. return 0;
  1818. }
  1819. static int qlcnic_83xx_enable_flash_write_op(struct qlcnic_adapter *adapter)
  1820. {
  1821. int ret;
  1822. u32 cmd;
  1823. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  1824. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1825. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  1826. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  1827. adapter->ahw->fdt.write_enable_bits);
  1828. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1829. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  1830. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1831. if (ret)
  1832. return -EIO;
  1833. return 0;
  1834. }
  1835. static int qlcnic_83xx_disable_flash_write_op(struct qlcnic_adapter *adapter)
  1836. {
  1837. int ret;
  1838. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1839. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  1840. adapter->ahw->fdt.write_statusreg_cmd));
  1841. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  1842. adapter->ahw->fdt.write_disable_bits);
  1843. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1844. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  1845. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1846. if (ret)
  1847. return -EIO;
  1848. return 0;
  1849. }
  1850. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  1851. {
  1852. int ret, mfg_id;
  1853. if (qlcnic_83xx_lock_flash(adapter))
  1854. return -EIO;
  1855. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1856. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  1857. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1858. QLC_83XX_FLASH_READ_CTRL);
  1859. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1860. if (ret) {
  1861. qlcnic_83xx_unlock_flash(adapter);
  1862. return -EIO;
  1863. }
  1864. mfg_id = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  1865. if (mfg_id == -EIO)
  1866. return -EIO;
  1867. adapter->flash_mfg_id = (mfg_id & 0xFF);
  1868. qlcnic_83xx_unlock_flash(adapter);
  1869. return 0;
  1870. }
  1871. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  1872. {
  1873. int count, fdt_size, ret = 0;
  1874. fdt_size = sizeof(struct qlcnic_fdt);
  1875. count = fdt_size / sizeof(u32);
  1876. if (qlcnic_83xx_lock_flash(adapter))
  1877. return -EIO;
  1878. memset(&adapter->ahw->fdt, 0, fdt_size);
  1879. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  1880. (u8 *)&adapter->ahw->fdt,
  1881. count);
  1882. qlcnic_83xx_unlock_flash(adapter);
  1883. return ret;
  1884. }
  1885. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  1886. u32 sector_start_addr)
  1887. {
  1888. u32 reversed_addr, addr1, addr2, cmd;
  1889. int ret = -EIO;
  1890. if (qlcnic_83xx_lock_flash(adapter) != 0)
  1891. return -EIO;
  1892. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  1893. ret = qlcnic_83xx_enable_flash_write_op(adapter);
  1894. if (ret) {
  1895. qlcnic_83xx_unlock_flash(adapter);
  1896. dev_err(&adapter->pdev->dev,
  1897. "%s failed at %d\n",
  1898. __func__, __LINE__);
  1899. return ret;
  1900. }
  1901. }
  1902. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1903. if (ret) {
  1904. qlcnic_83xx_unlock_flash(adapter);
  1905. dev_err(&adapter->pdev->dev,
  1906. "%s: failed at %d\n", __func__, __LINE__);
  1907. return -EIO;
  1908. }
  1909. addr1 = (sector_start_addr & 0xFF) << 16;
  1910. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  1911. reversed_addr = addr1 | addr2;
  1912. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  1913. reversed_addr);
  1914. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  1915. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  1916. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  1917. else
  1918. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1919. QLC_83XX_FLASH_OEM_ERASE_SIG);
  1920. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1921. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  1922. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1923. if (ret) {
  1924. qlcnic_83xx_unlock_flash(adapter);
  1925. dev_err(&adapter->pdev->dev,
  1926. "%s: failed at %d\n", __func__, __LINE__);
  1927. return -EIO;
  1928. }
  1929. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  1930. ret = qlcnic_83xx_disable_flash_write_op(adapter);
  1931. if (ret) {
  1932. qlcnic_83xx_unlock_flash(adapter);
  1933. dev_err(&adapter->pdev->dev,
  1934. "%s: failed at %d\n", __func__, __LINE__);
  1935. return ret;
  1936. }
  1937. }
  1938. qlcnic_83xx_unlock_flash(adapter);
  1939. return 0;
  1940. }
  1941. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  1942. u32 *p_data)
  1943. {
  1944. int ret = -EIO;
  1945. u32 addr1 = 0x00800000 | (addr >> 2);
  1946. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  1947. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  1948. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1949. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  1950. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1951. if (ret) {
  1952. dev_err(&adapter->pdev->dev,
  1953. "%s: failed at %d\n", __func__, __LINE__);
  1954. return -EIO;
  1955. }
  1956. return 0;
  1957. }
  1958. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  1959. u32 *p_data, int count)
  1960. {
  1961. u32 temp;
  1962. int ret = -EIO;
  1963. if ((count < QLC_83XX_FLASH_BULK_WRITE_MIN) ||
  1964. (count > QLC_83XX_FLASH_BULK_WRITE_MAX)) {
  1965. dev_err(&adapter->pdev->dev,
  1966. "%s: Invalid word count\n", __func__);
  1967. return -EIO;
  1968. }
  1969. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  1970. QLC_83XX_FLASH_SPI_CONTROL);
  1971. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  1972. (temp | QLC_83XX_FLASH_SPI_CTRL));
  1973. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1974. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  1975. /* First DWORD write */
  1976. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  1977. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1978. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  1979. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1980. if (ret) {
  1981. dev_err(&adapter->pdev->dev,
  1982. "%s: failed at %d\n", __func__, __LINE__);
  1983. return -EIO;
  1984. }
  1985. count--;
  1986. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  1987. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  1988. /* Second to N-1 DWORD writes */
  1989. while (count != 1) {
  1990. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  1991. *p_data++);
  1992. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  1993. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  1994. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  1995. if (ret) {
  1996. dev_err(&adapter->pdev->dev,
  1997. "%s: failed at %d\n", __func__, __LINE__);
  1998. return -EIO;
  1999. }
  2000. count--;
  2001. }
  2002. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2003. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2004. (addr >> 2));
  2005. /* Last DWORD write */
  2006. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2007. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2008. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2009. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2010. if (ret) {
  2011. dev_err(&adapter->pdev->dev,
  2012. "%s: failed at %d\n", __func__, __LINE__);
  2013. return -EIO;
  2014. }
  2015. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_SPI_STATUS);
  2016. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2017. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2018. __func__, __LINE__);
  2019. /* Operation failed, clear error bit */
  2020. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2021. QLC_83XX_FLASH_SPI_CONTROL);
  2022. qlcnic_83xx_wrt_reg_indirect(adapter,
  2023. QLC_83XX_FLASH_SPI_CONTROL,
  2024. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2025. }
  2026. return 0;
  2027. }
  2028. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2029. {
  2030. u32 val, id;
  2031. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2032. /* Check if recovery need to be performed by the calling function */
  2033. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2034. val = val & ~0x3F;
  2035. val = val | ((adapter->portnum << 2) |
  2036. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2037. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2038. dev_info(&adapter->pdev->dev,
  2039. "%s: lock recovery initiated\n", __func__);
  2040. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2041. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2042. id = ((val >> 2) & 0xF);
  2043. if (id == adapter->portnum) {
  2044. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2045. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2046. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2047. /* Force release the lock */
  2048. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2049. /* Clear recovery bits */
  2050. val = val & ~0x3F;
  2051. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2052. dev_info(&adapter->pdev->dev,
  2053. "%s: lock recovery completed\n", __func__);
  2054. } else {
  2055. dev_info(&adapter->pdev->dev,
  2056. "%s: func %d to resume lock recovery process\n",
  2057. __func__, id);
  2058. }
  2059. } else {
  2060. dev_info(&adapter->pdev->dev,
  2061. "%s: lock recovery initiated by other functions\n",
  2062. __func__);
  2063. }
  2064. }
  2065. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2066. {
  2067. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2068. int max_attempt = 0;
  2069. while (status == 0) {
  2070. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2071. if (status)
  2072. break;
  2073. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2074. i++;
  2075. if (i == 1)
  2076. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2077. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2078. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2079. if (val == temp) {
  2080. id = val & 0xFF;
  2081. dev_info(&adapter->pdev->dev,
  2082. "%s: lock to be recovered from %d\n",
  2083. __func__, id);
  2084. qlcnic_83xx_recover_driver_lock(adapter);
  2085. i = 0;
  2086. max_attempt++;
  2087. } else {
  2088. dev_err(&adapter->pdev->dev,
  2089. "%s: failed to get lock\n", __func__);
  2090. return -EIO;
  2091. }
  2092. }
  2093. /* Force exit from while loop after few attempts */
  2094. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2095. dev_err(&adapter->pdev->dev,
  2096. "%s: failed to get lock\n", __func__);
  2097. return -EIO;
  2098. }
  2099. }
  2100. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2101. lock_alive_counter = val >> 8;
  2102. lock_alive_counter++;
  2103. val = lock_alive_counter << 8 | adapter->portnum;
  2104. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2105. return 0;
  2106. }
  2107. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2108. {
  2109. u32 val, lock_alive_counter, id;
  2110. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2111. id = val & 0xFF;
  2112. lock_alive_counter = val >> 8;
  2113. if (id != adapter->portnum)
  2114. dev_err(&adapter->pdev->dev,
  2115. "%s:Warning func %d is unlocking lock owned by %d\n",
  2116. __func__, adapter->portnum, id);
  2117. val = (lock_alive_counter << 8) | 0xFF;
  2118. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2119. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2120. }
  2121. int qlcnic_83xx_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2122. u32 *data, u32 count)
  2123. {
  2124. int i, j, ret = 0;
  2125. u32 temp;
  2126. /* Check alignment */
  2127. if (addr & 0xF)
  2128. return -EIO;
  2129. mutex_lock(&adapter->ahw->mem_lock);
  2130. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_HI, 0);
  2131. for (i = 0; i < count; i++, addr += 16) {
  2132. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2133. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2134. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2135. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2136. mutex_unlock(&adapter->ahw->mem_lock);
  2137. return -EIO;
  2138. }
  2139. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_ADDR_LO, addr);
  2140. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_LO,
  2141. *data++);
  2142. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_HI,
  2143. *data++);
  2144. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_ULO,
  2145. *data++);
  2146. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_WRTDATA_UHI,
  2147. *data++);
  2148. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2149. QLCNIC_TA_WRITE_ENABLE);
  2150. qlcnic_83xx_wrt_reg_indirect(adapter, QLCNIC_MS_CTRL,
  2151. QLCNIC_TA_WRITE_START);
  2152. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2153. temp = qlcnic_83xx_rd_reg_indirect(adapter,
  2154. QLCNIC_MS_CTRL);
  2155. if ((temp & TA_CTL_BUSY) == 0)
  2156. break;
  2157. }
  2158. /* Status check failure */
  2159. if (j >= MAX_CTL_CHECK) {
  2160. printk_ratelimited(KERN_WARNING
  2161. "MS memory write failed\n");
  2162. mutex_unlock(&adapter->ahw->mem_lock);
  2163. return -EIO;
  2164. }
  2165. }
  2166. mutex_unlock(&adapter->ahw->mem_lock);
  2167. return ret;
  2168. }
  2169. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2170. u8 *p_data, int count)
  2171. {
  2172. int i, ret;
  2173. u32 word, addr = flash_addr;
  2174. ulong indirect_addr;
  2175. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2176. return -EIO;
  2177. if (addr & 0x3) {
  2178. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2179. qlcnic_83xx_unlock_flash(adapter);
  2180. return -EIO;
  2181. }
  2182. for (i = 0; i < count; i++) {
  2183. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2184. QLC_83XX_FLASH_DIRECT_WINDOW,
  2185. (addr))) {
  2186. qlcnic_83xx_unlock_flash(adapter);
  2187. return -EIO;
  2188. }
  2189. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2190. ret = qlcnic_83xx_rd_reg_indirect(adapter,
  2191. indirect_addr);
  2192. if (ret == -EIO)
  2193. return -EIO;
  2194. word = ret;
  2195. *(u32 *)p_data = word;
  2196. p_data = p_data + 4;
  2197. addr = addr + 4;
  2198. }
  2199. qlcnic_83xx_unlock_flash(adapter);
  2200. return 0;
  2201. }
  2202. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2203. {
  2204. int err;
  2205. u32 config = 0, state;
  2206. struct qlcnic_cmd_args cmd;
  2207. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2208. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(ahw->pci_func));
  2209. if (!QLC_83xx_FUNC_VAL(state, ahw->pci_func)) {
  2210. dev_info(&adapter->pdev->dev, "link state down\n");
  2211. return config;
  2212. }
  2213. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2214. err = qlcnic_issue_cmd(adapter, &cmd);
  2215. if (err) {
  2216. dev_info(&adapter->pdev->dev,
  2217. "Get Link Status Command failed: 0x%x\n", err);
  2218. goto out;
  2219. } else {
  2220. config = cmd.rsp.arg[1];
  2221. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2222. case QLC_83XX_10M_LINK:
  2223. ahw->link_speed = SPEED_10;
  2224. break;
  2225. case QLC_83XX_100M_LINK:
  2226. ahw->link_speed = SPEED_100;
  2227. break;
  2228. case QLC_83XX_1G_LINK:
  2229. ahw->link_speed = SPEED_1000;
  2230. break;
  2231. case QLC_83XX_10G_LINK:
  2232. ahw->link_speed = SPEED_10000;
  2233. break;
  2234. default:
  2235. ahw->link_speed = 0;
  2236. break;
  2237. }
  2238. config = cmd.rsp.arg[3];
  2239. if (config & 1)
  2240. err = 1;
  2241. }
  2242. out:
  2243. qlcnic_free_mbx_args(&cmd);
  2244. return config;
  2245. }
  2246. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter)
  2247. {
  2248. u32 config = 0;
  2249. int status = 0;
  2250. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2251. /* Get port configuration info */
  2252. status = qlcnic_83xx_get_port_info(adapter);
  2253. /* Get Link Status related info */
  2254. config = qlcnic_83xx_test_link(adapter);
  2255. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2256. /* hard code until there is a way to get it from flash */
  2257. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2258. return status;
  2259. }
  2260. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2261. struct ethtool_cmd *ecmd)
  2262. {
  2263. int status = 0;
  2264. u32 config = adapter->ahw->port_config;
  2265. if (ecmd->autoneg)
  2266. adapter->ahw->port_config |= BIT_15;
  2267. switch (ethtool_cmd_speed(ecmd)) {
  2268. case SPEED_10:
  2269. adapter->ahw->port_config |= BIT_8;
  2270. break;
  2271. case SPEED_100:
  2272. adapter->ahw->port_config |= BIT_9;
  2273. break;
  2274. case SPEED_1000:
  2275. adapter->ahw->port_config |= BIT_10;
  2276. break;
  2277. case SPEED_10000:
  2278. adapter->ahw->port_config |= BIT_11;
  2279. break;
  2280. default:
  2281. return -EINVAL;
  2282. }
  2283. status = qlcnic_83xx_set_port_config(adapter);
  2284. if (status) {
  2285. dev_info(&adapter->pdev->dev,
  2286. "Faild to Set Link Speed and autoneg.\n");
  2287. adapter->ahw->port_config = config;
  2288. }
  2289. return status;
  2290. }
  2291. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2292. u64 *data, int index)
  2293. {
  2294. u32 low, hi;
  2295. u64 val;
  2296. low = cmd->rsp.arg[index];
  2297. hi = cmd->rsp.arg[index + 1];
  2298. val = (((u64) low) | (((u64) hi) << 32));
  2299. *data++ = val;
  2300. return data;
  2301. }
  2302. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2303. struct qlcnic_cmd_args *cmd, u64 *data,
  2304. int type, int *ret)
  2305. {
  2306. int err, k, total_regs;
  2307. *ret = 0;
  2308. err = qlcnic_issue_cmd(adapter, cmd);
  2309. if (err != QLCNIC_RCODE_SUCCESS) {
  2310. dev_info(&adapter->pdev->dev,
  2311. "Error in get statistics mailbox command\n");
  2312. *ret = -EIO;
  2313. return data;
  2314. }
  2315. total_regs = cmd->rsp.num;
  2316. switch (type) {
  2317. case QLC_83XX_STAT_MAC:
  2318. /* fill in MAC tx counters */
  2319. for (k = 2; k < 28; k += 2)
  2320. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2321. /* skip 24 bytes of reserved area */
  2322. /* fill in MAC rx counters */
  2323. for (k += 6; k < 60; k += 2)
  2324. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2325. /* skip 24 bytes of reserved area */
  2326. /* fill in MAC rx frame stats */
  2327. for (k += 6; k < 80; k += 2)
  2328. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2329. break;
  2330. case QLC_83XX_STAT_RX:
  2331. for (k = 2; k < 8; k += 2)
  2332. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2333. /* skip 8 bytes of reserved data */
  2334. for (k += 2; k < 24; k += 2)
  2335. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2336. /* skip 8 bytes containing RE1FBQ error data */
  2337. for (k += 2; k < total_regs; k += 2)
  2338. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2339. break;
  2340. case QLC_83XX_STAT_TX:
  2341. for (k = 2; k < 10; k += 2)
  2342. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2343. /* skip 8 bytes of reserved data */
  2344. for (k += 2; k < total_regs; k += 2)
  2345. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2346. break;
  2347. default:
  2348. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2349. *ret = -EIO;
  2350. }
  2351. return data;
  2352. }
  2353. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2354. {
  2355. struct qlcnic_cmd_args cmd;
  2356. int ret = 0;
  2357. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2358. /* Get Tx stats */
  2359. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2360. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2361. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2362. QLC_83XX_STAT_TX, &ret);
  2363. if (ret) {
  2364. dev_info(&adapter->pdev->dev, "Error getting MAC stats\n");
  2365. goto out;
  2366. }
  2367. /* Get MAC stats */
  2368. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  2369. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  2370. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2371. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2372. QLC_83XX_STAT_MAC, &ret);
  2373. if (ret) {
  2374. dev_info(&adapter->pdev->dev,
  2375. "Error getting Rx stats\n");
  2376. goto out;
  2377. }
  2378. /* Get Rx stats */
  2379. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  2380. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  2381. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  2382. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  2383. QLC_83XX_STAT_RX, &ret);
  2384. if (ret)
  2385. dev_info(&adapter->pdev->dev,
  2386. "Error getting Tx stats\n");
  2387. out:
  2388. qlcnic_free_mbx_args(&cmd);
  2389. }
  2390. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  2391. {
  2392. u32 major, minor, sub;
  2393. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  2394. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  2395. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  2396. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  2397. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  2398. __func__);
  2399. return 1;
  2400. }
  2401. return 0;
  2402. }
  2403. int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  2404. {
  2405. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  2406. sizeof(adapter->ahw->ext_reg_tbl)) +
  2407. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) +
  2408. sizeof(adapter->ahw->reg_tbl));
  2409. }
  2410. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  2411. {
  2412. int i, j = 0;
  2413. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  2414. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  2415. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  2416. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  2417. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  2418. return i;
  2419. }
  2420. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  2421. {
  2422. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  2423. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2424. struct qlcnic_cmd_args cmd;
  2425. u32 data;
  2426. u16 intrpt_id, id;
  2427. u8 val;
  2428. int ret, max_sds_rings = adapter->max_sds_rings;
  2429. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  2430. return -EIO;
  2431. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST);
  2432. if (ret)
  2433. goto fail_diag_irq;
  2434. ahw->diag_cnt = 0;
  2435. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  2436. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  2437. intrpt_id = ahw->intr_tbl[0].id;
  2438. else
  2439. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  2440. cmd.req.arg[1] = 1;
  2441. cmd.req.arg[2] = intrpt_id;
  2442. cmd.req.arg[3] = BIT_0;
  2443. ret = qlcnic_issue_cmd(adapter, &cmd);
  2444. data = cmd.rsp.arg[2];
  2445. id = LSW(data);
  2446. val = LSB(MSW(data));
  2447. if (id != intrpt_id)
  2448. dev_info(&adapter->pdev->dev,
  2449. "Interrupt generated: 0x%x, requested:0x%x\n",
  2450. id, intrpt_id);
  2451. if (val)
  2452. dev_err(&adapter->pdev->dev,
  2453. "Interrupt test error: 0x%x\n", val);
  2454. if (ret)
  2455. goto done;
  2456. msleep(20);
  2457. ret = !ahw->diag_cnt;
  2458. done:
  2459. qlcnic_free_mbx_args(&cmd);
  2460. qlcnic_83xx_diag_free_res(netdev, max_sds_rings);
  2461. fail_diag_irq:
  2462. adapter->max_sds_rings = max_sds_rings;
  2463. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  2464. return ret;
  2465. }
  2466. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  2467. struct ethtool_pauseparam *pause)
  2468. {
  2469. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2470. int status = 0;
  2471. u32 config;
  2472. status = qlcnic_83xx_get_port_config(adapter);
  2473. if (status) {
  2474. dev_err(&adapter->pdev->dev,
  2475. "%s: Get Pause Config failed\n", __func__);
  2476. return;
  2477. }
  2478. config = ahw->port_config;
  2479. if (config & QLC_83XX_CFG_STD_PAUSE) {
  2480. if (config & QLC_83XX_CFG_STD_TX_PAUSE)
  2481. pause->tx_pause = 1;
  2482. if (config & QLC_83XX_CFG_STD_RX_PAUSE)
  2483. pause->rx_pause = 1;
  2484. }
  2485. if (QLC_83XX_AUTONEG(config))
  2486. pause->autoneg = 1;
  2487. }
  2488. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  2489. struct ethtool_pauseparam *pause)
  2490. {
  2491. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2492. int status = 0;
  2493. u32 config;
  2494. status = qlcnic_83xx_get_port_config(adapter);
  2495. if (status) {
  2496. dev_err(&adapter->pdev->dev,
  2497. "%s: Get Pause Config failed.\n", __func__);
  2498. return status;
  2499. }
  2500. config = ahw->port_config;
  2501. if (ahw->port_type == QLCNIC_GBE) {
  2502. if (pause->autoneg)
  2503. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  2504. if (!pause->autoneg)
  2505. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  2506. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  2507. return -EOPNOTSUPP;
  2508. }
  2509. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  2510. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  2511. if (pause->rx_pause && pause->tx_pause) {
  2512. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2513. } else if (pause->rx_pause && !pause->tx_pause) {
  2514. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  2515. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  2516. } else if (pause->tx_pause && !pause->rx_pause) {
  2517. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  2518. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  2519. } else if (!pause->rx_pause && !pause->tx_pause) {
  2520. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_RX_PAUSE;
  2521. }
  2522. status = qlcnic_83xx_set_port_config(adapter);
  2523. if (status) {
  2524. dev_err(&adapter->pdev->dev,
  2525. "%s: Set Pause Config failed.\n", __func__);
  2526. ahw->port_config = config;
  2527. }
  2528. return status;
  2529. }
  2530. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  2531. {
  2532. int ret;
  2533. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2534. QLC_83XX_FLASH_OEM_READ_SIG);
  2535. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2536. QLC_83XX_FLASH_READ_CTRL);
  2537. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2538. if (ret)
  2539. return -EIO;
  2540. ret = qlcnic_83xx_rd_reg_indirect(adapter, QLC_83XX_FLASH_RDDATA);
  2541. return ret & 0xFF;
  2542. }
  2543. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  2544. {
  2545. int status;
  2546. status = qlcnic_83xx_read_flash_status_reg(adapter);
  2547. if (status == -EIO) {
  2548. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  2549. __func__);
  2550. return 1;
  2551. }
  2552. return 0;
  2553. }