pm.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755
  1. /*
  2. * linux/arch/arm/mach-omap1/pm.c
  3. *
  4. * OMAP Power Management Routines
  5. *
  6. * Original code for the SA11x0:
  7. * Copyright (c) 2001 Cliff Brake <cbrake@accelent.com>
  8. *
  9. * Modified for the PXA250 by Nicolas Pitre:
  10. * Copyright (c) 2002 Monta Vista Software, Inc.
  11. *
  12. * Modified for the OMAP1510 by David Singleton:
  13. * Copyright (c) 2002 Monta Vista Software, Inc.
  14. *
  15. * Cleanup 2004 for OMAP1510/1610 by Dirk Behme <dirk.behme@de.bosch.com>
  16. *
  17. * This program is free software; you can redistribute it and/or modify it
  18. * under the terms of the GNU General Public License as published by the
  19. * Free Software Foundation; either version 2 of the License, or (at your
  20. * option) any later version.
  21. *
  22. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  23. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  24. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  25. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  26. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  27. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  28. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. * You should have received a copy of the GNU General Public License along
  34. * with this program; if not, write to the Free Software Foundation, Inc.,
  35. * 675 Mass Ave, Cambridge, MA 02139, USA.
  36. */
  37. #include <linux/pm.h>
  38. #include <linux/sched.h>
  39. #include <linux/proc_fs.h>
  40. #include <linux/pm.h>
  41. #include <linux/interrupt.h>
  42. #include <linux/sysfs.h>
  43. #include <linux/module.h>
  44. #include <asm/io.h>
  45. #include <asm/irq.h>
  46. #include <asm/atomic.h>
  47. #include <asm/mach/time.h>
  48. #include <asm/mach/irq.h>
  49. #include <asm/mach-types.h>
  50. #include <asm/arch/cpu.h>
  51. #include <asm/arch/irqs.h>
  52. #include <asm/arch/clock.h>
  53. #include <asm/arch/sram.h>
  54. #include <asm/arch/tc.h>
  55. #include <asm/arch/pm.h>
  56. #include <asm/arch/mux.h>
  57. #include <asm/arch/dma.h>
  58. #include <asm/arch/dsp_common.h>
  59. #include <asm/arch/dmtimer.h>
  60. static unsigned int arm_sleep_save[ARM_SLEEP_SAVE_SIZE];
  61. static unsigned short dsp_sleep_save[DSP_SLEEP_SAVE_SIZE];
  62. static unsigned short ulpd_sleep_save[ULPD_SLEEP_SAVE_SIZE];
  63. static unsigned int mpui730_sleep_save[MPUI730_SLEEP_SAVE_SIZE];
  64. static unsigned int mpui1510_sleep_save[MPUI1510_SLEEP_SAVE_SIZE];
  65. static unsigned int mpui1610_sleep_save[MPUI1610_SLEEP_SAVE_SIZE];
  66. static unsigned short enable_dyn_sleep = 1;
  67. static ssize_t omap_pm_sleep_while_idle_show(struct kset *kset, char *buf)
  68. {
  69. return sprintf(buf, "%hu\n", enable_dyn_sleep);
  70. }
  71. static ssize_t omap_pm_sleep_while_idle_store(struct kset *kset,
  72. const char * buf,
  73. size_t n)
  74. {
  75. unsigned short value;
  76. if (sscanf(buf, "%hu", &value) != 1 ||
  77. (value != 0 && value != 1)) {
  78. printk(KERN_ERR "idle_sleep_store: Invalid value\n");
  79. return -EINVAL;
  80. }
  81. enable_dyn_sleep = value;
  82. return n;
  83. }
  84. static struct subsys_attribute sleep_while_idle_attr = {
  85. .attr = {
  86. .name = __stringify(sleep_while_idle),
  87. .mode = 0644,
  88. },
  89. .show = omap_pm_sleep_while_idle_show,
  90. .store = omap_pm_sleep_while_idle_store,
  91. };
  92. extern struct kset power_subsys;
  93. static void (*omap_sram_idle)(void) = NULL;
  94. static void (*omap_sram_suspend)(unsigned long r0, unsigned long r1) = NULL;
  95. /*
  96. * Let's power down on idle, but only if we are really
  97. * idle, because once we start down the path of
  98. * going idle we continue to do idle even if we get
  99. * a clock tick interrupt . .
  100. */
  101. void omap_pm_idle(void)
  102. {
  103. extern __u32 arm_idlect1_mask;
  104. __u32 use_idlect1 = arm_idlect1_mask;
  105. #ifndef CONFIG_OMAP_MPU_TIMER
  106. int do_sleep;
  107. #endif
  108. local_irq_disable();
  109. local_fiq_disable();
  110. if (need_resched()) {
  111. local_fiq_enable();
  112. local_irq_enable();
  113. return;
  114. }
  115. /*
  116. * Since an interrupt may set up a timer, we don't want to
  117. * reprogram the hardware timer with interrupts enabled.
  118. * Re-enable interrupts only after returning from idle.
  119. */
  120. timer_dyn_reprogram();
  121. #ifdef CONFIG_OMAP_MPU_TIMER
  122. #warning Enable 32kHz OS timer in order to allow sleep states in idle
  123. use_idlect1 = use_idlect1 & ~(1 << 9);
  124. #else
  125. do_sleep = 0;
  126. while (enable_dyn_sleep) {
  127. #ifdef CONFIG_CBUS_TAHVO_USB
  128. extern int vbus_active;
  129. /* Clock requirements? */
  130. if (vbus_active)
  131. break;
  132. #endif
  133. do_sleep = 1;
  134. break;
  135. }
  136. #ifdef CONFIG_OMAP_DM_TIMER
  137. use_idlect1 = omap_dm_timer_modify_idlect_mask(use_idlect1);
  138. #endif
  139. if (omap_dma_running())
  140. use_idlect1 &= ~(1 << 6);
  141. /* We should be able to remove the do_sleep variable and multiple
  142. * tests above as soon as drivers, timer and DMA code have been fixed.
  143. * Even the sleep block count should become obsolete. */
  144. if ((use_idlect1 != ~0) || !do_sleep) {
  145. __u32 saved_idlect1 = omap_readl(ARM_IDLECT1);
  146. if (cpu_is_omap15xx())
  147. use_idlect1 &= OMAP1510_BIG_SLEEP_REQUEST;
  148. else
  149. use_idlect1 &= OMAP1610_IDLECT1_SLEEP_VAL;
  150. omap_writel(use_idlect1, ARM_IDLECT1);
  151. __asm__ volatile ("mcr p15, 0, r0, c7, c0, 4");
  152. omap_writel(saved_idlect1, ARM_IDLECT1);
  153. local_fiq_enable();
  154. local_irq_enable();
  155. return;
  156. }
  157. omap_sram_suspend(omap_readl(ARM_IDLECT1),
  158. omap_readl(ARM_IDLECT2));
  159. #endif
  160. local_fiq_enable();
  161. local_irq_enable();
  162. }
  163. /*
  164. * Configuration of the wakeup event is board specific. For the
  165. * moment we put it into this helper function. Later it may move
  166. * to board specific files.
  167. */
  168. static void omap_pm_wakeup_setup(void)
  169. {
  170. u32 level1_wake = 0;
  171. u32 level2_wake = OMAP_IRQ_BIT(INT_UART2);
  172. /*
  173. * Turn off all interrupts except GPIO bank 1, L1-2nd level cascade,
  174. * and the L2 wakeup interrupts: keypad and UART2. Note that the
  175. * drivers must still separately call omap_set_gpio_wakeup() to
  176. * wake up to a GPIO interrupt.
  177. */
  178. if (cpu_is_omap730())
  179. level1_wake = OMAP_IRQ_BIT(INT_730_GPIO_BANK1) |
  180. OMAP_IRQ_BIT(INT_730_IH2_IRQ);
  181. else if (cpu_is_omap15xx())
  182. level1_wake = OMAP_IRQ_BIT(INT_GPIO_BANK1) |
  183. OMAP_IRQ_BIT(INT_1510_IH2_IRQ);
  184. else if (cpu_is_omap16xx())
  185. level1_wake = OMAP_IRQ_BIT(INT_GPIO_BANK1) |
  186. OMAP_IRQ_BIT(INT_1610_IH2_IRQ);
  187. omap_writel(~level1_wake, OMAP_IH1_MIR);
  188. if (cpu_is_omap730()) {
  189. omap_writel(~level2_wake, OMAP_IH2_0_MIR);
  190. omap_writel(~(OMAP_IRQ_BIT(INT_730_WAKE_UP_REQ) |
  191. OMAP_IRQ_BIT(INT_730_MPUIO_KEYPAD)),
  192. OMAP_IH2_1_MIR);
  193. } else if (cpu_is_omap15xx()) {
  194. level2_wake |= OMAP_IRQ_BIT(INT_KEYBOARD);
  195. omap_writel(~level2_wake, OMAP_IH2_MIR);
  196. } else if (cpu_is_omap16xx()) {
  197. level2_wake |= OMAP_IRQ_BIT(INT_KEYBOARD);
  198. omap_writel(~level2_wake, OMAP_IH2_0_MIR);
  199. /* INT_1610_WAKE_UP_REQ is needed for GPIO wakeup... */
  200. omap_writel(~OMAP_IRQ_BIT(INT_1610_WAKE_UP_REQ),
  201. OMAP_IH2_1_MIR);
  202. omap_writel(~0x0, OMAP_IH2_2_MIR);
  203. omap_writel(~0x0, OMAP_IH2_3_MIR);
  204. }
  205. /* New IRQ agreement, recalculate in cascade order */
  206. omap_writel(1, OMAP_IH2_CONTROL);
  207. omap_writel(1, OMAP_IH1_CONTROL);
  208. }
  209. #define EN_DSPCK 13 /* ARM_CKCTL */
  210. #define EN_APICK 6 /* ARM_IDLECT2 */
  211. #define DSP_EN 1 /* ARM_RSTCT1 */
  212. void omap_pm_suspend(void)
  213. {
  214. unsigned long arg0 = 0, arg1 = 0;
  215. printk("PM: OMAP%x is trying to enter deep sleep...\n", system_rev);
  216. omap_serial_wake_trigger(1);
  217. if (!cpu_is_omap15xx())
  218. omap_writew(0xffff, ULPD_SOFT_DISABLE_REQ_REG);
  219. /*
  220. * Step 1: turn off interrupts (FIXME: NOTE: already disabled)
  221. */
  222. local_irq_disable();
  223. local_fiq_disable();
  224. /*
  225. * Step 2: save registers
  226. *
  227. * The omap is a strange/beautiful device. The caches, memory
  228. * and register state are preserved across power saves.
  229. * We have to save and restore very little register state to
  230. * idle the omap.
  231. *
  232. * Save interrupt, MPUI, ARM and UPLD control registers.
  233. */
  234. if (cpu_is_omap730()) {
  235. MPUI730_SAVE(OMAP_IH1_MIR);
  236. MPUI730_SAVE(OMAP_IH2_0_MIR);
  237. MPUI730_SAVE(OMAP_IH2_1_MIR);
  238. MPUI730_SAVE(MPUI_CTRL);
  239. MPUI730_SAVE(MPUI_DSP_BOOT_CONFIG);
  240. MPUI730_SAVE(MPUI_DSP_API_CONFIG);
  241. MPUI730_SAVE(EMIFS_CONFIG);
  242. MPUI730_SAVE(EMIFF_SDRAM_CONFIG);
  243. } else if (cpu_is_omap15xx()) {
  244. MPUI1510_SAVE(OMAP_IH1_MIR);
  245. MPUI1510_SAVE(OMAP_IH2_MIR);
  246. MPUI1510_SAVE(MPUI_CTRL);
  247. MPUI1510_SAVE(MPUI_DSP_BOOT_CONFIG);
  248. MPUI1510_SAVE(MPUI_DSP_API_CONFIG);
  249. MPUI1510_SAVE(EMIFS_CONFIG);
  250. MPUI1510_SAVE(EMIFF_SDRAM_CONFIG);
  251. } else if (cpu_is_omap16xx()) {
  252. MPUI1610_SAVE(OMAP_IH1_MIR);
  253. MPUI1610_SAVE(OMAP_IH2_0_MIR);
  254. MPUI1610_SAVE(OMAP_IH2_1_MIR);
  255. MPUI1610_SAVE(OMAP_IH2_2_MIR);
  256. MPUI1610_SAVE(OMAP_IH2_3_MIR);
  257. MPUI1610_SAVE(MPUI_CTRL);
  258. MPUI1610_SAVE(MPUI_DSP_BOOT_CONFIG);
  259. MPUI1610_SAVE(MPUI_DSP_API_CONFIG);
  260. MPUI1610_SAVE(EMIFS_CONFIG);
  261. MPUI1610_SAVE(EMIFF_SDRAM_CONFIG);
  262. }
  263. ARM_SAVE(ARM_CKCTL);
  264. ARM_SAVE(ARM_IDLECT1);
  265. ARM_SAVE(ARM_IDLECT2);
  266. if (!(cpu_is_omap15xx()))
  267. ARM_SAVE(ARM_IDLECT3);
  268. ARM_SAVE(ARM_EWUPCT);
  269. ARM_SAVE(ARM_RSTCT1);
  270. ARM_SAVE(ARM_RSTCT2);
  271. ARM_SAVE(ARM_SYSST);
  272. ULPD_SAVE(ULPD_CLOCK_CTRL);
  273. ULPD_SAVE(ULPD_STATUS_REQ);
  274. /* (Step 3 removed - we now allow deep sleep by default) */
  275. /*
  276. * Step 4: OMAP DSP Shutdown
  277. */
  278. /* stop DSP */
  279. omap_writew(omap_readw(ARM_RSTCT1) & ~(1 << DSP_EN), ARM_RSTCT1);
  280. /* shut down dsp_ck */
  281. if (!cpu_is_omap730())
  282. omap_writew(omap_readw(ARM_CKCTL) & ~(1 << EN_DSPCK), ARM_CKCTL);
  283. /* temporarily enabling api_ck to access DSP registers */
  284. omap_writew(omap_readw(ARM_IDLECT2) | 1 << EN_APICK, ARM_IDLECT2);
  285. /* save DSP registers */
  286. DSP_SAVE(DSP_IDLECT2);
  287. /* Stop all DSP domain clocks */
  288. __raw_writew(0, DSP_IDLECT2);
  289. /*
  290. * Step 5: Wakeup Event Setup
  291. */
  292. omap_pm_wakeup_setup();
  293. /*
  294. * Step 6: ARM and Traffic controller shutdown
  295. */
  296. /* disable ARM watchdog */
  297. omap_writel(0x00F5, OMAP_WDT_TIMER_MODE);
  298. omap_writel(0x00A0, OMAP_WDT_TIMER_MODE);
  299. /*
  300. * Step 6b: ARM and Traffic controller shutdown
  301. *
  302. * Step 6 continues here. Prepare jump to power management
  303. * assembly code in internal SRAM.
  304. *
  305. * Since the omap_cpu_suspend routine has been copied to
  306. * SRAM, we'll do an indirect procedure call to it and pass the
  307. * contents of arm_idlect1 and arm_idlect2 so it can restore
  308. * them when it wakes up and it will return.
  309. */
  310. arg0 = arm_sleep_save[ARM_SLEEP_SAVE_ARM_IDLECT1];
  311. arg1 = arm_sleep_save[ARM_SLEEP_SAVE_ARM_IDLECT2];
  312. /*
  313. * Step 6c: ARM and Traffic controller shutdown
  314. *
  315. * Jump to assembly code. The processor will stay there
  316. * until wake up.
  317. */
  318. omap_sram_suspend(arg0, arg1);
  319. /*
  320. * If we are here, processor is woken up!
  321. */
  322. /*
  323. * Restore DSP clocks
  324. */
  325. /* again temporarily enabling api_ck to access DSP registers */
  326. omap_writew(omap_readw(ARM_IDLECT2) | 1 << EN_APICK, ARM_IDLECT2);
  327. /* Restore DSP domain clocks */
  328. DSP_RESTORE(DSP_IDLECT2);
  329. /*
  330. * Restore ARM state, except ARM_IDLECT1/2 which omap_cpu_suspend did
  331. */
  332. if (!(cpu_is_omap15xx()))
  333. ARM_RESTORE(ARM_IDLECT3);
  334. ARM_RESTORE(ARM_CKCTL);
  335. ARM_RESTORE(ARM_EWUPCT);
  336. ARM_RESTORE(ARM_RSTCT1);
  337. ARM_RESTORE(ARM_RSTCT2);
  338. ARM_RESTORE(ARM_SYSST);
  339. ULPD_RESTORE(ULPD_CLOCK_CTRL);
  340. ULPD_RESTORE(ULPD_STATUS_REQ);
  341. if (cpu_is_omap730()) {
  342. MPUI730_RESTORE(EMIFS_CONFIG);
  343. MPUI730_RESTORE(EMIFF_SDRAM_CONFIG);
  344. MPUI730_RESTORE(OMAP_IH1_MIR);
  345. MPUI730_RESTORE(OMAP_IH2_0_MIR);
  346. MPUI730_RESTORE(OMAP_IH2_1_MIR);
  347. } else if (cpu_is_omap15xx()) {
  348. MPUI1510_RESTORE(MPUI_CTRL);
  349. MPUI1510_RESTORE(MPUI_DSP_BOOT_CONFIG);
  350. MPUI1510_RESTORE(MPUI_DSP_API_CONFIG);
  351. MPUI1510_RESTORE(EMIFS_CONFIG);
  352. MPUI1510_RESTORE(EMIFF_SDRAM_CONFIG);
  353. MPUI1510_RESTORE(OMAP_IH1_MIR);
  354. MPUI1510_RESTORE(OMAP_IH2_MIR);
  355. } else if (cpu_is_omap16xx()) {
  356. MPUI1610_RESTORE(MPUI_CTRL);
  357. MPUI1610_RESTORE(MPUI_DSP_BOOT_CONFIG);
  358. MPUI1610_RESTORE(MPUI_DSP_API_CONFIG);
  359. MPUI1610_RESTORE(EMIFS_CONFIG);
  360. MPUI1610_RESTORE(EMIFF_SDRAM_CONFIG);
  361. MPUI1610_RESTORE(OMAP_IH1_MIR);
  362. MPUI1610_RESTORE(OMAP_IH2_0_MIR);
  363. MPUI1610_RESTORE(OMAP_IH2_1_MIR);
  364. MPUI1610_RESTORE(OMAP_IH2_2_MIR);
  365. MPUI1610_RESTORE(OMAP_IH2_3_MIR);
  366. }
  367. if (!cpu_is_omap15xx())
  368. omap_writew(0, ULPD_SOFT_DISABLE_REQ_REG);
  369. /*
  370. * Re-enable interrupts
  371. */
  372. local_irq_enable();
  373. local_fiq_enable();
  374. omap_serial_wake_trigger(0);
  375. printk("PM: OMAP%x is re-starting from deep sleep...\n", system_rev);
  376. }
  377. #if defined(DEBUG) && defined(CONFIG_PROC_FS)
  378. static int g_read_completed;
  379. /*
  380. * Read system PM registers for debugging
  381. */
  382. static int omap_pm_read_proc(
  383. char *page_buffer,
  384. char **my_first_byte,
  385. off_t virtual_start,
  386. int length,
  387. int *eof,
  388. void *data)
  389. {
  390. int my_buffer_offset = 0;
  391. char * const my_base = page_buffer;
  392. ARM_SAVE(ARM_CKCTL);
  393. ARM_SAVE(ARM_IDLECT1);
  394. ARM_SAVE(ARM_IDLECT2);
  395. if (!(cpu_is_omap15xx()))
  396. ARM_SAVE(ARM_IDLECT3);
  397. ARM_SAVE(ARM_EWUPCT);
  398. ARM_SAVE(ARM_RSTCT1);
  399. ARM_SAVE(ARM_RSTCT2);
  400. ARM_SAVE(ARM_SYSST);
  401. ULPD_SAVE(ULPD_IT_STATUS);
  402. ULPD_SAVE(ULPD_CLOCK_CTRL);
  403. ULPD_SAVE(ULPD_SOFT_REQ);
  404. ULPD_SAVE(ULPD_STATUS_REQ);
  405. ULPD_SAVE(ULPD_DPLL_CTRL);
  406. ULPD_SAVE(ULPD_POWER_CTRL);
  407. if (cpu_is_omap730()) {
  408. MPUI730_SAVE(MPUI_CTRL);
  409. MPUI730_SAVE(MPUI_DSP_STATUS);
  410. MPUI730_SAVE(MPUI_DSP_BOOT_CONFIG);
  411. MPUI730_SAVE(MPUI_DSP_API_CONFIG);
  412. MPUI730_SAVE(EMIFF_SDRAM_CONFIG);
  413. MPUI730_SAVE(EMIFS_CONFIG);
  414. } else if (cpu_is_omap15xx()) {
  415. MPUI1510_SAVE(MPUI_CTRL);
  416. MPUI1510_SAVE(MPUI_DSP_STATUS);
  417. MPUI1510_SAVE(MPUI_DSP_BOOT_CONFIG);
  418. MPUI1510_SAVE(MPUI_DSP_API_CONFIG);
  419. MPUI1510_SAVE(EMIFF_SDRAM_CONFIG);
  420. MPUI1510_SAVE(EMIFS_CONFIG);
  421. } else if (cpu_is_omap16xx()) {
  422. MPUI1610_SAVE(MPUI_CTRL);
  423. MPUI1610_SAVE(MPUI_DSP_STATUS);
  424. MPUI1610_SAVE(MPUI_DSP_BOOT_CONFIG);
  425. MPUI1610_SAVE(MPUI_DSP_API_CONFIG);
  426. MPUI1610_SAVE(EMIFF_SDRAM_CONFIG);
  427. MPUI1610_SAVE(EMIFS_CONFIG);
  428. }
  429. if (virtual_start == 0) {
  430. g_read_completed = 0;
  431. my_buffer_offset += sprintf(my_base + my_buffer_offset,
  432. "ARM_CKCTL_REG: 0x%-8x \n"
  433. "ARM_IDLECT1_REG: 0x%-8x \n"
  434. "ARM_IDLECT2_REG: 0x%-8x \n"
  435. "ARM_IDLECT3_REG: 0x%-8x \n"
  436. "ARM_EWUPCT_REG: 0x%-8x \n"
  437. "ARM_RSTCT1_REG: 0x%-8x \n"
  438. "ARM_RSTCT2_REG: 0x%-8x \n"
  439. "ARM_SYSST_REG: 0x%-8x \n"
  440. "ULPD_IT_STATUS_REG: 0x%-4x \n"
  441. "ULPD_CLOCK_CTRL_REG: 0x%-4x \n"
  442. "ULPD_SOFT_REQ_REG: 0x%-4x \n"
  443. "ULPD_DPLL_CTRL_REG: 0x%-4x \n"
  444. "ULPD_STATUS_REQ_REG: 0x%-4x \n"
  445. "ULPD_POWER_CTRL_REG: 0x%-4x \n",
  446. ARM_SHOW(ARM_CKCTL),
  447. ARM_SHOW(ARM_IDLECT1),
  448. ARM_SHOW(ARM_IDLECT2),
  449. ARM_SHOW(ARM_IDLECT3),
  450. ARM_SHOW(ARM_EWUPCT),
  451. ARM_SHOW(ARM_RSTCT1),
  452. ARM_SHOW(ARM_RSTCT2),
  453. ARM_SHOW(ARM_SYSST),
  454. ULPD_SHOW(ULPD_IT_STATUS),
  455. ULPD_SHOW(ULPD_CLOCK_CTRL),
  456. ULPD_SHOW(ULPD_SOFT_REQ),
  457. ULPD_SHOW(ULPD_DPLL_CTRL),
  458. ULPD_SHOW(ULPD_STATUS_REQ),
  459. ULPD_SHOW(ULPD_POWER_CTRL));
  460. if (cpu_is_omap730()) {
  461. my_buffer_offset += sprintf(my_base + my_buffer_offset,
  462. "MPUI730_CTRL_REG 0x%-8x \n"
  463. "MPUI730_DSP_STATUS_REG: 0x%-8x \n"
  464. "MPUI730_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
  465. "MPUI730_DSP_API_CONFIG_REG: 0x%-8x \n"
  466. "MPUI730_SDRAM_CONFIG_REG: 0x%-8x \n"
  467. "MPUI730_EMIFS_CONFIG_REG: 0x%-8x \n",
  468. MPUI730_SHOW(MPUI_CTRL),
  469. MPUI730_SHOW(MPUI_DSP_STATUS),
  470. MPUI730_SHOW(MPUI_DSP_BOOT_CONFIG),
  471. MPUI730_SHOW(MPUI_DSP_API_CONFIG),
  472. MPUI730_SHOW(EMIFF_SDRAM_CONFIG),
  473. MPUI730_SHOW(EMIFS_CONFIG));
  474. } else if (cpu_is_omap15xx()) {
  475. my_buffer_offset += sprintf(my_base + my_buffer_offset,
  476. "MPUI1510_CTRL_REG 0x%-8x \n"
  477. "MPUI1510_DSP_STATUS_REG: 0x%-8x \n"
  478. "MPUI1510_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
  479. "MPUI1510_DSP_API_CONFIG_REG: 0x%-8x \n"
  480. "MPUI1510_SDRAM_CONFIG_REG: 0x%-8x \n"
  481. "MPUI1510_EMIFS_CONFIG_REG: 0x%-8x \n",
  482. MPUI1510_SHOW(MPUI_CTRL),
  483. MPUI1510_SHOW(MPUI_DSP_STATUS),
  484. MPUI1510_SHOW(MPUI_DSP_BOOT_CONFIG),
  485. MPUI1510_SHOW(MPUI_DSP_API_CONFIG),
  486. MPUI1510_SHOW(EMIFF_SDRAM_CONFIG),
  487. MPUI1510_SHOW(EMIFS_CONFIG));
  488. } else if (cpu_is_omap16xx()) {
  489. my_buffer_offset += sprintf(my_base + my_buffer_offset,
  490. "MPUI1610_CTRL_REG 0x%-8x \n"
  491. "MPUI1610_DSP_STATUS_REG: 0x%-8x \n"
  492. "MPUI1610_DSP_BOOT_CONFIG_REG: 0x%-8x \n"
  493. "MPUI1610_DSP_API_CONFIG_REG: 0x%-8x \n"
  494. "MPUI1610_SDRAM_CONFIG_REG: 0x%-8x \n"
  495. "MPUI1610_EMIFS_CONFIG_REG: 0x%-8x \n",
  496. MPUI1610_SHOW(MPUI_CTRL),
  497. MPUI1610_SHOW(MPUI_DSP_STATUS),
  498. MPUI1610_SHOW(MPUI_DSP_BOOT_CONFIG),
  499. MPUI1610_SHOW(MPUI_DSP_API_CONFIG),
  500. MPUI1610_SHOW(EMIFF_SDRAM_CONFIG),
  501. MPUI1610_SHOW(EMIFS_CONFIG));
  502. }
  503. g_read_completed++;
  504. } else if (g_read_completed >= 1) {
  505. *eof = 1;
  506. return 0;
  507. }
  508. g_read_completed++;
  509. *my_first_byte = page_buffer;
  510. return my_buffer_offset;
  511. }
  512. static void omap_pm_init_proc(void)
  513. {
  514. struct proc_dir_entry *entry;
  515. entry = create_proc_read_entry("driver/omap_pm",
  516. S_IWUSR | S_IRUGO, NULL,
  517. omap_pm_read_proc, NULL);
  518. }
  519. #endif /* DEBUG && CONFIG_PROC_FS */
  520. static void (*saved_idle)(void) = NULL;
  521. /*
  522. * omap_pm_prepare - Do preliminary suspend work.
  523. * @state: suspend state we're entering.
  524. *
  525. */
  526. static int omap_pm_prepare(suspend_state_t state)
  527. {
  528. int error = 0;
  529. /* We cannot sleep in idle until we have resumed */
  530. saved_idle = pm_idle;
  531. pm_idle = NULL;
  532. switch (state)
  533. {
  534. case PM_SUSPEND_STANDBY:
  535. case PM_SUSPEND_MEM:
  536. break;
  537. default:
  538. return -EINVAL;
  539. }
  540. return error;
  541. }
  542. /*
  543. * omap_pm_enter - Actually enter a sleep state.
  544. * @state: State we're entering.
  545. *
  546. */
  547. static int omap_pm_enter(suspend_state_t state)
  548. {
  549. switch (state)
  550. {
  551. case PM_SUSPEND_STANDBY:
  552. case PM_SUSPEND_MEM:
  553. omap_pm_suspend();
  554. break;
  555. default:
  556. return -EINVAL;
  557. }
  558. return 0;
  559. }
  560. /**
  561. * omap_pm_finish - Finish up suspend sequence.
  562. * @state: State we're coming out of.
  563. *
  564. * This is called after we wake back up (or if entering the sleep state
  565. * failed).
  566. */
  567. static int omap_pm_finish(suspend_state_t state)
  568. {
  569. pm_idle = saved_idle;
  570. return 0;
  571. }
  572. static irqreturn_t omap_wakeup_interrupt(int irq, void *dev)
  573. {
  574. return IRQ_HANDLED;
  575. }
  576. static struct irqaction omap_wakeup_irq = {
  577. .name = "peripheral wakeup",
  578. .flags = IRQF_DISABLED,
  579. .handler = omap_wakeup_interrupt
  580. };
  581. static struct pm_ops omap_pm_ops ={
  582. .prepare = omap_pm_prepare,
  583. .enter = omap_pm_enter,
  584. .finish = omap_pm_finish,
  585. .valid = pm_valid_only_mem,
  586. };
  587. static int __init omap_pm_init(void)
  588. {
  589. int error;
  590. printk("Power Management for TI OMAP.\n");
  591. /*
  592. * We copy the assembler sleep/wakeup routines to SRAM.
  593. * These routines need to be in SRAM as that's the only
  594. * memory the MPU can see when it wakes up.
  595. */
  596. if (cpu_is_omap730()) {
  597. omap_sram_idle = omap_sram_push(omap730_idle_loop_suspend,
  598. omap730_idle_loop_suspend_sz);
  599. omap_sram_suspend = omap_sram_push(omap730_cpu_suspend,
  600. omap730_cpu_suspend_sz);
  601. } else if (cpu_is_omap15xx()) {
  602. omap_sram_idle = omap_sram_push(omap1510_idle_loop_suspend,
  603. omap1510_idle_loop_suspend_sz);
  604. omap_sram_suspend = omap_sram_push(omap1510_cpu_suspend,
  605. omap1510_cpu_suspend_sz);
  606. } else if (cpu_is_omap16xx()) {
  607. omap_sram_idle = omap_sram_push(omap1610_idle_loop_suspend,
  608. omap1610_idle_loop_suspend_sz);
  609. omap_sram_suspend = omap_sram_push(omap1610_cpu_suspend,
  610. omap1610_cpu_suspend_sz);
  611. }
  612. if (omap_sram_idle == NULL || omap_sram_suspend == NULL) {
  613. printk(KERN_ERR "PM not initialized: Missing SRAM support\n");
  614. return -ENODEV;
  615. }
  616. pm_idle = omap_pm_idle;
  617. if (cpu_is_omap730())
  618. setup_irq(INT_730_WAKE_UP_REQ, &omap_wakeup_irq);
  619. else if (cpu_is_omap16xx())
  620. setup_irq(INT_1610_WAKE_UP_REQ, &omap_wakeup_irq);
  621. /* Program new power ramp-up time
  622. * (0 for most boards since we don't lower voltage when in deep sleep)
  623. */
  624. omap_writew(ULPD_SETUP_ANALOG_CELL_3_VAL, ULPD_SETUP_ANALOG_CELL_3);
  625. /* Setup ULPD POWER_CTRL_REG - enter deep sleep whenever possible */
  626. omap_writew(ULPD_POWER_CTRL_REG_VAL, ULPD_POWER_CTRL);
  627. /* Configure IDLECT3 */
  628. if (cpu_is_omap730())
  629. omap_writel(OMAP730_IDLECT3_VAL, OMAP730_IDLECT3);
  630. else if (cpu_is_omap16xx())
  631. omap_writel(OMAP1610_IDLECT3_VAL, OMAP1610_IDLECT3);
  632. pm_set_ops(&omap_pm_ops);
  633. #if defined(DEBUG) && defined(CONFIG_PROC_FS)
  634. omap_pm_init_proc();
  635. #endif
  636. error = subsys_create_file(&power_subsys, &sleep_while_idle_attr);
  637. if (error)
  638. printk(KERN_ERR "subsys_create_file failed: %d\n", error);
  639. if (cpu_is_omap16xx()) {
  640. /* configure LOW_PWR pin */
  641. omap_cfg_reg(T20_1610_LOW_PWR);
  642. }
  643. return 0;
  644. }
  645. __initcall(omap_pm_init);