smpboot.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <asm/acpi.h>
  50. #include <asm/desc.h>
  51. #include <asm/nmi.h>
  52. #include <asm/irq.h>
  53. #include <asm/idle.h>
  54. #include <asm/trampoline.h>
  55. #include <asm/cpu.h>
  56. #include <asm/numa.h>
  57. #include <asm/pgtable.h>
  58. #include <asm/tlbflush.h>
  59. #include <asm/mtrr.h>
  60. #include <asm/vmi.h>
  61. #include <asm/genapic.h>
  62. #include <asm/setup.h>
  63. #include <asm/uv/uv.h>
  64. #include <linux/mc146818rtc.h>
  65. #include <asm/genapic.h>
  66. #include <asm/smpboot_hooks.h>
  67. #ifdef CONFIG_X86_32
  68. u8 apicid_2_node[MAX_APICID];
  69. static int low_mappings;
  70. #endif
  71. /* State of each CPU */
  72. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  73. /* Store all idle threads, this can be reused instead of creating
  74. * a new thread. Also avoids complicated thread destroy functionality
  75. * for idle threads.
  76. */
  77. #ifdef CONFIG_HOTPLUG_CPU
  78. /*
  79. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  80. * removed after init for !CONFIG_HOTPLUG_CPU.
  81. */
  82. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  83. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  84. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  85. #else
  86. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  87. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  88. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  89. #endif
  90. /* Number of siblings per CPU package */
  91. int smp_num_siblings = 1;
  92. EXPORT_SYMBOL(smp_num_siblings);
  93. /* Last level cache ID of each logical CPU */
  94. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  95. /* representing HT siblings of each logical CPU */
  96. DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
  97. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  98. /* representing HT and core siblings of each logical CPU */
  99. DEFINE_PER_CPU(cpumask_t, cpu_core_map);
  100. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  101. /* Per CPU bogomips and other parameters */
  102. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  103. EXPORT_PER_CPU_SYMBOL(cpu_info);
  104. static atomic_t init_deasserted;
  105. /* Set if we find a B stepping CPU */
  106. static int __cpuinitdata smp_b_stepping;
  107. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  108. /* which logical CPUs are on which nodes */
  109. cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
  110. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  111. EXPORT_SYMBOL(node_to_cpumask_map);
  112. /* which node each logical CPU is on */
  113. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  114. EXPORT_SYMBOL(cpu_to_node_map);
  115. /* set up a mapping between cpu and node. */
  116. static void map_cpu_to_node(int cpu, int node)
  117. {
  118. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  119. cpumask_set_cpu(cpu, &node_to_cpumask_map[node]);
  120. cpu_to_node_map[cpu] = node;
  121. }
  122. /* undo a mapping between cpu and node. */
  123. static void unmap_cpu_to_node(int cpu)
  124. {
  125. int node;
  126. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  127. for (node = 0; node < MAX_NUMNODES; node++)
  128. cpumask_clear_cpu(cpu, &node_to_cpumask_map[node]);
  129. cpu_to_node_map[cpu] = 0;
  130. }
  131. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  132. #define map_cpu_to_node(cpu, node) ({})
  133. #define unmap_cpu_to_node(cpu) ({})
  134. #endif
  135. #ifdef CONFIG_X86_32
  136. static int boot_cpu_logical_apicid;
  137. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  138. { [0 ... NR_CPUS-1] = BAD_APICID };
  139. static void map_cpu_to_logical_apicid(void)
  140. {
  141. int cpu = smp_processor_id();
  142. int apicid = logical_smp_processor_id();
  143. int node = apic->apicid_to_node(apicid);
  144. if (!node_online(node))
  145. node = first_online_node;
  146. cpu_2_logical_apicid[cpu] = apicid;
  147. map_cpu_to_node(cpu, node);
  148. }
  149. void numa_remove_cpu(int cpu)
  150. {
  151. cpu_2_logical_apicid[cpu] = BAD_APICID;
  152. unmap_cpu_to_node(cpu);
  153. }
  154. #else
  155. #define map_cpu_to_logical_apicid() do {} while (0)
  156. #endif
  157. /*
  158. * Report back to the Boot Processor.
  159. * Running on AP.
  160. */
  161. static void __cpuinit smp_callin(void)
  162. {
  163. int cpuid, phys_id;
  164. unsigned long timeout;
  165. /*
  166. * If waken up by an INIT in an 82489DX configuration
  167. * we may get here before an INIT-deassert IPI reaches
  168. * our local APIC. We have to wait for the IPI or we'll
  169. * lock up on an APIC access.
  170. */
  171. if (apic->wait_for_init_deassert)
  172. apic->wait_for_init_deassert(&init_deasserted);
  173. /*
  174. * (This works even if the APIC is not enabled.)
  175. */
  176. phys_id = read_apic_id();
  177. cpuid = smp_processor_id();
  178. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  179. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  180. phys_id, cpuid);
  181. }
  182. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  183. /*
  184. * STARTUP IPIs are fragile beasts as they might sometimes
  185. * trigger some glue motherboard logic. Complete APIC bus
  186. * silence for 1 second, this overestimates the time the
  187. * boot CPU is spending to send the up to 2 STARTUP IPIs
  188. * by a factor of two. This should be enough.
  189. */
  190. /*
  191. * Waiting 2s total for startup (udelay is not yet working)
  192. */
  193. timeout = jiffies + 2*HZ;
  194. while (time_before(jiffies, timeout)) {
  195. /*
  196. * Has the boot CPU finished it's STARTUP sequence?
  197. */
  198. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  199. break;
  200. cpu_relax();
  201. }
  202. if (!time_before(jiffies, timeout)) {
  203. panic("%s: CPU%d started up but did not get a callout!\n",
  204. __func__, cpuid);
  205. }
  206. /*
  207. * the boot CPU has finished the init stage and is spinning
  208. * on callin_map until we finish. We are free to set up this
  209. * CPU, first the APIC. (this is probably redundant on most
  210. * boards)
  211. */
  212. pr_debug("CALLIN, before setup_local_APIC().\n");
  213. if (apic->smp_callin_clear_local_apic)
  214. apic->smp_callin_clear_local_apic();
  215. setup_local_APIC();
  216. end_local_APIC_setup();
  217. map_cpu_to_logical_apicid();
  218. notify_cpu_starting(cpuid);
  219. /*
  220. * Get our bogomips.
  221. *
  222. * Need to enable IRQs because it can take longer and then
  223. * the NMI watchdog might kill us.
  224. */
  225. local_irq_enable();
  226. calibrate_delay();
  227. local_irq_disable();
  228. pr_debug("Stack at about %p\n", &cpuid);
  229. /*
  230. * Save our processor parameters
  231. */
  232. smp_store_cpu_info(cpuid);
  233. /*
  234. * Allow the master to continue.
  235. */
  236. cpumask_set_cpu(cpuid, cpu_callin_mask);
  237. }
  238. static int __cpuinitdata unsafe_smp;
  239. /*
  240. * Activate a secondary processor.
  241. */
  242. notrace static void __cpuinit start_secondary(void *unused)
  243. {
  244. /*
  245. * Don't put *anything* before cpu_init(), SMP booting is too
  246. * fragile that we want to limit the things done here to the
  247. * most necessary things.
  248. */
  249. vmi_bringup();
  250. cpu_init();
  251. preempt_disable();
  252. smp_callin();
  253. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  254. barrier();
  255. /*
  256. * Check TSC synchronization with the BP:
  257. */
  258. check_tsc_sync_target();
  259. if (nmi_watchdog == NMI_IO_APIC) {
  260. disable_8259A_irq(0);
  261. enable_NMI_through_LVT0();
  262. enable_8259A_irq(0);
  263. }
  264. #ifdef CONFIG_X86_32
  265. while (low_mappings)
  266. cpu_relax();
  267. __flush_tlb_all();
  268. #endif
  269. /* This must be done before setting cpu_online_map */
  270. set_cpu_sibling_map(raw_smp_processor_id());
  271. wmb();
  272. /*
  273. * We need to hold call_lock, so there is no inconsistency
  274. * between the time smp_call_function() determines number of
  275. * IPI recipients, and the time when the determination is made
  276. * for which cpus receive the IPI. Holding this
  277. * lock helps us to not include this cpu in a currently in progress
  278. * smp_call_function().
  279. *
  280. * We need to hold vector_lock so there the set of online cpus
  281. * does not change while we are assigning vectors to cpus. Holding
  282. * this lock ensures we don't half assign or remove an irq from a cpu.
  283. */
  284. ipi_call_lock();
  285. lock_vector_lock();
  286. __setup_vector_irq(smp_processor_id());
  287. set_cpu_online(smp_processor_id(), true);
  288. unlock_vector_lock();
  289. ipi_call_unlock();
  290. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  291. /* enable local interrupts */
  292. local_irq_enable();
  293. setup_secondary_clock();
  294. wmb();
  295. cpu_idle();
  296. }
  297. static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
  298. {
  299. /*
  300. * Mask B, Pentium, but not Pentium MMX
  301. */
  302. if (c->x86_vendor == X86_VENDOR_INTEL &&
  303. c->x86 == 5 &&
  304. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  305. c->x86_model <= 3)
  306. /*
  307. * Remember we have B step Pentia with bugs
  308. */
  309. smp_b_stepping = 1;
  310. /*
  311. * Certain Athlons might work (for various values of 'work') in SMP
  312. * but they are not certified as MP capable.
  313. */
  314. if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
  315. if (num_possible_cpus() == 1)
  316. goto valid_k7;
  317. /* Athlon 660/661 is valid. */
  318. if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
  319. (c->x86_mask == 1)))
  320. goto valid_k7;
  321. /* Duron 670 is valid */
  322. if ((c->x86_model == 7) && (c->x86_mask == 0))
  323. goto valid_k7;
  324. /*
  325. * Athlon 662, Duron 671, and Athlon >model 7 have capability
  326. * bit. It's worth noting that the A5 stepping (662) of some
  327. * Athlon XP's have the MP bit set.
  328. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
  329. * more.
  330. */
  331. if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
  332. ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
  333. (c->x86_model > 7))
  334. if (cpu_has_mp)
  335. goto valid_k7;
  336. /* If we get here, not a certified SMP capable AMD system. */
  337. unsafe_smp = 1;
  338. }
  339. valid_k7:
  340. ;
  341. }
  342. static void __cpuinit smp_checks(void)
  343. {
  344. if (smp_b_stepping)
  345. printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
  346. "with B stepping processors.\n");
  347. /*
  348. * Don't taint if we are running SMP kernel on a single non-MP
  349. * approved Athlon
  350. */
  351. if (unsafe_smp && num_online_cpus() > 1) {
  352. printk(KERN_INFO "WARNING: This combination of AMD"
  353. "processors is not suitable for SMP.\n");
  354. add_taint(TAINT_UNSAFE_SMP);
  355. }
  356. }
  357. /*
  358. * The bootstrap kernel entry code has set these up. Save them for
  359. * a given CPU
  360. */
  361. void __cpuinit smp_store_cpu_info(int id)
  362. {
  363. struct cpuinfo_x86 *c = &cpu_data(id);
  364. *c = boot_cpu_data;
  365. c->cpu_index = id;
  366. if (id != 0)
  367. identify_secondary_cpu(c);
  368. smp_apply_quirks(c);
  369. }
  370. void __cpuinit set_cpu_sibling_map(int cpu)
  371. {
  372. int i;
  373. struct cpuinfo_x86 *c = &cpu_data(cpu);
  374. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  375. if (smp_num_siblings > 1) {
  376. for_each_cpu(i, cpu_sibling_setup_mask) {
  377. struct cpuinfo_x86 *o = &cpu_data(i);
  378. if (c->phys_proc_id == o->phys_proc_id &&
  379. c->cpu_core_id == o->cpu_core_id) {
  380. cpumask_set_cpu(i, cpu_sibling_mask(cpu));
  381. cpumask_set_cpu(cpu, cpu_sibling_mask(i));
  382. cpumask_set_cpu(i, cpu_core_mask(cpu));
  383. cpumask_set_cpu(cpu, cpu_core_mask(i));
  384. cpumask_set_cpu(i, &c->llc_shared_map);
  385. cpumask_set_cpu(cpu, &o->llc_shared_map);
  386. }
  387. }
  388. } else {
  389. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  390. }
  391. cpumask_set_cpu(cpu, &c->llc_shared_map);
  392. if (current_cpu_data.x86_max_cores == 1) {
  393. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  394. c->booted_cores = 1;
  395. return;
  396. }
  397. for_each_cpu(i, cpu_sibling_setup_mask) {
  398. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  399. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  400. cpumask_set_cpu(i, &c->llc_shared_map);
  401. cpumask_set_cpu(cpu, &cpu_data(i).llc_shared_map);
  402. }
  403. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  404. cpumask_set_cpu(i, cpu_core_mask(cpu));
  405. cpumask_set_cpu(cpu, cpu_core_mask(i));
  406. /*
  407. * Does this new cpu bringup a new core?
  408. */
  409. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  410. /*
  411. * for each core in package, increment
  412. * the booted_cores for this new cpu
  413. */
  414. if (cpumask_first(cpu_sibling_mask(i)) == i)
  415. c->booted_cores++;
  416. /*
  417. * increment the core count for all
  418. * the other cpus in this package
  419. */
  420. if (i != cpu)
  421. cpu_data(i).booted_cores++;
  422. } else if (i != cpu && !c->booted_cores)
  423. c->booted_cores = cpu_data(i).booted_cores;
  424. }
  425. }
  426. }
  427. /* maps the cpu to the sched domain representing multi-core */
  428. const struct cpumask *cpu_coregroup_mask(int cpu)
  429. {
  430. struct cpuinfo_x86 *c = &cpu_data(cpu);
  431. /*
  432. * For perf, we return last level cache shared map.
  433. * And for power savings, we return cpu_core_map
  434. */
  435. if (sched_mc_power_savings || sched_smt_power_savings)
  436. return cpu_core_mask(cpu);
  437. else
  438. return &c->llc_shared_map;
  439. }
  440. cpumask_t cpu_coregroup_map(int cpu)
  441. {
  442. return *cpu_coregroup_mask(cpu);
  443. }
  444. static void impress_friends(void)
  445. {
  446. int cpu;
  447. unsigned long bogosum = 0;
  448. /*
  449. * Allow the user to impress friends.
  450. */
  451. pr_debug("Before bogomips.\n");
  452. for_each_possible_cpu(cpu)
  453. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  454. bogosum += cpu_data(cpu).loops_per_jiffy;
  455. printk(KERN_INFO
  456. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  457. num_online_cpus(),
  458. bogosum/(500000/HZ),
  459. (bogosum/(5000/HZ))%100);
  460. pr_debug("Before bogocount - setting activated=1.\n");
  461. }
  462. void __inquire_remote_apic(int apicid)
  463. {
  464. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  465. char *names[] = { "ID", "VERSION", "SPIV" };
  466. int timeout;
  467. u32 status;
  468. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  469. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  470. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  471. /*
  472. * Wait for idle.
  473. */
  474. status = safe_apic_wait_icr_idle();
  475. if (status)
  476. printk(KERN_CONT
  477. "a previous APIC delivery may have failed\n");
  478. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  479. timeout = 0;
  480. do {
  481. udelay(100);
  482. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  483. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  484. switch (status) {
  485. case APIC_ICR_RR_VALID:
  486. status = apic_read(APIC_RRR);
  487. printk(KERN_CONT "%08x\n", status);
  488. break;
  489. default:
  490. printk(KERN_CONT "failed\n");
  491. }
  492. }
  493. }
  494. /*
  495. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  496. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  497. * won't ... remember to clear down the APIC, etc later.
  498. */
  499. int __devinit
  500. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  501. {
  502. unsigned long send_status, accept_status = 0;
  503. int maxlvt;
  504. /* Target chip */
  505. /* Boot on the stack */
  506. /* Kick the second */
  507. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  508. pr_debug("Waiting for send to finish...\n");
  509. send_status = safe_apic_wait_icr_idle();
  510. /*
  511. * Give the other CPU some time to accept the IPI.
  512. */
  513. udelay(200);
  514. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  515. maxlvt = lapic_get_maxlvt();
  516. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  517. apic_write(APIC_ESR, 0);
  518. accept_status = (apic_read(APIC_ESR) & 0xEF);
  519. }
  520. pr_debug("NMI sent.\n");
  521. if (send_status)
  522. printk(KERN_ERR "APIC never delivered???\n");
  523. if (accept_status)
  524. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  525. return (send_status | accept_status);
  526. }
  527. int __devinit
  528. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  529. {
  530. unsigned long send_status, accept_status = 0;
  531. int maxlvt, num_starts, j;
  532. if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
  533. send_status = uv_wakeup_secondary(phys_apicid, start_eip);
  534. atomic_set(&init_deasserted, 1);
  535. return send_status;
  536. }
  537. maxlvt = lapic_get_maxlvt();
  538. /*
  539. * Be paranoid about clearing APIC errors.
  540. */
  541. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  542. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  543. apic_write(APIC_ESR, 0);
  544. apic_read(APIC_ESR);
  545. }
  546. pr_debug("Asserting INIT.\n");
  547. /*
  548. * Turn INIT on target chip
  549. */
  550. /*
  551. * Send IPI
  552. */
  553. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  554. phys_apicid);
  555. pr_debug("Waiting for send to finish...\n");
  556. send_status = safe_apic_wait_icr_idle();
  557. mdelay(10);
  558. pr_debug("Deasserting INIT.\n");
  559. /* Target chip */
  560. /* Send IPI */
  561. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  562. pr_debug("Waiting for send to finish...\n");
  563. send_status = safe_apic_wait_icr_idle();
  564. mb();
  565. atomic_set(&init_deasserted, 1);
  566. /*
  567. * Should we send STARTUP IPIs ?
  568. *
  569. * Determine this based on the APIC version.
  570. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  571. */
  572. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  573. num_starts = 2;
  574. else
  575. num_starts = 0;
  576. /*
  577. * Paravirt / VMI wants a startup IPI hook here to set up the
  578. * target processor state.
  579. */
  580. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  581. (unsigned long)stack_start.sp);
  582. /*
  583. * Run STARTUP IPI loop.
  584. */
  585. pr_debug("#startup loops: %d.\n", num_starts);
  586. for (j = 1; j <= num_starts; j++) {
  587. pr_debug("Sending STARTUP #%d.\n", j);
  588. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  589. apic_write(APIC_ESR, 0);
  590. apic_read(APIC_ESR);
  591. pr_debug("After apic_write.\n");
  592. /*
  593. * STARTUP IPI
  594. */
  595. /* Target chip */
  596. /* Boot on the stack */
  597. /* Kick the second */
  598. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  599. phys_apicid);
  600. /*
  601. * Give the other CPU some time to accept the IPI.
  602. */
  603. udelay(300);
  604. pr_debug("Startup point 1.\n");
  605. pr_debug("Waiting for send to finish...\n");
  606. send_status = safe_apic_wait_icr_idle();
  607. /*
  608. * Give the other CPU some time to accept the IPI.
  609. */
  610. udelay(200);
  611. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  612. apic_write(APIC_ESR, 0);
  613. accept_status = (apic_read(APIC_ESR) & 0xEF);
  614. if (send_status || accept_status)
  615. break;
  616. }
  617. pr_debug("After Startup.\n");
  618. if (send_status)
  619. printk(KERN_ERR "APIC never delivered???\n");
  620. if (accept_status)
  621. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  622. return (send_status | accept_status);
  623. }
  624. struct create_idle {
  625. struct work_struct work;
  626. struct task_struct *idle;
  627. struct completion done;
  628. int cpu;
  629. };
  630. static void __cpuinit do_fork_idle(struct work_struct *work)
  631. {
  632. struct create_idle *c_idle =
  633. container_of(work, struct create_idle, work);
  634. c_idle->idle = fork_idle(c_idle->cpu);
  635. complete(&c_idle->done);
  636. }
  637. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  638. /*
  639. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  640. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  641. * Returns zero if CPU booted OK, else error code from ->wakeup_cpu.
  642. */
  643. {
  644. unsigned long boot_error = 0;
  645. int timeout;
  646. unsigned long start_ip;
  647. unsigned short nmi_high = 0, nmi_low = 0;
  648. struct create_idle c_idle = {
  649. .cpu = cpu,
  650. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  651. };
  652. INIT_WORK(&c_idle.work, do_fork_idle);
  653. alternatives_smp_switch(1);
  654. c_idle.idle = get_idle_for_cpu(cpu);
  655. /*
  656. * We can't use kernel_thread since we must avoid to
  657. * reschedule the child.
  658. */
  659. if (c_idle.idle) {
  660. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  661. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  662. init_idle(c_idle.idle, cpu);
  663. goto do_rest;
  664. }
  665. if (!keventd_up() || current_is_keventd())
  666. c_idle.work.func(&c_idle.work);
  667. else {
  668. schedule_work(&c_idle.work);
  669. wait_for_completion(&c_idle.done);
  670. }
  671. if (IS_ERR(c_idle.idle)) {
  672. printk("failed fork for CPU %d\n", cpu);
  673. return PTR_ERR(c_idle.idle);
  674. }
  675. set_idle_for_cpu(cpu, c_idle.idle);
  676. do_rest:
  677. per_cpu(current_task, cpu) = c_idle.idle;
  678. #ifdef CONFIG_X86_32
  679. /* Stack for startup_32 can be just as for start_secondary onwards */
  680. irq_ctx_init(cpu);
  681. #else
  682. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  683. initial_gs = per_cpu_offset(cpu);
  684. per_cpu(kernel_stack, cpu) =
  685. (unsigned long)task_stack_page(c_idle.idle) -
  686. KERNEL_STACK_OFFSET + THREAD_SIZE;
  687. #endif
  688. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  689. initial_code = (unsigned long)start_secondary;
  690. stack_start.sp = (void *) c_idle.idle->thread.sp;
  691. /* start_ip had better be page-aligned! */
  692. start_ip = setup_trampoline();
  693. /* So we see what's up */
  694. printk(KERN_INFO "Booting processor %d APIC 0x%x ip 0x%lx\n",
  695. cpu, apicid, start_ip);
  696. /*
  697. * This grunge runs the startup process for
  698. * the targeted processor.
  699. */
  700. atomic_set(&init_deasserted, 0);
  701. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  702. pr_debug("Setting warm reset code and vector.\n");
  703. if (apic->store_NMI_vector)
  704. apic->store_NMI_vector(&nmi_high, &nmi_low);
  705. smpboot_setup_warm_reset_vector(start_ip);
  706. /*
  707. * Be paranoid about clearing APIC errors.
  708. */
  709. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  710. apic_write(APIC_ESR, 0);
  711. apic_read(APIC_ESR);
  712. }
  713. }
  714. /*
  715. * Starting actual IPI sequence...
  716. */
  717. boot_error = apic->wakeup_cpu(apicid, start_ip);
  718. if (!boot_error) {
  719. /*
  720. * allow APs to start initializing.
  721. */
  722. pr_debug("Before Callout %d.\n", cpu);
  723. cpumask_set_cpu(cpu, cpu_callout_mask);
  724. pr_debug("After Callout %d.\n", cpu);
  725. /*
  726. * Wait 5s total for a response
  727. */
  728. for (timeout = 0; timeout < 50000; timeout++) {
  729. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  730. break; /* It has booted */
  731. udelay(100);
  732. }
  733. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  734. /* number CPUs logically, starting from 1 (BSP is 0) */
  735. pr_debug("OK.\n");
  736. printk(KERN_INFO "CPU%d: ", cpu);
  737. print_cpu_info(&cpu_data(cpu));
  738. pr_debug("CPU has booted.\n");
  739. } else {
  740. boot_error = 1;
  741. if (*((volatile unsigned char *)trampoline_base)
  742. == 0xA5)
  743. /* trampoline started but...? */
  744. printk(KERN_ERR "Stuck ??\n");
  745. else
  746. /* trampoline code not run */
  747. printk(KERN_ERR "Not responding.\n");
  748. if (apic->inquire_remote_apic)
  749. apic->inquire_remote_apic(apicid);
  750. }
  751. }
  752. if (boot_error) {
  753. /* Try to put things back the way they were before ... */
  754. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  755. /* was set by do_boot_cpu() */
  756. cpumask_clear_cpu(cpu, cpu_callout_mask);
  757. /* was set by cpu_init() */
  758. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  759. set_cpu_present(cpu, false);
  760. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  761. }
  762. /* mark "stuck" area as not stuck */
  763. *((volatile unsigned long *)trampoline_base) = 0;
  764. /*
  765. * Cleanup possible dangling ends...
  766. */
  767. smpboot_restore_warm_reset_vector();
  768. return boot_error;
  769. }
  770. int __cpuinit native_cpu_up(unsigned int cpu)
  771. {
  772. int apicid = apic->cpu_present_to_apicid(cpu);
  773. unsigned long flags;
  774. int err;
  775. WARN_ON(irqs_disabled());
  776. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  777. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  778. !physid_isset(apicid, phys_cpu_present_map)) {
  779. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  780. return -EINVAL;
  781. }
  782. /*
  783. * Already booted CPU?
  784. */
  785. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  786. pr_debug("do_boot_cpu %d Already started\n", cpu);
  787. return -ENOSYS;
  788. }
  789. /*
  790. * Save current MTRR state in case it was changed since early boot
  791. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  792. */
  793. mtrr_save_state();
  794. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  795. #ifdef CONFIG_X86_32
  796. /* init low mem mapping */
  797. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
  798. min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
  799. flush_tlb_all();
  800. low_mappings = 1;
  801. err = do_boot_cpu(apicid, cpu);
  802. zap_low_mappings();
  803. low_mappings = 0;
  804. #else
  805. err = do_boot_cpu(apicid, cpu);
  806. #endif
  807. if (err) {
  808. pr_debug("do_boot_cpu failed %d\n", err);
  809. return -EIO;
  810. }
  811. /*
  812. * Check TSC synchronization with the AP (keep irqs disabled
  813. * while doing so):
  814. */
  815. local_irq_save(flags);
  816. check_tsc_sync_source(cpu);
  817. local_irq_restore(flags);
  818. while (!cpu_online(cpu)) {
  819. cpu_relax();
  820. touch_nmi_watchdog();
  821. }
  822. return 0;
  823. }
  824. /*
  825. * Fall back to non SMP mode after errors.
  826. *
  827. * RED-PEN audit/test this more. I bet there is more state messed up here.
  828. */
  829. static __init void disable_smp(void)
  830. {
  831. /* use the read/write pointers to the present and possible maps */
  832. cpumask_copy(&cpu_present_map, cpumask_of(0));
  833. cpumask_copy(&cpu_possible_map, cpumask_of(0));
  834. smpboot_clear_io_apic_irqs();
  835. if (smp_found_config)
  836. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  837. else
  838. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  839. map_cpu_to_logical_apicid();
  840. cpumask_set_cpu(0, cpu_sibling_mask(0));
  841. cpumask_set_cpu(0, cpu_core_mask(0));
  842. }
  843. /*
  844. * Various sanity checks.
  845. */
  846. static int __init smp_sanity_check(unsigned max_cpus)
  847. {
  848. preempt_disable();
  849. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  850. if (def_to_bigsmp && nr_cpu_ids > 8) {
  851. unsigned int cpu;
  852. unsigned nr;
  853. printk(KERN_WARNING
  854. "More than 8 CPUs detected - skipping them.\n"
  855. "Use CONFIG_X86_BIGSMP.\n");
  856. nr = 0;
  857. for_each_present_cpu(cpu) {
  858. if (nr >= 8)
  859. set_cpu_present(cpu, false);
  860. nr++;
  861. }
  862. nr = 0;
  863. for_each_possible_cpu(cpu) {
  864. if (nr >= 8)
  865. set_cpu_possible(cpu, false);
  866. nr++;
  867. }
  868. nr_cpu_ids = 8;
  869. }
  870. #endif
  871. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  872. printk(KERN_WARNING
  873. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  874. hard_smp_processor_id());
  875. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  876. }
  877. /*
  878. * If we couldn't find an SMP configuration at boot time,
  879. * get out of here now!
  880. */
  881. if (!smp_found_config && !acpi_lapic) {
  882. preempt_enable();
  883. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  884. disable_smp();
  885. if (APIC_init_uniprocessor())
  886. printk(KERN_NOTICE "Local APIC not detected."
  887. " Using dummy APIC emulation.\n");
  888. return -1;
  889. }
  890. /*
  891. * Should not be necessary because the MP table should list the boot
  892. * CPU too, but we do it for the sake of robustness anyway.
  893. */
  894. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  895. printk(KERN_NOTICE
  896. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  897. boot_cpu_physical_apicid);
  898. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  899. }
  900. preempt_enable();
  901. /*
  902. * If we couldn't find a local APIC, then get out of here now!
  903. */
  904. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  905. !cpu_has_apic) {
  906. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  907. boot_cpu_physical_apicid);
  908. printk(KERN_ERR "... forcing use of dummy APIC emulation."
  909. "(tell your hw vendor)\n");
  910. smpboot_clear_io_apic();
  911. arch_disable_smp_support();
  912. return -1;
  913. }
  914. verify_local_APIC();
  915. /*
  916. * If SMP should be disabled, then really disable it!
  917. */
  918. if (!max_cpus) {
  919. printk(KERN_INFO "SMP mode deactivated.\n");
  920. smpboot_clear_io_apic();
  921. localise_nmi_watchdog();
  922. connect_bsp_APIC();
  923. setup_local_APIC();
  924. end_local_APIC_setup();
  925. return -1;
  926. }
  927. return 0;
  928. }
  929. static void __init smp_cpu_index_default(void)
  930. {
  931. int i;
  932. struct cpuinfo_x86 *c;
  933. for_each_possible_cpu(i) {
  934. c = &cpu_data(i);
  935. /* mark all to hotplug */
  936. c->cpu_index = nr_cpu_ids;
  937. }
  938. }
  939. /*
  940. * Prepare for SMP bootup. The MP table or ACPI has been read
  941. * earlier. Just do some sanity checking here and enable APIC mode.
  942. */
  943. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  944. {
  945. preempt_disable();
  946. smp_cpu_index_default();
  947. current_cpu_data = boot_cpu_data;
  948. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  949. mb();
  950. /*
  951. * Setup boot CPU information
  952. */
  953. smp_store_cpu_info(0); /* Final full version of the data */
  954. #ifdef CONFIG_X86_32
  955. boot_cpu_logical_apicid = logical_smp_processor_id();
  956. #endif
  957. current_thread_info()->cpu = 0; /* needed? */
  958. set_cpu_sibling_map(0);
  959. #ifdef CONFIG_X86_64
  960. enable_IR_x2apic();
  961. default_setup_apic_routing();
  962. #endif
  963. if (smp_sanity_check(max_cpus) < 0) {
  964. printk(KERN_INFO "SMP disabled\n");
  965. disable_smp();
  966. goto out;
  967. }
  968. preempt_disable();
  969. if (read_apic_id() != boot_cpu_physical_apicid) {
  970. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  971. read_apic_id(), boot_cpu_physical_apicid);
  972. /* Or can we switch back to PIC here? */
  973. }
  974. preempt_enable();
  975. connect_bsp_APIC();
  976. /*
  977. * Switch from PIC to APIC mode.
  978. */
  979. setup_local_APIC();
  980. #ifdef CONFIG_X86_64
  981. /*
  982. * Enable IO APIC before setting up error vector
  983. */
  984. if (!skip_ioapic_setup && nr_ioapics)
  985. enable_IO_APIC();
  986. #endif
  987. end_local_APIC_setup();
  988. map_cpu_to_logical_apicid();
  989. if (apic->setup_portio_remap)
  990. apic->setup_portio_remap();
  991. smpboot_setup_io_apic();
  992. /*
  993. * Set up local APIC timer on boot CPU.
  994. */
  995. printk(KERN_INFO "CPU%d: ", 0);
  996. print_cpu_info(&cpu_data(0));
  997. setup_boot_clock();
  998. if (is_uv_system())
  999. uv_system_init();
  1000. out:
  1001. preempt_enable();
  1002. }
  1003. /*
  1004. * Early setup to make printk work.
  1005. */
  1006. void __init native_smp_prepare_boot_cpu(void)
  1007. {
  1008. int me = smp_processor_id();
  1009. switch_to_new_gdt();
  1010. /* already set me in cpu_online_mask in boot_cpu_init() */
  1011. cpumask_set_cpu(me, cpu_callout_mask);
  1012. per_cpu(cpu_state, me) = CPU_ONLINE;
  1013. }
  1014. void __init native_smp_cpus_done(unsigned int max_cpus)
  1015. {
  1016. pr_debug("Boot done.\n");
  1017. impress_friends();
  1018. smp_checks();
  1019. #ifdef CONFIG_X86_IO_APIC
  1020. setup_ioapic_dest();
  1021. #endif
  1022. check_nmi_watchdog();
  1023. }
  1024. static int __initdata setup_possible_cpus = -1;
  1025. static int __init _setup_possible_cpus(char *str)
  1026. {
  1027. get_option(&str, &setup_possible_cpus);
  1028. return 0;
  1029. }
  1030. early_param("possible_cpus", _setup_possible_cpus);
  1031. /*
  1032. * cpu_possible_map should be static, it cannot change as cpu's
  1033. * are onlined, or offlined. The reason is per-cpu data-structures
  1034. * are allocated by some modules at init time, and dont expect to
  1035. * do this dynamically on cpu arrival/departure.
  1036. * cpu_present_map on the other hand can change dynamically.
  1037. * In case when cpu_hotplug is not compiled, then we resort to current
  1038. * behaviour, which is cpu_possible == cpu_present.
  1039. * - Ashok Raj
  1040. *
  1041. * Three ways to find out the number of additional hotplug CPUs:
  1042. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1043. * - The user can overwrite it with possible_cpus=NUM
  1044. * - Otherwise don't reserve additional CPUs.
  1045. * We do this because additional CPUs waste a lot of memory.
  1046. * -AK
  1047. */
  1048. __init void prefill_possible_map(void)
  1049. {
  1050. int i, possible;
  1051. /* no processor from mptable or madt */
  1052. if (!num_processors)
  1053. num_processors = 1;
  1054. if (setup_possible_cpus == -1)
  1055. possible = num_processors + disabled_cpus;
  1056. else
  1057. possible = setup_possible_cpus;
  1058. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1059. if (possible > CONFIG_NR_CPUS) {
  1060. printk(KERN_WARNING
  1061. "%d Processors exceeds NR_CPUS limit of %d\n",
  1062. possible, CONFIG_NR_CPUS);
  1063. possible = CONFIG_NR_CPUS;
  1064. }
  1065. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1066. possible, max_t(int, possible - num_processors, 0));
  1067. for (i = 0; i < possible; i++)
  1068. set_cpu_possible(i, true);
  1069. nr_cpu_ids = possible;
  1070. }
  1071. #ifdef CONFIG_HOTPLUG_CPU
  1072. static void remove_siblinginfo(int cpu)
  1073. {
  1074. int sibling;
  1075. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1076. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1077. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1078. /*/
  1079. * last thread sibling in this cpu core going down
  1080. */
  1081. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1082. cpu_data(sibling).booted_cores--;
  1083. }
  1084. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1085. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1086. cpumask_clear(cpu_sibling_mask(cpu));
  1087. cpumask_clear(cpu_core_mask(cpu));
  1088. c->phys_proc_id = 0;
  1089. c->cpu_core_id = 0;
  1090. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1091. }
  1092. static void __ref remove_cpu_from_maps(int cpu)
  1093. {
  1094. set_cpu_online(cpu, false);
  1095. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1096. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1097. /* was set by cpu_init() */
  1098. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1099. numa_remove_cpu(cpu);
  1100. }
  1101. void cpu_disable_common(void)
  1102. {
  1103. int cpu = smp_processor_id();
  1104. /*
  1105. * HACK:
  1106. * Allow any queued timer interrupts to get serviced
  1107. * This is only a temporary solution until we cleanup
  1108. * fixup_irqs as we do for IA64.
  1109. */
  1110. local_irq_enable();
  1111. mdelay(1);
  1112. local_irq_disable();
  1113. remove_siblinginfo(cpu);
  1114. /* It's now safe to remove this processor from the online map */
  1115. lock_vector_lock();
  1116. remove_cpu_from_maps(cpu);
  1117. unlock_vector_lock();
  1118. fixup_irqs();
  1119. }
  1120. int native_cpu_disable(void)
  1121. {
  1122. int cpu = smp_processor_id();
  1123. /*
  1124. * Perhaps use cpufreq to drop frequency, but that could go
  1125. * into generic code.
  1126. *
  1127. * We won't take down the boot processor on i386 due to some
  1128. * interrupts only being able to be serviced by the BSP.
  1129. * Especially so if we're not using an IOAPIC -zwane
  1130. */
  1131. if (cpu == 0)
  1132. return -EBUSY;
  1133. if (nmi_watchdog == NMI_LOCAL_APIC)
  1134. stop_apic_nmi_watchdog(NULL);
  1135. clear_local_APIC();
  1136. cpu_disable_common();
  1137. return 0;
  1138. }
  1139. void native_cpu_die(unsigned int cpu)
  1140. {
  1141. /* We don't do anything here: idle task is faking death itself. */
  1142. unsigned int i;
  1143. for (i = 0; i < 10; i++) {
  1144. /* They ack this in play_dead by setting CPU_DEAD */
  1145. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1146. printk(KERN_INFO "CPU %d is now offline\n", cpu);
  1147. if (1 == num_online_cpus())
  1148. alternatives_smp_switch(0);
  1149. return;
  1150. }
  1151. msleep(100);
  1152. }
  1153. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1154. }
  1155. void play_dead_common(void)
  1156. {
  1157. idle_task_exit();
  1158. reset_lazy_tlbstate();
  1159. irq_ctx_exit(raw_smp_processor_id());
  1160. c1e_remove_cpu(raw_smp_processor_id());
  1161. mb();
  1162. /* Ack it */
  1163. __get_cpu_var(cpu_state) = CPU_DEAD;
  1164. /*
  1165. * With physical CPU hotplug, we should halt the cpu
  1166. */
  1167. local_irq_disable();
  1168. }
  1169. void native_play_dead(void)
  1170. {
  1171. play_dead_common();
  1172. wbinvd_halt();
  1173. }
  1174. #else /* ... !CONFIG_HOTPLUG_CPU */
  1175. int native_cpu_disable(void)
  1176. {
  1177. return -ENOSYS;
  1178. }
  1179. void native_cpu_die(unsigned int cpu)
  1180. {
  1181. /* We said "no" in __cpu_disable */
  1182. BUG();
  1183. }
  1184. void native_play_dead(void)
  1185. {
  1186. BUG();
  1187. }
  1188. #endif