i2c-tegra.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705
  1. /*
  2. * drivers/i2c/busses/i2c-tegra.c
  3. *
  4. * Copyright (C) 2010 Google, Inc.
  5. * Author: Colin Cross <ccross@android.com>
  6. *
  7. * This software is licensed under the terms of the GNU General Public
  8. * License version 2, as published by the Free Software Foundation, and
  9. * may be copied, distributed, and modified under those terms.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/clk.h>
  21. #include <linux/err.h>
  22. #include <linux/i2c.h>
  23. #include <linux/io.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/delay.h>
  26. #include <linux/slab.h>
  27. #include <linux/i2c-tegra.h>
  28. #include <asm/unaligned.h>
  29. #include <mach/clk.h>
  30. #define TEGRA_I2C_TIMEOUT (msecs_to_jiffies(1000))
  31. #define BYTES_PER_FIFO_WORD 4
  32. #define I2C_CNFG 0x000
  33. #define I2C_CNFG_PACKET_MODE_EN (1<<10)
  34. #define I2C_CNFG_NEW_MASTER_FSM (1<<11)
  35. #define I2C_SL_CNFG 0x020
  36. #define I2C_SL_CNFG_NEWSL (1<<2)
  37. #define I2C_SL_ADDR1 0x02c
  38. #define I2C_TX_FIFO 0x050
  39. #define I2C_RX_FIFO 0x054
  40. #define I2C_PACKET_TRANSFER_STATUS 0x058
  41. #define I2C_FIFO_CONTROL 0x05c
  42. #define I2C_FIFO_CONTROL_TX_FLUSH (1<<1)
  43. #define I2C_FIFO_CONTROL_RX_FLUSH (1<<0)
  44. #define I2C_FIFO_CONTROL_TX_TRIG_SHIFT 5
  45. #define I2C_FIFO_CONTROL_RX_TRIG_SHIFT 2
  46. #define I2C_FIFO_STATUS 0x060
  47. #define I2C_FIFO_STATUS_TX_MASK 0xF0
  48. #define I2C_FIFO_STATUS_TX_SHIFT 4
  49. #define I2C_FIFO_STATUS_RX_MASK 0x0F
  50. #define I2C_FIFO_STATUS_RX_SHIFT 0
  51. #define I2C_INT_MASK 0x064
  52. #define I2C_INT_STATUS 0x068
  53. #define I2C_INT_PACKET_XFER_COMPLETE (1<<7)
  54. #define I2C_INT_ALL_PACKETS_XFER_COMPLETE (1<<6)
  55. #define I2C_INT_TX_FIFO_OVERFLOW (1<<5)
  56. #define I2C_INT_RX_FIFO_UNDERFLOW (1<<4)
  57. #define I2C_INT_NO_ACK (1<<3)
  58. #define I2C_INT_ARBITRATION_LOST (1<<2)
  59. #define I2C_INT_TX_FIFO_DATA_REQ (1<<1)
  60. #define I2C_INT_RX_FIFO_DATA_REQ (1<<0)
  61. #define I2C_CLK_DIVISOR 0x06c
  62. #define DVC_CTRL_REG1 0x000
  63. #define DVC_CTRL_REG1_INTR_EN (1<<10)
  64. #define DVC_CTRL_REG2 0x004
  65. #define DVC_CTRL_REG3 0x008
  66. #define DVC_CTRL_REG3_SW_PROG (1<<26)
  67. #define DVC_CTRL_REG3_I2C_DONE_INTR_EN (1<<30)
  68. #define DVC_STATUS 0x00c
  69. #define DVC_STATUS_I2C_DONE_INTR (1<<30)
  70. #define I2C_ERR_NONE 0x00
  71. #define I2C_ERR_NO_ACK 0x01
  72. #define I2C_ERR_ARBITRATION_LOST 0x02
  73. #define PACKET_HEADER0_HEADER_SIZE_SHIFT 28
  74. #define PACKET_HEADER0_PACKET_ID_SHIFT 16
  75. #define PACKET_HEADER0_CONT_ID_SHIFT 12
  76. #define PACKET_HEADER0_PROTOCOL_I2C (1<<4)
  77. #define I2C_HEADER_HIGHSPEED_MODE (1<<22)
  78. #define I2C_HEADER_CONT_ON_NAK (1<<21)
  79. #define I2C_HEADER_SEND_START_BYTE (1<<20)
  80. #define I2C_HEADER_READ (1<<19)
  81. #define I2C_HEADER_10BIT_ADDR (1<<18)
  82. #define I2C_HEADER_IE_ENABLE (1<<17)
  83. #define I2C_HEADER_REPEAT_START (1<<16)
  84. #define I2C_HEADER_MASTER_ADDR_SHIFT 12
  85. #define I2C_HEADER_SLAVE_ADDR_SHIFT 1
  86. /**
  87. * struct tegra_i2c_dev - per device i2c context
  88. * @dev: device reference for power management
  89. * @adapter: core i2c layer adapter information
  90. * @clk: clock reference for i2c controller
  91. * @i2c_clk: clock reference for i2c bus
  92. * @iomem: memory resource for registers
  93. * @base: ioremapped registers cookie
  94. * @cont_id: i2c controller id, used for for packet header
  95. * @irq: irq number of transfer complete interrupt
  96. * @is_dvc: identifies the DVC i2c controller, has a different register layout
  97. * @msg_complete: transfer completion notifier
  98. * @msg_err: error code for completed message
  99. * @msg_buf: pointer to current message data
  100. * @msg_buf_remaining: size of unsent data in the message buffer
  101. * @msg_read: identifies read transfers
  102. * @bus_clk_rate: current i2c bus clock rate
  103. * @is_suspended: prevents i2c controller accesses after suspend is called
  104. */
  105. struct tegra_i2c_dev {
  106. struct device *dev;
  107. struct i2c_adapter adapter;
  108. struct clk *clk;
  109. struct clk *i2c_clk;
  110. struct resource *iomem;
  111. void __iomem *base;
  112. int cont_id;
  113. int irq;
  114. int is_dvc;
  115. struct completion msg_complete;
  116. int msg_err;
  117. u8 *msg_buf;
  118. size_t msg_buf_remaining;
  119. int msg_read;
  120. unsigned long bus_clk_rate;
  121. bool is_suspended;
  122. };
  123. static void dvc_writel(struct tegra_i2c_dev *i2c_dev, u32 val, unsigned long reg)
  124. {
  125. writel(val, i2c_dev->base + reg);
  126. }
  127. static u32 dvc_readl(struct tegra_i2c_dev *i2c_dev, unsigned long reg)
  128. {
  129. return readl(i2c_dev->base + reg);
  130. }
  131. /*
  132. * i2c_writel and i2c_readl will offset the register if necessary to talk
  133. * to the I2C block inside the DVC block
  134. */
  135. static unsigned long tegra_i2c_reg_addr(struct tegra_i2c_dev *i2c_dev,
  136. unsigned long reg)
  137. {
  138. if (i2c_dev->is_dvc)
  139. reg += (reg >= I2C_TX_FIFO) ? 0x10 : 0x40;
  140. return reg;
  141. }
  142. static void i2c_writel(struct tegra_i2c_dev *i2c_dev, u32 val,
  143. unsigned long reg)
  144. {
  145. writel(val, i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg));
  146. }
  147. static u32 i2c_readl(struct tegra_i2c_dev *i2c_dev, unsigned long reg)
  148. {
  149. return readl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg));
  150. }
  151. static void i2c_writesl(struct tegra_i2c_dev *i2c_dev, void *data,
  152. unsigned long reg, int len)
  153. {
  154. writesl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg), data, len);
  155. }
  156. static void i2c_readsl(struct tegra_i2c_dev *i2c_dev, void *data,
  157. unsigned long reg, int len)
  158. {
  159. readsl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg), data, len);
  160. }
  161. static void tegra_i2c_mask_irq(struct tegra_i2c_dev *i2c_dev, u32 mask)
  162. {
  163. u32 int_mask = i2c_readl(i2c_dev, I2C_INT_MASK);
  164. int_mask &= ~mask;
  165. i2c_writel(i2c_dev, int_mask, I2C_INT_MASK);
  166. }
  167. static void tegra_i2c_unmask_irq(struct tegra_i2c_dev *i2c_dev, u32 mask)
  168. {
  169. u32 int_mask = i2c_readl(i2c_dev, I2C_INT_MASK);
  170. int_mask |= mask;
  171. i2c_writel(i2c_dev, int_mask, I2C_INT_MASK);
  172. }
  173. static int tegra_i2c_flush_fifos(struct tegra_i2c_dev *i2c_dev)
  174. {
  175. unsigned long timeout = jiffies + HZ;
  176. u32 val = i2c_readl(i2c_dev, I2C_FIFO_CONTROL);
  177. val |= I2C_FIFO_CONTROL_TX_FLUSH | I2C_FIFO_CONTROL_RX_FLUSH;
  178. i2c_writel(i2c_dev, val, I2C_FIFO_CONTROL);
  179. while (i2c_readl(i2c_dev, I2C_FIFO_CONTROL) &
  180. (I2C_FIFO_CONTROL_TX_FLUSH | I2C_FIFO_CONTROL_RX_FLUSH)) {
  181. if (time_after(jiffies, timeout)) {
  182. dev_warn(i2c_dev->dev, "timeout waiting for fifo flush\n");
  183. return -ETIMEDOUT;
  184. }
  185. msleep(1);
  186. }
  187. return 0;
  188. }
  189. static int tegra_i2c_empty_rx_fifo(struct tegra_i2c_dev *i2c_dev)
  190. {
  191. u32 val;
  192. int rx_fifo_avail;
  193. u8 *buf = i2c_dev->msg_buf;
  194. size_t buf_remaining = i2c_dev->msg_buf_remaining;
  195. int words_to_transfer;
  196. val = i2c_readl(i2c_dev, I2C_FIFO_STATUS);
  197. rx_fifo_avail = (val & I2C_FIFO_STATUS_RX_MASK) >>
  198. I2C_FIFO_STATUS_RX_SHIFT;
  199. /* Rounds down to not include partial word at the end of buf */
  200. words_to_transfer = buf_remaining / BYTES_PER_FIFO_WORD;
  201. if (words_to_transfer > rx_fifo_avail)
  202. words_to_transfer = rx_fifo_avail;
  203. i2c_readsl(i2c_dev, buf, I2C_RX_FIFO, words_to_transfer);
  204. buf += words_to_transfer * BYTES_PER_FIFO_WORD;
  205. buf_remaining -= words_to_transfer * BYTES_PER_FIFO_WORD;
  206. rx_fifo_avail -= words_to_transfer;
  207. /*
  208. * If there is a partial word at the end of buf, handle it manually to
  209. * prevent overwriting past the end of buf
  210. */
  211. if (rx_fifo_avail > 0 && buf_remaining > 0) {
  212. BUG_ON(buf_remaining > 3);
  213. val = i2c_readl(i2c_dev, I2C_RX_FIFO);
  214. memcpy(buf, &val, buf_remaining);
  215. buf_remaining = 0;
  216. rx_fifo_avail--;
  217. }
  218. BUG_ON(rx_fifo_avail > 0 && buf_remaining > 0);
  219. i2c_dev->msg_buf_remaining = buf_remaining;
  220. i2c_dev->msg_buf = buf;
  221. return 0;
  222. }
  223. static int tegra_i2c_fill_tx_fifo(struct tegra_i2c_dev *i2c_dev)
  224. {
  225. u32 val;
  226. int tx_fifo_avail;
  227. u8 *buf = i2c_dev->msg_buf;
  228. size_t buf_remaining = i2c_dev->msg_buf_remaining;
  229. int words_to_transfer;
  230. val = i2c_readl(i2c_dev, I2C_FIFO_STATUS);
  231. tx_fifo_avail = (val & I2C_FIFO_STATUS_TX_MASK) >>
  232. I2C_FIFO_STATUS_TX_SHIFT;
  233. /* Rounds down to not include partial word at the end of buf */
  234. words_to_transfer = buf_remaining / BYTES_PER_FIFO_WORD;
  235. if (words_to_transfer > tx_fifo_avail)
  236. words_to_transfer = tx_fifo_avail;
  237. i2c_writesl(i2c_dev, buf, I2C_TX_FIFO, words_to_transfer);
  238. buf += words_to_transfer * BYTES_PER_FIFO_WORD;
  239. buf_remaining -= words_to_transfer * BYTES_PER_FIFO_WORD;
  240. tx_fifo_avail -= words_to_transfer;
  241. /*
  242. * If there is a partial word at the end of buf, handle it manually to
  243. * prevent reading past the end of buf, which could cross a page
  244. * boundary and fault.
  245. */
  246. if (tx_fifo_avail > 0 && buf_remaining > 0) {
  247. BUG_ON(buf_remaining > 3);
  248. memcpy(&val, buf, buf_remaining);
  249. i2c_writel(i2c_dev, val, I2C_TX_FIFO);
  250. buf_remaining = 0;
  251. tx_fifo_avail--;
  252. }
  253. BUG_ON(tx_fifo_avail > 0 && buf_remaining > 0);
  254. i2c_dev->msg_buf_remaining = buf_remaining;
  255. i2c_dev->msg_buf = buf;
  256. return 0;
  257. }
  258. /*
  259. * One of the Tegra I2C blocks is inside the DVC (Digital Voltage Controller)
  260. * block. This block is identical to the rest of the I2C blocks, except that
  261. * it only supports master mode, it has registers moved around, and it needs
  262. * some extra init to get it into I2C mode. The register moves are handled
  263. * by i2c_readl and i2c_writel
  264. */
  265. static void tegra_dvc_init(struct tegra_i2c_dev *i2c_dev)
  266. {
  267. u32 val = 0;
  268. val = dvc_readl(i2c_dev, DVC_CTRL_REG3);
  269. val |= DVC_CTRL_REG3_SW_PROG;
  270. val |= DVC_CTRL_REG3_I2C_DONE_INTR_EN;
  271. dvc_writel(i2c_dev, val, DVC_CTRL_REG3);
  272. val = dvc_readl(i2c_dev, DVC_CTRL_REG1);
  273. val |= DVC_CTRL_REG1_INTR_EN;
  274. dvc_writel(i2c_dev, val, DVC_CTRL_REG1);
  275. }
  276. static int tegra_i2c_init(struct tegra_i2c_dev *i2c_dev)
  277. {
  278. u32 val;
  279. int err = 0;
  280. clk_enable(i2c_dev->clk);
  281. tegra_periph_reset_assert(i2c_dev->clk);
  282. udelay(2);
  283. tegra_periph_reset_deassert(i2c_dev->clk);
  284. if (i2c_dev->is_dvc)
  285. tegra_dvc_init(i2c_dev);
  286. val = I2C_CNFG_NEW_MASTER_FSM | I2C_CNFG_PACKET_MODE_EN;
  287. i2c_writel(i2c_dev, val, I2C_CNFG);
  288. i2c_writel(i2c_dev, 0, I2C_INT_MASK);
  289. clk_set_rate(i2c_dev->clk, i2c_dev->bus_clk_rate * 8);
  290. if (!i2c_dev->is_dvc) {
  291. u32 sl_cfg = i2c_readl(i2c_dev, I2C_SL_CNFG);
  292. i2c_writel(i2c_dev, sl_cfg | I2C_SL_CNFG_NEWSL, I2C_SL_CNFG);
  293. }
  294. val = 7 << I2C_FIFO_CONTROL_TX_TRIG_SHIFT |
  295. 0 << I2C_FIFO_CONTROL_RX_TRIG_SHIFT;
  296. i2c_writel(i2c_dev, val, I2C_FIFO_CONTROL);
  297. if (tegra_i2c_flush_fifos(i2c_dev))
  298. err = -ETIMEDOUT;
  299. clk_disable(i2c_dev->clk);
  300. return err;
  301. }
  302. static irqreturn_t tegra_i2c_isr(int irq, void *dev_id)
  303. {
  304. u32 status;
  305. const u32 status_err = I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST;
  306. struct tegra_i2c_dev *i2c_dev = dev_id;
  307. status = i2c_readl(i2c_dev, I2C_INT_STATUS);
  308. if (status == 0) {
  309. dev_warn(i2c_dev->dev, "interrupt with no status\n");
  310. return IRQ_NONE;
  311. }
  312. if (unlikely(status & status_err)) {
  313. if (status & I2C_INT_NO_ACK)
  314. i2c_dev->msg_err |= I2C_ERR_NO_ACK;
  315. if (status & I2C_INT_ARBITRATION_LOST)
  316. i2c_dev->msg_err |= I2C_ERR_ARBITRATION_LOST;
  317. complete(&i2c_dev->msg_complete);
  318. goto err;
  319. }
  320. if (i2c_dev->msg_read && (status & I2C_INT_RX_FIFO_DATA_REQ)) {
  321. if (i2c_dev->msg_buf_remaining)
  322. tegra_i2c_empty_rx_fifo(i2c_dev);
  323. else
  324. BUG();
  325. }
  326. if (!i2c_dev->msg_read && (status & I2C_INT_TX_FIFO_DATA_REQ)) {
  327. if (i2c_dev->msg_buf_remaining)
  328. tegra_i2c_fill_tx_fifo(i2c_dev);
  329. else
  330. tegra_i2c_mask_irq(i2c_dev, I2C_INT_TX_FIFO_DATA_REQ);
  331. }
  332. if ((status & I2C_INT_PACKET_XFER_COMPLETE) &&
  333. !i2c_dev->msg_buf_remaining)
  334. complete(&i2c_dev->msg_complete);
  335. i2c_writel(i2c_dev, status, I2C_INT_STATUS);
  336. if (i2c_dev->is_dvc)
  337. dvc_writel(i2c_dev, DVC_STATUS_I2C_DONE_INTR, DVC_STATUS);
  338. return IRQ_HANDLED;
  339. err:
  340. /* An error occurred, mask all interrupts */
  341. tegra_i2c_mask_irq(i2c_dev, I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST |
  342. I2C_INT_PACKET_XFER_COMPLETE | I2C_INT_TX_FIFO_DATA_REQ |
  343. I2C_INT_RX_FIFO_DATA_REQ);
  344. i2c_writel(i2c_dev, status, I2C_INT_STATUS);
  345. return IRQ_HANDLED;
  346. }
  347. static int tegra_i2c_xfer_msg(struct tegra_i2c_dev *i2c_dev,
  348. struct i2c_msg *msg, int stop)
  349. {
  350. u32 packet_header;
  351. u32 int_mask;
  352. int ret;
  353. tegra_i2c_flush_fifos(i2c_dev);
  354. i2c_writel(i2c_dev, 0xFF, I2C_INT_STATUS);
  355. if (msg->len == 0)
  356. return -EINVAL;
  357. i2c_dev->msg_buf = msg->buf;
  358. i2c_dev->msg_buf_remaining = msg->len;
  359. i2c_dev->msg_err = I2C_ERR_NONE;
  360. i2c_dev->msg_read = (msg->flags & I2C_M_RD);
  361. INIT_COMPLETION(i2c_dev->msg_complete);
  362. packet_header = (0 << PACKET_HEADER0_HEADER_SIZE_SHIFT) |
  363. PACKET_HEADER0_PROTOCOL_I2C |
  364. (i2c_dev->cont_id << PACKET_HEADER0_CONT_ID_SHIFT) |
  365. (1 << PACKET_HEADER0_PACKET_ID_SHIFT);
  366. i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);
  367. packet_header = msg->len - 1;
  368. i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);
  369. packet_header = msg->addr << I2C_HEADER_SLAVE_ADDR_SHIFT;
  370. packet_header |= I2C_HEADER_IE_ENABLE;
  371. if (msg->flags & I2C_M_TEN)
  372. packet_header |= I2C_HEADER_10BIT_ADDR;
  373. if (msg->flags & I2C_M_IGNORE_NAK)
  374. packet_header |= I2C_HEADER_CONT_ON_NAK;
  375. if (msg->flags & I2C_M_NOSTART)
  376. packet_header |= I2C_HEADER_REPEAT_START;
  377. if (msg->flags & I2C_M_RD)
  378. packet_header |= I2C_HEADER_READ;
  379. i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);
  380. if (!(msg->flags & I2C_M_RD))
  381. tegra_i2c_fill_tx_fifo(i2c_dev);
  382. int_mask = I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST;
  383. if (msg->flags & I2C_M_RD)
  384. int_mask |= I2C_INT_RX_FIFO_DATA_REQ;
  385. else if (i2c_dev->msg_buf_remaining)
  386. int_mask |= I2C_INT_TX_FIFO_DATA_REQ;
  387. tegra_i2c_unmask_irq(i2c_dev, int_mask);
  388. dev_dbg(i2c_dev->dev, "unmasked irq: %02x\n",
  389. i2c_readl(i2c_dev, I2C_INT_MASK));
  390. ret = wait_for_completion_timeout(&i2c_dev->msg_complete, TEGRA_I2C_TIMEOUT);
  391. tegra_i2c_mask_irq(i2c_dev, int_mask);
  392. if (WARN_ON(ret == 0)) {
  393. dev_err(i2c_dev->dev, "i2c transfer timed out\n");
  394. tegra_i2c_init(i2c_dev);
  395. return -ETIMEDOUT;
  396. }
  397. dev_dbg(i2c_dev->dev, "transfer complete: %d %d %d\n",
  398. ret, completion_done(&i2c_dev->msg_complete), i2c_dev->msg_err);
  399. if (likely(i2c_dev->msg_err == I2C_ERR_NONE))
  400. return 0;
  401. tegra_i2c_init(i2c_dev);
  402. if (i2c_dev->msg_err == I2C_ERR_NO_ACK) {
  403. if (msg->flags & I2C_M_IGNORE_NAK)
  404. return 0;
  405. return -EREMOTEIO;
  406. }
  407. return -EIO;
  408. }
  409. static int tegra_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[],
  410. int num)
  411. {
  412. struct tegra_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
  413. int i;
  414. int ret = 0;
  415. if (i2c_dev->is_suspended)
  416. return -EBUSY;
  417. clk_enable(i2c_dev->clk);
  418. for (i = 0; i < num; i++) {
  419. int stop = (i == (num - 1)) ? 1 : 0;
  420. ret = tegra_i2c_xfer_msg(i2c_dev, &msgs[i], stop);
  421. if (ret)
  422. break;
  423. }
  424. clk_disable(i2c_dev->clk);
  425. return ret ?: i;
  426. }
  427. static u32 tegra_i2c_func(struct i2c_adapter *adap)
  428. {
  429. return I2C_FUNC_I2C;
  430. }
  431. static const struct i2c_algorithm tegra_i2c_algo = {
  432. .master_xfer = tegra_i2c_xfer,
  433. .functionality = tegra_i2c_func,
  434. };
  435. static int tegra_i2c_probe(struct platform_device *pdev)
  436. {
  437. struct tegra_i2c_dev *i2c_dev;
  438. struct tegra_i2c_platform_data *pdata = pdev->dev.platform_data;
  439. struct resource *res;
  440. struct resource *iomem;
  441. struct clk *clk;
  442. struct clk *i2c_clk;
  443. void *base;
  444. int irq;
  445. int ret = 0;
  446. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  447. if (!res) {
  448. dev_err(&pdev->dev, "no mem resource\n");
  449. return -EINVAL;
  450. }
  451. iomem = request_mem_region(res->start, resource_size(res), pdev->name);
  452. if (!iomem) {
  453. dev_err(&pdev->dev, "I2C region already claimed\n");
  454. return -EBUSY;
  455. }
  456. base = ioremap(iomem->start, resource_size(iomem));
  457. if (!base) {
  458. dev_err(&pdev->dev, "Cannot ioremap I2C region\n");
  459. return -ENOMEM;
  460. }
  461. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  462. if (!res) {
  463. dev_err(&pdev->dev, "no irq resource\n");
  464. ret = -EINVAL;
  465. goto err_iounmap;
  466. }
  467. irq = res->start;
  468. clk = clk_get(&pdev->dev, NULL);
  469. if (IS_ERR(clk)) {
  470. dev_err(&pdev->dev, "missing controller clock");
  471. ret = PTR_ERR(clk);
  472. goto err_release_region;
  473. }
  474. i2c_clk = clk_get(&pdev->dev, "i2c");
  475. if (IS_ERR(i2c_clk)) {
  476. dev_err(&pdev->dev, "missing bus clock");
  477. ret = PTR_ERR(i2c_clk);
  478. goto err_clk_put;
  479. }
  480. i2c_dev = kzalloc(sizeof(struct tegra_i2c_dev), GFP_KERNEL);
  481. if (!i2c_dev) {
  482. ret = -ENOMEM;
  483. goto err_i2c_clk_put;
  484. }
  485. i2c_dev->base = base;
  486. i2c_dev->clk = clk;
  487. i2c_dev->i2c_clk = i2c_clk;
  488. i2c_dev->iomem = iomem;
  489. i2c_dev->adapter.algo = &tegra_i2c_algo;
  490. i2c_dev->irq = irq;
  491. i2c_dev->cont_id = pdev->id;
  492. i2c_dev->dev = &pdev->dev;
  493. i2c_dev->bus_clk_rate = pdata ? pdata->bus_clk_rate : 100000;
  494. if (pdev->id == 3)
  495. i2c_dev->is_dvc = 1;
  496. init_completion(&i2c_dev->msg_complete);
  497. platform_set_drvdata(pdev, i2c_dev);
  498. ret = tegra_i2c_init(i2c_dev);
  499. if (ret) {
  500. dev_err(&pdev->dev, "Failed to initialize i2c controller");
  501. goto err_free;
  502. }
  503. ret = request_irq(i2c_dev->irq, tegra_i2c_isr, 0, pdev->name, i2c_dev);
  504. if (ret) {
  505. dev_err(&pdev->dev, "Failed to request irq %i\n", i2c_dev->irq);
  506. goto err_free;
  507. }
  508. clk_enable(i2c_dev->i2c_clk);
  509. i2c_set_adapdata(&i2c_dev->adapter, i2c_dev);
  510. i2c_dev->adapter.owner = THIS_MODULE;
  511. i2c_dev->adapter.class = I2C_CLASS_HWMON;
  512. strlcpy(i2c_dev->adapter.name, "Tegra I2C adapter",
  513. sizeof(i2c_dev->adapter.name));
  514. i2c_dev->adapter.algo = &tegra_i2c_algo;
  515. i2c_dev->adapter.dev.parent = &pdev->dev;
  516. i2c_dev->adapter.nr = pdev->id;
  517. ret = i2c_add_numbered_adapter(&i2c_dev->adapter);
  518. if (ret) {
  519. dev_err(&pdev->dev, "Failed to add I2C adapter\n");
  520. goto err_free_irq;
  521. }
  522. return 0;
  523. err_free_irq:
  524. free_irq(i2c_dev->irq, i2c_dev);
  525. err_free:
  526. kfree(i2c_dev);
  527. err_i2c_clk_put:
  528. clk_put(i2c_clk);
  529. err_clk_put:
  530. clk_put(clk);
  531. err_release_region:
  532. release_mem_region(iomem->start, resource_size(iomem));
  533. err_iounmap:
  534. iounmap(base);
  535. return ret;
  536. }
  537. static int tegra_i2c_remove(struct platform_device *pdev)
  538. {
  539. struct tegra_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
  540. i2c_del_adapter(&i2c_dev->adapter);
  541. free_irq(i2c_dev->irq, i2c_dev);
  542. clk_put(i2c_dev->i2c_clk);
  543. clk_put(i2c_dev->clk);
  544. release_mem_region(i2c_dev->iomem->start,
  545. resource_size(i2c_dev->iomem));
  546. iounmap(i2c_dev->base);
  547. kfree(i2c_dev);
  548. return 0;
  549. }
  550. #ifdef CONFIG_PM
  551. static int tegra_i2c_suspend(struct platform_device *pdev, pm_message_t state)
  552. {
  553. struct tegra_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
  554. i2c_lock_adapter(&i2c_dev->adapter);
  555. i2c_dev->is_suspended = true;
  556. i2c_unlock_adapter(&i2c_dev->adapter);
  557. return 0;
  558. }
  559. static int tegra_i2c_resume(struct platform_device *pdev)
  560. {
  561. struct tegra_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
  562. int ret;
  563. i2c_lock_adapter(&i2c_dev->adapter);
  564. ret = tegra_i2c_init(i2c_dev);
  565. if (ret) {
  566. i2c_unlock_adapter(&i2c_dev->adapter);
  567. return ret;
  568. }
  569. i2c_dev->is_suspended = false;
  570. i2c_unlock_adapter(&i2c_dev->adapter);
  571. return 0;
  572. }
  573. #endif
  574. static struct platform_driver tegra_i2c_driver = {
  575. .probe = tegra_i2c_probe,
  576. .remove = tegra_i2c_remove,
  577. #ifdef CONFIG_PM
  578. .suspend = tegra_i2c_suspend,
  579. .resume = tegra_i2c_resume,
  580. #endif
  581. .driver = {
  582. .name = "tegra-i2c",
  583. .owner = THIS_MODULE,
  584. },
  585. };
  586. static int __init tegra_i2c_init_driver(void)
  587. {
  588. return platform_driver_register(&tegra_i2c_driver);
  589. }
  590. static void __exit tegra_i2c_exit_driver(void)
  591. {
  592. platform_driver_unregister(&tegra_i2c_driver);
  593. }
  594. subsys_initcall(tegra_i2c_init_driver);
  595. module_exit(tegra_i2c_exit_driver);
  596. MODULE_DESCRIPTION("nVidia Tegra2 I2C Bus Controller driver");
  597. MODULE_AUTHOR("Colin Cross");
  598. MODULE_LICENSE("GPL v2");