i915_gem.c 110 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #include <drm/drmP.h>
  28. #include <drm/i915_drm.h>
  29. #include "i915_drv.h"
  30. #include "i915_trace.h"
  31. #include "intel_drv.h"
  32. #include <linux/shmem_fs.h>
  33. #include <linux/slab.h>
  34. #include <linux/swap.h>
  35. #include <linux/pci.h>
  36. #include <linux/dma-buf.h>
  37. static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
  38. static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
  39. static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
  40. unsigned alignment,
  41. bool map_and_fenceable,
  42. bool nonblocking);
  43. static int i915_gem_phys_pwrite(struct drm_device *dev,
  44. struct drm_i915_gem_object *obj,
  45. struct drm_i915_gem_pwrite *args,
  46. struct drm_file *file);
  47. static void i915_gem_write_fence(struct drm_device *dev, int reg,
  48. struct drm_i915_gem_object *obj);
  49. static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
  50. struct drm_i915_fence_reg *fence,
  51. bool enable);
  52. static int i915_gem_inactive_shrink(struct shrinker *shrinker,
  53. struct shrink_control *sc);
  54. static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
  55. static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
  56. static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
  57. static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
  58. {
  59. if (obj->tiling_mode)
  60. i915_gem_release_mmap(obj);
  61. /* As we do not have an associated fence register, we will force
  62. * a tiling change if we ever need to acquire one.
  63. */
  64. obj->fence_dirty = false;
  65. obj->fence_reg = I915_FENCE_REG_NONE;
  66. }
  67. /* some bookkeeping */
  68. static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
  69. size_t size)
  70. {
  71. dev_priv->mm.object_count++;
  72. dev_priv->mm.object_memory += size;
  73. }
  74. static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
  75. size_t size)
  76. {
  77. dev_priv->mm.object_count--;
  78. dev_priv->mm.object_memory -= size;
  79. }
  80. static int
  81. i915_gem_wait_for_error(struct drm_device *dev)
  82. {
  83. struct drm_i915_private *dev_priv = dev->dev_private;
  84. struct completion *x = &dev_priv->error_completion;
  85. unsigned long flags;
  86. int ret;
  87. if (!atomic_read(&dev_priv->mm.wedged))
  88. return 0;
  89. /*
  90. * Only wait 10 seconds for the gpu reset to complete to avoid hanging
  91. * userspace. If it takes that long something really bad is going on and
  92. * we should simply try to bail out and fail as gracefully as possible.
  93. */
  94. ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
  95. if (ret == 0) {
  96. DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
  97. return -EIO;
  98. } else if (ret < 0) {
  99. return ret;
  100. }
  101. if (atomic_read(&dev_priv->mm.wedged)) {
  102. /* GPU is hung, bump the completion count to account for
  103. * the token we just consumed so that we never hit zero and
  104. * end up waiting upon a subsequent completion event that
  105. * will never happen.
  106. */
  107. spin_lock_irqsave(&x->wait.lock, flags);
  108. x->done++;
  109. spin_unlock_irqrestore(&x->wait.lock, flags);
  110. }
  111. return 0;
  112. }
  113. int i915_mutex_lock_interruptible(struct drm_device *dev)
  114. {
  115. int ret;
  116. ret = i915_gem_wait_for_error(dev);
  117. if (ret)
  118. return ret;
  119. ret = mutex_lock_interruptible(&dev->struct_mutex);
  120. if (ret)
  121. return ret;
  122. WARN_ON(i915_verify_lists(dev));
  123. return 0;
  124. }
  125. static inline bool
  126. i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
  127. {
  128. return obj->gtt_space && !obj->active;
  129. }
  130. int
  131. i915_gem_init_ioctl(struct drm_device *dev, void *data,
  132. struct drm_file *file)
  133. {
  134. struct drm_i915_gem_init *args = data;
  135. if (drm_core_check_feature(dev, DRIVER_MODESET))
  136. return -ENODEV;
  137. if (args->gtt_start >= args->gtt_end ||
  138. (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
  139. return -EINVAL;
  140. /* GEM with user mode setting was never supported on ilk and later. */
  141. if (INTEL_INFO(dev)->gen >= 5)
  142. return -ENODEV;
  143. mutex_lock(&dev->struct_mutex);
  144. i915_gem_init_global_gtt(dev, args->gtt_start,
  145. args->gtt_end, args->gtt_end);
  146. mutex_unlock(&dev->struct_mutex);
  147. return 0;
  148. }
  149. int
  150. i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  151. struct drm_file *file)
  152. {
  153. struct drm_i915_private *dev_priv = dev->dev_private;
  154. struct drm_i915_gem_get_aperture *args = data;
  155. struct drm_i915_gem_object *obj;
  156. size_t pinned;
  157. pinned = 0;
  158. mutex_lock(&dev->struct_mutex);
  159. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
  160. if (obj->pin_count)
  161. pinned += obj->gtt_space->size;
  162. mutex_unlock(&dev->struct_mutex);
  163. args->aper_size = dev_priv->mm.gtt_total;
  164. args->aper_available_size = args->aper_size - pinned;
  165. return 0;
  166. }
  167. static int
  168. i915_gem_create(struct drm_file *file,
  169. struct drm_device *dev,
  170. uint64_t size,
  171. uint32_t *handle_p)
  172. {
  173. struct drm_i915_gem_object *obj;
  174. int ret;
  175. u32 handle;
  176. size = roundup(size, PAGE_SIZE);
  177. if (size == 0)
  178. return -EINVAL;
  179. /* Allocate the new object */
  180. obj = i915_gem_alloc_object(dev, size);
  181. if (obj == NULL)
  182. return -ENOMEM;
  183. ret = drm_gem_handle_create(file, &obj->base, &handle);
  184. if (ret) {
  185. drm_gem_object_release(&obj->base);
  186. i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
  187. kfree(obj);
  188. return ret;
  189. }
  190. /* drop reference from allocate - handle holds it now */
  191. drm_gem_object_unreference(&obj->base);
  192. trace_i915_gem_object_create(obj);
  193. *handle_p = handle;
  194. return 0;
  195. }
  196. int
  197. i915_gem_dumb_create(struct drm_file *file,
  198. struct drm_device *dev,
  199. struct drm_mode_create_dumb *args)
  200. {
  201. /* have to work out size/pitch and return them */
  202. args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
  203. args->size = args->pitch * args->height;
  204. return i915_gem_create(file, dev,
  205. args->size, &args->handle);
  206. }
  207. int i915_gem_dumb_destroy(struct drm_file *file,
  208. struct drm_device *dev,
  209. uint32_t handle)
  210. {
  211. return drm_gem_handle_delete(file, handle);
  212. }
  213. /**
  214. * Creates a new mm object and returns a handle to it.
  215. */
  216. int
  217. i915_gem_create_ioctl(struct drm_device *dev, void *data,
  218. struct drm_file *file)
  219. {
  220. struct drm_i915_gem_create *args = data;
  221. return i915_gem_create(file, dev,
  222. args->size, &args->handle);
  223. }
  224. static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
  225. {
  226. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  227. return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
  228. obj->tiling_mode != I915_TILING_NONE;
  229. }
  230. static inline int
  231. __copy_to_user_swizzled(char __user *cpu_vaddr,
  232. const char *gpu_vaddr, int gpu_offset,
  233. int length)
  234. {
  235. int ret, cpu_offset = 0;
  236. while (length > 0) {
  237. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  238. int this_length = min(cacheline_end - gpu_offset, length);
  239. int swizzled_gpu_offset = gpu_offset ^ 64;
  240. ret = __copy_to_user(cpu_vaddr + cpu_offset,
  241. gpu_vaddr + swizzled_gpu_offset,
  242. this_length);
  243. if (ret)
  244. return ret + length;
  245. cpu_offset += this_length;
  246. gpu_offset += this_length;
  247. length -= this_length;
  248. }
  249. return 0;
  250. }
  251. static inline int
  252. __copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
  253. const char __user *cpu_vaddr,
  254. int length)
  255. {
  256. int ret, cpu_offset = 0;
  257. while (length > 0) {
  258. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  259. int this_length = min(cacheline_end - gpu_offset, length);
  260. int swizzled_gpu_offset = gpu_offset ^ 64;
  261. ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
  262. cpu_vaddr + cpu_offset,
  263. this_length);
  264. if (ret)
  265. return ret + length;
  266. cpu_offset += this_length;
  267. gpu_offset += this_length;
  268. length -= this_length;
  269. }
  270. return 0;
  271. }
  272. /* Per-page copy function for the shmem pread fastpath.
  273. * Flushes invalid cachelines before reading the target if
  274. * needs_clflush is set. */
  275. static int
  276. shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
  277. char __user *user_data,
  278. bool page_do_bit17_swizzling, bool needs_clflush)
  279. {
  280. char *vaddr;
  281. int ret;
  282. if (unlikely(page_do_bit17_swizzling))
  283. return -EINVAL;
  284. vaddr = kmap_atomic(page);
  285. if (needs_clflush)
  286. drm_clflush_virt_range(vaddr + shmem_page_offset,
  287. page_length);
  288. ret = __copy_to_user_inatomic(user_data,
  289. vaddr + shmem_page_offset,
  290. page_length);
  291. kunmap_atomic(vaddr);
  292. return ret ? -EFAULT : 0;
  293. }
  294. static void
  295. shmem_clflush_swizzled_range(char *addr, unsigned long length,
  296. bool swizzled)
  297. {
  298. if (unlikely(swizzled)) {
  299. unsigned long start = (unsigned long) addr;
  300. unsigned long end = (unsigned long) addr + length;
  301. /* For swizzling simply ensure that we always flush both
  302. * channels. Lame, but simple and it works. Swizzled
  303. * pwrite/pread is far from a hotpath - current userspace
  304. * doesn't use it at all. */
  305. start = round_down(start, 128);
  306. end = round_up(end, 128);
  307. drm_clflush_virt_range((void *)start, end - start);
  308. } else {
  309. drm_clflush_virt_range(addr, length);
  310. }
  311. }
  312. /* Only difference to the fast-path function is that this can handle bit17
  313. * and uses non-atomic copy and kmap functions. */
  314. static int
  315. shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
  316. char __user *user_data,
  317. bool page_do_bit17_swizzling, bool needs_clflush)
  318. {
  319. char *vaddr;
  320. int ret;
  321. vaddr = kmap(page);
  322. if (needs_clflush)
  323. shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
  324. page_length,
  325. page_do_bit17_swizzling);
  326. if (page_do_bit17_swizzling)
  327. ret = __copy_to_user_swizzled(user_data,
  328. vaddr, shmem_page_offset,
  329. page_length);
  330. else
  331. ret = __copy_to_user(user_data,
  332. vaddr + shmem_page_offset,
  333. page_length);
  334. kunmap(page);
  335. return ret ? - EFAULT : 0;
  336. }
  337. static int
  338. i915_gem_shmem_pread(struct drm_device *dev,
  339. struct drm_i915_gem_object *obj,
  340. struct drm_i915_gem_pread *args,
  341. struct drm_file *file)
  342. {
  343. char __user *user_data;
  344. ssize_t remain;
  345. loff_t offset;
  346. int shmem_page_offset, page_length, ret = 0;
  347. int obj_do_bit17_swizzling, page_do_bit17_swizzling;
  348. int hit_slowpath = 0;
  349. int prefaulted = 0;
  350. int needs_clflush = 0;
  351. struct scatterlist *sg;
  352. int i;
  353. user_data = (char __user *) (uintptr_t) args->data_ptr;
  354. remain = args->size;
  355. obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  356. if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
  357. /* If we're not in the cpu read domain, set ourself into the gtt
  358. * read domain and manually flush cachelines (if required). This
  359. * optimizes for the case when the gpu will dirty the data
  360. * anyway again before the next pread happens. */
  361. if (obj->cache_level == I915_CACHE_NONE)
  362. needs_clflush = 1;
  363. if (obj->gtt_space) {
  364. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  365. if (ret)
  366. return ret;
  367. }
  368. }
  369. ret = i915_gem_object_get_pages(obj);
  370. if (ret)
  371. return ret;
  372. i915_gem_object_pin_pages(obj);
  373. offset = args->offset;
  374. for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
  375. struct page *page;
  376. if (i < offset >> PAGE_SHIFT)
  377. continue;
  378. if (remain <= 0)
  379. break;
  380. /* Operation in this page
  381. *
  382. * shmem_page_offset = offset within page in shmem file
  383. * page_length = bytes to copy for this page
  384. */
  385. shmem_page_offset = offset_in_page(offset);
  386. page_length = remain;
  387. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  388. page_length = PAGE_SIZE - shmem_page_offset;
  389. page = sg_page(sg);
  390. page_do_bit17_swizzling = obj_do_bit17_swizzling &&
  391. (page_to_phys(page) & (1 << 17)) != 0;
  392. ret = shmem_pread_fast(page, shmem_page_offset, page_length,
  393. user_data, page_do_bit17_swizzling,
  394. needs_clflush);
  395. if (ret == 0)
  396. goto next_page;
  397. hit_slowpath = 1;
  398. mutex_unlock(&dev->struct_mutex);
  399. if (!prefaulted) {
  400. ret = fault_in_multipages_writeable(user_data, remain);
  401. /* Userspace is tricking us, but we've already clobbered
  402. * its pages with the prefault and promised to write the
  403. * data up to the first fault. Hence ignore any errors
  404. * and just continue. */
  405. (void)ret;
  406. prefaulted = 1;
  407. }
  408. ret = shmem_pread_slow(page, shmem_page_offset, page_length,
  409. user_data, page_do_bit17_swizzling,
  410. needs_clflush);
  411. mutex_lock(&dev->struct_mutex);
  412. next_page:
  413. mark_page_accessed(page);
  414. if (ret)
  415. goto out;
  416. remain -= page_length;
  417. user_data += page_length;
  418. offset += page_length;
  419. }
  420. out:
  421. i915_gem_object_unpin_pages(obj);
  422. if (hit_slowpath) {
  423. /* Fixup: Kill any reinstated backing storage pages */
  424. if (obj->madv == __I915_MADV_PURGED)
  425. i915_gem_object_truncate(obj);
  426. }
  427. return ret;
  428. }
  429. /**
  430. * Reads data from the object referenced by handle.
  431. *
  432. * On error, the contents of *data are undefined.
  433. */
  434. int
  435. i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  436. struct drm_file *file)
  437. {
  438. struct drm_i915_gem_pread *args = data;
  439. struct drm_i915_gem_object *obj;
  440. int ret = 0;
  441. if (args->size == 0)
  442. return 0;
  443. if (!access_ok(VERIFY_WRITE,
  444. (char __user *)(uintptr_t)args->data_ptr,
  445. args->size))
  446. return -EFAULT;
  447. ret = i915_mutex_lock_interruptible(dev);
  448. if (ret)
  449. return ret;
  450. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  451. if (&obj->base == NULL) {
  452. ret = -ENOENT;
  453. goto unlock;
  454. }
  455. /* Bounds check source. */
  456. if (args->offset > obj->base.size ||
  457. args->size > obj->base.size - args->offset) {
  458. ret = -EINVAL;
  459. goto out;
  460. }
  461. /* prime objects have no backing filp to GEM pread/pwrite
  462. * pages from.
  463. */
  464. if (!obj->base.filp) {
  465. ret = -EINVAL;
  466. goto out;
  467. }
  468. trace_i915_gem_object_pread(obj, args->offset, args->size);
  469. ret = i915_gem_shmem_pread(dev, obj, args, file);
  470. out:
  471. drm_gem_object_unreference(&obj->base);
  472. unlock:
  473. mutex_unlock(&dev->struct_mutex);
  474. return ret;
  475. }
  476. /* This is the fast write path which cannot handle
  477. * page faults in the source data
  478. */
  479. static inline int
  480. fast_user_write(struct io_mapping *mapping,
  481. loff_t page_base, int page_offset,
  482. char __user *user_data,
  483. int length)
  484. {
  485. void __iomem *vaddr_atomic;
  486. void *vaddr;
  487. unsigned long unwritten;
  488. vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
  489. /* We can use the cpu mem copy function because this is X86. */
  490. vaddr = (void __force*)vaddr_atomic + page_offset;
  491. unwritten = __copy_from_user_inatomic_nocache(vaddr,
  492. user_data, length);
  493. io_mapping_unmap_atomic(vaddr_atomic);
  494. return unwritten;
  495. }
  496. /**
  497. * This is the fast pwrite path, where we copy the data directly from the
  498. * user into the GTT, uncached.
  499. */
  500. static int
  501. i915_gem_gtt_pwrite_fast(struct drm_device *dev,
  502. struct drm_i915_gem_object *obj,
  503. struct drm_i915_gem_pwrite *args,
  504. struct drm_file *file)
  505. {
  506. drm_i915_private_t *dev_priv = dev->dev_private;
  507. ssize_t remain;
  508. loff_t offset, page_base;
  509. char __user *user_data;
  510. int page_offset, page_length, ret;
  511. ret = i915_gem_object_pin(obj, 0, true, true);
  512. if (ret)
  513. goto out;
  514. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  515. if (ret)
  516. goto out_unpin;
  517. ret = i915_gem_object_put_fence(obj);
  518. if (ret)
  519. goto out_unpin;
  520. user_data = (char __user *) (uintptr_t) args->data_ptr;
  521. remain = args->size;
  522. offset = obj->gtt_offset + args->offset;
  523. while (remain > 0) {
  524. /* Operation in this page
  525. *
  526. * page_base = page offset within aperture
  527. * page_offset = offset within page
  528. * page_length = bytes to copy for this page
  529. */
  530. page_base = offset & PAGE_MASK;
  531. page_offset = offset_in_page(offset);
  532. page_length = remain;
  533. if ((page_offset + remain) > PAGE_SIZE)
  534. page_length = PAGE_SIZE - page_offset;
  535. /* If we get a fault while copying data, then (presumably) our
  536. * source page isn't available. Return the error and we'll
  537. * retry in the slow path.
  538. */
  539. if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
  540. page_offset, user_data, page_length)) {
  541. ret = -EFAULT;
  542. goto out_unpin;
  543. }
  544. remain -= page_length;
  545. user_data += page_length;
  546. offset += page_length;
  547. }
  548. out_unpin:
  549. i915_gem_object_unpin(obj);
  550. out:
  551. return ret;
  552. }
  553. /* Per-page copy function for the shmem pwrite fastpath.
  554. * Flushes invalid cachelines before writing to the target if
  555. * needs_clflush_before is set and flushes out any written cachelines after
  556. * writing if needs_clflush is set. */
  557. static int
  558. shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
  559. char __user *user_data,
  560. bool page_do_bit17_swizzling,
  561. bool needs_clflush_before,
  562. bool needs_clflush_after)
  563. {
  564. char *vaddr;
  565. int ret;
  566. if (unlikely(page_do_bit17_swizzling))
  567. return -EINVAL;
  568. vaddr = kmap_atomic(page);
  569. if (needs_clflush_before)
  570. drm_clflush_virt_range(vaddr + shmem_page_offset,
  571. page_length);
  572. ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
  573. user_data,
  574. page_length);
  575. if (needs_clflush_after)
  576. drm_clflush_virt_range(vaddr + shmem_page_offset,
  577. page_length);
  578. kunmap_atomic(vaddr);
  579. return ret ? -EFAULT : 0;
  580. }
  581. /* Only difference to the fast-path function is that this can handle bit17
  582. * and uses non-atomic copy and kmap functions. */
  583. static int
  584. shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
  585. char __user *user_data,
  586. bool page_do_bit17_swizzling,
  587. bool needs_clflush_before,
  588. bool needs_clflush_after)
  589. {
  590. char *vaddr;
  591. int ret;
  592. vaddr = kmap(page);
  593. if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
  594. shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
  595. page_length,
  596. page_do_bit17_swizzling);
  597. if (page_do_bit17_swizzling)
  598. ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
  599. user_data,
  600. page_length);
  601. else
  602. ret = __copy_from_user(vaddr + shmem_page_offset,
  603. user_data,
  604. page_length);
  605. if (needs_clflush_after)
  606. shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
  607. page_length,
  608. page_do_bit17_swizzling);
  609. kunmap(page);
  610. return ret ? -EFAULT : 0;
  611. }
  612. static int
  613. i915_gem_shmem_pwrite(struct drm_device *dev,
  614. struct drm_i915_gem_object *obj,
  615. struct drm_i915_gem_pwrite *args,
  616. struct drm_file *file)
  617. {
  618. ssize_t remain;
  619. loff_t offset;
  620. char __user *user_data;
  621. int shmem_page_offset, page_length, ret = 0;
  622. int obj_do_bit17_swizzling, page_do_bit17_swizzling;
  623. int hit_slowpath = 0;
  624. int needs_clflush_after = 0;
  625. int needs_clflush_before = 0;
  626. int i;
  627. struct scatterlist *sg;
  628. user_data = (char __user *) (uintptr_t) args->data_ptr;
  629. remain = args->size;
  630. obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  631. if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
  632. /* If we're not in the cpu write domain, set ourself into the gtt
  633. * write domain and manually flush cachelines (if required). This
  634. * optimizes for the case when the gpu will use the data
  635. * right away and we therefore have to clflush anyway. */
  636. if (obj->cache_level == I915_CACHE_NONE)
  637. needs_clflush_after = 1;
  638. if (obj->gtt_space) {
  639. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  640. if (ret)
  641. return ret;
  642. }
  643. }
  644. /* Same trick applies for invalidate partially written cachelines before
  645. * writing. */
  646. if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
  647. && obj->cache_level == I915_CACHE_NONE)
  648. needs_clflush_before = 1;
  649. ret = i915_gem_object_get_pages(obj);
  650. if (ret)
  651. return ret;
  652. i915_gem_object_pin_pages(obj);
  653. offset = args->offset;
  654. obj->dirty = 1;
  655. for_each_sg(obj->pages->sgl, sg, obj->pages->nents, i) {
  656. struct page *page;
  657. int partial_cacheline_write;
  658. if (i < offset >> PAGE_SHIFT)
  659. continue;
  660. if (remain <= 0)
  661. break;
  662. /* Operation in this page
  663. *
  664. * shmem_page_offset = offset within page in shmem file
  665. * page_length = bytes to copy for this page
  666. */
  667. shmem_page_offset = offset_in_page(offset);
  668. page_length = remain;
  669. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  670. page_length = PAGE_SIZE - shmem_page_offset;
  671. /* If we don't overwrite a cacheline completely we need to be
  672. * careful to have up-to-date data by first clflushing. Don't
  673. * overcomplicate things and flush the entire patch. */
  674. partial_cacheline_write = needs_clflush_before &&
  675. ((shmem_page_offset | page_length)
  676. & (boot_cpu_data.x86_clflush_size - 1));
  677. page = sg_page(sg);
  678. page_do_bit17_swizzling = obj_do_bit17_swizzling &&
  679. (page_to_phys(page) & (1 << 17)) != 0;
  680. ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
  681. user_data, page_do_bit17_swizzling,
  682. partial_cacheline_write,
  683. needs_clflush_after);
  684. if (ret == 0)
  685. goto next_page;
  686. hit_slowpath = 1;
  687. mutex_unlock(&dev->struct_mutex);
  688. ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
  689. user_data, page_do_bit17_swizzling,
  690. partial_cacheline_write,
  691. needs_clflush_after);
  692. mutex_lock(&dev->struct_mutex);
  693. next_page:
  694. set_page_dirty(page);
  695. mark_page_accessed(page);
  696. if (ret)
  697. goto out;
  698. remain -= page_length;
  699. user_data += page_length;
  700. offset += page_length;
  701. }
  702. out:
  703. i915_gem_object_unpin_pages(obj);
  704. if (hit_slowpath) {
  705. /* Fixup: Kill any reinstated backing storage pages */
  706. if (obj->madv == __I915_MADV_PURGED)
  707. i915_gem_object_truncate(obj);
  708. /* and flush dirty cachelines in case the object isn't in the cpu write
  709. * domain anymore. */
  710. if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
  711. i915_gem_clflush_object(obj);
  712. i915_gem_chipset_flush(dev);
  713. }
  714. }
  715. if (needs_clflush_after)
  716. i915_gem_chipset_flush(dev);
  717. return ret;
  718. }
  719. /**
  720. * Writes data to the object referenced by handle.
  721. *
  722. * On error, the contents of the buffer that were to be modified are undefined.
  723. */
  724. int
  725. i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  726. struct drm_file *file)
  727. {
  728. struct drm_i915_gem_pwrite *args = data;
  729. struct drm_i915_gem_object *obj;
  730. int ret;
  731. if (args->size == 0)
  732. return 0;
  733. if (!access_ok(VERIFY_READ,
  734. (char __user *)(uintptr_t)args->data_ptr,
  735. args->size))
  736. return -EFAULT;
  737. ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
  738. args->size);
  739. if (ret)
  740. return -EFAULT;
  741. ret = i915_mutex_lock_interruptible(dev);
  742. if (ret)
  743. return ret;
  744. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  745. if (&obj->base == NULL) {
  746. ret = -ENOENT;
  747. goto unlock;
  748. }
  749. /* Bounds check destination. */
  750. if (args->offset > obj->base.size ||
  751. args->size > obj->base.size - args->offset) {
  752. ret = -EINVAL;
  753. goto out;
  754. }
  755. /* prime objects have no backing filp to GEM pread/pwrite
  756. * pages from.
  757. */
  758. if (!obj->base.filp) {
  759. ret = -EINVAL;
  760. goto out;
  761. }
  762. trace_i915_gem_object_pwrite(obj, args->offset, args->size);
  763. ret = -EFAULT;
  764. /* We can only do the GTT pwrite on untiled buffers, as otherwise
  765. * it would end up going through the fenced access, and we'll get
  766. * different detiling behavior between reading and writing.
  767. * pread/pwrite currently are reading and writing from the CPU
  768. * perspective, requiring manual detiling by the client.
  769. */
  770. if (obj->phys_obj) {
  771. ret = i915_gem_phys_pwrite(dev, obj, args, file);
  772. goto out;
  773. }
  774. if (obj->cache_level == I915_CACHE_NONE &&
  775. obj->tiling_mode == I915_TILING_NONE &&
  776. obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
  777. ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
  778. /* Note that the gtt paths might fail with non-page-backed user
  779. * pointers (e.g. gtt mappings when moving data between
  780. * textures). Fallback to the shmem path in that case. */
  781. }
  782. if (ret == -EFAULT || ret == -ENOSPC)
  783. ret = i915_gem_shmem_pwrite(dev, obj, args, file);
  784. out:
  785. drm_gem_object_unreference(&obj->base);
  786. unlock:
  787. mutex_unlock(&dev->struct_mutex);
  788. return ret;
  789. }
  790. int
  791. i915_gem_check_wedge(struct drm_i915_private *dev_priv,
  792. bool interruptible)
  793. {
  794. if (atomic_read(&dev_priv->mm.wedged)) {
  795. struct completion *x = &dev_priv->error_completion;
  796. bool recovery_complete;
  797. unsigned long flags;
  798. /* Give the error handler a chance to run. */
  799. spin_lock_irqsave(&x->wait.lock, flags);
  800. recovery_complete = x->done > 0;
  801. spin_unlock_irqrestore(&x->wait.lock, flags);
  802. /* Non-interruptible callers can't handle -EAGAIN, hence return
  803. * -EIO unconditionally for these. */
  804. if (!interruptible)
  805. return -EIO;
  806. /* Recovery complete, but still wedged means reset failure. */
  807. if (recovery_complete)
  808. return -EIO;
  809. return -EAGAIN;
  810. }
  811. return 0;
  812. }
  813. /*
  814. * Compare seqno against outstanding lazy request. Emit a request if they are
  815. * equal.
  816. */
  817. static int
  818. i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
  819. {
  820. int ret;
  821. BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
  822. ret = 0;
  823. if (seqno == ring->outstanding_lazy_request)
  824. ret = i915_add_request(ring, NULL, NULL);
  825. return ret;
  826. }
  827. /**
  828. * __wait_seqno - wait until execution of seqno has finished
  829. * @ring: the ring expected to report seqno
  830. * @seqno: duh!
  831. * @interruptible: do an interruptible wait (normally yes)
  832. * @timeout: in - how long to wait (NULL forever); out - how much time remaining
  833. *
  834. * Returns 0 if the seqno was found within the alloted time. Else returns the
  835. * errno with remaining time filled in timeout argument.
  836. */
  837. static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
  838. bool interruptible, struct timespec *timeout)
  839. {
  840. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  841. struct timespec before, now, wait_time={1,0};
  842. unsigned long timeout_jiffies;
  843. long end;
  844. bool wait_forever = true;
  845. int ret;
  846. if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
  847. return 0;
  848. trace_i915_gem_request_wait_begin(ring, seqno);
  849. if (timeout != NULL) {
  850. wait_time = *timeout;
  851. wait_forever = false;
  852. }
  853. timeout_jiffies = timespec_to_jiffies(&wait_time);
  854. if (WARN_ON(!ring->irq_get(ring)))
  855. return -ENODEV;
  856. /* Record current time in case interrupted by signal, or wedged * */
  857. getrawmonotonic(&before);
  858. #define EXIT_COND \
  859. (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
  860. atomic_read(&dev_priv->mm.wedged))
  861. do {
  862. if (interruptible)
  863. end = wait_event_interruptible_timeout(ring->irq_queue,
  864. EXIT_COND,
  865. timeout_jiffies);
  866. else
  867. end = wait_event_timeout(ring->irq_queue, EXIT_COND,
  868. timeout_jiffies);
  869. ret = i915_gem_check_wedge(dev_priv, interruptible);
  870. if (ret)
  871. end = ret;
  872. } while (end == 0 && wait_forever);
  873. getrawmonotonic(&now);
  874. ring->irq_put(ring);
  875. trace_i915_gem_request_wait_end(ring, seqno);
  876. #undef EXIT_COND
  877. if (timeout) {
  878. struct timespec sleep_time = timespec_sub(now, before);
  879. *timeout = timespec_sub(*timeout, sleep_time);
  880. }
  881. switch (end) {
  882. case -EIO:
  883. case -EAGAIN: /* Wedged */
  884. case -ERESTARTSYS: /* Signal */
  885. return (int)end;
  886. case 0: /* Timeout */
  887. if (timeout)
  888. set_normalized_timespec(timeout, 0, 0);
  889. return -ETIME;
  890. default: /* Completed */
  891. WARN_ON(end < 0); /* We're not aware of other errors */
  892. return 0;
  893. }
  894. }
  895. /**
  896. * Waits for a sequence number to be signaled, and cleans up the
  897. * request and object lists appropriately for that event.
  898. */
  899. int
  900. i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
  901. {
  902. struct drm_device *dev = ring->dev;
  903. struct drm_i915_private *dev_priv = dev->dev_private;
  904. bool interruptible = dev_priv->mm.interruptible;
  905. int ret;
  906. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  907. BUG_ON(seqno == 0);
  908. ret = i915_gem_check_wedge(dev_priv, interruptible);
  909. if (ret)
  910. return ret;
  911. ret = i915_gem_check_olr(ring, seqno);
  912. if (ret)
  913. return ret;
  914. return __wait_seqno(ring, seqno, interruptible, NULL);
  915. }
  916. /**
  917. * Ensures that all rendering to the object has completed and the object is
  918. * safe to unbind from the GTT or access from the CPU.
  919. */
  920. static __must_check int
  921. i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
  922. bool readonly)
  923. {
  924. struct intel_ring_buffer *ring = obj->ring;
  925. u32 seqno;
  926. int ret;
  927. seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
  928. if (seqno == 0)
  929. return 0;
  930. ret = i915_wait_seqno(ring, seqno);
  931. if (ret)
  932. return ret;
  933. i915_gem_retire_requests_ring(ring);
  934. /* Manually manage the write flush as we may have not yet
  935. * retired the buffer.
  936. */
  937. if (obj->last_write_seqno &&
  938. i915_seqno_passed(seqno, obj->last_write_seqno)) {
  939. obj->last_write_seqno = 0;
  940. obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
  941. }
  942. return 0;
  943. }
  944. /* A nonblocking variant of the above wait. This is a highly dangerous routine
  945. * as the object state may change during this call.
  946. */
  947. static __must_check int
  948. i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
  949. bool readonly)
  950. {
  951. struct drm_device *dev = obj->base.dev;
  952. struct drm_i915_private *dev_priv = dev->dev_private;
  953. struct intel_ring_buffer *ring = obj->ring;
  954. u32 seqno;
  955. int ret;
  956. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  957. BUG_ON(!dev_priv->mm.interruptible);
  958. seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
  959. if (seqno == 0)
  960. return 0;
  961. ret = i915_gem_check_wedge(dev_priv, true);
  962. if (ret)
  963. return ret;
  964. ret = i915_gem_check_olr(ring, seqno);
  965. if (ret)
  966. return ret;
  967. mutex_unlock(&dev->struct_mutex);
  968. ret = __wait_seqno(ring, seqno, true, NULL);
  969. mutex_lock(&dev->struct_mutex);
  970. i915_gem_retire_requests_ring(ring);
  971. /* Manually manage the write flush as we may have not yet
  972. * retired the buffer.
  973. */
  974. if (obj->last_write_seqno &&
  975. i915_seqno_passed(seqno, obj->last_write_seqno)) {
  976. obj->last_write_seqno = 0;
  977. obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
  978. }
  979. return ret;
  980. }
  981. /**
  982. * Called when user space prepares to use an object with the CPU, either
  983. * through the mmap ioctl's mapping or a GTT mapping.
  984. */
  985. int
  986. i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  987. struct drm_file *file)
  988. {
  989. struct drm_i915_gem_set_domain *args = data;
  990. struct drm_i915_gem_object *obj;
  991. uint32_t read_domains = args->read_domains;
  992. uint32_t write_domain = args->write_domain;
  993. int ret;
  994. /* Only handle setting domains to types used by the CPU. */
  995. if (write_domain & I915_GEM_GPU_DOMAINS)
  996. return -EINVAL;
  997. if (read_domains & I915_GEM_GPU_DOMAINS)
  998. return -EINVAL;
  999. /* Having something in the write domain implies it's in the read
  1000. * domain, and only that read domain. Enforce that in the request.
  1001. */
  1002. if (write_domain != 0 && read_domains != write_domain)
  1003. return -EINVAL;
  1004. ret = i915_mutex_lock_interruptible(dev);
  1005. if (ret)
  1006. return ret;
  1007. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  1008. if (&obj->base == NULL) {
  1009. ret = -ENOENT;
  1010. goto unlock;
  1011. }
  1012. /* Try to flush the object off the GPU without holding the lock.
  1013. * We will repeat the flush holding the lock in the normal manner
  1014. * to catch cases where we are gazumped.
  1015. */
  1016. ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
  1017. if (ret)
  1018. goto unref;
  1019. if (read_domains & I915_GEM_DOMAIN_GTT) {
  1020. ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
  1021. /* Silently promote "you're not bound, there was nothing to do"
  1022. * to success, since the client was just asking us to
  1023. * make sure everything was done.
  1024. */
  1025. if (ret == -EINVAL)
  1026. ret = 0;
  1027. } else {
  1028. ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
  1029. }
  1030. unref:
  1031. drm_gem_object_unreference(&obj->base);
  1032. unlock:
  1033. mutex_unlock(&dev->struct_mutex);
  1034. return ret;
  1035. }
  1036. /**
  1037. * Called when user space has done writes to this buffer
  1038. */
  1039. int
  1040. i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  1041. struct drm_file *file)
  1042. {
  1043. struct drm_i915_gem_sw_finish *args = data;
  1044. struct drm_i915_gem_object *obj;
  1045. int ret = 0;
  1046. ret = i915_mutex_lock_interruptible(dev);
  1047. if (ret)
  1048. return ret;
  1049. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  1050. if (&obj->base == NULL) {
  1051. ret = -ENOENT;
  1052. goto unlock;
  1053. }
  1054. /* Pinned buffers may be scanout, so flush the cache */
  1055. if (obj->pin_count)
  1056. i915_gem_object_flush_cpu_write_domain(obj);
  1057. drm_gem_object_unreference(&obj->base);
  1058. unlock:
  1059. mutex_unlock(&dev->struct_mutex);
  1060. return ret;
  1061. }
  1062. /**
  1063. * Maps the contents of an object, returning the address it is mapped
  1064. * into.
  1065. *
  1066. * While the mapping holds a reference on the contents of the object, it doesn't
  1067. * imply a ref on the object itself.
  1068. */
  1069. int
  1070. i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1071. struct drm_file *file)
  1072. {
  1073. struct drm_i915_gem_mmap *args = data;
  1074. struct drm_gem_object *obj;
  1075. unsigned long addr;
  1076. obj = drm_gem_object_lookup(dev, file, args->handle);
  1077. if (obj == NULL)
  1078. return -ENOENT;
  1079. /* prime objects have no backing filp to GEM mmap
  1080. * pages from.
  1081. */
  1082. if (!obj->filp) {
  1083. drm_gem_object_unreference_unlocked(obj);
  1084. return -EINVAL;
  1085. }
  1086. addr = vm_mmap(obj->filp, 0, args->size,
  1087. PROT_READ | PROT_WRITE, MAP_SHARED,
  1088. args->offset);
  1089. drm_gem_object_unreference_unlocked(obj);
  1090. if (IS_ERR((void *)addr))
  1091. return addr;
  1092. args->addr_ptr = (uint64_t) addr;
  1093. return 0;
  1094. }
  1095. /**
  1096. * i915_gem_fault - fault a page into the GTT
  1097. * vma: VMA in question
  1098. * vmf: fault info
  1099. *
  1100. * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
  1101. * from userspace. The fault handler takes care of binding the object to
  1102. * the GTT (if needed), allocating and programming a fence register (again,
  1103. * only if needed based on whether the old reg is still valid or the object
  1104. * is tiled) and inserting a new PTE into the faulting process.
  1105. *
  1106. * Note that the faulting process may involve evicting existing objects
  1107. * from the GTT and/or fence registers to make room. So performance may
  1108. * suffer if the GTT working set is large or there are few fence registers
  1109. * left.
  1110. */
  1111. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  1112. {
  1113. struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
  1114. struct drm_device *dev = obj->base.dev;
  1115. drm_i915_private_t *dev_priv = dev->dev_private;
  1116. pgoff_t page_offset;
  1117. unsigned long pfn;
  1118. int ret = 0;
  1119. bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
  1120. /* We don't use vmf->pgoff since that has the fake offset */
  1121. page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
  1122. PAGE_SHIFT;
  1123. ret = i915_mutex_lock_interruptible(dev);
  1124. if (ret)
  1125. goto out;
  1126. trace_i915_gem_object_fault(obj, page_offset, true, write);
  1127. /* Now bind it into the GTT if needed */
  1128. ret = i915_gem_object_pin(obj, 0, true, false);
  1129. if (ret)
  1130. goto unlock;
  1131. ret = i915_gem_object_set_to_gtt_domain(obj, write);
  1132. if (ret)
  1133. goto unpin;
  1134. ret = i915_gem_object_get_fence(obj);
  1135. if (ret)
  1136. goto unpin;
  1137. obj->fault_mappable = true;
  1138. pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
  1139. page_offset;
  1140. /* Finally, remap it using the new GTT offset */
  1141. ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
  1142. unpin:
  1143. i915_gem_object_unpin(obj);
  1144. unlock:
  1145. mutex_unlock(&dev->struct_mutex);
  1146. out:
  1147. switch (ret) {
  1148. case -EIO:
  1149. /* If this -EIO is due to a gpu hang, give the reset code a
  1150. * chance to clean up the mess. Otherwise return the proper
  1151. * SIGBUS. */
  1152. if (!atomic_read(&dev_priv->mm.wedged))
  1153. return VM_FAULT_SIGBUS;
  1154. case -EAGAIN:
  1155. /* Give the error handler a chance to run and move the
  1156. * objects off the GPU active list. Next time we service the
  1157. * fault, we should be able to transition the page into the
  1158. * GTT without touching the GPU (and so avoid further
  1159. * EIO/EGAIN). If the GPU is wedged, then there is no issue
  1160. * with coherency, just lost writes.
  1161. */
  1162. set_need_resched();
  1163. case 0:
  1164. case -ERESTARTSYS:
  1165. case -EINTR:
  1166. case -EBUSY:
  1167. /*
  1168. * EBUSY is ok: this just means that another thread
  1169. * already did the job.
  1170. */
  1171. return VM_FAULT_NOPAGE;
  1172. case -ENOMEM:
  1173. return VM_FAULT_OOM;
  1174. case -ENOSPC:
  1175. return VM_FAULT_SIGBUS;
  1176. default:
  1177. WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
  1178. return VM_FAULT_SIGBUS;
  1179. }
  1180. }
  1181. /**
  1182. * i915_gem_release_mmap - remove physical page mappings
  1183. * @obj: obj in question
  1184. *
  1185. * Preserve the reservation of the mmapping with the DRM core code, but
  1186. * relinquish ownership of the pages back to the system.
  1187. *
  1188. * It is vital that we remove the page mapping if we have mapped a tiled
  1189. * object through the GTT and then lose the fence register due to
  1190. * resource pressure. Similarly if the object has been moved out of the
  1191. * aperture, than pages mapped into userspace must be revoked. Removing the
  1192. * mapping will then trigger a page fault on the next user access, allowing
  1193. * fixup by i915_gem_fault().
  1194. */
  1195. void
  1196. i915_gem_release_mmap(struct drm_i915_gem_object *obj)
  1197. {
  1198. if (!obj->fault_mappable)
  1199. return;
  1200. if (obj->base.dev->dev_mapping)
  1201. unmap_mapping_range(obj->base.dev->dev_mapping,
  1202. (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
  1203. obj->base.size, 1);
  1204. obj->fault_mappable = false;
  1205. }
  1206. static uint32_t
  1207. i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
  1208. {
  1209. uint32_t gtt_size;
  1210. if (INTEL_INFO(dev)->gen >= 4 ||
  1211. tiling_mode == I915_TILING_NONE)
  1212. return size;
  1213. /* Previous chips need a power-of-two fence region when tiling */
  1214. if (INTEL_INFO(dev)->gen == 3)
  1215. gtt_size = 1024*1024;
  1216. else
  1217. gtt_size = 512*1024;
  1218. while (gtt_size < size)
  1219. gtt_size <<= 1;
  1220. return gtt_size;
  1221. }
  1222. /**
  1223. * i915_gem_get_gtt_alignment - return required GTT alignment for an object
  1224. * @obj: object to check
  1225. *
  1226. * Return the required GTT alignment for an object, taking into account
  1227. * potential fence register mapping.
  1228. */
  1229. static uint32_t
  1230. i915_gem_get_gtt_alignment(struct drm_device *dev,
  1231. uint32_t size,
  1232. int tiling_mode)
  1233. {
  1234. /*
  1235. * Minimum alignment is 4k (GTT page size), but might be greater
  1236. * if a fence register is needed for the object.
  1237. */
  1238. if (INTEL_INFO(dev)->gen >= 4 ||
  1239. tiling_mode == I915_TILING_NONE)
  1240. return 4096;
  1241. /*
  1242. * Previous chips need to be aligned to the size of the smallest
  1243. * fence register that can contain the object.
  1244. */
  1245. return i915_gem_get_gtt_size(dev, size, tiling_mode);
  1246. }
  1247. /**
  1248. * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
  1249. * unfenced object
  1250. * @dev: the device
  1251. * @size: size of the object
  1252. * @tiling_mode: tiling mode of the object
  1253. *
  1254. * Return the required GTT alignment for an object, only taking into account
  1255. * unfenced tiled surface requirements.
  1256. */
  1257. uint32_t
  1258. i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
  1259. uint32_t size,
  1260. int tiling_mode)
  1261. {
  1262. /*
  1263. * Minimum alignment is 4k (GTT page size) for sane hw.
  1264. */
  1265. if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
  1266. tiling_mode == I915_TILING_NONE)
  1267. return 4096;
  1268. /* Previous hardware however needs to be aligned to a power-of-two
  1269. * tile height. The simplest method for determining this is to reuse
  1270. * the power-of-tile object size.
  1271. */
  1272. return i915_gem_get_gtt_size(dev, size, tiling_mode);
  1273. }
  1274. static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
  1275. {
  1276. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1277. int ret;
  1278. if (obj->base.map_list.map)
  1279. return 0;
  1280. dev_priv->mm.shrinker_no_lock_stealing = true;
  1281. ret = drm_gem_create_mmap_offset(&obj->base);
  1282. if (ret != -ENOSPC)
  1283. goto out;
  1284. /* Badly fragmented mmap space? The only way we can recover
  1285. * space is by destroying unwanted objects. We can't randomly release
  1286. * mmap_offsets as userspace expects them to be persistent for the
  1287. * lifetime of the objects. The closest we can is to release the
  1288. * offsets on purgeable objects by truncating it and marking it purged,
  1289. * which prevents userspace from ever using that object again.
  1290. */
  1291. i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
  1292. ret = drm_gem_create_mmap_offset(&obj->base);
  1293. if (ret != -ENOSPC)
  1294. goto out;
  1295. i915_gem_shrink_all(dev_priv);
  1296. ret = drm_gem_create_mmap_offset(&obj->base);
  1297. out:
  1298. dev_priv->mm.shrinker_no_lock_stealing = false;
  1299. return ret;
  1300. }
  1301. static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
  1302. {
  1303. if (!obj->base.map_list.map)
  1304. return;
  1305. drm_gem_free_mmap_offset(&obj->base);
  1306. }
  1307. int
  1308. i915_gem_mmap_gtt(struct drm_file *file,
  1309. struct drm_device *dev,
  1310. uint32_t handle,
  1311. uint64_t *offset)
  1312. {
  1313. struct drm_i915_private *dev_priv = dev->dev_private;
  1314. struct drm_i915_gem_object *obj;
  1315. int ret;
  1316. ret = i915_mutex_lock_interruptible(dev);
  1317. if (ret)
  1318. return ret;
  1319. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  1320. if (&obj->base == NULL) {
  1321. ret = -ENOENT;
  1322. goto unlock;
  1323. }
  1324. if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
  1325. ret = -E2BIG;
  1326. goto out;
  1327. }
  1328. if (obj->madv != I915_MADV_WILLNEED) {
  1329. DRM_ERROR("Attempting to mmap a purgeable buffer\n");
  1330. ret = -EINVAL;
  1331. goto out;
  1332. }
  1333. ret = i915_gem_object_create_mmap_offset(obj);
  1334. if (ret)
  1335. goto out;
  1336. *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
  1337. out:
  1338. drm_gem_object_unreference(&obj->base);
  1339. unlock:
  1340. mutex_unlock(&dev->struct_mutex);
  1341. return ret;
  1342. }
  1343. /**
  1344. * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
  1345. * @dev: DRM device
  1346. * @data: GTT mapping ioctl data
  1347. * @file: GEM object info
  1348. *
  1349. * Simply returns the fake offset to userspace so it can mmap it.
  1350. * The mmap call will end up in drm_gem_mmap(), which will set things
  1351. * up so we can get faults in the handler above.
  1352. *
  1353. * The fault handler will take care of binding the object into the GTT
  1354. * (since it may have been evicted to make room for something), allocating
  1355. * a fence register, and mapping the appropriate aperture address into
  1356. * userspace.
  1357. */
  1358. int
  1359. i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1360. struct drm_file *file)
  1361. {
  1362. struct drm_i915_gem_mmap_gtt *args = data;
  1363. return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
  1364. }
  1365. /* Immediately discard the backing storage */
  1366. static void
  1367. i915_gem_object_truncate(struct drm_i915_gem_object *obj)
  1368. {
  1369. struct inode *inode;
  1370. i915_gem_object_free_mmap_offset(obj);
  1371. if (obj->base.filp == NULL)
  1372. return;
  1373. /* Our goal here is to return as much of the memory as
  1374. * is possible back to the system as we are called from OOM.
  1375. * To do this we must instruct the shmfs to drop all of its
  1376. * backing pages, *now*.
  1377. */
  1378. inode = obj->base.filp->f_path.dentry->d_inode;
  1379. shmem_truncate_range(inode, 0, (loff_t)-1);
  1380. obj->madv = __I915_MADV_PURGED;
  1381. }
  1382. static inline int
  1383. i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
  1384. {
  1385. return obj->madv == I915_MADV_DONTNEED;
  1386. }
  1387. static void
  1388. i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
  1389. {
  1390. int page_count = obj->base.size / PAGE_SIZE;
  1391. struct scatterlist *sg;
  1392. int ret, i;
  1393. BUG_ON(obj->madv == __I915_MADV_PURGED);
  1394. ret = i915_gem_object_set_to_cpu_domain(obj, true);
  1395. if (ret) {
  1396. /* In the event of a disaster, abandon all caches and
  1397. * hope for the best.
  1398. */
  1399. WARN_ON(ret != -EIO);
  1400. i915_gem_clflush_object(obj);
  1401. obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  1402. }
  1403. if (i915_gem_object_needs_bit17_swizzle(obj))
  1404. i915_gem_object_save_bit_17_swizzle(obj);
  1405. if (obj->madv == I915_MADV_DONTNEED)
  1406. obj->dirty = 0;
  1407. for_each_sg(obj->pages->sgl, sg, page_count, i) {
  1408. struct page *page = sg_page(sg);
  1409. if (obj->dirty)
  1410. set_page_dirty(page);
  1411. if (obj->madv == I915_MADV_WILLNEED)
  1412. mark_page_accessed(page);
  1413. page_cache_release(page);
  1414. }
  1415. obj->dirty = 0;
  1416. sg_free_table(obj->pages);
  1417. kfree(obj->pages);
  1418. }
  1419. static int
  1420. i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
  1421. {
  1422. const struct drm_i915_gem_object_ops *ops = obj->ops;
  1423. if (obj->pages == NULL)
  1424. return 0;
  1425. BUG_ON(obj->gtt_space);
  1426. if (obj->pages_pin_count)
  1427. return -EBUSY;
  1428. /* ->put_pages might need to allocate memory for the bit17 swizzle
  1429. * array, hence protect them from being reaped by removing them from gtt
  1430. * lists early. */
  1431. list_del(&obj->gtt_list);
  1432. ops->put_pages(obj);
  1433. obj->pages = NULL;
  1434. if (i915_gem_object_is_purgeable(obj))
  1435. i915_gem_object_truncate(obj);
  1436. return 0;
  1437. }
  1438. static long
  1439. __i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
  1440. bool purgeable_only)
  1441. {
  1442. struct drm_i915_gem_object *obj, *next;
  1443. long count = 0;
  1444. list_for_each_entry_safe(obj, next,
  1445. &dev_priv->mm.unbound_list,
  1446. gtt_list) {
  1447. if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
  1448. i915_gem_object_put_pages(obj) == 0) {
  1449. count += obj->base.size >> PAGE_SHIFT;
  1450. if (count >= target)
  1451. return count;
  1452. }
  1453. }
  1454. list_for_each_entry_safe(obj, next,
  1455. &dev_priv->mm.inactive_list,
  1456. mm_list) {
  1457. if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
  1458. i915_gem_object_unbind(obj) == 0 &&
  1459. i915_gem_object_put_pages(obj) == 0) {
  1460. count += obj->base.size >> PAGE_SHIFT;
  1461. if (count >= target)
  1462. return count;
  1463. }
  1464. }
  1465. return count;
  1466. }
  1467. static long
  1468. i915_gem_purge(struct drm_i915_private *dev_priv, long target)
  1469. {
  1470. return __i915_gem_shrink(dev_priv, target, true);
  1471. }
  1472. static void
  1473. i915_gem_shrink_all(struct drm_i915_private *dev_priv)
  1474. {
  1475. struct drm_i915_gem_object *obj, *next;
  1476. i915_gem_evict_everything(dev_priv->dev);
  1477. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
  1478. i915_gem_object_put_pages(obj);
  1479. }
  1480. static int
  1481. i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
  1482. {
  1483. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1484. int page_count, i;
  1485. struct address_space *mapping;
  1486. struct sg_table *st;
  1487. struct scatterlist *sg;
  1488. struct page *page;
  1489. gfp_t gfp;
  1490. /* Assert that the object is not currently in any GPU domain. As it
  1491. * wasn't in the GTT, there shouldn't be any way it could have been in
  1492. * a GPU cache
  1493. */
  1494. BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
  1495. BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
  1496. st = kmalloc(sizeof(*st), GFP_KERNEL);
  1497. if (st == NULL)
  1498. return -ENOMEM;
  1499. page_count = obj->base.size / PAGE_SIZE;
  1500. if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
  1501. sg_free_table(st);
  1502. kfree(st);
  1503. return -ENOMEM;
  1504. }
  1505. /* Get the list of pages out of our struct file. They'll be pinned
  1506. * at this point until we release them.
  1507. *
  1508. * Fail silently without starting the shrinker
  1509. */
  1510. mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  1511. gfp = mapping_gfp_mask(mapping);
  1512. gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
  1513. gfp &= ~(__GFP_IO | __GFP_WAIT);
  1514. for_each_sg(st->sgl, sg, page_count, i) {
  1515. page = shmem_read_mapping_page_gfp(mapping, i, gfp);
  1516. if (IS_ERR(page)) {
  1517. i915_gem_purge(dev_priv, page_count);
  1518. page = shmem_read_mapping_page_gfp(mapping, i, gfp);
  1519. }
  1520. if (IS_ERR(page)) {
  1521. /* We've tried hard to allocate the memory by reaping
  1522. * our own buffer, now let the real VM do its job and
  1523. * go down in flames if truly OOM.
  1524. */
  1525. gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
  1526. gfp |= __GFP_IO | __GFP_WAIT;
  1527. i915_gem_shrink_all(dev_priv);
  1528. page = shmem_read_mapping_page_gfp(mapping, i, gfp);
  1529. if (IS_ERR(page))
  1530. goto err_pages;
  1531. gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
  1532. gfp &= ~(__GFP_IO | __GFP_WAIT);
  1533. }
  1534. sg_set_page(sg, page, PAGE_SIZE, 0);
  1535. }
  1536. obj->pages = st;
  1537. if (i915_gem_object_needs_bit17_swizzle(obj))
  1538. i915_gem_object_do_bit_17_swizzle(obj);
  1539. return 0;
  1540. err_pages:
  1541. for_each_sg(st->sgl, sg, i, page_count)
  1542. page_cache_release(sg_page(sg));
  1543. sg_free_table(st);
  1544. kfree(st);
  1545. return PTR_ERR(page);
  1546. }
  1547. /* Ensure that the associated pages are gathered from the backing storage
  1548. * and pinned into our object. i915_gem_object_get_pages() may be called
  1549. * multiple times before they are released by a single call to
  1550. * i915_gem_object_put_pages() - once the pages are no longer referenced
  1551. * either as a result of memory pressure (reaping pages under the shrinker)
  1552. * or as the object is itself released.
  1553. */
  1554. int
  1555. i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
  1556. {
  1557. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1558. const struct drm_i915_gem_object_ops *ops = obj->ops;
  1559. int ret;
  1560. if (obj->pages)
  1561. return 0;
  1562. BUG_ON(obj->pages_pin_count);
  1563. ret = ops->get_pages(obj);
  1564. if (ret)
  1565. return ret;
  1566. list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
  1567. return 0;
  1568. }
  1569. void
  1570. i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1571. struct intel_ring_buffer *ring)
  1572. {
  1573. struct drm_device *dev = obj->base.dev;
  1574. struct drm_i915_private *dev_priv = dev->dev_private;
  1575. u32 seqno = intel_ring_get_seqno(ring);
  1576. BUG_ON(ring == NULL);
  1577. obj->ring = ring;
  1578. /* Add a reference if we're newly entering the active list. */
  1579. if (!obj->active) {
  1580. drm_gem_object_reference(&obj->base);
  1581. obj->active = 1;
  1582. }
  1583. /* Move from whatever list we were on to the tail of execution. */
  1584. list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
  1585. list_move_tail(&obj->ring_list, &ring->active_list);
  1586. obj->last_read_seqno = seqno;
  1587. if (obj->fenced_gpu_access) {
  1588. obj->last_fenced_seqno = seqno;
  1589. /* Bump MRU to take account of the delayed flush */
  1590. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1591. struct drm_i915_fence_reg *reg;
  1592. reg = &dev_priv->fence_regs[obj->fence_reg];
  1593. list_move_tail(&reg->lru_list,
  1594. &dev_priv->mm.fence_list);
  1595. }
  1596. }
  1597. }
  1598. static void
  1599. i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
  1600. {
  1601. struct drm_device *dev = obj->base.dev;
  1602. struct drm_i915_private *dev_priv = dev->dev_private;
  1603. BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
  1604. BUG_ON(!obj->active);
  1605. if (obj->pin_count) /* are we a framebuffer? */
  1606. intel_mark_fb_idle(obj);
  1607. list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  1608. list_del_init(&obj->ring_list);
  1609. obj->ring = NULL;
  1610. obj->last_read_seqno = 0;
  1611. obj->last_write_seqno = 0;
  1612. obj->base.write_domain = 0;
  1613. obj->last_fenced_seqno = 0;
  1614. obj->fenced_gpu_access = false;
  1615. obj->active = 0;
  1616. drm_gem_object_unreference(&obj->base);
  1617. WARN_ON(i915_verify_lists(dev));
  1618. }
  1619. static int
  1620. i915_gem_handle_seqno_wrap(struct drm_device *dev)
  1621. {
  1622. struct drm_i915_private *dev_priv = dev->dev_private;
  1623. struct intel_ring_buffer *ring;
  1624. int ret, i, j;
  1625. /* The hardware uses various monotonic 32-bit counters, if we
  1626. * detect that they will wraparound we need to idle the GPU
  1627. * and reset those counters.
  1628. */
  1629. ret = 0;
  1630. for_each_ring(ring, dev_priv, i) {
  1631. for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
  1632. ret |= ring->sync_seqno[j] != 0;
  1633. }
  1634. if (ret == 0)
  1635. return ret;
  1636. ret = i915_gpu_idle(dev);
  1637. if (ret)
  1638. return ret;
  1639. i915_gem_retire_requests(dev);
  1640. for_each_ring(ring, dev_priv, i) {
  1641. for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
  1642. ring->sync_seqno[j] = 0;
  1643. }
  1644. return 0;
  1645. }
  1646. int
  1647. i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
  1648. {
  1649. struct drm_i915_private *dev_priv = dev->dev_private;
  1650. /* reserve 0 for non-seqno */
  1651. if (dev_priv->next_seqno == 0) {
  1652. int ret = i915_gem_handle_seqno_wrap(dev);
  1653. if (ret)
  1654. return ret;
  1655. dev_priv->next_seqno = 1;
  1656. }
  1657. *seqno = dev_priv->next_seqno++;
  1658. return 0;
  1659. }
  1660. int
  1661. i915_add_request(struct intel_ring_buffer *ring,
  1662. struct drm_file *file,
  1663. u32 *out_seqno)
  1664. {
  1665. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1666. struct drm_i915_gem_request *request;
  1667. u32 request_ring_position;
  1668. int was_empty;
  1669. int ret;
  1670. /*
  1671. * Emit any outstanding flushes - execbuf can fail to emit the flush
  1672. * after having emitted the batchbuffer command. Hence we need to fix
  1673. * things up similar to emitting the lazy request. The difference here
  1674. * is that the flush _must_ happen before the next request, no matter
  1675. * what.
  1676. */
  1677. ret = intel_ring_flush_all_caches(ring);
  1678. if (ret)
  1679. return ret;
  1680. request = kmalloc(sizeof(*request), GFP_KERNEL);
  1681. if (request == NULL)
  1682. return -ENOMEM;
  1683. /* Record the position of the start of the request so that
  1684. * should we detect the updated seqno part-way through the
  1685. * GPU processing the request, we never over-estimate the
  1686. * position of the head.
  1687. */
  1688. request_ring_position = intel_ring_get_tail(ring);
  1689. ret = ring->add_request(ring);
  1690. if (ret) {
  1691. kfree(request);
  1692. return ret;
  1693. }
  1694. request->seqno = intel_ring_get_seqno(ring);
  1695. request->ring = ring;
  1696. request->tail = request_ring_position;
  1697. request->emitted_jiffies = jiffies;
  1698. was_empty = list_empty(&ring->request_list);
  1699. list_add_tail(&request->list, &ring->request_list);
  1700. request->file_priv = NULL;
  1701. if (file) {
  1702. struct drm_i915_file_private *file_priv = file->driver_priv;
  1703. spin_lock(&file_priv->mm.lock);
  1704. request->file_priv = file_priv;
  1705. list_add_tail(&request->client_list,
  1706. &file_priv->mm.request_list);
  1707. spin_unlock(&file_priv->mm.lock);
  1708. }
  1709. trace_i915_gem_request_add(ring, request->seqno);
  1710. ring->outstanding_lazy_request = 0;
  1711. if (!dev_priv->mm.suspended) {
  1712. if (i915_enable_hangcheck) {
  1713. mod_timer(&dev_priv->hangcheck_timer,
  1714. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  1715. }
  1716. if (was_empty) {
  1717. queue_delayed_work(dev_priv->wq,
  1718. &dev_priv->mm.retire_work,
  1719. round_jiffies_up_relative(HZ));
  1720. intel_mark_busy(dev_priv->dev);
  1721. }
  1722. }
  1723. if (out_seqno)
  1724. *out_seqno = request->seqno;
  1725. return 0;
  1726. }
  1727. static inline void
  1728. i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
  1729. {
  1730. struct drm_i915_file_private *file_priv = request->file_priv;
  1731. if (!file_priv)
  1732. return;
  1733. spin_lock(&file_priv->mm.lock);
  1734. if (request->file_priv) {
  1735. list_del(&request->client_list);
  1736. request->file_priv = NULL;
  1737. }
  1738. spin_unlock(&file_priv->mm.lock);
  1739. }
  1740. static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
  1741. struct intel_ring_buffer *ring)
  1742. {
  1743. while (!list_empty(&ring->request_list)) {
  1744. struct drm_i915_gem_request *request;
  1745. request = list_first_entry(&ring->request_list,
  1746. struct drm_i915_gem_request,
  1747. list);
  1748. list_del(&request->list);
  1749. i915_gem_request_remove_from_client(request);
  1750. kfree(request);
  1751. }
  1752. while (!list_empty(&ring->active_list)) {
  1753. struct drm_i915_gem_object *obj;
  1754. obj = list_first_entry(&ring->active_list,
  1755. struct drm_i915_gem_object,
  1756. ring_list);
  1757. i915_gem_object_move_to_inactive(obj);
  1758. }
  1759. }
  1760. static void i915_gem_reset_fences(struct drm_device *dev)
  1761. {
  1762. struct drm_i915_private *dev_priv = dev->dev_private;
  1763. int i;
  1764. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  1765. struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
  1766. i915_gem_write_fence(dev, i, NULL);
  1767. if (reg->obj)
  1768. i915_gem_object_fence_lost(reg->obj);
  1769. reg->pin_count = 0;
  1770. reg->obj = NULL;
  1771. INIT_LIST_HEAD(&reg->lru_list);
  1772. }
  1773. INIT_LIST_HEAD(&dev_priv->mm.fence_list);
  1774. }
  1775. void i915_gem_reset(struct drm_device *dev)
  1776. {
  1777. struct drm_i915_private *dev_priv = dev->dev_private;
  1778. struct drm_i915_gem_object *obj;
  1779. struct intel_ring_buffer *ring;
  1780. int i;
  1781. for_each_ring(ring, dev_priv, i)
  1782. i915_gem_reset_ring_lists(dev_priv, ring);
  1783. /* Move everything out of the GPU domains to ensure we do any
  1784. * necessary invalidation upon reuse.
  1785. */
  1786. list_for_each_entry(obj,
  1787. &dev_priv->mm.inactive_list,
  1788. mm_list)
  1789. {
  1790. obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
  1791. }
  1792. /* The fence registers are invalidated so clear them out */
  1793. i915_gem_reset_fences(dev);
  1794. }
  1795. /**
  1796. * This function clears the request list as sequence numbers are passed.
  1797. */
  1798. void
  1799. i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
  1800. {
  1801. uint32_t seqno;
  1802. if (list_empty(&ring->request_list))
  1803. return;
  1804. WARN_ON(i915_verify_lists(ring->dev));
  1805. seqno = ring->get_seqno(ring, true);
  1806. while (!list_empty(&ring->request_list)) {
  1807. struct drm_i915_gem_request *request;
  1808. request = list_first_entry(&ring->request_list,
  1809. struct drm_i915_gem_request,
  1810. list);
  1811. if (!i915_seqno_passed(seqno, request->seqno))
  1812. break;
  1813. trace_i915_gem_request_retire(ring, request->seqno);
  1814. /* We know the GPU must have read the request to have
  1815. * sent us the seqno + interrupt, so use the position
  1816. * of tail of the request to update the last known position
  1817. * of the GPU head.
  1818. */
  1819. ring->last_retired_head = request->tail;
  1820. list_del(&request->list);
  1821. i915_gem_request_remove_from_client(request);
  1822. kfree(request);
  1823. }
  1824. /* Move any buffers on the active list that are no longer referenced
  1825. * by the ringbuffer to the flushing/inactive lists as appropriate.
  1826. */
  1827. while (!list_empty(&ring->active_list)) {
  1828. struct drm_i915_gem_object *obj;
  1829. obj = list_first_entry(&ring->active_list,
  1830. struct drm_i915_gem_object,
  1831. ring_list);
  1832. if (!i915_seqno_passed(seqno, obj->last_read_seqno))
  1833. break;
  1834. i915_gem_object_move_to_inactive(obj);
  1835. }
  1836. if (unlikely(ring->trace_irq_seqno &&
  1837. i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
  1838. ring->irq_put(ring);
  1839. ring->trace_irq_seqno = 0;
  1840. }
  1841. WARN_ON(i915_verify_lists(ring->dev));
  1842. }
  1843. void
  1844. i915_gem_retire_requests(struct drm_device *dev)
  1845. {
  1846. drm_i915_private_t *dev_priv = dev->dev_private;
  1847. struct intel_ring_buffer *ring;
  1848. int i;
  1849. for_each_ring(ring, dev_priv, i)
  1850. i915_gem_retire_requests_ring(ring);
  1851. }
  1852. static void
  1853. i915_gem_retire_work_handler(struct work_struct *work)
  1854. {
  1855. drm_i915_private_t *dev_priv;
  1856. struct drm_device *dev;
  1857. struct intel_ring_buffer *ring;
  1858. bool idle;
  1859. int i;
  1860. dev_priv = container_of(work, drm_i915_private_t,
  1861. mm.retire_work.work);
  1862. dev = dev_priv->dev;
  1863. /* Come back later if the device is busy... */
  1864. if (!mutex_trylock(&dev->struct_mutex)) {
  1865. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
  1866. round_jiffies_up_relative(HZ));
  1867. return;
  1868. }
  1869. i915_gem_retire_requests(dev);
  1870. /* Send a periodic flush down the ring so we don't hold onto GEM
  1871. * objects indefinitely.
  1872. */
  1873. idle = true;
  1874. for_each_ring(ring, dev_priv, i) {
  1875. if (ring->gpu_caches_dirty)
  1876. i915_add_request(ring, NULL, NULL);
  1877. idle &= list_empty(&ring->request_list);
  1878. }
  1879. if (!dev_priv->mm.suspended && !idle)
  1880. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
  1881. round_jiffies_up_relative(HZ));
  1882. if (idle)
  1883. intel_mark_idle(dev);
  1884. mutex_unlock(&dev->struct_mutex);
  1885. }
  1886. /**
  1887. * Ensures that an object will eventually get non-busy by flushing any required
  1888. * write domains, emitting any outstanding lazy request and retiring and
  1889. * completed requests.
  1890. */
  1891. static int
  1892. i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
  1893. {
  1894. int ret;
  1895. if (obj->active) {
  1896. ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
  1897. if (ret)
  1898. return ret;
  1899. i915_gem_retire_requests_ring(obj->ring);
  1900. }
  1901. return 0;
  1902. }
  1903. /**
  1904. * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
  1905. * @DRM_IOCTL_ARGS: standard ioctl arguments
  1906. *
  1907. * Returns 0 if successful, else an error is returned with the remaining time in
  1908. * the timeout parameter.
  1909. * -ETIME: object is still busy after timeout
  1910. * -ERESTARTSYS: signal interrupted the wait
  1911. * -ENONENT: object doesn't exist
  1912. * Also possible, but rare:
  1913. * -EAGAIN: GPU wedged
  1914. * -ENOMEM: damn
  1915. * -ENODEV: Internal IRQ fail
  1916. * -E?: The add request failed
  1917. *
  1918. * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
  1919. * non-zero timeout parameter the wait ioctl will wait for the given number of
  1920. * nanoseconds on an object becoming unbusy. Since the wait itself does so
  1921. * without holding struct_mutex the object may become re-busied before this
  1922. * function completes. A similar but shorter * race condition exists in the busy
  1923. * ioctl
  1924. */
  1925. int
  1926. i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
  1927. {
  1928. struct drm_i915_gem_wait *args = data;
  1929. struct drm_i915_gem_object *obj;
  1930. struct intel_ring_buffer *ring = NULL;
  1931. struct timespec timeout_stack, *timeout = NULL;
  1932. u32 seqno = 0;
  1933. int ret = 0;
  1934. if (args->timeout_ns >= 0) {
  1935. timeout_stack = ns_to_timespec(args->timeout_ns);
  1936. timeout = &timeout_stack;
  1937. }
  1938. ret = i915_mutex_lock_interruptible(dev);
  1939. if (ret)
  1940. return ret;
  1941. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
  1942. if (&obj->base == NULL) {
  1943. mutex_unlock(&dev->struct_mutex);
  1944. return -ENOENT;
  1945. }
  1946. /* Need to make sure the object gets inactive eventually. */
  1947. ret = i915_gem_object_flush_active(obj);
  1948. if (ret)
  1949. goto out;
  1950. if (obj->active) {
  1951. seqno = obj->last_read_seqno;
  1952. ring = obj->ring;
  1953. }
  1954. if (seqno == 0)
  1955. goto out;
  1956. /* Do this after OLR check to make sure we make forward progress polling
  1957. * on this IOCTL with a 0 timeout (like busy ioctl)
  1958. */
  1959. if (!args->timeout_ns) {
  1960. ret = -ETIME;
  1961. goto out;
  1962. }
  1963. drm_gem_object_unreference(&obj->base);
  1964. mutex_unlock(&dev->struct_mutex);
  1965. ret = __wait_seqno(ring, seqno, true, timeout);
  1966. if (timeout) {
  1967. WARN_ON(!timespec_valid(timeout));
  1968. args->timeout_ns = timespec_to_ns(timeout);
  1969. }
  1970. return ret;
  1971. out:
  1972. drm_gem_object_unreference(&obj->base);
  1973. mutex_unlock(&dev->struct_mutex);
  1974. return ret;
  1975. }
  1976. /**
  1977. * i915_gem_object_sync - sync an object to a ring.
  1978. *
  1979. * @obj: object which may be in use on another ring.
  1980. * @to: ring we wish to use the object on. May be NULL.
  1981. *
  1982. * This code is meant to abstract object synchronization with the GPU.
  1983. * Calling with NULL implies synchronizing the object with the CPU
  1984. * rather than a particular GPU ring.
  1985. *
  1986. * Returns 0 if successful, else propagates up the lower layer error.
  1987. */
  1988. int
  1989. i915_gem_object_sync(struct drm_i915_gem_object *obj,
  1990. struct intel_ring_buffer *to)
  1991. {
  1992. struct intel_ring_buffer *from = obj->ring;
  1993. u32 seqno;
  1994. int ret, idx;
  1995. if (from == NULL || to == from)
  1996. return 0;
  1997. if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
  1998. return i915_gem_object_wait_rendering(obj, false);
  1999. idx = intel_ring_sync_index(from, to);
  2000. seqno = obj->last_read_seqno;
  2001. if (seqno <= from->sync_seqno[idx])
  2002. return 0;
  2003. ret = i915_gem_check_olr(obj->ring, seqno);
  2004. if (ret)
  2005. return ret;
  2006. ret = to->sync_to(to, from, seqno);
  2007. if (!ret)
  2008. /* We use last_read_seqno because sync_to()
  2009. * might have just caused seqno wrap under
  2010. * the radar.
  2011. */
  2012. from->sync_seqno[idx] = obj->last_read_seqno;
  2013. return ret;
  2014. }
  2015. static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
  2016. {
  2017. u32 old_write_domain, old_read_domains;
  2018. /* Act a barrier for all accesses through the GTT */
  2019. mb();
  2020. /* Force a pagefault for domain tracking on next user access */
  2021. i915_gem_release_mmap(obj);
  2022. if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
  2023. return;
  2024. old_read_domains = obj->base.read_domains;
  2025. old_write_domain = obj->base.write_domain;
  2026. obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
  2027. obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
  2028. trace_i915_gem_object_change_domain(obj,
  2029. old_read_domains,
  2030. old_write_domain);
  2031. }
  2032. /**
  2033. * Unbinds an object from the GTT aperture.
  2034. */
  2035. int
  2036. i915_gem_object_unbind(struct drm_i915_gem_object *obj)
  2037. {
  2038. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  2039. int ret = 0;
  2040. if (obj->gtt_space == NULL)
  2041. return 0;
  2042. if (obj->pin_count)
  2043. return -EBUSY;
  2044. BUG_ON(obj->pages == NULL);
  2045. ret = i915_gem_object_finish_gpu(obj);
  2046. if (ret)
  2047. return ret;
  2048. /* Continue on if we fail due to EIO, the GPU is hung so we
  2049. * should be safe and we need to cleanup or else we might
  2050. * cause memory corruption through use-after-free.
  2051. */
  2052. i915_gem_object_finish_gtt(obj);
  2053. /* release the fence reg _after_ flushing */
  2054. ret = i915_gem_object_put_fence(obj);
  2055. if (ret)
  2056. return ret;
  2057. trace_i915_gem_object_unbind(obj);
  2058. if (obj->has_global_gtt_mapping)
  2059. i915_gem_gtt_unbind_object(obj);
  2060. if (obj->has_aliasing_ppgtt_mapping) {
  2061. i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
  2062. obj->has_aliasing_ppgtt_mapping = 0;
  2063. }
  2064. i915_gem_gtt_finish_object(obj);
  2065. list_del(&obj->mm_list);
  2066. list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
  2067. /* Avoid an unnecessary call to unbind on rebind. */
  2068. obj->map_and_fenceable = true;
  2069. drm_mm_put_block(obj->gtt_space);
  2070. obj->gtt_space = NULL;
  2071. obj->gtt_offset = 0;
  2072. return 0;
  2073. }
  2074. int i915_gpu_idle(struct drm_device *dev)
  2075. {
  2076. drm_i915_private_t *dev_priv = dev->dev_private;
  2077. struct intel_ring_buffer *ring;
  2078. int ret, i;
  2079. /* Flush everything onto the inactive list. */
  2080. for_each_ring(ring, dev_priv, i) {
  2081. ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
  2082. if (ret)
  2083. return ret;
  2084. ret = intel_ring_idle(ring);
  2085. if (ret)
  2086. return ret;
  2087. }
  2088. return 0;
  2089. }
  2090. static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
  2091. struct drm_i915_gem_object *obj)
  2092. {
  2093. drm_i915_private_t *dev_priv = dev->dev_private;
  2094. uint64_t val;
  2095. if (obj) {
  2096. u32 size = obj->gtt_space->size;
  2097. val = (uint64_t)((obj->gtt_offset + size - 4096) &
  2098. 0xfffff000) << 32;
  2099. val |= obj->gtt_offset & 0xfffff000;
  2100. val |= (uint64_t)((obj->stride / 128) - 1) <<
  2101. SANDYBRIDGE_FENCE_PITCH_SHIFT;
  2102. if (obj->tiling_mode == I915_TILING_Y)
  2103. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  2104. val |= I965_FENCE_REG_VALID;
  2105. } else
  2106. val = 0;
  2107. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
  2108. POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
  2109. }
  2110. static void i965_write_fence_reg(struct drm_device *dev, int reg,
  2111. struct drm_i915_gem_object *obj)
  2112. {
  2113. drm_i915_private_t *dev_priv = dev->dev_private;
  2114. uint64_t val;
  2115. if (obj) {
  2116. u32 size = obj->gtt_space->size;
  2117. val = (uint64_t)((obj->gtt_offset + size - 4096) &
  2118. 0xfffff000) << 32;
  2119. val |= obj->gtt_offset & 0xfffff000;
  2120. val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
  2121. if (obj->tiling_mode == I915_TILING_Y)
  2122. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  2123. val |= I965_FENCE_REG_VALID;
  2124. } else
  2125. val = 0;
  2126. I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
  2127. POSTING_READ(FENCE_REG_965_0 + reg * 8);
  2128. }
  2129. static void i915_write_fence_reg(struct drm_device *dev, int reg,
  2130. struct drm_i915_gem_object *obj)
  2131. {
  2132. drm_i915_private_t *dev_priv = dev->dev_private;
  2133. u32 val;
  2134. if (obj) {
  2135. u32 size = obj->gtt_space->size;
  2136. int pitch_val;
  2137. int tile_width;
  2138. WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
  2139. (size & -size) != size ||
  2140. (obj->gtt_offset & (size - 1)),
  2141. "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
  2142. obj->gtt_offset, obj->map_and_fenceable, size);
  2143. if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
  2144. tile_width = 128;
  2145. else
  2146. tile_width = 512;
  2147. /* Note: pitch better be a power of two tile widths */
  2148. pitch_val = obj->stride / tile_width;
  2149. pitch_val = ffs(pitch_val) - 1;
  2150. val = obj->gtt_offset;
  2151. if (obj->tiling_mode == I915_TILING_Y)
  2152. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  2153. val |= I915_FENCE_SIZE_BITS(size);
  2154. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  2155. val |= I830_FENCE_REG_VALID;
  2156. } else
  2157. val = 0;
  2158. if (reg < 8)
  2159. reg = FENCE_REG_830_0 + reg * 4;
  2160. else
  2161. reg = FENCE_REG_945_8 + (reg - 8) * 4;
  2162. I915_WRITE(reg, val);
  2163. POSTING_READ(reg);
  2164. }
  2165. static void i830_write_fence_reg(struct drm_device *dev, int reg,
  2166. struct drm_i915_gem_object *obj)
  2167. {
  2168. drm_i915_private_t *dev_priv = dev->dev_private;
  2169. uint32_t val;
  2170. if (obj) {
  2171. u32 size = obj->gtt_space->size;
  2172. uint32_t pitch_val;
  2173. WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
  2174. (size & -size) != size ||
  2175. (obj->gtt_offset & (size - 1)),
  2176. "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
  2177. obj->gtt_offset, size);
  2178. pitch_val = obj->stride / 128;
  2179. pitch_val = ffs(pitch_val) - 1;
  2180. val = obj->gtt_offset;
  2181. if (obj->tiling_mode == I915_TILING_Y)
  2182. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  2183. val |= I830_FENCE_SIZE_BITS(size);
  2184. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  2185. val |= I830_FENCE_REG_VALID;
  2186. } else
  2187. val = 0;
  2188. I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
  2189. POSTING_READ(FENCE_REG_830_0 + reg * 4);
  2190. }
  2191. static void i915_gem_write_fence(struct drm_device *dev, int reg,
  2192. struct drm_i915_gem_object *obj)
  2193. {
  2194. switch (INTEL_INFO(dev)->gen) {
  2195. case 7:
  2196. case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
  2197. case 5:
  2198. case 4: i965_write_fence_reg(dev, reg, obj); break;
  2199. case 3: i915_write_fence_reg(dev, reg, obj); break;
  2200. case 2: i830_write_fence_reg(dev, reg, obj); break;
  2201. default: break;
  2202. }
  2203. }
  2204. static inline int fence_number(struct drm_i915_private *dev_priv,
  2205. struct drm_i915_fence_reg *fence)
  2206. {
  2207. return fence - dev_priv->fence_regs;
  2208. }
  2209. static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
  2210. struct drm_i915_fence_reg *fence,
  2211. bool enable)
  2212. {
  2213. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  2214. int reg = fence_number(dev_priv, fence);
  2215. i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
  2216. if (enable) {
  2217. obj->fence_reg = reg;
  2218. fence->obj = obj;
  2219. list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
  2220. } else {
  2221. obj->fence_reg = I915_FENCE_REG_NONE;
  2222. fence->obj = NULL;
  2223. list_del_init(&fence->lru_list);
  2224. }
  2225. }
  2226. static int
  2227. i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
  2228. {
  2229. if (obj->last_fenced_seqno) {
  2230. int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
  2231. if (ret)
  2232. return ret;
  2233. obj->last_fenced_seqno = 0;
  2234. }
  2235. /* Ensure that all CPU reads are completed before installing a fence
  2236. * and all writes before removing the fence.
  2237. */
  2238. if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
  2239. mb();
  2240. obj->fenced_gpu_access = false;
  2241. return 0;
  2242. }
  2243. int
  2244. i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
  2245. {
  2246. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  2247. int ret;
  2248. ret = i915_gem_object_flush_fence(obj);
  2249. if (ret)
  2250. return ret;
  2251. if (obj->fence_reg == I915_FENCE_REG_NONE)
  2252. return 0;
  2253. i915_gem_object_update_fence(obj,
  2254. &dev_priv->fence_regs[obj->fence_reg],
  2255. false);
  2256. i915_gem_object_fence_lost(obj);
  2257. return 0;
  2258. }
  2259. static struct drm_i915_fence_reg *
  2260. i915_find_fence_reg(struct drm_device *dev)
  2261. {
  2262. struct drm_i915_private *dev_priv = dev->dev_private;
  2263. struct drm_i915_fence_reg *reg, *avail;
  2264. int i;
  2265. /* First try to find a free reg */
  2266. avail = NULL;
  2267. for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
  2268. reg = &dev_priv->fence_regs[i];
  2269. if (!reg->obj)
  2270. return reg;
  2271. if (!reg->pin_count)
  2272. avail = reg;
  2273. }
  2274. if (avail == NULL)
  2275. return NULL;
  2276. /* None available, try to steal one or wait for a user to finish */
  2277. list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
  2278. if (reg->pin_count)
  2279. continue;
  2280. return reg;
  2281. }
  2282. return NULL;
  2283. }
  2284. /**
  2285. * i915_gem_object_get_fence - set up fencing for an object
  2286. * @obj: object to map through a fence reg
  2287. *
  2288. * When mapping objects through the GTT, userspace wants to be able to write
  2289. * to them without having to worry about swizzling if the object is tiled.
  2290. * This function walks the fence regs looking for a free one for @obj,
  2291. * stealing one if it can't find any.
  2292. *
  2293. * It then sets up the reg based on the object's properties: address, pitch
  2294. * and tiling format.
  2295. *
  2296. * For an untiled surface, this removes any existing fence.
  2297. */
  2298. int
  2299. i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
  2300. {
  2301. struct drm_device *dev = obj->base.dev;
  2302. struct drm_i915_private *dev_priv = dev->dev_private;
  2303. bool enable = obj->tiling_mode != I915_TILING_NONE;
  2304. struct drm_i915_fence_reg *reg;
  2305. int ret;
  2306. /* Have we updated the tiling parameters upon the object and so
  2307. * will need to serialise the write to the associated fence register?
  2308. */
  2309. if (obj->fence_dirty) {
  2310. ret = i915_gem_object_flush_fence(obj);
  2311. if (ret)
  2312. return ret;
  2313. }
  2314. /* Just update our place in the LRU if our fence is getting reused. */
  2315. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  2316. reg = &dev_priv->fence_regs[obj->fence_reg];
  2317. if (!obj->fence_dirty) {
  2318. list_move_tail(&reg->lru_list,
  2319. &dev_priv->mm.fence_list);
  2320. return 0;
  2321. }
  2322. } else if (enable) {
  2323. reg = i915_find_fence_reg(dev);
  2324. if (reg == NULL)
  2325. return -EDEADLK;
  2326. if (reg->obj) {
  2327. struct drm_i915_gem_object *old = reg->obj;
  2328. ret = i915_gem_object_flush_fence(old);
  2329. if (ret)
  2330. return ret;
  2331. i915_gem_object_fence_lost(old);
  2332. }
  2333. } else
  2334. return 0;
  2335. i915_gem_object_update_fence(obj, reg, enable);
  2336. obj->fence_dirty = false;
  2337. return 0;
  2338. }
  2339. static bool i915_gem_valid_gtt_space(struct drm_device *dev,
  2340. struct drm_mm_node *gtt_space,
  2341. unsigned long cache_level)
  2342. {
  2343. struct drm_mm_node *other;
  2344. /* On non-LLC machines we have to be careful when putting differing
  2345. * types of snoopable memory together to avoid the prefetcher
  2346. * crossing memory domains and dieing.
  2347. */
  2348. if (HAS_LLC(dev))
  2349. return true;
  2350. if (gtt_space == NULL)
  2351. return true;
  2352. if (list_empty(&gtt_space->node_list))
  2353. return true;
  2354. other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
  2355. if (other->allocated && !other->hole_follows && other->color != cache_level)
  2356. return false;
  2357. other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
  2358. if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
  2359. return false;
  2360. return true;
  2361. }
  2362. static void i915_gem_verify_gtt(struct drm_device *dev)
  2363. {
  2364. #if WATCH_GTT
  2365. struct drm_i915_private *dev_priv = dev->dev_private;
  2366. struct drm_i915_gem_object *obj;
  2367. int err = 0;
  2368. list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
  2369. if (obj->gtt_space == NULL) {
  2370. printk(KERN_ERR "object found on GTT list with no space reserved\n");
  2371. err++;
  2372. continue;
  2373. }
  2374. if (obj->cache_level != obj->gtt_space->color) {
  2375. printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
  2376. obj->gtt_space->start,
  2377. obj->gtt_space->start + obj->gtt_space->size,
  2378. obj->cache_level,
  2379. obj->gtt_space->color);
  2380. err++;
  2381. continue;
  2382. }
  2383. if (!i915_gem_valid_gtt_space(dev,
  2384. obj->gtt_space,
  2385. obj->cache_level)) {
  2386. printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
  2387. obj->gtt_space->start,
  2388. obj->gtt_space->start + obj->gtt_space->size,
  2389. obj->cache_level);
  2390. err++;
  2391. continue;
  2392. }
  2393. }
  2394. WARN_ON(err);
  2395. #endif
  2396. }
  2397. /**
  2398. * Finds free space in the GTT aperture and binds the object there.
  2399. */
  2400. static int
  2401. i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
  2402. unsigned alignment,
  2403. bool map_and_fenceable,
  2404. bool nonblocking)
  2405. {
  2406. struct drm_device *dev = obj->base.dev;
  2407. drm_i915_private_t *dev_priv = dev->dev_private;
  2408. struct drm_mm_node *node;
  2409. u32 size, fence_size, fence_alignment, unfenced_alignment;
  2410. bool mappable, fenceable;
  2411. int ret;
  2412. if (obj->madv != I915_MADV_WILLNEED) {
  2413. DRM_ERROR("Attempting to bind a purgeable object\n");
  2414. return -EINVAL;
  2415. }
  2416. fence_size = i915_gem_get_gtt_size(dev,
  2417. obj->base.size,
  2418. obj->tiling_mode);
  2419. fence_alignment = i915_gem_get_gtt_alignment(dev,
  2420. obj->base.size,
  2421. obj->tiling_mode);
  2422. unfenced_alignment =
  2423. i915_gem_get_unfenced_gtt_alignment(dev,
  2424. obj->base.size,
  2425. obj->tiling_mode);
  2426. if (alignment == 0)
  2427. alignment = map_and_fenceable ? fence_alignment :
  2428. unfenced_alignment;
  2429. if (map_and_fenceable && alignment & (fence_alignment - 1)) {
  2430. DRM_ERROR("Invalid object alignment requested %u\n", alignment);
  2431. return -EINVAL;
  2432. }
  2433. size = map_and_fenceable ? fence_size : obj->base.size;
  2434. /* If the object is bigger than the entire aperture, reject it early
  2435. * before evicting everything in a vain attempt to find space.
  2436. */
  2437. if (obj->base.size >
  2438. (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
  2439. DRM_ERROR("Attempting to bind an object larger than the aperture\n");
  2440. return -E2BIG;
  2441. }
  2442. ret = i915_gem_object_get_pages(obj);
  2443. if (ret)
  2444. return ret;
  2445. i915_gem_object_pin_pages(obj);
  2446. node = kzalloc(sizeof(*node), GFP_KERNEL);
  2447. if (node == NULL) {
  2448. i915_gem_object_unpin_pages(obj);
  2449. return -ENOMEM;
  2450. }
  2451. search_free:
  2452. if (map_and_fenceable)
  2453. ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space, node,
  2454. size, alignment, obj->cache_level,
  2455. 0, dev_priv->mm.gtt_mappable_end);
  2456. else
  2457. ret = drm_mm_insert_node_generic(&dev_priv->mm.gtt_space, node,
  2458. size, alignment, obj->cache_level);
  2459. if (ret) {
  2460. ret = i915_gem_evict_something(dev, size, alignment,
  2461. obj->cache_level,
  2462. map_and_fenceable,
  2463. nonblocking);
  2464. if (ret == 0)
  2465. goto search_free;
  2466. i915_gem_object_unpin_pages(obj);
  2467. kfree(node);
  2468. return ret;
  2469. }
  2470. if (WARN_ON(!i915_gem_valid_gtt_space(dev, node, obj->cache_level))) {
  2471. i915_gem_object_unpin_pages(obj);
  2472. drm_mm_put_block(node);
  2473. return -EINVAL;
  2474. }
  2475. ret = i915_gem_gtt_prepare_object(obj);
  2476. if (ret) {
  2477. i915_gem_object_unpin_pages(obj);
  2478. drm_mm_put_block(node);
  2479. return ret;
  2480. }
  2481. list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
  2482. list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  2483. obj->gtt_space = node;
  2484. obj->gtt_offset = node->start;
  2485. fenceable =
  2486. node->size == fence_size &&
  2487. (node->start & (fence_alignment - 1)) == 0;
  2488. mappable =
  2489. obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
  2490. obj->map_and_fenceable = mappable && fenceable;
  2491. i915_gem_object_unpin_pages(obj);
  2492. trace_i915_gem_object_bind(obj, map_and_fenceable);
  2493. i915_gem_verify_gtt(dev);
  2494. return 0;
  2495. }
  2496. void
  2497. i915_gem_clflush_object(struct drm_i915_gem_object *obj)
  2498. {
  2499. /* If we don't have a page list set up, then we're not pinned
  2500. * to GPU, and we can ignore the cache flush because it'll happen
  2501. * again at bind time.
  2502. */
  2503. if (obj->pages == NULL)
  2504. return;
  2505. /* If the GPU is snooping the contents of the CPU cache,
  2506. * we do not need to manually clear the CPU cache lines. However,
  2507. * the caches are only snooped when the render cache is
  2508. * flushed/invalidated. As we always have to emit invalidations
  2509. * and flushes when moving into and out of the RENDER domain, correct
  2510. * snooping behaviour occurs naturally as the result of our domain
  2511. * tracking.
  2512. */
  2513. if (obj->cache_level != I915_CACHE_NONE)
  2514. return;
  2515. trace_i915_gem_object_clflush(obj);
  2516. drm_clflush_sg(obj->pages);
  2517. }
  2518. /** Flushes the GTT write domain for the object if it's dirty. */
  2519. static void
  2520. i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
  2521. {
  2522. uint32_t old_write_domain;
  2523. if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
  2524. return;
  2525. /* No actual flushing is required for the GTT write domain. Writes
  2526. * to it immediately go to main memory as far as we know, so there's
  2527. * no chipset flush. It also doesn't land in render cache.
  2528. *
  2529. * However, we do have to enforce the order so that all writes through
  2530. * the GTT land before any writes to the device, such as updates to
  2531. * the GATT itself.
  2532. */
  2533. wmb();
  2534. old_write_domain = obj->base.write_domain;
  2535. obj->base.write_domain = 0;
  2536. trace_i915_gem_object_change_domain(obj,
  2537. obj->base.read_domains,
  2538. old_write_domain);
  2539. }
  2540. /** Flushes the CPU write domain for the object if it's dirty. */
  2541. static void
  2542. i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
  2543. {
  2544. uint32_t old_write_domain;
  2545. if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
  2546. return;
  2547. i915_gem_clflush_object(obj);
  2548. i915_gem_chipset_flush(obj->base.dev);
  2549. old_write_domain = obj->base.write_domain;
  2550. obj->base.write_domain = 0;
  2551. trace_i915_gem_object_change_domain(obj,
  2552. obj->base.read_domains,
  2553. old_write_domain);
  2554. }
  2555. /**
  2556. * Moves a single object to the GTT read, and possibly write domain.
  2557. *
  2558. * This function returns when the move is complete, including waiting on
  2559. * flushes to occur.
  2560. */
  2561. int
  2562. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
  2563. {
  2564. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  2565. uint32_t old_write_domain, old_read_domains;
  2566. int ret;
  2567. /* Not valid to be called on unbound objects. */
  2568. if (obj->gtt_space == NULL)
  2569. return -EINVAL;
  2570. if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
  2571. return 0;
  2572. ret = i915_gem_object_wait_rendering(obj, !write);
  2573. if (ret)
  2574. return ret;
  2575. i915_gem_object_flush_cpu_write_domain(obj);
  2576. old_write_domain = obj->base.write_domain;
  2577. old_read_domains = obj->base.read_domains;
  2578. /* It should now be out of any other write domains, and we can update
  2579. * the domain values for our changes.
  2580. */
  2581. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
  2582. obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
  2583. if (write) {
  2584. obj->base.read_domains = I915_GEM_DOMAIN_GTT;
  2585. obj->base.write_domain = I915_GEM_DOMAIN_GTT;
  2586. obj->dirty = 1;
  2587. }
  2588. trace_i915_gem_object_change_domain(obj,
  2589. old_read_domains,
  2590. old_write_domain);
  2591. /* And bump the LRU for this access */
  2592. if (i915_gem_object_is_inactive(obj))
  2593. list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
  2594. return 0;
  2595. }
  2596. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  2597. enum i915_cache_level cache_level)
  2598. {
  2599. struct drm_device *dev = obj->base.dev;
  2600. drm_i915_private_t *dev_priv = dev->dev_private;
  2601. int ret;
  2602. if (obj->cache_level == cache_level)
  2603. return 0;
  2604. if (obj->pin_count) {
  2605. DRM_DEBUG("can not change the cache level of pinned objects\n");
  2606. return -EBUSY;
  2607. }
  2608. if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
  2609. ret = i915_gem_object_unbind(obj);
  2610. if (ret)
  2611. return ret;
  2612. }
  2613. if (obj->gtt_space) {
  2614. ret = i915_gem_object_finish_gpu(obj);
  2615. if (ret)
  2616. return ret;
  2617. i915_gem_object_finish_gtt(obj);
  2618. /* Before SandyBridge, you could not use tiling or fence
  2619. * registers with snooped memory, so relinquish any fences
  2620. * currently pointing to our region in the aperture.
  2621. */
  2622. if (INTEL_INFO(dev)->gen < 6) {
  2623. ret = i915_gem_object_put_fence(obj);
  2624. if (ret)
  2625. return ret;
  2626. }
  2627. if (obj->has_global_gtt_mapping)
  2628. i915_gem_gtt_bind_object(obj, cache_level);
  2629. if (obj->has_aliasing_ppgtt_mapping)
  2630. i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
  2631. obj, cache_level);
  2632. obj->gtt_space->color = cache_level;
  2633. }
  2634. if (cache_level == I915_CACHE_NONE) {
  2635. u32 old_read_domains, old_write_domain;
  2636. /* If we're coming from LLC cached, then we haven't
  2637. * actually been tracking whether the data is in the
  2638. * CPU cache or not, since we only allow one bit set
  2639. * in obj->write_domain and have been skipping the clflushes.
  2640. * Just set it to the CPU cache for now.
  2641. */
  2642. WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
  2643. WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
  2644. old_read_domains = obj->base.read_domains;
  2645. old_write_domain = obj->base.write_domain;
  2646. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  2647. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  2648. trace_i915_gem_object_change_domain(obj,
  2649. old_read_domains,
  2650. old_write_domain);
  2651. }
  2652. obj->cache_level = cache_level;
  2653. i915_gem_verify_gtt(dev);
  2654. return 0;
  2655. }
  2656. int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
  2657. struct drm_file *file)
  2658. {
  2659. struct drm_i915_gem_caching *args = data;
  2660. struct drm_i915_gem_object *obj;
  2661. int ret;
  2662. ret = i915_mutex_lock_interruptible(dev);
  2663. if (ret)
  2664. return ret;
  2665. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2666. if (&obj->base == NULL) {
  2667. ret = -ENOENT;
  2668. goto unlock;
  2669. }
  2670. args->caching = obj->cache_level != I915_CACHE_NONE;
  2671. drm_gem_object_unreference(&obj->base);
  2672. unlock:
  2673. mutex_unlock(&dev->struct_mutex);
  2674. return ret;
  2675. }
  2676. int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
  2677. struct drm_file *file)
  2678. {
  2679. struct drm_i915_gem_caching *args = data;
  2680. struct drm_i915_gem_object *obj;
  2681. enum i915_cache_level level;
  2682. int ret;
  2683. switch (args->caching) {
  2684. case I915_CACHING_NONE:
  2685. level = I915_CACHE_NONE;
  2686. break;
  2687. case I915_CACHING_CACHED:
  2688. level = I915_CACHE_LLC;
  2689. break;
  2690. default:
  2691. return -EINVAL;
  2692. }
  2693. ret = i915_mutex_lock_interruptible(dev);
  2694. if (ret)
  2695. return ret;
  2696. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2697. if (&obj->base == NULL) {
  2698. ret = -ENOENT;
  2699. goto unlock;
  2700. }
  2701. ret = i915_gem_object_set_cache_level(obj, level);
  2702. drm_gem_object_unreference(&obj->base);
  2703. unlock:
  2704. mutex_unlock(&dev->struct_mutex);
  2705. return ret;
  2706. }
  2707. /*
  2708. * Prepare buffer for display plane (scanout, cursors, etc).
  2709. * Can be called from an uninterruptible phase (modesetting) and allows
  2710. * any flushes to be pipelined (for pageflips).
  2711. */
  2712. int
  2713. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  2714. u32 alignment,
  2715. struct intel_ring_buffer *pipelined)
  2716. {
  2717. u32 old_read_domains, old_write_domain;
  2718. int ret;
  2719. if (pipelined != obj->ring) {
  2720. ret = i915_gem_object_sync(obj, pipelined);
  2721. if (ret)
  2722. return ret;
  2723. }
  2724. /* The display engine is not coherent with the LLC cache on gen6. As
  2725. * a result, we make sure that the pinning that is about to occur is
  2726. * done with uncached PTEs. This is lowest common denominator for all
  2727. * chipsets.
  2728. *
  2729. * However for gen6+, we could do better by using the GFDT bit instead
  2730. * of uncaching, which would allow us to flush all the LLC-cached data
  2731. * with that bit in the PTE to main memory with just one PIPE_CONTROL.
  2732. */
  2733. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
  2734. if (ret)
  2735. return ret;
  2736. /* As the user may map the buffer once pinned in the display plane
  2737. * (e.g. libkms for the bootup splash), we have to ensure that we
  2738. * always use map_and_fenceable for all scanout buffers.
  2739. */
  2740. ret = i915_gem_object_pin(obj, alignment, true, false);
  2741. if (ret)
  2742. return ret;
  2743. i915_gem_object_flush_cpu_write_domain(obj);
  2744. old_write_domain = obj->base.write_domain;
  2745. old_read_domains = obj->base.read_domains;
  2746. /* It should now be out of any other write domains, and we can update
  2747. * the domain values for our changes.
  2748. */
  2749. obj->base.write_domain = 0;
  2750. obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
  2751. trace_i915_gem_object_change_domain(obj,
  2752. old_read_domains,
  2753. old_write_domain);
  2754. return 0;
  2755. }
  2756. int
  2757. i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
  2758. {
  2759. int ret;
  2760. if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
  2761. return 0;
  2762. ret = i915_gem_object_wait_rendering(obj, false);
  2763. if (ret)
  2764. return ret;
  2765. /* Ensure that we invalidate the GPU's caches and TLBs. */
  2766. obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
  2767. return 0;
  2768. }
  2769. /**
  2770. * Moves a single object to the CPU read, and possibly write domain.
  2771. *
  2772. * This function returns when the move is complete, including waiting on
  2773. * flushes to occur.
  2774. */
  2775. int
  2776. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
  2777. {
  2778. uint32_t old_write_domain, old_read_domains;
  2779. int ret;
  2780. if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
  2781. return 0;
  2782. ret = i915_gem_object_wait_rendering(obj, !write);
  2783. if (ret)
  2784. return ret;
  2785. i915_gem_object_flush_gtt_write_domain(obj);
  2786. old_write_domain = obj->base.write_domain;
  2787. old_read_domains = obj->base.read_domains;
  2788. /* Flush the CPU cache if it's still invalid. */
  2789. if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
  2790. i915_gem_clflush_object(obj);
  2791. obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
  2792. }
  2793. /* It should now be out of any other write domains, and we can update
  2794. * the domain values for our changes.
  2795. */
  2796. BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2797. /* If we're writing through the CPU, then the GPU read domains will
  2798. * need to be invalidated at next use.
  2799. */
  2800. if (write) {
  2801. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  2802. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  2803. }
  2804. trace_i915_gem_object_change_domain(obj,
  2805. old_read_domains,
  2806. old_write_domain);
  2807. return 0;
  2808. }
  2809. /* Throttle our rendering by waiting until the ring has completed our requests
  2810. * emitted over 20 msec ago.
  2811. *
  2812. * Note that if we were to use the current jiffies each time around the loop,
  2813. * we wouldn't escape the function with any frames outstanding if the time to
  2814. * render a frame was over 20ms.
  2815. *
  2816. * This should get us reasonable parallelism between CPU and GPU but also
  2817. * relatively low latency when blocking on a particular request to finish.
  2818. */
  2819. static int
  2820. i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
  2821. {
  2822. struct drm_i915_private *dev_priv = dev->dev_private;
  2823. struct drm_i915_file_private *file_priv = file->driver_priv;
  2824. unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
  2825. struct drm_i915_gem_request *request;
  2826. struct intel_ring_buffer *ring = NULL;
  2827. u32 seqno = 0;
  2828. int ret;
  2829. if (atomic_read(&dev_priv->mm.wedged))
  2830. return -EIO;
  2831. spin_lock(&file_priv->mm.lock);
  2832. list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
  2833. if (time_after_eq(request->emitted_jiffies, recent_enough))
  2834. break;
  2835. ring = request->ring;
  2836. seqno = request->seqno;
  2837. }
  2838. spin_unlock(&file_priv->mm.lock);
  2839. if (seqno == 0)
  2840. return 0;
  2841. ret = __wait_seqno(ring, seqno, true, NULL);
  2842. if (ret == 0)
  2843. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
  2844. return ret;
  2845. }
  2846. int
  2847. i915_gem_object_pin(struct drm_i915_gem_object *obj,
  2848. uint32_t alignment,
  2849. bool map_and_fenceable,
  2850. bool nonblocking)
  2851. {
  2852. int ret;
  2853. if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
  2854. return -EBUSY;
  2855. if (obj->gtt_space != NULL) {
  2856. if ((alignment && obj->gtt_offset & (alignment - 1)) ||
  2857. (map_and_fenceable && !obj->map_and_fenceable)) {
  2858. WARN(obj->pin_count,
  2859. "bo is already pinned with incorrect alignment:"
  2860. " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
  2861. " obj->map_and_fenceable=%d\n",
  2862. obj->gtt_offset, alignment,
  2863. map_and_fenceable,
  2864. obj->map_and_fenceable);
  2865. ret = i915_gem_object_unbind(obj);
  2866. if (ret)
  2867. return ret;
  2868. }
  2869. }
  2870. if (obj->gtt_space == NULL) {
  2871. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  2872. ret = i915_gem_object_bind_to_gtt(obj, alignment,
  2873. map_and_fenceable,
  2874. nonblocking);
  2875. if (ret)
  2876. return ret;
  2877. if (!dev_priv->mm.aliasing_ppgtt)
  2878. i915_gem_gtt_bind_object(obj, obj->cache_level);
  2879. }
  2880. if (!obj->has_global_gtt_mapping && map_and_fenceable)
  2881. i915_gem_gtt_bind_object(obj, obj->cache_level);
  2882. obj->pin_count++;
  2883. obj->pin_mappable |= map_and_fenceable;
  2884. return 0;
  2885. }
  2886. void
  2887. i915_gem_object_unpin(struct drm_i915_gem_object *obj)
  2888. {
  2889. BUG_ON(obj->pin_count == 0);
  2890. BUG_ON(obj->gtt_space == NULL);
  2891. if (--obj->pin_count == 0)
  2892. obj->pin_mappable = false;
  2893. }
  2894. int
  2895. i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  2896. struct drm_file *file)
  2897. {
  2898. struct drm_i915_gem_pin *args = data;
  2899. struct drm_i915_gem_object *obj;
  2900. int ret;
  2901. ret = i915_mutex_lock_interruptible(dev);
  2902. if (ret)
  2903. return ret;
  2904. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2905. if (&obj->base == NULL) {
  2906. ret = -ENOENT;
  2907. goto unlock;
  2908. }
  2909. if (obj->madv != I915_MADV_WILLNEED) {
  2910. DRM_ERROR("Attempting to pin a purgeable buffer\n");
  2911. ret = -EINVAL;
  2912. goto out;
  2913. }
  2914. if (obj->pin_filp != NULL && obj->pin_filp != file) {
  2915. DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
  2916. args->handle);
  2917. ret = -EINVAL;
  2918. goto out;
  2919. }
  2920. if (obj->user_pin_count == 0) {
  2921. ret = i915_gem_object_pin(obj, args->alignment, true, false);
  2922. if (ret)
  2923. goto out;
  2924. }
  2925. obj->user_pin_count++;
  2926. obj->pin_filp = file;
  2927. /* XXX - flush the CPU caches for pinned objects
  2928. * as the X server doesn't manage domains yet
  2929. */
  2930. i915_gem_object_flush_cpu_write_domain(obj);
  2931. args->offset = obj->gtt_offset;
  2932. out:
  2933. drm_gem_object_unreference(&obj->base);
  2934. unlock:
  2935. mutex_unlock(&dev->struct_mutex);
  2936. return ret;
  2937. }
  2938. int
  2939. i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  2940. struct drm_file *file)
  2941. {
  2942. struct drm_i915_gem_pin *args = data;
  2943. struct drm_i915_gem_object *obj;
  2944. int ret;
  2945. ret = i915_mutex_lock_interruptible(dev);
  2946. if (ret)
  2947. return ret;
  2948. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2949. if (&obj->base == NULL) {
  2950. ret = -ENOENT;
  2951. goto unlock;
  2952. }
  2953. if (obj->pin_filp != file) {
  2954. DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
  2955. args->handle);
  2956. ret = -EINVAL;
  2957. goto out;
  2958. }
  2959. obj->user_pin_count--;
  2960. if (obj->user_pin_count == 0) {
  2961. obj->pin_filp = NULL;
  2962. i915_gem_object_unpin(obj);
  2963. }
  2964. out:
  2965. drm_gem_object_unreference(&obj->base);
  2966. unlock:
  2967. mutex_unlock(&dev->struct_mutex);
  2968. return ret;
  2969. }
  2970. int
  2971. i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  2972. struct drm_file *file)
  2973. {
  2974. struct drm_i915_gem_busy *args = data;
  2975. struct drm_i915_gem_object *obj;
  2976. int ret;
  2977. ret = i915_mutex_lock_interruptible(dev);
  2978. if (ret)
  2979. return ret;
  2980. obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
  2981. if (&obj->base == NULL) {
  2982. ret = -ENOENT;
  2983. goto unlock;
  2984. }
  2985. /* Count all active objects as busy, even if they are currently not used
  2986. * by the gpu. Users of this interface expect objects to eventually
  2987. * become non-busy without any further actions, therefore emit any
  2988. * necessary flushes here.
  2989. */
  2990. ret = i915_gem_object_flush_active(obj);
  2991. args->busy = obj->active;
  2992. if (obj->ring) {
  2993. BUILD_BUG_ON(I915_NUM_RINGS > 16);
  2994. args->busy |= intel_ring_flag(obj->ring) << 16;
  2995. }
  2996. drm_gem_object_unreference(&obj->base);
  2997. unlock:
  2998. mutex_unlock(&dev->struct_mutex);
  2999. return ret;
  3000. }
  3001. int
  3002. i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  3003. struct drm_file *file_priv)
  3004. {
  3005. return i915_gem_ring_throttle(dev, file_priv);
  3006. }
  3007. int
  3008. i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  3009. struct drm_file *file_priv)
  3010. {
  3011. struct drm_i915_gem_madvise *args = data;
  3012. struct drm_i915_gem_object *obj;
  3013. int ret;
  3014. switch (args->madv) {
  3015. case I915_MADV_DONTNEED:
  3016. case I915_MADV_WILLNEED:
  3017. break;
  3018. default:
  3019. return -EINVAL;
  3020. }
  3021. ret = i915_mutex_lock_interruptible(dev);
  3022. if (ret)
  3023. return ret;
  3024. obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
  3025. if (&obj->base == NULL) {
  3026. ret = -ENOENT;
  3027. goto unlock;
  3028. }
  3029. if (obj->pin_count) {
  3030. ret = -EINVAL;
  3031. goto out;
  3032. }
  3033. if (obj->madv != __I915_MADV_PURGED)
  3034. obj->madv = args->madv;
  3035. /* if the object is no longer attached, discard its backing storage */
  3036. if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
  3037. i915_gem_object_truncate(obj);
  3038. args->retained = obj->madv != __I915_MADV_PURGED;
  3039. out:
  3040. drm_gem_object_unreference(&obj->base);
  3041. unlock:
  3042. mutex_unlock(&dev->struct_mutex);
  3043. return ret;
  3044. }
  3045. void i915_gem_object_init(struct drm_i915_gem_object *obj,
  3046. const struct drm_i915_gem_object_ops *ops)
  3047. {
  3048. INIT_LIST_HEAD(&obj->mm_list);
  3049. INIT_LIST_HEAD(&obj->gtt_list);
  3050. INIT_LIST_HEAD(&obj->ring_list);
  3051. INIT_LIST_HEAD(&obj->exec_list);
  3052. obj->ops = ops;
  3053. obj->fence_reg = I915_FENCE_REG_NONE;
  3054. obj->madv = I915_MADV_WILLNEED;
  3055. /* Avoid an unnecessary call to unbind on the first bind. */
  3056. obj->map_and_fenceable = true;
  3057. i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
  3058. }
  3059. static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
  3060. .get_pages = i915_gem_object_get_pages_gtt,
  3061. .put_pages = i915_gem_object_put_pages_gtt,
  3062. };
  3063. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  3064. size_t size)
  3065. {
  3066. struct drm_i915_gem_object *obj;
  3067. struct address_space *mapping;
  3068. u32 mask;
  3069. obj = kzalloc(sizeof(*obj), GFP_KERNEL);
  3070. if (obj == NULL)
  3071. return NULL;
  3072. if (drm_gem_object_init(dev, &obj->base, size) != 0) {
  3073. kfree(obj);
  3074. return NULL;
  3075. }
  3076. mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
  3077. if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
  3078. /* 965gm cannot relocate objects above 4GiB. */
  3079. mask &= ~__GFP_HIGHMEM;
  3080. mask |= __GFP_DMA32;
  3081. }
  3082. mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  3083. mapping_set_gfp_mask(mapping, mask);
  3084. i915_gem_object_init(obj, &i915_gem_object_ops);
  3085. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  3086. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  3087. if (HAS_LLC(dev)) {
  3088. /* On some devices, we can have the GPU use the LLC (the CPU
  3089. * cache) for about a 10% performance improvement
  3090. * compared to uncached. Graphics requests other than
  3091. * display scanout are coherent with the CPU in
  3092. * accessing this cache. This means in this mode we
  3093. * don't need to clflush on the CPU side, and on the
  3094. * GPU side we only need to flush internal caches to
  3095. * get data visible to the CPU.
  3096. *
  3097. * However, we maintain the display planes as UC, and so
  3098. * need to rebind when first used as such.
  3099. */
  3100. obj->cache_level = I915_CACHE_LLC;
  3101. } else
  3102. obj->cache_level = I915_CACHE_NONE;
  3103. return obj;
  3104. }
  3105. int i915_gem_init_object(struct drm_gem_object *obj)
  3106. {
  3107. BUG();
  3108. return 0;
  3109. }
  3110. void i915_gem_free_object(struct drm_gem_object *gem_obj)
  3111. {
  3112. struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
  3113. struct drm_device *dev = obj->base.dev;
  3114. drm_i915_private_t *dev_priv = dev->dev_private;
  3115. trace_i915_gem_object_destroy(obj);
  3116. if (obj->phys_obj)
  3117. i915_gem_detach_phys_object(dev, obj);
  3118. obj->pin_count = 0;
  3119. if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
  3120. bool was_interruptible;
  3121. was_interruptible = dev_priv->mm.interruptible;
  3122. dev_priv->mm.interruptible = false;
  3123. WARN_ON(i915_gem_object_unbind(obj));
  3124. dev_priv->mm.interruptible = was_interruptible;
  3125. }
  3126. obj->pages_pin_count = 0;
  3127. i915_gem_object_put_pages(obj);
  3128. i915_gem_object_free_mmap_offset(obj);
  3129. BUG_ON(obj->pages);
  3130. if (obj->base.import_attach)
  3131. drm_prime_gem_destroy(&obj->base, NULL);
  3132. drm_gem_object_release(&obj->base);
  3133. i915_gem_info_remove_obj(dev_priv, obj->base.size);
  3134. kfree(obj->bit_17);
  3135. kfree(obj);
  3136. }
  3137. int
  3138. i915_gem_idle(struct drm_device *dev)
  3139. {
  3140. drm_i915_private_t *dev_priv = dev->dev_private;
  3141. int ret;
  3142. mutex_lock(&dev->struct_mutex);
  3143. if (dev_priv->mm.suspended) {
  3144. mutex_unlock(&dev->struct_mutex);
  3145. return 0;
  3146. }
  3147. ret = i915_gpu_idle(dev);
  3148. if (ret) {
  3149. mutex_unlock(&dev->struct_mutex);
  3150. return ret;
  3151. }
  3152. i915_gem_retire_requests(dev);
  3153. /* Under UMS, be paranoid and evict. */
  3154. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3155. i915_gem_evict_everything(dev);
  3156. i915_gem_reset_fences(dev);
  3157. /* Hack! Don't let anybody do execbuf while we don't control the chip.
  3158. * We need to replace this with a semaphore, or something.
  3159. * And not confound mm.suspended!
  3160. */
  3161. dev_priv->mm.suspended = 1;
  3162. del_timer_sync(&dev_priv->hangcheck_timer);
  3163. i915_kernel_lost_context(dev);
  3164. i915_gem_cleanup_ringbuffer(dev);
  3165. mutex_unlock(&dev->struct_mutex);
  3166. /* Cancel the retire work handler, which should be idle now. */
  3167. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  3168. return 0;
  3169. }
  3170. void i915_gem_l3_remap(struct drm_device *dev)
  3171. {
  3172. drm_i915_private_t *dev_priv = dev->dev_private;
  3173. u32 misccpctl;
  3174. int i;
  3175. if (!IS_IVYBRIDGE(dev))
  3176. return;
  3177. if (!dev_priv->l3_parity.remap_info)
  3178. return;
  3179. misccpctl = I915_READ(GEN7_MISCCPCTL);
  3180. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  3181. POSTING_READ(GEN7_MISCCPCTL);
  3182. for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
  3183. u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
  3184. if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
  3185. DRM_DEBUG("0x%x was already programmed to %x\n",
  3186. GEN7_L3LOG_BASE + i, remap);
  3187. if (remap && !dev_priv->l3_parity.remap_info[i/4])
  3188. DRM_DEBUG_DRIVER("Clearing remapped register\n");
  3189. I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
  3190. }
  3191. /* Make sure all the writes land before disabling dop clock gating */
  3192. POSTING_READ(GEN7_L3LOG_BASE);
  3193. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  3194. }
  3195. void i915_gem_init_swizzling(struct drm_device *dev)
  3196. {
  3197. drm_i915_private_t *dev_priv = dev->dev_private;
  3198. if (INTEL_INFO(dev)->gen < 5 ||
  3199. dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
  3200. return;
  3201. I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
  3202. DISP_TILE_SURFACE_SWIZZLING);
  3203. if (IS_GEN5(dev))
  3204. return;
  3205. I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
  3206. if (IS_GEN6(dev))
  3207. I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
  3208. else
  3209. I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
  3210. }
  3211. static bool
  3212. intel_enable_blt(struct drm_device *dev)
  3213. {
  3214. if (!HAS_BLT(dev))
  3215. return false;
  3216. /* The blitter was dysfunctional on early prototypes */
  3217. if (IS_GEN6(dev) && dev->pdev->revision < 8) {
  3218. DRM_INFO("BLT not supported on this pre-production hardware;"
  3219. " graphics performance will be degraded.\n");
  3220. return false;
  3221. }
  3222. return true;
  3223. }
  3224. int
  3225. i915_gem_init_hw(struct drm_device *dev)
  3226. {
  3227. drm_i915_private_t *dev_priv = dev->dev_private;
  3228. int ret;
  3229. if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
  3230. return -EIO;
  3231. if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
  3232. I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
  3233. i915_gem_l3_remap(dev);
  3234. i915_gem_init_swizzling(dev);
  3235. ret = intel_init_render_ring_buffer(dev);
  3236. if (ret)
  3237. return ret;
  3238. if (HAS_BSD(dev)) {
  3239. ret = intel_init_bsd_ring_buffer(dev);
  3240. if (ret)
  3241. goto cleanup_render_ring;
  3242. }
  3243. if (intel_enable_blt(dev)) {
  3244. ret = intel_init_blt_ring_buffer(dev);
  3245. if (ret)
  3246. goto cleanup_bsd_ring;
  3247. }
  3248. dev_priv->next_seqno = 1;
  3249. /*
  3250. * XXX: There was some w/a described somewhere suggesting loading
  3251. * contexts before PPGTT.
  3252. */
  3253. i915_gem_context_init(dev);
  3254. i915_gem_init_ppgtt(dev);
  3255. return 0;
  3256. cleanup_bsd_ring:
  3257. intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
  3258. cleanup_render_ring:
  3259. intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
  3260. return ret;
  3261. }
  3262. static bool
  3263. intel_enable_ppgtt(struct drm_device *dev)
  3264. {
  3265. if (i915_enable_ppgtt >= 0)
  3266. return i915_enable_ppgtt;
  3267. #ifdef CONFIG_INTEL_IOMMU
  3268. /* Disable ppgtt on SNB if VT-d is on. */
  3269. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  3270. return false;
  3271. #endif
  3272. return true;
  3273. }
  3274. int i915_gem_init(struct drm_device *dev)
  3275. {
  3276. struct drm_i915_private *dev_priv = dev->dev_private;
  3277. unsigned long gtt_size, mappable_size;
  3278. int ret;
  3279. gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
  3280. mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  3281. mutex_lock(&dev->struct_mutex);
  3282. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  3283. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  3284. * aperture accordingly when using aliasing ppgtt. */
  3285. gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  3286. i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
  3287. ret = i915_gem_init_aliasing_ppgtt(dev);
  3288. if (ret) {
  3289. mutex_unlock(&dev->struct_mutex);
  3290. return ret;
  3291. }
  3292. } else {
  3293. /* Let GEM Manage all of the aperture.
  3294. *
  3295. * However, leave one page at the end still bound to the scratch
  3296. * page. There are a number of places where the hardware
  3297. * apparently prefetches past the end of the object, and we've
  3298. * seen multiple hangs with the GPU head pointer stuck in a
  3299. * batchbuffer bound at the last page of the aperture. One page
  3300. * should be enough to keep any prefetching inside of the
  3301. * aperture.
  3302. */
  3303. i915_gem_init_global_gtt(dev, 0, mappable_size,
  3304. gtt_size);
  3305. }
  3306. ret = i915_gem_init_hw(dev);
  3307. mutex_unlock(&dev->struct_mutex);
  3308. if (ret) {
  3309. i915_gem_cleanup_aliasing_ppgtt(dev);
  3310. return ret;
  3311. }
  3312. /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
  3313. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3314. dev_priv->dri1.allow_batchbuffer = 1;
  3315. return 0;
  3316. }
  3317. void
  3318. i915_gem_cleanup_ringbuffer(struct drm_device *dev)
  3319. {
  3320. drm_i915_private_t *dev_priv = dev->dev_private;
  3321. struct intel_ring_buffer *ring;
  3322. int i;
  3323. for_each_ring(ring, dev_priv, i)
  3324. intel_cleanup_ring_buffer(ring);
  3325. }
  3326. int
  3327. i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  3328. struct drm_file *file_priv)
  3329. {
  3330. drm_i915_private_t *dev_priv = dev->dev_private;
  3331. int ret;
  3332. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3333. return 0;
  3334. if (atomic_read(&dev_priv->mm.wedged)) {
  3335. DRM_ERROR("Reenabling wedged hardware, good luck\n");
  3336. atomic_set(&dev_priv->mm.wedged, 0);
  3337. }
  3338. mutex_lock(&dev->struct_mutex);
  3339. dev_priv->mm.suspended = 0;
  3340. ret = i915_gem_init_hw(dev);
  3341. if (ret != 0) {
  3342. mutex_unlock(&dev->struct_mutex);
  3343. return ret;
  3344. }
  3345. BUG_ON(!list_empty(&dev_priv->mm.active_list));
  3346. mutex_unlock(&dev->struct_mutex);
  3347. ret = drm_irq_install(dev);
  3348. if (ret)
  3349. goto cleanup_ringbuffer;
  3350. return 0;
  3351. cleanup_ringbuffer:
  3352. mutex_lock(&dev->struct_mutex);
  3353. i915_gem_cleanup_ringbuffer(dev);
  3354. dev_priv->mm.suspended = 1;
  3355. mutex_unlock(&dev->struct_mutex);
  3356. return ret;
  3357. }
  3358. int
  3359. i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  3360. struct drm_file *file_priv)
  3361. {
  3362. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3363. return 0;
  3364. drm_irq_uninstall(dev);
  3365. return i915_gem_idle(dev);
  3366. }
  3367. void
  3368. i915_gem_lastclose(struct drm_device *dev)
  3369. {
  3370. int ret;
  3371. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3372. return;
  3373. ret = i915_gem_idle(dev);
  3374. if (ret)
  3375. DRM_ERROR("failed to idle hardware: %d\n", ret);
  3376. }
  3377. static void
  3378. init_ring_lists(struct intel_ring_buffer *ring)
  3379. {
  3380. INIT_LIST_HEAD(&ring->active_list);
  3381. INIT_LIST_HEAD(&ring->request_list);
  3382. }
  3383. void
  3384. i915_gem_load(struct drm_device *dev)
  3385. {
  3386. int i;
  3387. drm_i915_private_t *dev_priv = dev->dev_private;
  3388. INIT_LIST_HEAD(&dev_priv->mm.active_list);
  3389. INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
  3390. INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
  3391. INIT_LIST_HEAD(&dev_priv->mm.bound_list);
  3392. INIT_LIST_HEAD(&dev_priv->mm.fence_list);
  3393. for (i = 0; i < I915_NUM_RINGS; i++)
  3394. init_ring_lists(&dev_priv->ring[i]);
  3395. for (i = 0; i < I915_MAX_NUM_FENCES; i++)
  3396. INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
  3397. INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
  3398. i915_gem_retire_work_handler);
  3399. init_completion(&dev_priv->error_completion);
  3400. /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
  3401. if (IS_GEN3(dev)) {
  3402. I915_WRITE(MI_ARB_STATE,
  3403. _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
  3404. }
  3405. dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
  3406. /* Old X drivers will take 0-2 for front, back, depth buffers */
  3407. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3408. dev_priv->fence_reg_start = 3;
  3409. if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  3410. dev_priv->num_fence_regs = 16;
  3411. else
  3412. dev_priv->num_fence_regs = 8;
  3413. /* Initialize fence registers to zero */
  3414. i915_gem_reset_fences(dev);
  3415. i915_gem_detect_bit_6_swizzle(dev);
  3416. init_waitqueue_head(&dev_priv->pending_flip_queue);
  3417. dev_priv->mm.interruptible = true;
  3418. dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
  3419. dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
  3420. register_shrinker(&dev_priv->mm.inactive_shrinker);
  3421. }
  3422. /*
  3423. * Create a physically contiguous memory object for this object
  3424. * e.g. for cursor + overlay regs
  3425. */
  3426. static int i915_gem_init_phys_object(struct drm_device *dev,
  3427. int id, int size, int align)
  3428. {
  3429. drm_i915_private_t *dev_priv = dev->dev_private;
  3430. struct drm_i915_gem_phys_object *phys_obj;
  3431. int ret;
  3432. if (dev_priv->mm.phys_objs[id - 1] || !size)
  3433. return 0;
  3434. phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
  3435. if (!phys_obj)
  3436. return -ENOMEM;
  3437. phys_obj->id = id;
  3438. phys_obj->handle = drm_pci_alloc(dev, size, align);
  3439. if (!phys_obj->handle) {
  3440. ret = -ENOMEM;
  3441. goto kfree_obj;
  3442. }
  3443. #ifdef CONFIG_X86
  3444. set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  3445. #endif
  3446. dev_priv->mm.phys_objs[id - 1] = phys_obj;
  3447. return 0;
  3448. kfree_obj:
  3449. kfree(phys_obj);
  3450. return ret;
  3451. }
  3452. static void i915_gem_free_phys_object(struct drm_device *dev, int id)
  3453. {
  3454. drm_i915_private_t *dev_priv = dev->dev_private;
  3455. struct drm_i915_gem_phys_object *phys_obj;
  3456. if (!dev_priv->mm.phys_objs[id - 1])
  3457. return;
  3458. phys_obj = dev_priv->mm.phys_objs[id - 1];
  3459. if (phys_obj->cur_obj) {
  3460. i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
  3461. }
  3462. #ifdef CONFIG_X86
  3463. set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  3464. #endif
  3465. drm_pci_free(dev, phys_obj->handle);
  3466. kfree(phys_obj);
  3467. dev_priv->mm.phys_objs[id - 1] = NULL;
  3468. }
  3469. void i915_gem_free_all_phys_object(struct drm_device *dev)
  3470. {
  3471. int i;
  3472. for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
  3473. i915_gem_free_phys_object(dev, i);
  3474. }
  3475. void i915_gem_detach_phys_object(struct drm_device *dev,
  3476. struct drm_i915_gem_object *obj)
  3477. {
  3478. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  3479. char *vaddr;
  3480. int i;
  3481. int page_count;
  3482. if (!obj->phys_obj)
  3483. return;
  3484. vaddr = obj->phys_obj->handle->vaddr;
  3485. page_count = obj->base.size / PAGE_SIZE;
  3486. for (i = 0; i < page_count; i++) {
  3487. struct page *page = shmem_read_mapping_page(mapping, i);
  3488. if (!IS_ERR(page)) {
  3489. char *dst = kmap_atomic(page);
  3490. memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
  3491. kunmap_atomic(dst);
  3492. drm_clflush_pages(&page, 1);
  3493. set_page_dirty(page);
  3494. mark_page_accessed(page);
  3495. page_cache_release(page);
  3496. }
  3497. }
  3498. i915_gem_chipset_flush(dev);
  3499. obj->phys_obj->cur_obj = NULL;
  3500. obj->phys_obj = NULL;
  3501. }
  3502. int
  3503. i915_gem_attach_phys_object(struct drm_device *dev,
  3504. struct drm_i915_gem_object *obj,
  3505. int id,
  3506. int align)
  3507. {
  3508. struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
  3509. drm_i915_private_t *dev_priv = dev->dev_private;
  3510. int ret = 0;
  3511. int page_count;
  3512. int i;
  3513. if (id > I915_MAX_PHYS_OBJECT)
  3514. return -EINVAL;
  3515. if (obj->phys_obj) {
  3516. if (obj->phys_obj->id == id)
  3517. return 0;
  3518. i915_gem_detach_phys_object(dev, obj);
  3519. }
  3520. /* create a new object */
  3521. if (!dev_priv->mm.phys_objs[id - 1]) {
  3522. ret = i915_gem_init_phys_object(dev, id,
  3523. obj->base.size, align);
  3524. if (ret) {
  3525. DRM_ERROR("failed to init phys object %d size: %zu\n",
  3526. id, obj->base.size);
  3527. return ret;
  3528. }
  3529. }
  3530. /* bind to the object */
  3531. obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
  3532. obj->phys_obj->cur_obj = obj;
  3533. page_count = obj->base.size / PAGE_SIZE;
  3534. for (i = 0; i < page_count; i++) {
  3535. struct page *page;
  3536. char *dst, *src;
  3537. page = shmem_read_mapping_page(mapping, i);
  3538. if (IS_ERR(page))
  3539. return PTR_ERR(page);
  3540. src = kmap_atomic(page);
  3541. dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  3542. memcpy(dst, src, PAGE_SIZE);
  3543. kunmap_atomic(src);
  3544. mark_page_accessed(page);
  3545. page_cache_release(page);
  3546. }
  3547. return 0;
  3548. }
  3549. static int
  3550. i915_gem_phys_pwrite(struct drm_device *dev,
  3551. struct drm_i915_gem_object *obj,
  3552. struct drm_i915_gem_pwrite *args,
  3553. struct drm_file *file_priv)
  3554. {
  3555. void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
  3556. char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
  3557. if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
  3558. unsigned long unwritten;
  3559. /* The physical object once assigned is fixed for the lifetime
  3560. * of the obj, so we can safely drop the lock and continue
  3561. * to access vaddr.
  3562. */
  3563. mutex_unlock(&dev->struct_mutex);
  3564. unwritten = copy_from_user(vaddr, user_data, args->size);
  3565. mutex_lock(&dev->struct_mutex);
  3566. if (unwritten)
  3567. return -EFAULT;
  3568. }
  3569. i915_gem_chipset_flush(dev);
  3570. return 0;
  3571. }
  3572. void i915_gem_release(struct drm_device *dev, struct drm_file *file)
  3573. {
  3574. struct drm_i915_file_private *file_priv = file->driver_priv;
  3575. /* Clean up our request list when the client is going away, so that
  3576. * later retire_requests won't dereference our soon-to-be-gone
  3577. * file_priv.
  3578. */
  3579. spin_lock(&file_priv->mm.lock);
  3580. while (!list_empty(&file_priv->mm.request_list)) {
  3581. struct drm_i915_gem_request *request;
  3582. request = list_first_entry(&file_priv->mm.request_list,
  3583. struct drm_i915_gem_request,
  3584. client_list);
  3585. list_del(&request->client_list);
  3586. request->file_priv = NULL;
  3587. }
  3588. spin_unlock(&file_priv->mm.lock);
  3589. }
  3590. static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
  3591. {
  3592. if (!mutex_is_locked(mutex))
  3593. return false;
  3594. #if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
  3595. return mutex->owner == task;
  3596. #else
  3597. /* Since UP may be pre-empted, we cannot assume that we own the lock */
  3598. return false;
  3599. #endif
  3600. }
  3601. static int
  3602. i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
  3603. {
  3604. struct drm_i915_private *dev_priv =
  3605. container_of(shrinker,
  3606. struct drm_i915_private,
  3607. mm.inactive_shrinker);
  3608. struct drm_device *dev = dev_priv->dev;
  3609. struct drm_i915_gem_object *obj;
  3610. int nr_to_scan = sc->nr_to_scan;
  3611. bool unlock = true;
  3612. int cnt;
  3613. if (!mutex_trylock(&dev->struct_mutex)) {
  3614. if (!mutex_is_locked_by(&dev->struct_mutex, current))
  3615. return 0;
  3616. if (dev_priv->mm.shrinker_no_lock_stealing)
  3617. return 0;
  3618. unlock = false;
  3619. }
  3620. if (nr_to_scan) {
  3621. nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
  3622. if (nr_to_scan > 0)
  3623. nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
  3624. false);
  3625. if (nr_to_scan > 0)
  3626. i915_gem_shrink_all(dev_priv);
  3627. }
  3628. cnt = 0;
  3629. list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
  3630. if (obj->pages_pin_count == 0)
  3631. cnt += obj->base.size >> PAGE_SHIFT;
  3632. list_for_each_entry(obj, &dev_priv->mm.inactive_list, gtt_list)
  3633. if (obj->pin_count == 0 && obj->pages_pin_count == 0)
  3634. cnt += obj->base.size >> PAGE_SHIFT;
  3635. if (unlock)
  3636. mutex_unlock(&dev->struct_mutex);
  3637. return cnt;
  3638. }