clock.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173
  1. /* linux/arch/arm/plat-s5p/clock.c
  2. *
  3. * Copyright 2009 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5P - Common clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/io.h>
  21. #include <asm/div64.h>
  22. #include <plat/clock.h>
  23. #include <plat/clock-clksrc.h>
  24. #include <plat/s5p-clock.h>
  25. /* fin_apll, fin_mpll and fin_epll are all the same clock, which we call
  26. * clk_ext_xtal_mux.
  27. */
  28. struct clk clk_ext_xtal_mux = {
  29. .name = "ext_xtal",
  30. .id = -1,
  31. };
  32. struct clk clk_xusbxti = {
  33. .name = "xusbxti",
  34. .id = -1,
  35. };
  36. struct clk s5p_clk_27m = {
  37. .name = "clk_27m",
  38. .id = -1,
  39. .rate = 27000000,
  40. };
  41. /* 48MHz USB Phy clock output */
  42. struct clk clk_48m = {
  43. .name = "clk_48m",
  44. .id = -1,
  45. .rate = 48000000,
  46. };
  47. /* APLL clock output
  48. * No need .ctrlbit, this is always on
  49. */
  50. struct clk clk_fout_apll = {
  51. .name = "fout_apll",
  52. .id = -1,
  53. };
  54. /* MPLL clock output
  55. * No need .ctrlbit, this is always on
  56. */
  57. struct clk clk_fout_mpll = {
  58. .name = "fout_mpll",
  59. .id = -1,
  60. };
  61. /* EPLL clock output */
  62. struct clk clk_fout_epll = {
  63. .name = "fout_epll",
  64. .id = -1,
  65. .ctrlbit = (1 << 31),
  66. };
  67. /* DPLL clock output */
  68. struct clk clk_fout_dpll = {
  69. .name = "fout_dpll",
  70. .id = -1,
  71. .ctrlbit = (1 << 31),
  72. };
  73. /* VPLL clock output */
  74. struct clk clk_fout_vpll = {
  75. .name = "fout_vpll",
  76. .id = -1,
  77. .ctrlbit = (1 << 31),
  78. };
  79. /* Possible clock sources for APLL Mux */
  80. static struct clk *clk_src_apll_list[] = {
  81. [0] = &clk_fin_apll,
  82. [1] = &clk_fout_apll,
  83. };
  84. struct clksrc_sources clk_src_apll = {
  85. .sources = clk_src_apll_list,
  86. .nr_sources = ARRAY_SIZE(clk_src_apll_list),
  87. };
  88. /* Possible clock sources for MPLL Mux */
  89. static struct clk *clk_src_mpll_list[] = {
  90. [0] = &clk_fin_mpll,
  91. [1] = &clk_fout_mpll,
  92. };
  93. struct clksrc_sources clk_src_mpll = {
  94. .sources = clk_src_mpll_list,
  95. .nr_sources = ARRAY_SIZE(clk_src_mpll_list),
  96. };
  97. /* Possible clock sources for EPLL Mux */
  98. static struct clk *clk_src_epll_list[] = {
  99. [0] = &clk_fin_epll,
  100. [1] = &clk_fout_epll,
  101. };
  102. struct clksrc_sources clk_src_epll = {
  103. .sources = clk_src_epll_list,
  104. .nr_sources = ARRAY_SIZE(clk_src_epll_list),
  105. };
  106. /* Possible clock sources for DPLL Mux */
  107. static struct clk *clk_src_dpll_list[] = {
  108. [0] = &clk_fin_dpll,
  109. [1] = &clk_fout_dpll,
  110. };
  111. struct clksrc_sources clk_src_dpll = {
  112. .sources = clk_src_dpll_list,
  113. .nr_sources = ARRAY_SIZE(clk_src_dpll_list),
  114. };
  115. struct clk clk_vpll = {
  116. .name = "vpll",
  117. .id = -1,
  118. };
  119. int s5p_gatectrl(void __iomem *reg, struct clk *clk, int enable)
  120. {
  121. unsigned int ctrlbit = clk->ctrlbit;
  122. u32 con;
  123. con = __raw_readl(reg);
  124. con = enable ? (con | ctrlbit) : (con & ~ctrlbit);
  125. __raw_writel(con, reg);
  126. return 0;
  127. }
  128. static struct clk *s5p_clks[] __initdata = {
  129. &clk_ext_xtal_mux,
  130. &clk_48m,
  131. &s5p_clk_27m,
  132. &clk_fout_apll,
  133. &clk_fout_mpll,
  134. &clk_fout_epll,
  135. &clk_fout_dpll,
  136. &clk_fout_vpll,
  137. &clk_vpll,
  138. &clk_xusbxti,
  139. };
  140. void __init s5p_register_clocks(unsigned long xtal_freq)
  141. {
  142. int ret;
  143. clk_ext_xtal_mux.rate = xtal_freq;
  144. ret = s3c24xx_register_clocks(s5p_clks, ARRAY_SIZE(s5p_clks));
  145. if (ret > 0)
  146. printk(KERN_ERR "Failed to register s5p clocks\n");
  147. }